1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * PSC clock descriptions for TI DA850/OMAP-L138/AM18XX
4 *
5 * Copyright (C) 2018 David Lechner <david@lechnology.com>
6 */
7
8 #include <linux/clk-provider.h>
9 #include <linux/clk.h>
10 #include <linux/clkdev.h>
11 #include <linux/init.h>
12 #include <linux/kernel.h>
13 #include <linux/of.h>
14 #include <linux/types.h>
15
16 #include "psc.h"
17
18 LPSC_CLKDEV1(emifa_clkdev, NULL, "ti-aemif");
19 LPSC_CLKDEV1(spi0_clkdev, NULL, "spi_davinci.0");
20 LPSC_CLKDEV1(mmcsd0_clkdev, NULL, "da830-mmc.0");
21 LPSC_CLKDEV1(uart0_clkdev, NULL, "serial8250.0");
22 /* REVISIT: used dev_id instead of con_id */
23 LPSC_CLKDEV1(arm_clkdev, "arm", NULL);
24 LPSC_CLKDEV1(dsp_clkdev, NULL, "davinci-rproc.0");
25
26 static const struct davinci_lpsc_clk_info da850_psc0_info[] = {
27 LPSC(0, 0, tpcc0, pll0_sysclk2, NULL, LPSC_ALWAYS_ENABLED),
28 LPSC(1, 0, tptc0, pll0_sysclk2, NULL, LPSC_ALWAYS_ENABLED),
29 LPSC(2, 0, tptc1, pll0_sysclk2, NULL, LPSC_ALWAYS_ENABLED),
30 LPSC(3, 0, emifa, async1, emifa_clkdev, 0),
31 LPSC(4, 0, spi0, pll0_sysclk2, spi0_clkdev, 0),
32 LPSC(5, 0, mmcsd0, pll0_sysclk2, mmcsd0_clkdev, 0),
33 LPSC(6, 0, aintc, pll0_sysclk4, NULL, LPSC_ALWAYS_ENABLED),
34 LPSC(7, 0, arm_rom, pll0_sysclk2, NULL, LPSC_ALWAYS_ENABLED),
35 LPSC(9, 0, uart0, pll0_sysclk2, uart0_clkdev, 0),
36 LPSC(13, 0, pruss, pll0_sysclk2, NULL, 0),
37 LPSC(14, 0, arm, pll0_sysclk6, arm_clkdev, LPSC_ALWAYS_ENABLED | LPSC_SET_RATE_PARENT),
38 LPSC(15, 1, dsp, pll0_sysclk1, dsp_clkdev, LPSC_FORCE | LPSC_LOCAL_RESET),
39 { }
40 };
41
42 LPSC_CLKDEV3(usb0_clkdev, "fck", "da830-usb-phy-clks",
43 NULL, "musb-da8xx",
44 NULL, "cppi41-dmaengine");
45 LPSC_CLKDEV1(usb1_clkdev, NULL, "ohci-da8xx");
46 /* REVISIT: gpio-davinci.c should be modified to drop con_id */
47 LPSC_CLKDEV1(gpio_clkdev, "gpio", NULL);
48 LPSC_CLKDEV2(emac_clkdev, NULL, "davinci_emac.1",
49 "fck", "davinci_mdio.0");
50 LPSC_CLKDEV1(mcasp0_clkdev, NULL, "davinci-mcasp.0");
51 LPSC_CLKDEV1(sata_clkdev, "fck", "ahci_da850");
52 LPSC_CLKDEV1(vpif_clkdev, NULL, "vpif");
53 LPSC_CLKDEV1(spi1_clkdev, NULL, "spi_davinci.1");
54 LPSC_CLKDEV1(i2c1_clkdev, NULL, "i2c_davinci.2");
55 LPSC_CLKDEV1(uart1_clkdev, NULL, "serial8250.1");
56 LPSC_CLKDEV1(uart2_clkdev, NULL, "serial8250.2");
57 LPSC_CLKDEV1(mcbsp0_clkdev, NULL, "davinci-mcbsp.0");
58 LPSC_CLKDEV1(mcbsp1_clkdev, NULL, "davinci-mcbsp.1");
59 LPSC_CLKDEV1(lcdc_clkdev, "fck", "da8xx_lcdc.0");
60 LPSC_CLKDEV3(ehrpwm_clkdev, "fck", "ehrpwm.0",
61 "fck", "ehrpwm.1",
62 NULL, "da830-tbclksync");
63 LPSC_CLKDEV1(mmcsd1_clkdev, NULL, "da830-mmc.1");
64 LPSC_CLKDEV3(ecap_clkdev, "fck", "ecap.0",
65 "fck", "ecap.1",
66 "fck", "ecap.2");
67
da850_psc0_init(struct device * dev,void __iomem * base)68 static int da850_psc0_init(struct device *dev, void __iomem *base)
69 {
70 return davinci_psc_register_clocks(dev, da850_psc0_info, 16, base);
71 }
72
of_da850_psc0_init(struct device * dev,void __iomem * base)73 static int of_da850_psc0_init(struct device *dev, void __iomem *base)
74 {
75 return of_davinci_psc_clk_init(dev, da850_psc0_info, 16, base);
76 }
77
78 static struct clk_bulk_data da850_psc0_parent_clks[] = {
79 { .id = "pll0_sysclk1" },
80 { .id = "pll0_sysclk2" },
81 { .id = "pll0_sysclk4" },
82 { .id = "pll0_sysclk6" },
83 { .id = "async1" },
84 };
85
86 const struct davinci_psc_init_data da850_psc0_init_data = {
87 .parent_clks = da850_psc0_parent_clks,
88 .num_parent_clks = ARRAY_SIZE(da850_psc0_parent_clks),
89 .psc_init = &da850_psc0_init,
90 };
91
92 const struct davinci_psc_init_data of_da850_psc0_init_data = {
93 .parent_clks = da850_psc0_parent_clks,
94 .num_parent_clks = ARRAY_SIZE(da850_psc0_parent_clks),
95 .psc_init = &of_da850_psc0_init,
96 };
97
98 static const struct davinci_lpsc_clk_info da850_psc1_info[] = {
99 LPSC(0, 0, tpcc1, pll0_sysclk2, NULL, LPSC_ALWAYS_ENABLED),
100 LPSC(1, 0, usb0, pll0_sysclk2, usb0_clkdev, 0),
101 LPSC(2, 0, usb1, pll0_sysclk4, usb1_clkdev, 0),
102 LPSC(3, 0, gpio, pll0_sysclk4, gpio_clkdev, 0),
103 LPSC(5, 0, emac, pll0_sysclk4, emac_clkdev, 0),
104 LPSC(6, 0, ddr, pll0_sysclk2, NULL, LPSC_ALWAYS_ENABLED),
105 LPSC(7, 0, mcasp0, async3, mcasp0_clkdev, 0),
106 LPSC(8, 0, sata, pll0_sysclk2, sata_clkdev, LPSC_FORCE),
107 LPSC(9, 0, vpif, pll0_sysclk2, vpif_clkdev, 0),
108 LPSC(10, 0, spi1, async3, spi1_clkdev, 0),
109 LPSC(11, 0, i2c1, pll0_sysclk4, i2c1_clkdev, 0),
110 LPSC(12, 0, uart1, async3, uart1_clkdev, 0),
111 LPSC(13, 0, uart2, async3, uart2_clkdev, 0),
112 LPSC(14, 0, mcbsp0, async3, mcbsp0_clkdev, 0),
113 LPSC(15, 0, mcbsp1, async3, mcbsp1_clkdev, 0),
114 LPSC(16, 0, lcdc, pll0_sysclk2, lcdc_clkdev, 0),
115 LPSC(17, 0, ehrpwm, async3, ehrpwm_clkdev, 0),
116 LPSC(18, 0, mmcsd1, pll0_sysclk2, mmcsd1_clkdev, 0),
117 LPSC(20, 0, ecap, async3, ecap_clkdev, 0),
118 LPSC(21, 0, tptc2, pll0_sysclk2, NULL, LPSC_ALWAYS_ENABLED),
119 { }
120 };
121
da850_psc1_init(struct device * dev,void __iomem * base)122 static int da850_psc1_init(struct device *dev, void __iomem *base)
123 {
124 return davinci_psc_register_clocks(dev, da850_psc1_info, 32, base);
125 }
126
of_da850_psc1_init(struct device * dev,void __iomem * base)127 static int of_da850_psc1_init(struct device *dev, void __iomem *base)
128 {
129 return of_davinci_psc_clk_init(dev, da850_psc1_info, 32, base);
130 }
131
132 static struct clk_bulk_data da850_psc1_parent_clks[] = {
133 { .id = "pll0_sysclk2" },
134 { .id = "pll0_sysclk4" },
135 { .id = "async3" },
136 };
137
138 const struct davinci_psc_init_data da850_psc1_init_data = {
139 .parent_clks = da850_psc1_parent_clks,
140 .num_parent_clks = ARRAY_SIZE(da850_psc1_parent_clks),
141 .psc_init = &da850_psc1_init,
142 };
143
144 const struct davinci_psc_init_data of_da850_psc1_init_data = {
145 .parent_clks = da850_psc1_parent_clks,
146 .num_parent_clks = ARRAY_SIZE(da850_psc1_parent_clks),
147 .psc_init = &of_da850_psc1_init,
148 };
149