1 /* 2 * Copyright 2012-2026 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2_0/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "sspl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 struct dcn_hubbub_reg_state; 58 struct dcn_hubp_reg_state; 59 struct dcn_dpp_reg_state; 60 struct dcn_mpc_reg_state; 61 struct dcn_opp_reg_state; 62 struct dcn_dsc_reg_state; 63 struct dcn_optc_reg_state; 64 struct dcn_dccg_reg_state; 65 66 #define DC_VER "3.2.378" 67 68 /** 69 * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC 70 */ 71 #define MAX_SURFACES 4 72 /** 73 * MAX_PLANES - representative of the upper bound of planes that are supported by the HW 74 */ 75 #define MAX_PLANES 6 76 #define MAX_STREAMS 6 77 #define MIN_VIEWPORT_SIZE 12 78 #define MAX_NUM_EDP 2 79 #define MAX_SUPPORTED_FORMATS 7 80 81 #define MAX_HOST_ROUTERS_NUM 3 82 #define MAX_DPIA_PER_HOST_ROUTER 3 83 #define MAX_DPIA_NUM (MAX_HOST_ROUTERS_NUM * MAX_DPIA_PER_HOST_ROUTER) 84 85 #define NUM_FAST_FLIPS_TO_STEADY_STATE 20 86 87 /* Display Core Interfaces */ 88 struct dc_versions { 89 const char *dc_ver; 90 struct dmcu_version dmcu_version; 91 }; 92 93 enum dp_protocol_version { 94 DP_VERSION_1_4 = 0, 95 DP_VERSION_2_1, 96 DP_VERSION_UNKNOWN, 97 }; 98 99 enum dc_plane_type { 100 DC_PLANE_TYPE_INVALID, 101 DC_PLANE_TYPE_DCE_RGB, 102 DC_PLANE_TYPE_DCE_UNDERLAY, 103 DC_PLANE_TYPE_DCN_UNIVERSAL, 104 }; 105 106 // Sizes defined as multiples of 64KB 107 enum det_size { 108 DET_SIZE_DEFAULT = 0, 109 DET_SIZE_192KB = 3, 110 DET_SIZE_256KB = 4, 111 DET_SIZE_320KB = 5, 112 DET_SIZE_384KB = 6 113 }; 114 115 116 struct dc_plane_cap { 117 enum dc_plane_type type; 118 uint32_t per_pixel_alpha : 1; 119 struct { 120 uint32_t argb8888 : 1; 121 uint32_t nv12 : 1; 122 uint32_t fp16 : 1; 123 uint32_t p010 : 1; 124 uint32_t ayuv : 1; 125 } pixel_format_support; 126 // max upscaling factor x1000 127 // upscaling factors are always >= 1 128 // for example, 1080p -> 8K is 4.0, or 4000 raw value 129 struct { 130 uint32_t argb8888; 131 uint32_t nv12; 132 uint32_t fp16; 133 } max_upscale_factor; 134 // max downscale factor x1000 135 // downscale factors are always <= 1 136 // for example, 8K -> 1080p is 0.25, or 250 raw value 137 struct { 138 uint32_t argb8888; 139 uint32_t nv12; 140 uint32_t fp16; 141 } max_downscale_factor; 142 // minimal width/height 143 uint32_t min_width; 144 uint32_t min_height; 145 }; 146 147 /** 148 * DOC: color-management-caps 149 * 150 * **Color management caps (DPP and MPC)** 151 * 152 * Modules/color calculates various color operations which are translated to 153 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 154 * DCN1, every new generation comes with fairly major differences in color 155 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 156 * decide mapping to HW block based on logical capabilities. 157 */ 158 159 /** 160 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 161 * @srgb: RGB color space transfer func 162 * @bt2020: BT.2020 transfer func 163 * @gamma2_2: standard gamma 164 * @pq: perceptual quantizer transfer function 165 * @hlg: hybrid log–gamma transfer function 166 */ 167 struct rom_curve_caps { 168 uint16_t srgb : 1; 169 uint16_t bt2020 : 1; 170 uint16_t gamma2_2 : 1; 171 uint16_t pq : 1; 172 uint16_t hlg : 1; 173 }; 174 175 /** 176 * struct dpp_color_caps - color pipeline capabilities for display pipe and 177 * plane blocks 178 * 179 * @dcn_arch: all DCE generations treated the same 180 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 181 * just plain 256-entry lookup 182 * @icsc: input color space conversion 183 * @dgam_ram: programmable degamma LUT 184 * @post_csc: post color space conversion, before gamut remap 185 * @gamma_corr: degamma correction 186 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 187 * with MPC by setting mpc:shared_3d_lut flag 188 * @ogam_ram: programmable out/blend gamma LUT 189 * @ocsc: output color space conversion 190 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 191 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 192 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 193 * 194 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 195 */ 196 struct dpp_color_caps { 197 uint16_t dcn_arch : 1; 198 uint16_t input_lut_shared : 1; 199 uint16_t icsc : 1; 200 uint16_t dgam_ram : 1; 201 uint16_t post_csc : 1; 202 uint16_t gamma_corr : 1; 203 uint16_t hw_3d_lut : 1; 204 uint16_t ogam_ram : 1; 205 uint16_t ocsc : 1; 206 uint16_t dgam_rom_for_yuv : 1; 207 struct rom_curve_caps dgam_rom_caps; 208 struct rom_curve_caps ogam_rom_caps; 209 }; 210 211 /* Below structure is to describe the HW support for mem layout, extend support 212 range to match what OS could handle in the roadmap */ 213 struct lut3d_caps { 214 uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */ 215 struct { 216 uint32_t swizzle_3d_rgb : 1; 217 uint32_t swizzle_3d_bgr : 1; 218 uint32_t linear_1d : 1; 219 } mem_layout_support; 220 struct { 221 uint32_t unorm_12msb : 1; 222 uint32_t unorm_12lsb : 1; 223 uint32_t float_fp1_5_10 : 1; 224 } mem_format_support; 225 struct { 226 uint32_t order_rgba : 1; 227 uint32_t order_bgra : 1; 228 } mem_pixel_order_support; 229 /*< size options are 9, 17, 33, 45, 65 */ 230 struct { 231 uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */ 232 uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */ 233 uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */ 234 uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */ 235 uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */ 236 } lut_dim_caps; 237 }; 238 239 /** 240 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 241 * plane combined blocks 242 * 243 * @gamut_remap: color transformation matrix 244 * @ogam_ram: programmable out gamma LUT 245 * @ocsc: output color space conversion matrix 246 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 247 * @num_rmcm_3dluts: number of RMCM 3D LUTS; always assumes a preceding shaper LUT 248 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 249 * instance 250 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 251 * @mcm_3d_lut_caps: HW support cap for MCM LUT memory 252 * @rmcm_3d_lut_caps: HW support cap for RMCM LUT memory 253 * @preblend: whether color manager supports preblend with MPC 254 */ 255 struct mpc_color_caps { 256 uint16_t gamut_remap : 1; 257 uint16_t ogam_ram : 1; 258 uint16_t ocsc : 1; 259 uint16_t num_3dluts : 3; 260 uint16_t num_rmcm_3dluts : 3; 261 uint16_t shared_3d_lut:1; 262 struct rom_curve_caps ogam_rom_caps; 263 struct lut3d_caps mcm_3d_lut_caps; 264 struct lut3d_caps rmcm_3d_lut_caps; 265 bool preblend; 266 }; 267 268 /** 269 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 270 * @dpp: color pipes caps for DPP 271 * @mpc: color pipes caps for MPC 272 */ 273 struct dc_color_caps { 274 struct dpp_color_caps dpp; 275 struct mpc_color_caps mpc; 276 }; 277 278 struct dc_dmub_caps { 279 bool psr; 280 bool mclk_sw; 281 bool subvp_psr; 282 bool gecc_enable; 283 uint8_t fams_ver; 284 bool aux_backlight_support; 285 }; 286 287 struct dc_scl_caps { 288 bool sharpener_support; 289 }; 290 291 struct dc_check_config { 292 /** 293 * max video plane width that can be safely assumed to be always 294 * supported by single DPP pipe. 295 */ 296 unsigned int max_optimizable_video_width; 297 bool enable_legacy_fast_update; 298 299 bool deferred_transition_state; 300 unsigned int transition_countdown_to_steady_state; 301 }; 302 303 struct dc_caps { 304 uint32_t max_streams; 305 uint32_t max_links; 306 uint32_t max_audios; 307 uint32_t max_slave_planes; 308 uint32_t max_slave_yuv_planes; 309 uint32_t max_slave_rgb_planes; 310 uint32_t max_planes; 311 uint32_t max_downscale_ratio; 312 uint32_t i2c_speed_in_khz; 313 uint32_t i2c_speed_in_khz_hdcp; 314 uint32_t dmdata_alloc_size; 315 unsigned int max_cursor_size; 316 unsigned int max_buffered_cursor_size; 317 unsigned int max_video_width; 318 unsigned int min_horizontal_blanking_period; 319 int linear_pitch_alignment; 320 bool dcc_const_color; 321 bool dynamic_audio; 322 bool is_apu; 323 bool dual_link_dvi; 324 bool post_blend_color_processing; 325 bool force_dp_tps4_for_cp2520; 326 bool disable_dp_clk_share; 327 bool psp_setup_panel_mode; 328 bool extended_aux_timeout_support; 329 bool dmcub_support; 330 bool zstate_support; 331 bool ips_support; 332 bool ips_v2_support; 333 uint32_t num_of_internal_disp; 334 enum dp_protocol_version max_dp_protocol_version; 335 unsigned int mall_size_per_mem_channel; 336 unsigned int mall_size_total; 337 unsigned int cursor_cache_size; 338 struct dc_plane_cap planes[MAX_PLANES]; 339 struct dc_color_caps color; 340 struct dc_dmub_caps dmub_caps; 341 bool dp_hpo; 342 bool dp_hdmi21_pcon_support; 343 bool edp_dsc_support; 344 bool vbios_lttpr_aware; 345 bool vbios_lttpr_enable; 346 bool fused_io_supported; 347 uint32_t max_otg_num; 348 uint32_t max_cab_allocation_bytes; 349 uint32_t cache_line_size; 350 uint32_t cache_num_ways; 351 uint16_t subvp_fw_processing_delay_us; 352 uint8_t subvp_drr_max_vblank_margin_us; 353 uint16_t subvp_prefetch_end_to_mall_start_us; 354 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 355 uint16_t subvp_pstate_allow_width_us; 356 uint16_t subvp_vertical_int_margin_us; 357 bool seamless_odm; 358 uint32_t max_v_total; 359 bool vtotal_limited_by_fp2; 360 uint32_t max_disp_clock_khz_at_vmin; 361 uint8_t subvp_drr_vblank_start_margin_us; 362 bool cursor_not_scaled; 363 bool dcmode_power_limits_present; 364 bool sequential_ono; 365 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 366 uint32_t dcc_plane_width_limit; 367 struct dc_scl_caps scl_caps; 368 uint8_t num_of_host_routers; 369 uint8_t num_of_dpias_per_host_router; 370 /* limit of the ODM only, could be limited by other factors (like pipe count)*/ 371 uint8_t max_odm_combine_factor; 372 }; 373 374 struct dc_bug_wa { 375 bool no_connect_phy_config; 376 bool dedcn20_305_wa; 377 bool skip_clock_update; 378 bool lt_early_cr_pattern; 379 struct { 380 uint8_t uclk : 1; 381 uint8_t fclk : 1; 382 uint8_t dcfclk : 1; 383 uint8_t dcfclk_ds: 1; 384 } clock_update_disable_mask; 385 bool skip_psr_ips_crtc_disable; 386 }; 387 struct dc_dcc_surface_param { 388 struct dc_size surface_size; 389 enum surface_pixel_format format; 390 unsigned int plane0_pitch; 391 struct dc_size plane1_size; 392 unsigned int plane1_pitch; 393 union { 394 enum swizzle_mode_values swizzle_mode; 395 enum swizzle_mode_addr3_values swizzle_mode_addr3; 396 }; 397 enum dc_scan_direction scan; 398 }; 399 400 struct dc_dcc_setting { 401 unsigned int max_compressed_blk_size; 402 unsigned int max_uncompressed_blk_size; 403 bool independent_64b_blks; 404 //These bitfields to be used starting with DCN 3.0 405 struct { 406 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 407 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 408 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 409 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 410 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 411 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 412 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 413 } dcc_controls; 414 }; 415 416 struct dc_surface_dcc_cap { 417 union { 418 struct { 419 struct dc_dcc_setting rgb; 420 } grph; 421 422 struct { 423 struct dc_dcc_setting luma; 424 struct dc_dcc_setting chroma; 425 } video; 426 }; 427 428 bool capable; 429 bool const_color_support; 430 }; 431 432 struct dc_static_screen_params { 433 struct { 434 bool force_trigger; 435 bool cursor_update; 436 bool surface_update; 437 bool overlay_update; 438 } triggers; 439 unsigned int num_frames; 440 }; 441 442 443 /* Surface update type is used by dc_update_surfaces_and_stream 444 * The update type is determined at the very beginning of the function based 445 * on parameters passed in and decides how much programming (or updating) is 446 * going to be done during the call. 447 * 448 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 449 * logical calculations or hardware register programming. This update MUST be 450 * ISR safe on windows. Currently fast update will only be used to flip surface 451 * address. 452 * 453 * UPDATE_TYPE_MED is used for slower updates which require significant hw 454 * re-programming however do not affect bandwidth consumption or clock 455 * requirements. At present, this is the level at which front end updates 456 * that do not require us to run bw_calcs happen. These are in/out transfer func 457 * updates, viewport offset changes, recout size changes and pixel depth changes. 458 * This update can be done at ISR, but we want to minimize how often this happens. 459 * 460 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 461 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 462 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 463 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 464 * a full update. This cannot be done at ISR level and should be a rare event. 465 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 466 * underscan we don't expect to see this call at all. 467 */ 468 469 enum surface_update_type { 470 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 471 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 472 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 473 }; 474 475 enum dc_lock_descriptor { 476 LOCK_DESCRIPTOR_NONE = 0x0, 477 LOCK_DESCRIPTOR_STREAM = 0x1, 478 LOCK_DESCRIPTOR_LINK = 0x2, 479 LOCK_DESCRIPTOR_GLOBAL = 0x4, 480 }; 481 482 struct surface_update_descriptor { 483 enum surface_update_type update_type; 484 enum dc_lock_descriptor lock_descriptor; 485 }; 486 487 /* Forward declaration*/ 488 struct dc; 489 struct dc_plane_state; 490 struct dc_state; 491 492 struct dc_cap_funcs { 493 bool (*get_dcc_compression_cap)(const struct dc *dc, 494 const struct dc_dcc_surface_param *input, 495 struct dc_surface_dcc_cap *output); 496 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 497 }; 498 499 struct link_training_settings; 500 501 union allow_lttpr_non_transparent_mode { 502 struct { 503 bool DP1_4A : 1; 504 bool DP2_0 : 1; 505 } bits; 506 unsigned char raw; 507 }; 508 /* Structure to hold configuration flags set by dm at dc creation. */ 509 struct dc_config { 510 bool gpu_vm_support; 511 bool disable_disp_pll_sharing; 512 bool fbc_support; 513 bool disable_fractional_pwm; 514 bool allow_seamless_boot_optimization; 515 bool seamless_boot_edp_requested; 516 bool edp_not_connected; 517 bool edp_no_power_sequencing; 518 bool force_enum_edp; 519 bool forced_clocks; 520 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 521 bool multi_mon_pp_mclk_switch; 522 bool disable_dmcu; 523 bool allow_4to1MPC; 524 bool enable_windowed_mpo_odm; 525 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 526 uint32_t allow_edp_hotplug_detection; 527 bool skip_riommu_prefetch_wa; 528 bool clamp_min_dcfclk; 529 uint64_t vblank_alignment_dto_params; 530 uint8_t vblank_alignment_max_frame_time_diff; 531 bool is_asymmetric_memory; 532 bool is_single_rank_dimm; 533 bool is_vmin_only_asic; 534 bool use_spl; 535 bool prefer_easf; 536 bool use_pipe_ctx_sync_logic; 537 int smart_mux_version; 538 bool ignore_dpref_ss; 539 bool enable_mipi_converter_optimization; 540 bool use_default_clock_table; 541 bool force_bios_enable_lttpr; 542 uint8_t force_bios_fixed_vs; 543 int sdpif_request_limit_words_per_umc; 544 bool dc_mode_clk_limit_support; 545 bool EnableMinDispClkODM; 546 bool enable_auto_dpm_test_logs; 547 unsigned int disable_ips; 548 unsigned int disable_ips_rcg; 549 unsigned int disable_ips_in_vpb; 550 bool disable_ips_in_dpms_off; 551 bool usb4_bw_alloc_support; 552 bool allow_0_dtb_clk; 553 bool use_assr_psp_message; 554 bool support_edp0_on_dp1; 555 unsigned int enable_fpo_flicker_detection; 556 bool disable_hbr_audio_dp2; 557 bool consolidated_dpia_dp_lt; 558 bool set_pipe_unlock_order; 559 bool enable_dpia_pre_training; 560 bool unify_link_enc_assignment; 561 bool enable_cursor_offload; 562 bool frame_update_cmd_version2; 563 struct spl_sharpness_range dcn_sharpness_range; 564 struct spl_sharpness_range dcn_override_sharpness_range; 565 bool no_native422_support; 566 }; 567 568 enum visual_confirm { 569 VISUAL_CONFIRM_DISABLE = 0, 570 VISUAL_CONFIRM_SURFACE = 1, 571 VISUAL_CONFIRM_HDR = 2, 572 VISUAL_CONFIRM_MPCTREE = 4, 573 VISUAL_CONFIRM_PSR = 5, 574 VISUAL_CONFIRM_SWAPCHAIN = 6, 575 VISUAL_CONFIRM_FAMS = 7, 576 VISUAL_CONFIRM_SWIZZLE = 9, 577 VISUAL_CONFIRM_SMARTMUX_DGPU = 10, 578 VISUAL_CONFIRM_REPLAY = 12, 579 VISUAL_CONFIRM_SUBVP = 14, 580 VISUAL_CONFIRM_MCLK_SWITCH = 16, 581 VISUAL_CONFIRM_FAMS2 = 19, 582 VISUAL_CONFIRM_HW_CURSOR = 20, 583 VISUAL_CONFIRM_VABC = 21, 584 VISUAL_CONFIRM_DCC = 22, 585 VISUAL_CONFIRM_BOOSTED_REFRESH_RATE = 23, 586 VISUAL_CONFIRM_EXPLICIT = 0x80000000, 587 }; 588 589 enum dc_psr_power_opts { 590 psr_power_opt_invalid = 0x0, 591 psr_power_opt_smu_opt_static_screen = 0x1, 592 psr_power_opt_z10_static_screen = 0x10, 593 psr_power_opt_ds_disable_allow = 0x100, 594 }; 595 596 enum dml_hostvm_override_opts { 597 DML_HOSTVM_NO_OVERRIDE = 0x0, 598 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 599 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 600 }; 601 602 enum dc_replay_power_opts { 603 replay_power_opt_invalid = 0x0, 604 replay_power_opt_smu_opt_static_screen = 0x1, 605 replay_power_opt_z10_static_screen = 0x10, 606 }; 607 608 enum dcc_option { 609 DCC_ENABLE = 0, 610 DCC_DISABLE = 1, 611 DCC_HALF_REQ_DISALBE = 2, 612 }; 613 614 enum in_game_fams_config { 615 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 616 INGAME_FAMS_DISABLE, // disable in-game fams 617 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 618 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 619 }; 620 621 /** 622 * enum pipe_split_policy - Pipe split strategy supported by DCN 623 * 624 * This enum is used to define the pipe split policy supported by DCN. By 625 * default, DC favors MPC_SPLIT_DYNAMIC. 626 */ 627 enum pipe_split_policy { 628 /** 629 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 630 * pipe in order to bring the best trade-off between performance and 631 * power consumption. This is the recommended option. 632 */ 633 MPC_SPLIT_DYNAMIC = 0, 634 635 /** 636 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 637 * try any sort of split optimization. 638 */ 639 MPC_SPLIT_AVOID = 1, 640 641 /** 642 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 643 * optimize the pipe utilization when using a single display; if the 644 * user connects to a second display, DC will avoid pipe split. 645 */ 646 MPC_SPLIT_AVOID_MULT_DISP = 2, 647 }; 648 649 enum wm_report_mode { 650 WM_REPORT_DEFAULT = 0, 651 WM_REPORT_OVERRIDE = 1, 652 }; 653 enum dtm_pstate{ 654 dtm_level_p0 = 0,/*highest voltage*/ 655 dtm_level_p1, 656 dtm_level_p2, 657 dtm_level_p3, 658 dtm_level_p4,/*when active_display_count = 0*/ 659 }; 660 661 enum dcn_pwr_state { 662 DCN_PWR_STATE_UNKNOWN = -1, 663 DCN_PWR_STATE_MISSION_MODE = 0, 664 DCN_PWR_STATE_LOW_POWER = 3, 665 }; 666 667 enum dcn_zstate_support_state { 668 DCN_ZSTATE_SUPPORT_UNKNOWN, 669 DCN_ZSTATE_SUPPORT_ALLOW, 670 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 671 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 672 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 673 DCN_ZSTATE_SUPPORT_DISALLOW, 674 }; 675 676 /* 677 * struct dc_clocks - DC pipe clocks 678 * 679 * For any clocks that may differ per pipe only the max is stored in this 680 * structure 681 */ 682 struct dc_clocks { 683 int dispclk_khz; 684 int actual_dispclk_khz; 685 int dppclk_khz; 686 int actual_dppclk_khz; 687 int disp_dpp_voltage_level_khz; 688 int dcfclk_khz; 689 int socclk_khz; 690 int dcfclk_deep_sleep_khz; 691 int fclk_khz; 692 int phyclk_khz; 693 int dramclk_khz; 694 bool p_state_change_support; 695 enum dcn_zstate_support_state zstate_support; 696 bool dtbclk_en; 697 int ref_dtbclk_khz; 698 bool fclk_p_state_change_support; 699 enum dcn_pwr_state pwr_state; 700 /* 701 * Elements below are not compared for the purposes of 702 * optimization required 703 */ 704 bool prev_p_state_change_support; 705 bool fclk_prev_p_state_change_support; 706 int num_ways; 707 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 708 709 /* 710 * @fw_based_mclk_switching 711 * 712 * DC has a mechanism that leverage the variable refresh rate to switch 713 * memory clock in cases that we have a large latency to achieve the 714 * memory clock change and a short vblank window. DC has some 715 * requirements to enable this feature, and this field describes if the 716 * system support or not such a feature. 717 */ 718 bool fw_based_mclk_switching; 719 bool fw_based_mclk_switching_shut_down; 720 int prev_num_ways; 721 enum dtm_pstate dtm_level; 722 int max_supported_dppclk_khz; 723 int max_supported_dispclk_khz; 724 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 725 int bw_dispclk_khz; 726 int idle_dramclk_khz; 727 int idle_fclk_khz; 728 int subvp_prefetch_dramclk_khz; 729 int subvp_prefetch_fclk_khz; 730 731 /* Stutter efficiency is technically not clock values 732 * but stored here so the values are part of the update_clocks call similar to num_ways 733 * Efficiencies are stored as percentage (0-100) 734 */ 735 struct { 736 uint8_t base_efficiency; //LP1 737 uint8_t low_power_efficiency; //LP2 738 uint8_t z8_stutter_efficiency; 739 int z8_stutter_period; 740 } stutter_efficiency; 741 }; 742 743 struct dc_bw_validation_profile { 744 bool enable; 745 746 unsigned long long total_ticks; 747 unsigned long long voltage_level_ticks; 748 unsigned long long watermark_ticks; 749 unsigned long long rq_dlg_ticks; 750 751 unsigned long long total_count; 752 unsigned long long skip_fast_count; 753 unsigned long long skip_pass_count; 754 unsigned long long skip_fail_count; 755 }; 756 757 #define BW_VAL_TRACE_SETUP() \ 758 unsigned long long end_tick = 0; \ 759 unsigned long long voltage_level_tick = 0; \ 760 unsigned long long watermark_tick = 0; \ 761 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 762 dm_get_timestamp(dc->ctx) : 0 763 764 #define BW_VAL_TRACE_COUNT() \ 765 if (dc->debug.bw_val_profile.enable) \ 766 dc->debug.bw_val_profile.total_count++ 767 768 #define BW_VAL_TRACE_SKIP(status) \ 769 if (dc->debug.bw_val_profile.enable) { \ 770 if (!voltage_level_tick) \ 771 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 772 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 773 } 774 775 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 776 if (dc->debug.bw_val_profile.enable) \ 777 voltage_level_tick = dm_get_timestamp(dc->ctx) 778 779 #define BW_VAL_TRACE_END_WATERMARKS() \ 780 if (dc->debug.bw_val_profile.enable) \ 781 watermark_tick = dm_get_timestamp(dc->ctx) 782 783 #define BW_VAL_TRACE_FINISH() \ 784 if (dc->debug.bw_val_profile.enable) { \ 785 end_tick = dm_get_timestamp(dc->ctx); \ 786 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 787 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 788 if (watermark_tick) { \ 789 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 790 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 791 } \ 792 } 793 794 union mem_low_power_enable_options { 795 struct { 796 bool vga: 1; 797 bool i2c: 1; 798 bool dmcu: 1; 799 bool dscl: 1; 800 bool cm: 1; 801 bool mpc: 1; 802 bool optc: 1; 803 bool vpg: 1; 804 bool afmt: 1; 805 } bits; 806 uint32_t u32All; 807 }; 808 809 union root_clock_optimization_options { 810 struct { 811 bool dpp: 1; 812 bool dsc: 1; 813 bool hdmistream: 1; 814 bool hdmichar: 1; 815 bool dpstream: 1; 816 bool symclk32_se: 1; 817 bool symclk32_le: 1; 818 bool symclk_fe: 1; 819 bool physymclk: 1; 820 bool dpiasymclk: 1; 821 uint32_t reserved: 22; 822 } bits; 823 uint32_t u32All; 824 }; 825 826 union fine_grain_clock_gating_enable_options { 827 struct { 828 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 829 bool dchub : 1; /* Display controller hub */ 830 bool dchubbub : 1; 831 bool dpp : 1; /* Display pipes and planes */ 832 bool opp : 1; /* Output pixel processing */ 833 bool optc : 1; /* Output pipe timing combiner */ 834 bool dio : 1; /* Display output */ 835 bool dwb : 1; /* Display writeback */ 836 bool mmhubbub : 1; /* Multimedia hub */ 837 bool dmu : 1; /* Display core management unit */ 838 bool az : 1; /* Azalia */ 839 bool dchvm : 1; 840 bool dsc : 1; /* Display stream compression */ 841 842 uint32_t reserved : 19; 843 } bits; 844 uint32_t u32All; 845 }; 846 847 enum pg_hw_pipe_resources { 848 PG_HUBP = 0, 849 PG_DPP, 850 PG_DSC, 851 PG_MPCC, 852 PG_OPP, 853 PG_OPTC, 854 PG_DPSTREAM, 855 PG_HDMISTREAM, 856 PG_PHYSYMCLK, 857 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 858 }; 859 860 enum pg_hw_resources { 861 PG_DCCG = 0, 862 PG_DCIO, 863 PG_DIO, 864 PG_DCHUBBUB, 865 PG_DCHVM, 866 PG_DWB, 867 PG_HPO, 868 PG_DCOH, 869 PG_HW_RESOURCES_NUM_ELEMENT 870 }; 871 872 struct pg_block_update { 873 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 874 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 875 }; 876 877 union dpia_debug_options { 878 struct { 879 uint32_t disable_dpia:1; /* bit 0 */ 880 uint32_t force_non_lttpr:1; /* bit 1 */ 881 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 882 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 883 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 884 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 885 uint32_t enable_usb4_bw_zero_alloc_patch:1; /* bit 6 */ 886 uint32_t reserved:25; 887 } bits; 888 uint32_t raw; 889 }; 890 891 /* AUX wake work around options 892 * 0: enable/disable work around 893 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 894 * 15-2: reserved 895 * 31-16: timeout in ms 896 */ 897 union aux_wake_wa_options { 898 struct { 899 uint32_t enable_wa : 1; 900 uint32_t use_default_timeout : 1; 901 uint32_t rsvd: 14; 902 uint32_t timeout_ms : 16; 903 } bits; 904 uint32_t raw; 905 }; 906 907 struct dc_debug_data { 908 uint32_t ltFailCount; 909 uint32_t i2cErrorCount; 910 uint32_t auxErrorCount; 911 struct pipe_topology_history topology_history; 912 }; 913 914 struct dc_phy_addr_space_config { 915 struct { 916 uint64_t start_addr; 917 uint64_t end_addr; 918 uint64_t fb_top; 919 uint64_t fb_offset; 920 uint64_t fb_base; 921 uint64_t agp_top; 922 uint64_t agp_bot; 923 uint64_t agp_base; 924 } system_aperture; 925 926 struct { 927 uint64_t page_table_start_addr; 928 uint64_t page_table_end_addr; 929 uint64_t page_table_base_addr; 930 bool base_addr_is_mc_addr; 931 } gart_config; 932 933 bool valid; 934 bool is_hvm_enabled; 935 uint64_t page_table_default_page_addr; 936 }; 937 938 struct dc_virtual_addr_space_config { 939 uint64_t page_table_base_addr; 940 uint64_t page_table_start_addr; 941 uint64_t page_table_end_addr; 942 uint32_t page_table_block_size_in_bytes; 943 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 944 }; 945 946 struct dc_bounding_box_overrides { 947 int sr_exit_time_ns; 948 int sr_enter_plus_exit_time_ns; 949 int sr_exit_z8_time_ns; 950 int sr_enter_plus_exit_z8_time_ns; 951 int urgent_latency_ns; 952 int percent_of_ideal_drambw; 953 int dram_clock_change_latency_ns; 954 int dummy_clock_change_latency_ns; 955 int fclk_clock_change_latency_ns; 956 /* This forces a hard min on the DCFCLK we use 957 * for DML. Unlike the debug option for forcing 958 * DCFCLK, this override affects watermark calculations 959 */ 960 int min_dcfclk_mhz; 961 }; 962 963 struct dc_qos_info { 964 uint32_t actual_peak_bw_in_mbps; 965 uint32_t qos_bandwidth_lb_in_mbps; 966 uint32_t actual_avg_bw_in_mbps; 967 uint32_t calculated_avg_bw_in_mbps; 968 uint32_t actual_max_latency_in_ns; 969 uint32_t actual_min_latency_in_ns; 970 uint32_t qos_max_latency_ub_in_ns; 971 uint32_t actual_avg_latency_in_ns; 972 uint32_t qos_avg_latency_ub_in_ns; 973 uint32_t dcn_bandwidth_ub_in_mbps; 974 }; 975 976 struct dc_state; 977 struct resource_pool; 978 struct dce_hwseq; 979 struct link_service; 980 981 /* 982 * struct dc_debug_options - DC debug struct 983 * 984 * This struct provides a simple mechanism for developers to change some 985 * configurations, enable/disable features, and activate extra debug options. 986 * This can be very handy to narrow down whether some specific feature is 987 * causing an issue or not. 988 */ 989 struct dc_debug_options { 990 bool disable_dsc; 991 enum visual_confirm visual_confirm; 992 int visual_confirm_rect_height; 993 994 bool sanity_checks; 995 bool max_disp_clk; 996 bool surface_trace; 997 bool clock_trace; 998 bool validation_trace; 999 bool bandwidth_calcs_trace; 1000 int max_downscale_src_width; 1001 1002 /* stutter efficiency related */ 1003 bool disable_stutter; 1004 bool use_max_lb; 1005 enum dcc_option disable_dcc; 1006 1007 /* 1008 * @pipe_split_policy: Define which pipe split policy is used by the 1009 * display core. 1010 */ 1011 enum pipe_split_policy pipe_split_policy; 1012 bool force_single_disp_pipe_split; 1013 bool voltage_align_fclk; 1014 bool disable_min_fclk; 1015 1016 bool hdcp_lc_force_fw_enable; 1017 bool hdcp_lc_enable_sw_fallback; 1018 1019 bool disable_dfs_bypass; 1020 bool disable_dpp_power_gate; 1021 bool disable_hubp_power_gate; 1022 bool disable_dsc_power_gate; 1023 bool disable_optc_power_gate; 1024 bool disable_hpo_power_gate; 1025 bool disable_io_clk_power_gate; 1026 bool disable_mem_power_gate; 1027 bool disable_dio_power_gate; 1028 int dsc_min_slice_height_override; 1029 int dsc_bpp_increment_div; 1030 bool disable_pplib_wm_range; 1031 enum wm_report_mode pplib_wm_report_mode; 1032 unsigned int min_disp_clk_khz; 1033 unsigned int min_dpp_clk_khz; 1034 unsigned int min_dram_clk_khz; 1035 int sr_exit_time_dpm0_ns; 1036 int sr_enter_plus_exit_time_dpm0_ns; 1037 int sr_exit_time_ns; 1038 int sr_enter_plus_exit_time_ns; 1039 int sr_exit_z8_time_ns; 1040 int sr_enter_plus_exit_z8_time_ns; 1041 int urgent_latency_ns; 1042 uint32_t underflow_assert_delay_us; 1043 int percent_of_ideal_drambw; 1044 int dram_clock_change_latency_ns; 1045 bool optimized_watermark; 1046 int always_scale; 1047 bool disable_pplib_clock_request; 1048 bool disable_clock_gate; 1049 bool disable_mem_low_power; 1050 bool pstate_enabled; 1051 bool disable_dmcu; 1052 bool force_abm_enable; 1053 bool disable_stereo_support; 1054 bool vsr_support; 1055 bool performance_trace; 1056 bool az_endpoint_mute_only; 1057 bool always_use_regamma; 1058 bool recovery_enabled; 1059 bool avoid_vbios_exec_table; 1060 bool scl_reset_length10; 1061 bool hdmi20_disable; 1062 bool skip_detection_link_training; 1063 uint32_t edid_read_retry_times; 1064 1065 uint8_t force_odm_combine; //bit vector based on otg inst 1066 uint8_t seamless_boot_odm_combine; 1067 uint8_t force_odm_combine_4to1; //bit vector based on otg inst 1068 1069 int minimum_z8_residency_time; 1070 int minimum_z10_residency_time; 1071 bool disable_z9_mpc; 1072 unsigned int force_fclk_khz; 1073 bool enable_tri_buf; 1074 bool ips_disallow_entry; 1075 bool dmub_offload_enabled; 1076 bool dmcub_emulation; 1077 bool disable_idle_power_optimizations; 1078 unsigned int mall_size_override; 1079 unsigned int mall_additional_timer_percent; 1080 bool mall_error_as_fatal; 1081 bool dmub_command_table; /* for testing only */ 1082 struct dc_bw_validation_profile bw_val_profile; 1083 bool disable_fec; 1084 bool disable_48mhz_pwrdwn; 1085 /* This forces a hard min on the DCFCLK requested to SMU/PP 1086 * watermarks are not affected. 1087 */ 1088 unsigned int force_min_dcfclk_mhz; 1089 int dwb_fi_phase; 1090 bool disable_timing_sync; 1091 bool cm_in_bypass; 1092 int force_clock_mode;/*every mode change.*/ 1093 1094 bool disable_dram_clock_change_vactive_support; 1095 bool validate_dml_output; 1096 bool enable_dmcub_surface_flip; 1097 bool usbc_combo_phy_reset_wa; 1098 bool enable_dram_clock_change_one_display_vactive; 1099 /* TODO - remove once tested */ 1100 bool legacy_dp2_lt; 1101 bool set_mst_en_for_sst; 1102 bool disable_uhbr; 1103 bool force_dp2_lt_fallback_method; 1104 bool ignore_cable_id; 1105 union mem_low_power_enable_options enable_mem_low_power; 1106 union root_clock_optimization_options root_clock_optimization; 1107 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 1108 bool hpo_optimization; 1109 bool force_vblank_alignment; 1110 1111 /* Enable dmub aux for legacy ddc */ 1112 bool enable_dmub_aux_for_legacy_ddc; 1113 bool disable_fams; 1114 enum in_game_fams_config disable_fams_gaming; 1115 /* FEC/PSR1 sequence enable delay in 100us */ 1116 uint8_t fec_enable_delay_in100us; 1117 bool enable_driver_sequence_debug; 1118 enum det_size crb_alloc_policy; 1119 int crb_alloc_policy_min_disp_count; 1120 bool disable_z10; 1121 bool enable_z9_disable_interface; 1122 bool psr_skip_crtc_disable; 1123 uint32_t ips_skip_crtc_disable_mask; 1124 union dpia_debug_options dpia_debug; 1125 bool disable_fixed_vs_aux_timeout_wa; 1126 uint32_t fixed_vs_aux_delay_config_wa; 1127 bool force_disable_subvp; 1128 bool force_subvp_mclk_switch; 1129 bool allow_sw_cursor_fallback; 1130 unsigned int force_subvp_num_ways; 1131 unsigned int force_mall_ss_num_ways; 1132 bool alloc_extra_way_for_cursor; 1133 uint32_t subvp_extra_lines; 1134 bool disable_force_pstate_allow_on_hw_release; 1135 bool force_usr_allow; 1136 /* uses value at boot and disables switch */ 1137 bool disable_dtb_ref_clk_switch; 1138 bool extended_blank_optimization; 1139 union aux_wake_wa_options aux_wake_wa; 1140 uint32_t mst_start_top_delay; 1141 uint8_t psr_power_use_phy_fsm; 1142 enum dml_hostvm_override_opts dml_hostvm_override; 1143 bool dml_disallow_alternate_prefetch_modes; 1144 bool use_legacy_soc_bb_mechanism; 1145 bool exit_idle_opt_for_cursor_updates; 1146 bool using_dml2; 1147 bool enable_single_display_2to1_odm_policy; 1148 bool enable_double_buffered_dsc_pg_support; 1149 bool enable_dp_dig_pixel_rate_div_policy; 1150 bool using_dml21; 1151 enum lttpr_mode lttpr_mode_override; 1152 unsigned int dsc_delay_factor_wa_x1000; 1153 unsigned int min_prefetch_in_strobe_ns; 1154 bool disable_unbounded_requesting; 1155 bool dig_fifo_off_in_blank; 1156 bool override_dispclk_programming; 1157 bool otg_crc_db; 1158 bool disallow_dispclk_dppclk_ds; 1159 bool disable_fpo_optimizations; 1160 bool support_eDP1_5; 1161 uint32_t fpo_vactive_margin_us; 1162 bool disable_fpo_vactive; 1163 bool disable_boot_optimizations; 1164 bool override_odm_optimization; 1165 bool minimize_dispclk_using_odm; 1166 bool disable_subvp_high_refresh; 1167 bool disable_dp_plus_plus_wa; 1168 uint32_t fpo_vactive_min_active_margin_us; 1169 uint32_t fpo_vactive_max_blank_us; 1170 bool enable_hpo_pg_support; 1171 bool disable_dc_mode_overwrite; 1172 bool replay_skip_crtc_disabled; 1173 bool ignore_pg;/*do nothing, let pmfw control it*/ 1174 bool psp_disabled_wa; 1175 unsigned int ips2_eval_delay_us; 1176 unsigned int ips2_entry_delay_us; 1177 bool optimize_ips_handshake; 1178 bool disable_dmub_reallow_idle; 1179 bool disable_timeout; 1180 bool disable_extblankadj; 1181 bool enable_idle_reg_checks; 1182 unsigned int static_screen_wait_frames; 1183 uint32_t pwm_freq; 1184 bool force_chroma_subsampling_1tap; 1185 unsigned int dcc_meta_propagation_delay_us; 1186 bool disable_422_left_edge_pixel; 1187 bool dml21_force_pstate_method; 1188 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1189 uint32_t dml21_disable_pstate_method_mask; 1190 union fw_assisted_mclk_switch_version fams_version; 1191 union dmub_fams2_global_feature_config fams2_config; 1192 unsigned int force_cositing; 1193 unsigned int disable_spl; 1194 unsigned int force_easf; 1195 unsigned int force_sharpness; 1196 unsigned int force_sharpness_level; 1197 unsigned int force_lls; 1198 bool notify_dpia_hr_bw; 1199 bool enable_ips_visual_confirm; 1200 unsigned int sharpen_policy; 1201 unsigned int scale_to_sharpness_policy; 1202 unsigned int enable_oled_edp_power_up_opt; 1203 bool enable_hblank_borrow; 1204 bool force_subvp_df_throttle; 1205 uint32_t acpi_transition_bitmasks[MAX_PIPES]; 1206 bool enable_pg_cntl_debug_logs; 1207 unsigned int auxless_alpm_lfps_setup_ns; 1208 unsigned int auxless_alpm_lfps_period_ns; 1209 unsigned int auxless_alpm_lfps_silence_ns; 1210 unsigned int auxless_alpm_lfps_t1t2_us; 1211 short auxless_alpm_lfps_t1t2_offset_us; 1212 bool disable_stutter_for_wm_program; 1213 bool enable_block_sequence_programming; 1214 uint32_t custom_psp_footer_size; 1215 bool disable_deferred_minimal_transitions; 1216 unsigned int num_fast_flips_to_steady_state_override; 1217 bool enable_dmu_recovery; 1218 unsigned int force_vmin_threshold; 1219 bool enable_otg_frame_sync_pwa; 1220 unsigned int min_deep_sleep_dcfclk_khz; 1221 }; 1222 1223 1224 /* Generic structure that can be used to query properties of DC. More fields 1225 * can be added as required. 1226 */ 1227 struct dc_current_properties { 1228 unsigned int cursor_size_limit; 1229 }; 1230 1231 enum frame_buffer_mode { 1232 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1233 FRAME_BUFFER_MODE_ZFB_ONLY, 1234 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1235 } ; 1236 1237 struct dchub_init_data { 1238 int64_t zfb_phys_addr_base; 1239 int64_t zfb_mc_base_addr; 1240 uint64_t zfb_size_in_byte; 1241 enum frame_buffer_mode fb_mode; 1242 bool dchub_initialzied; 1243 bool dchub_info_valid; 1244 }; 1245 1246 struct dml2_soc_bb; 1247 1248 struct dc_init_data { 1249 struct hw_asic_id asic_id; 1250 void *driver; /* ctx */ 1251 struct cgs_device *cgs_device; 1252 struct dc_bounding_box_overrides bb_overrides; 1253 1254 int num_virtual_links; 1255 /* 1256 * If 'vbios_override' not NULL, it will be called instead 1257 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1258 */ 1259 struct dc_bios *vbios_override; 1260 enum dce_environment dce_environment; 1261 1262 struct dmub_offload_funcs *dmub_if; 1263 struct dc_reg_helper_state *dmub_offload; 1264 1265 struct dc_config flags; 1266 uint64_t log_mask; 1267 1268 struct dpcd_vendor_signature vendor_signature; 1269 bool force_smu_not_present; 1270 /* 1271 * IP offset for run time initializaion of register addresses 1272 * 1273 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1274 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1275 * before them. 1276 */ 1277 uint32_t *dcn_reg_offsets; 1278 uint32_t *nbio_reg_offsets; 1279 uint32_t *clk_reg_offsets; 1280 void *bb_from_dmub; 1281 }; 1282 1283 struct dc_callback_init { 1284 struct cp_psp cp_psp; 1285 }; 1286 1287 struct dc *dc_create(const struct dc_init_data *init_params); 1288 void dc_hardware_init(struct dc *dc); 1289 1290 int dc_get_vmid_use_vector(struct dc *dc); 1291 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1292 /* Returns the number of vmids supported */ 1293 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1294 void dc_init_callbacks(struct dc *dc, 1295 const struct dc_callback_init *init_params); 1296 void dc_deinit_callbacks(struct dc *dc); 1297 void dc_destroy(struct dc **dc); 1298 1299 /* Surface Interfaces */ 1300 1301 enum { 1302 TRANSFER_FUNC_POINTS = 1025 1303 }; 1304 1305 struct dc_hdr_static_metadata { 1306 /* display chromaticities and white point in units of 0.00001 */ 1307 unsigned int chromaticity_green_x; 1308 unsigned int chromaticity_green_y; 1309 unsigned int chromaticity_blue_x; 1310 unsigned int chromaticity_blue_y; 1311 unsigned int chromaticity_red_x; 1312 unsigned int chromaticity_red_y; 1313 unsigned int chromaticity_white_point_x; 1314 unsigned int chromaticity_white_point_y; 1315 1316 uint32_t min_luminance; 1317 uint32_t max_luminance; 1318 uint32_t maximum_content_light_level; 1319 uint32_t maximum_frame_average_light_level; 1320 }; 1321 1322 enum dc_transfer_func_type { 1323 TF_TYPE_PREDEFINED, 1324 TF_TYPE_DISTRIBUTED_POINTS, 1325 TF_TYPE_BYPASS, 1326 TF_TYPE_HWPWL 1327 }; 1328 1329 struct dc_transfer_func_distributed_points { 1330 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1331 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1332 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1333 1334 uint16_t end_exponent; 1335 uint16_t x_point_at_y1_red; 1336 uint16_t x_point_at_y1_green; 1337 uint16_t x_point_at_y1_blue; 1338 }; 1339 1340 enum dc_transfer_func_predefined { 1341 TRANSFER_FUNCTION_SRGB, 1342 TRANSFER_FUNCTION_BT709, 1343 TRANSFER_FUNCTION_PQ, 1344 TRANSFER_FUNCTION_LINEAR, 1345 TRANSFER_FUNCTION_UNITY, 1346 TRANSFER_FUNCTION_HLG, 1347 TRANSFER_FUNCTION_HLG12, 1348 TRANSFER_FUNCTION_GAMMA22, 1349 TRANSFER_FUNCTION_GAMMA24, 1350 TRANSFER_FUNCTION_GAMMA26 1351 }; 1352 1353 1354 struct dc_transfer_func { 1355 struct kref refcount; 1356 enum dc_transfer_func_type type; 1357 enum dc_transfer_func_predefined tf; 1358 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1359 uint32_t sdr_ref_white_level; 1360 union { 1361 struct pwl_params pwl; 1362 struct dc_transfer_func_distributed_points tf_pts; 1363 }; 1364 }; 1365 1366 1367 union dc_3dlut_state { 1368 struct { 1369 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1370 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1371 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1372 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1373 uint32_t mpc_rmu1_mux:4; 1374 uint32_t mpc_rmu2_mux:4; 1375 uint32_t reserved:15; 1376 } bits; 1377 uint32_t raw; 1378 }; 1379 1380 1381 #define MATRIX_9C__DIM_128_ALIGNED_LEN 16 // 9+8 : 9 * 8 + 7 * 8 = 72 + 56 = 128 % 128 = 0 1382 #define MATRIX_17C__DIM_128_ALIGNED_LEN 32 //17+15: 17 * 8 + 15 * 8 = 136 + 120 = 256 % 128 = 0 1383 #define MATRIX_33C__DIM_128_ALIGNED_LEN 64 //17+47: 17 * 8 + 47 * 8 = 136 + 376 = 512 % 128 = 0 1384 1385 struct lut_rgb { 1386 uint16_t b; 1387 uint16_t g; 1388 uint16_t r; 1389 uint16_t padding; 1390 }; 1391 1392 //this structure maps directly to how the lut will read it from memory 1393 struct lut_mem_mapping { 1394 union { 1395 //NATIVE MODE 1, 2 1396 //RGB layout [b][g][r] //red is 128 byte aligned 1397 //BGR layout [r][g][b] //blue is 128 byte aligned 1398 struct lut_rgb rgb_17c[17][17][MATRIX_17C__DIM_128_ALIGNED_LEN]; 1399 struct lut_rgb rgb_33c[33][33][MATRIX_33C__DIM_128_ALIGNED_LEN]; 1400 1401 //TRANSFORMED 1402 uint16_t linear_rgb[(33*33*33*4/128+1)*128]; 1403 }; 1404 uint16_t size; 1405 }; 1406 1407 struct dc_rmcm_3dlut { 1408 bool isInUse; 1409 const struct dc_stream_state *stream; 1410 }; 1411 1412 struct dc_3dlut { 1413 struct kref refcount; 1414 struct tetrahedral_params lut_3d; 1415 union dc_3dlut_state state; 1416 }; 1417 1418 /* 3DLUT DMA (Fast Load) params */ 1419 struct dc_3dlut_dma { 1420 struct dc_plane_address addr; 1421 enum dc_cm_lut_swizzle swizzle; 1422 enum dc_cm_lut_pixel_format format; 1423 uint16_t bias; /* FP1.5.10 */ 1424 uint16_t scale; /* FP1.5.10 */ 1425 enum dc_cm_lut_size size; 1426 }; 1427 1428 /* color manager */ 1429 union dc_plane_cm_flags { 1430 unsigned int all; 1431 struct { 1432 unsigned int shaper_enable : 1; 1433 unsigned int lut3d_enable : 1; 1434 unsigned int blend_enable : 1; 1435 /* whether legacy (lut3d_func) or DMA is valid */ 1436 unsigned int lut3d_dma_enable : 1; 1437 /* RMCM lut to be used instead of MCM */ 1438 unsigned int rmcm_enable : 1; 1439 unsigned int reserved: 27; 1440 } bits; 1441 }; 1442 1443 struct dc_plane_cm { 1444 struct kref refcount; 1445 struct dc_transfer_func shaper_func; 1446 union { 1447 struct dc_3dlut lut3d_func; 1448 struct dc_3dlut_dma lut3d_dma; 1449 }; 1450 struct dc_transfer_func blend_func; 1451 union dc_plane_cm_flags flags; 1452 }; 1453 1454 /* 1455 * This structure is filled in by dc_surface_get_status and contains 1456 * the last requested address and the currently active address so the called 1457 * can determine if there are any outstanding flips 1458 */ 1459 struct dc_plane_status { 1460 struct dc_plane_address requested_address; 1461 struct dc_plane_address current_address; 1462 bool is_flip_pending; 1463 bool is_right_eye; 1464 struct cm_hist cm_hist; 1465 }; 1466 1467 union surface_update_flags { 1468 1469 struct { 1470 uint32_t addr_update:1; 1471 /* Medium updates */ 1472 uint32_t dcc_change:1; 1473 uint32_t color_space_change:1; 1474 uint32_t horizontal_mirror_change:1; 1475 uint32_t per_pixel_alpha_change:1; 1476 uint32_t global_alpha_change:1; 1477 uint32_t hdr_mult:1; 1478 uint32_t rotation_change:1; 1479 uint32_t swizzle_change:1; 1480 uint32_t scaling_change:1; 1481 uint32_t position_change:1; 1482 uint32_t in_transfer_func_change:1; 1483 uint32_t input_csc_change:1; 1484 uint32_t coeff_reduction_change:1; 1485 uint32_t pixel_format_change:1; 1486 uint32_t plane_size_change:1; 1487 uint32_t gamut_remap_change:1; 1488 1489 /* Full updates */ 1490 uint32_t new_plane:1; 1491 uint32_t bpp_change:1; 1492 uint32_t gamma_change:1; 1493 uint32_t bandwidth_change:1; 1494 uint32_t clock_change:1; 1495 uint32_t stereo_format_change:1; 1496 uint32_t lut_3d:1; 1497 uint32_t tmz_changed:1; 1498 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1499 uint32_t full_update:1; 1500 uint32_t sdr_white_level_nits:1; 1501 uint32_t cm_hist_change:1; 1502 } bits; 1503 1504 uint32_t raw; 1505 }; 1506 1507 #define DC_REMOVE_PLANE_POINTERS 1 1508 1509 struct dc_plane_state { 1510 struct dc_plane_address address; 1511 struct dc_plane_flip_time time; 1512 bool triplebuffer_flips; 1513 struct scaling_taps scaling_quality; 1514 struct rect src_rect; 1515 struct rect dst_rect; 1516 struct rect clip_rect; 1517 1518 struct plane_size plane_size; 1519 struct dc_tiling_info tiling_info; 1520 1521 struct dc_plane_dcc_param dcc; 1522 1523 struct dc_gamma gamma_correction; 1524 struct dc_transfer_func in_transfer_func; 1525 struct dc_bias_and_scale bias_and_scale; 1526 struct dc_csc_transform input_csc_color_matrix; 1527 struct fixed31_32 coeff_reduction_factor; 1528 struct fixed31_32 hdr_mult; 1529 struct colorspace_transform gamut_remap_matrix; 1530 1531 enum dc_color_space color_space; 1532 1533 bool lut_bank_a; 1534 struct dc_hdr_static_metadata hdr_static_ctx; 1535 struct dc_3dlut lut3d_func; 1536 struct dc_transfer_func in_shaper_func; 1537 struct dc_transfer_func blend_tf; 1538 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1539 bool mcm_lut1d_enable; 1540 struct dc_cm2_func_luts mcm_luts; 1541 enum mpcc_movable_cm_location mcm_location; 1542 struct dc_plane_cm cm; 1543 1544 struct dc_transfer_func *gamcor_tf; 1545 enum surface_pixel_format format; 1546 enum dc_rotation_angle rotation; 1547 enum plane_stereo_format stereo_format; 1548 1549 bool is_tiling_rotated; 1550 bool per_pixel_alpha; 1551 bool pre_multiplied_alpha; 1552 bool global_alpha; 1553 int global_alpha_value; 1554 bool visible; 1555 bool flip_immediate; 1556 bool horizontal_mirror; 1557 int layer_index; 1558 1559 union surface_update_flags update_flags; 1560 bool flip_int_enabled; 1561 bool skip_manual_trigger; 1562 1563 /* private to DC core */ 1564 struct dc_plane_status status; 1565 struct dc_context *ctx; 1566 1567 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1568 bool force_full_update; 1569 1570 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1571 1572 /* private to dc_surface.c */ 1573 enum dc_irq_source irq_source; 1574 struct kref refcount; 1575 struct tg_color visual_confirm_color; 1576 1577 bool is_statically_allocated; 1578 enum chroma_cositing cositing; 1579 struct dc_csc_transform cursor_csc_color_matrix; 1580 bool adaptive_sharpness_en; 1581 int adaptive_sharpness_policy; 1582 int sharpness_level; 1583 enum linear_light_scaling linear_light_scaling; 1584 unsigned int sdr_white_level_nits; 1585 struct cm_hist_control cm_hist_control; 1586 struct spl_sharpness_range sharpness_range; 1587 enum sharpness_range_source sharpness_source; 1588 }; 1589 1590 struct dc_plane_info { 1591 struct plane_size plane_size; 1592 struct dc_tiling_info tiling_info; 1593 struct dc_plane_dcc_param dcc; 1594 enum surface_pixel_format format; 1595 enum dc_rotation_angle rotation; 1596 enum plane_stereo_format stereo_format; 1597 enum dc_color_space color_space; 1598 bool horizontal_mirror; 1599 bool visible; 1600 bool per_pixel_alpha; 1601 bool pre_multiplied_alpha; 1602 bool global_alpha; 1603 int global_alpha_value; 1604 bool input_csc_enabled; 1605 int layer_index; 1606 enum chroma_cositing cositing; 1607 }; 1608 1609 #include "dc_stream.h" 1610 1611 struct dc_scratch_space { 1612 /* used to temporarily backup plane states of a stream during 1613 * dc update. The reason is that plane states are overwritten 1614 * with surface updates in dc update. Once they are overwritten 1615 * current state is no longer valid. We want to temporarily 1616 * store current value in plane states so we can still recover 1617 * a valid current state during dc update. 1618 */ 1619 struct dc_plane_state plane_states[MAX_SURFACES]; 1620 1621 struct dc_stream_state stream_state; 1622 }; 1623 1624 /* 1625 * A link contains one or more sinks and their connected status. 1626 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1627 */ 1628 struct dc_link { 1629 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1630 unsigned int sink_count; 1631 struct dc_sink *local_sink; 1632 unsigned int link_index; 1633 enum dc_connection_type type; 1634 enum signal_type connector_signal; 1635 enum dc_irq_source irq_source_hpd; 1636 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1637 enum dc_irq_source irq_source_read_request;/* Read Request */ 1638 1639 bool is_hpd_filter_disabled; 1640 bool dp_ss_off; 1641 1642 /** 1643 * @link_state_valid: 1644 * 1645 * If there is no link and local sink, this variable should be set to 1646 * false. Otherwise, it should be set to true; usually, the function 1647 * core_link_enable_stream sets this field to true. 1648 */ 1649 bool link_state_valid; 1650 bool aux_access_disabled; 1651 bool sync_lt_in_progress; 1652 bool skip_stream_reenable; 1653 bool is_internal_display; 1654 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1655 bool is_dig_mapping_flexible; 1656 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1657 bool is_hpd_pending; /* Indicates a new received hpd */ 1658 1659 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1660 * for every link training. This is incompatible with DP LL compliance automation, 1661 * which expects the same link settings to be used every retry on a link loss. 1662 * This flag is used to skip the fallback when link loss occurs during automation. 1663 */ 1664 bool skip_fallback_on_link_loss; 1665 1666 bool edp_sink_present; 1667 1668 struct dp_trace dp_trace; 1669 1670 /* caps is the same as reported_link_cap. link_traing use 1671 * reported_link_cap. Will clean up. TODO 1672 */ 1673 struct dc_link_settings reported_link_cap; 1674 struct dc_link_settings verified_link_cap; 1675 struct dc_link_settings cur_link_settings; 1676 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1677 struct dc_link_settings preferred_link_setting; 1678 /* preferred_training_settings are override values that 1679 * come from DM. DM is responsible for the memory 1680 * management of the override pointers. 1681 */ 1682 struct dc_link_training_overrides preferred_training_settings; 1683 struct dp_audio_test_data audio_test_data; 1684 1685 uint8_t ddc_hw_inst; 1686 1687 uint8_t hpd_src; 1688 1689 uint8_t link_enc_hw_inst; 1690 /* DIG link encoder ID. Used as index in link encoder resource pool. 1691 * For links with fixed mapping to DIG, this is not changed after dc_link 1692 * object creation. 1693 */ 1694 enum engine_id eng_id; 1695 enum engine_id dpia_preferred_eng_id; 1696 1697 bool test_pattern_enabled; 1698 /* Pending/Current test pattern are only used to perform and track 1699 * FIXED_VS retimer test pattern/lane adjustment override state. 1700 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1701 * to perform specific lane adjust overrides before setting certain 1702 * PHY test patterns. In cases when lane adjust and set test pattern 1703 * calls are not performed atomically (i.e. performing link training), 1704 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1705 * and current_test_pattern will contain required context for any future 1706 * set pattern/set lane adjust to transition between override state(s). 1707 * */ 1708 enum dp_test_pattern current_test_pattern; 1709 enum dp_test_pattern pending_test_pattern; 1710 1711 union compliance_test_state compliance_test_state; 1712 1713 void *priv; 1714 1715 struct ddc_service *ddc; 1716 1717 enum dp_panel_mode panel_mode; 1718 bool aux_mode; 1719 1720 /* Private to DC core */ 1721 1722 const struct dc *dc; 1723 1724 struct dc_context *ctx; 1725 1726 struct panel_cntl *panel_cntl; 1727 struct link_encoder *link_enc; 1728 struct graphics_object_id link_id; 1729 1730 /* External encoder eg. NUTMEG or TRAVIS used on CIK APUs. */ 1731 struct graphics_object_id ext_enc_id; 1732 1733 /* Endpoint type distinguishes display endpoints which do not have entries 1734 * in the BIOS connector table from those that do. Helps when tracking link 1735 * encoder to display endpoint assignments. 1736 */ 1737 enum display_endpoint_type ep_type; 1738 union ddi_channel_mapping ddi_channel_mapping; 1739 struct connector_device_tag_info device_tag; 1740 struct dpcd_caps dpcd_caps; 1741 uint32_t dongle_max_pix_clk; 1742 unsigned short chip_caps; 1743 unsigned int dpcd_sink_count; 1744 struct hdcp_caps hdcp_caps; 1745 enum edp_revision edp_revision; 1746 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1747 1748 struct psr_settings psr_settings; 1749 struct replay_settings replay_settings; 1750 1751 /* Drive settings read from integrated info table */ 1752 struct dc_lane_settings bios_forced_drive_settings; 1753 1754 /* Vendor specific LTTPR workaround variables */ 1755 uint8_t vendor_specific_lttpr_link_rate_wa; 1756 bool apply_vendor_specific_lttpr_link_rate_wa; 1757 1758 /* MST record stream using this link */ 1759 struct link_flags { 1760 bool dp_keep_receiver_powered; 1761 bool dp_skip_DID2; 1762 bool dp_skip_reset_segment; 1763 bool dp_skip_fs_144hz; 1764 bool dp_mot_reset_segment; 1765 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1766 bool dpia_mst_dsc_always_on; 1767 /* Forced DPIA into TBT3 compatibility mode. */ 1768 bool dpia_forced_tbt3_mode; 1769 bool dongle_mode_timing_override; 1770 bool blank_stream_on_ocs_change; 1771 bool read_dpcd204h_on_irq_hpd; 1772 bool force_dp_ffe_preset; 1773 bool skip_phy_ssc_reduction; 1774 } wa_flags; 1775 union dc_dp_ffe_preset forced_dp_ffe_preset; 1776 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1777 1778 struct dc_link_status link_status; 1779 struct dprx_states dprx_states; 1780 1781 enum dc_link_fec_state fec_state; 1782 bool is_dds; 1783 bool is_display_mux_present; 1784 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1785 1786 struct dc_panel_config panel_config; 1787 enum dc_panel_type panel_type; 1788 struct phy_state phy_state; 1789 uint32_t phy_transition_bitmask; 1790 // BW ALLOCATON USB4 ONLY 1791 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1792 bool skip_implict_edp_power_control; 1793 enum backlight_control_type backlight_control_type; 1794 }; 1795 1796 struct dc { 1797 struct dc_debug_options debug; 1798 struct dc_versions versions; 1799 struct dc_caps caps; 1800 struct dc_check_config check_config; 1801 struct dc_cap_funcs cap_funcs; 1802 struct dc_config config; 1803 struct dc_bounding_box_overrides bb_overrides; 1804 struct dc_bug_wa work_arounds; 1805 struct dc_context *ctx; 1806 struct dc_phy_addr_space_config vm_pa_config; 1807 1808 uint8_t link_count; 1809 struct dc_link *links[MAX_LINKS]; 1810 uint8_t lowest_dpia_link_index; 1811 struct link_service *link_srv; 1812 1813 struct dc_state *current_state; 1814 struct resource_pool *res_pool; 1815 1816 struct clk_mgr *clk_mgr; 1817 1818 /* Display Engine Clock levels */ 1819 struct dm_pp_clock_levels sclk_lvls; 1820 1821 /* Inputs into BW and WM calculations. */ 1822 struct bw_calcs_dceip *bw_dceip; 1823 struct bw_calcs_vbios *bw_vbios; 1824 struct dcn_soc_bounding_box *dcn_soc; 1825 struct dcn_ip_params *dcn_ip; 1826 struct display_mode_lib dml; 1827 1828 /* HW functions */ 1829 struct hw_sequencer_funcs hwss; 1830 struct dce_hwseq *hwseq; 1831 1832 /* Require to optimize clocks and bandwidth for added/removed planes */ 1833 bool optimized_required; 1834 bool idle_optimizations_allowed; 1835 bool enable_c20_dtm_b0; 1836 1837 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1838 1839 /* For eDP to know the switching state of SmartMux */ 1840 bool is_switch_in_progress_orig; 1841 bool is_switch_in_progress_dest; 1842 1843 /* FBC compressor */ 1844 struct compressor *fbc_compressor; 1845 1846 struct dc_debug_data debug_data; 1847 struct dpcd_vendor_signature vendor_signature; 1848 1849 const char *build_id; 1850 struct vm_helper *vm_helper; 1851 1852 uint32_t *dcn_reg_offsets; 1853 uint32_t *nbio_reg_offsets; 1854 uint32_t *clk_reg_offsets; 1855 1856 /* Scratch memory */ 1857 struct { 1858 struct { 1859 /* 1860 * For matching clock_limits table in driver with table 1861 * from PMFW. 1862 */ 1863 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1864 } update_bw_bounding_box; 1865 struct dc_scratch_space current_state; 1866 struct dc_scratch_space new_state; 1867 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1868 struct dc_link temp_link; 1869 bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */ 1870 } scratch; 1871 1872 struct dml2_configuration_options dml2_options; 1873 struct dml2_configuration_options dml2_dc_power_options; 1874 enum dc_acpi_cm_power_state power_state; 1875 struct soc_and_ip_translator *soc_and_ip_translator; 1876 }; 1877 1878 struct dc_scaling_info { 1879 struct rect src_rect; 1880 struct rect dst_rect; 1881 struct rect clip_rect; 1882 struct scaling_taps scaling_quality; 1883 }; 1884 1885 struct dc_fast_update { 1886 const struct dc_flip_addrs *flip_addr; 1887 const struct dc_gamma *gamma; 1888 const struct colorspace_transform *gamut_remap_matrix; 1889 const struct dc_csc_transform *input_csc_color_matrix; 1890 const struct fixed31_32 *coeff_reduction_factor; 1891 struct dc_transfer_func *out_transfer_func; 1892 struct dc_csc_transform *output_csc_transform; 1893 const struct dc_csc_transform *cursor_csc_color_matrix; 1894 #if defined(CONFIG_DRM_AMD_DC_DCN4_2) 1895 struct cm_hist_control *cm_hist_control; 1896 #endif 1897 }; 1898 1899 struct dc_surface_update { 1900 struct dc_plane_state *surface; 1901 1902 /* isr safe update parameters. null means no updates */ 1903 const struct dc_flip_addrs *flip_addr; 1904 const struct dc_plane_info *plane_info; 1905 const struct dc_scaling_info *scaling_info; 1906 struct fixed31_32 hdr_mult; 1907 /* following updates require alloc/sleep/spin that is not isr safe, 1908 * null means no updates 1909 */ 1910 const struct dc_gamma *gamma; 1911 const struct dc_transfer_func *in_transfer_func; 1912 1913 const struct dc_csc_transform *input_csc_color_matrix; 1914 const struct fixed31_32 *coeff_reduction_factor; 1915 const struct dc_transfer_func *func_shaper; 1916 const struct dc_3dlut *lut3d_func; 1917 const struct dc_transfer_func *blend_tf; 1918 const struct colorspace_transform *gamut_remap_matrix; 1919 /* 1920 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1921 * 1922 * change cm2_params.component_settings: Full update 1923 * change cm2_params.cm2_luts: Fast update 1924 */ 1925 const struct dc_cm2_parameters *cm2_params; 1926 const struct dc_plane_cm *cm; 1927 const struct dc_csc_transform *cursor_csc_color_matrix; 1928 unsigned int sdr_white_level_nits; 1929 struct dc_bias_and_scale bias_and_scale; 1930 struct cm_hist_control *cm_hist_control; 1931 }; 1932 1933 struct dc_underflow_debug_data { 1934 struct dcn_hubbub_reg_state *hubbub_reg_state; 1935 struct dcn_hubp_reg_state *hubp_reg_state[MAX_PIPES]; 1936 struct dcn_dpp_reg_state *dpp_reg_state[MAX_PIPES]; 1937 struct dcn_mpc_reg_state *mpc_reg_state[MAX_PIPES]; 1938 struct dcn_opp_reg_state *opp_reg_state[MAX_PIPES]; 1939 struct dcn_dsc_reg_state *dsc_reg_state[MAX_PIPES]; 1940 struct dcn_optc_reg_state *optc_reg_state[MAX_PIPES]; 1941 struct dcn_dccg_reg_state *dccg_reg_state[MAX_PIPES]; 1942 }; 1943 1944 struct power_features { 1945 bool ips; 1946 bool rcg; 1947 bool replay; 1948 bool dds; 1949 bool sprs; 1950 bool psr; 1951 bool fams; 1952 bool mpo; 1953 bool uclk_p_state; 1954 }; 1955 1956 /* 1957 * Create a new surface with default parameters; 1958 */ 1959 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1960 void dc_gamma_release(struct dc_gamma **dc_gamma); 1961 struct dc_gamma *dc_create_gamma(void); 1962 1963 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1964 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1965 struct dc_transfer_func *dc_create_transfer_func(void); 1966 1967 struct dc_3dlut *dc_create_3dlut_func(void); 1968 void dc_3dlut_func_release(struct dc_3dlut *lut); 1969 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1970 1971 struct dc_plane_cm *dc_plane_cm_create(void); 1972 void dc_plane_cm_release(struct dc_plane_cm *cm); 1973 void dc_plane_cm_retain(struct dc_plane_cm *cm); 1974 1975 void dc_post_update_surfaces_to_stream( 1976 struct dc *dc); 1977 1978 /* 1979 * dc_get_default_tiling_info() - Retrieve an ASIC-appropriate default tiling 1980 * description for (typically) linear surfaces. 1981 * 1982 * This is used by OS/DM paths that need a valid, fully-initialized tiling 1983 * description without hardcoding gfx-version specifics in the caller. 1984 */ 1985 void dc_get_default_tiling_info(const struct dc *dc, struct dc_tiling_info *tiling_info); 1986 1987 /** 1988 * struct dc_validation_set - Struct to store surface/stream associations for validation 1989 */ 1990 struct dc_validation_set { 1991 /** 1992 * @stream: Stream state properties 1993 */ 1994 struct dc_stream_state *stream; 1995 1996 /** 1997 * @plane_states: Surface state 1998 */ 1999 struct dc_plane_state *plane_states[MAX_SURFACES]; 2000 2001 /** 2002 * @plane_count: Total of active planes 2003 */ 2004 uint8_t plane_count; 2005 }; 2006 2007 bool dc_validate_boot_timing(const struct dc *dc, 2008 const struct dc_sink *sink, 2009 struct dc_crtc_timing *crtc_timing); 2010 2011 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 2012 2013 enum dc_status dc_validate_with_context(struct dc *dc, 2014 const struct dc_validation_set set[], 2015 int set_count, 2016 struct dc_state *context, 2017 enum dc_validate_mode validate_mode); 2018 2019 bool dc_set_generic_gpio_for_stereo(bool enable, 2020 struct gpio_service *gpio_service); 2021 2022 enum dc_status dc_validate_global_state( 2023 struct dc *dc, 2024 struct dc_state *new_ctx, 2025 enum dc_validate_mode validate_mode); 2026 2027 bool dc_acquire_release_mpc_3dlut( 2028 struct dc *dc, bool acquire, 2029 struct dc_stream_state *stream, 2030 struct dc_3dlut **lut, 2031 struct dc_transfer_func **shaper); 2032 2033 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 2034 void get_audio_check(struct audio_info *aud_modes, 2035 struct audio_check *aud_chk); 2036 2037 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 2038 void populate_fast_updates(struct dc_fast_update *fast_update, 2039 struct dc_surface_update *srf_updates, 2040 int surface_count, 2041 struct dc_stream_update *stream_update); 2042 /* 2043 * Set up streams and links associated to drive sinks 2044 * The streams parameter is an absolute set of all active streams. 2045 * 2046 * After this call: 2047 * Phy, Encoder, Timing Generator are programmed and enabled. 2048 * New streams are enabled with blank stream; no memory read. 2049 */ 2050 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 2051 2052 2053 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 2054 struct dc_stream_state *stream, 2055 int mpcc_inst); 2056 2057 2058 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 2059 2060 void dc_set_disable_128b_132b_stream_overhead(bool disable); 2061 2062 /* The function returns minimum bandwidth required to drive a given timing 2063 * return - minimum required timing bandwidth in kbps. 2064 */ 2065 uint32_t dc_bandwidth_in_kbps_from_timing( 2066 const struct dc_crtc_timing *timing, 2067 const enum dc_link_encoding_format link_encoding); 2068 2069 /* Link Interfaces */ 2070 /* Return an enumerated dc_link. 2071 * dc_link order is constant and determined at 2072 * boot time. They cannot be created or destroyed. 2073 * Use dc_get_caps() to get number of links. 2074 */ 2075 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 2076 2077 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 2078 bool dc_get_edp_link_panel_inst(const struct dc *dc, 2079 const struct dc_link *link, 2080 unsigned int *inst_out); 2081 2082 /* Return an array of link pointers to edp links. */ 2083 void dc_get_edp_links(const struct dc *dc, 2084 struct dc_link **edp_links, 2085 unsigned int *edp_num); 2086 2087 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 2088 bool powerOn); 2089 2090 /* The function initiates detection handshake over the given link. It first 2091 * determines if there are display connections over the link. If so it initiates 2092 * detection protocols supported by the connected receiver device. The function 2093 * contains protocol specific handshake sequences which are sometimes mandatory 2094 * to establish a proper connection between TX and RX. So it is always 2095 * recommended to call this function as the first link operation upon HPD event 2096 * or power up event. Upon completion, the function will update link structure 2097 * in place based on latest RX capabilities. The function may also cause dpms 2098 * to be reset to off for all currently enabled streams to the link. It is DM's 2099 * responsibility to serialize detection and DPMS updates. 2100 * 2101 * @reason - Indicate which event triggers this detection. dc may customize 2102 * detection flow depending on the triggering events. 2103 * return false - if detection is not fully completed. This could happen when 2104 * there is an unrecoverable error during detection or detection is partially 2105 * completed (detection has been delegated to dm mst manager ie. 2106 * link->connection_type == dc_connection_mst_branch when returning false). 2107 * return true - detection is completed, link has been fully updated with latest 2108 * detection result. 2109 */ 2110 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 2111 2112 struct dc_sink_init_data; 2113 2114 /* When link connection type is dc_connection_mst_branch, remote sink can be 2115 * added to the link. The interface creates a remote sink and associates it with 2116 * current link. The sink will be retained by link until remove remote sink is 2117 * called. 2118 * 2119 * @dc_link - link the remote sink will be added to. 2120 * @edid - byte array of EDID raw data. 2121 * @len - size of the edid in byte 2122 * @init_data - 2123 */ 2124 struct dc_sink *dc_link_add_remote_sink( 2125 struct dc_link *dc_link, 2126 const uint8_t *edid, 2127 int len, 2128 struct dc_sink_init_data *init_data); 2129 2130 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 2131 * @link - link the sink should be removed from 2132 * @sink - sink to be removed. 2133 */ 2134 void dc_link_remove_remote_sink( 2135 struct dc_link *link, 2136 struct dc_sink *sink); 2137 2138 /* Enable HPD interrupt handler for a given link */ 2139 void dc_link_enable_hpd(const struct dc_link *link); 2140 2141 /* Disable HPD interrupt handler for a given link */ 2142 void dc_link_disable_hpd(const struct dc_link *link); 2143 2144 /* determine if there is a sink connected to the link 2145 * 2146 * @type - dc_connection_single if connected, dc_connection_none otherwise. 2147 * return - false if an unexpected error occurs, true otherwise. 2148 * 2149 * NOTE: This function doesn't detect downstream sink connections i.e 2150 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 2151 * return dc_connection_single if the branch device is connected despite of 2152 * downstream sink's connection status. 2153 */ 2154 bool dc_link_detect_connection_type(struct dc_link *link, 2155 enum dc_connection_type *type); 2156 2157 /* query current hpd pin value 2158 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 2159 * 2160 */ 2161 bool dc_link_get_hpd_state(struct dc_link *link); 2162 2163 /* Getter for cached link status from given link */ 2164 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 2165 2166 /* enable/disable hardware HPD filter. 2167 * 2168 * @link - The link the HPD pin is associated with. 2169 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 2170 * handler once after no HPD change has been detected within dc default HPD 2171 * filtering interval since last HPD event. i.e if display keeps toggling hpd 2172 * pulses within default HPD interval, no HPD event will be received until HPD 2173 * toggles have stopped. Then HPD event will be queued to irq handler once after 2174 * dc default HPD filtering interval since last HPD event. 2175 * 2176 * @enable = false - disable hardware HPD filter. HPD event will be queued 2177 * immediately to irq handler after no HPD change has been detected within 2178 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 2179 */ 2180 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 2181 2182 /* submit i2c read/write payloads through ddc channel 2183 * @link_index - index to a link with ddc in i2c mode 2184 * @cmd - i2c command structure 2185 * return - true if success, false otherwise. 2186 */ 2187 bool dc_submit_i2c( 2188 struct dc *dc, 2189 uint32_t link_index, 2190 struct i2c_command *cmd); 2191 2192 /* submit i2c read/write payloads through oem channel 2193 * @link_index - index to a link with ddc in i2c mode 2194 * @cmd - i2c command structure 2195 * return - true if success, false otherwise. 2196 */ 2197 bool dc_submit_i2c_oem( 2198 struct dc *dc, 2199 struct i2c_command *cmd); 2200 2201 enum aux_return_code_type; 2202 /* Attempt to transfer the given aux payload. This function does not perform 2203 * retries or handle error states. The reply is returned in the payload->reply 2204 * and the result through operation_result. Returns the number of bytes 2205 * transferred,or -1 on a failure. 2206 */ 2207 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 2208 struct aux_payload *payload, 2209 enum aux_return_code_type *operation_result); 2210 2211 struct ddc_service * 2212 dc_get_oem_i2c_device(struct dc *dc); 2213 2214 bool dc_is_oem_i2c_device_present( 2215 struct dc *dc, 2216 size_t slave_address 2217 ); 2218 2219 /* return true if the connected receiver supports the hdcp version */ 2220 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 2221 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 2222 2223 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 2224 * 2225 * TODO - When defer_handling is true the function will have a different purpose. 2226 * It no longer does complete hpd rx irq handling. We should create a separate 2227 * interface specifically for this case. 2228 * 2229 * Return: 2230 * true - Downstream port status changed. DM should call DC to do the 2231 * detection. 2232 * false - no change in Downstream port status. No further action required 2233 * from DM. 2234 */ 2235 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 2236 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 2237 bool defer_handling, bool *has_left_work); 2238 /* handle DP specs define test automation sequence*/ 2239 void dc_link_dp_handle_automated_test(struct dc_link *link); 2240 2241 /* handle DP Link loss sequence and try to recover RX link loss with best 2242 * effort 2243 */ 2244 void dc_link_dp_handle_link_loss(struct dc_link *link); 2245 2246 /* Determine if hpd rx irq should be handled or ignored 2247 * return true - hpd rx irq should be handled. 2248 * return false - it is safe to ignore hpd rx irq event 2249 */ 2250 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 2251 2252 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 2253 * @link - link the hpd irq data associated with 2254 * @hpd_irq_dpcd_data - input hpd irq data 2255 * return - true if hpd irq data indicates a link lost 2256 */ 2257 bool dc_link_check_link_loss_status(struct dc_link *link, 2258 union hpd_irq_data *hpd_irq_dpcd_data); 2259 2260 /* Read hpd rx irq data from a given link 2261 * @link - link where the hpd irq data should be read from 2262 * @irq_data - output hpd irq data 2263 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 2264 * read has failed. 2265 */ 2266 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 2267 struct dc_link *link, 2268 union hpd_irq_data *irq_data); 2269 2270 /* The function clears recorded DP RX states in the link. DM should call this 2271 * function when it is resuming from S3 power state to previously connected links. 2272 * 2273 * TODO - in the future we should consider to expand link resume interface to 2274 * support clearing previous rx states. So we don't have to rely on dm to call 2275 * this interface explicitly. 2276 */ 2277 void dc_link_clear_dprx_states(struct dc_link *link); 2278 2279 /* Destruct the mst topology of the link and reset the allocated payload table 2280 * 2281 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 2282 * still wants to reset MST topology on an unplug event */ 2283 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 2284 2285 /* The function calculates effective DP link bandwidth when a given link is 2286 * using the given link settings. 2287 * 2288 * return - total effective link bandwidth in kbps. 2289 */ 2290 uint32_t dc_link_bandwidth_kbps( 2291 const struct dc_link *link, 2292 const struct dc_link_settings *link_setting); 2293 2294 struct dp_audio_bandwidth_params { 2295 const struct dc_crtc_timing *crtc_timing; 2296 enum dp_link_encoding link_encoding; 2297 uint32_t channel_count; 2298 uint32_t sample_rate_hz; 2299 }; 2300 2301 /* The function calculates the minimum size of hblank (in bytes) needed to 2302 * support the specified channel count and sample rate combination, given the 2303 * link encoding and timing to be used. This calculation is not supported 2304 * for 8b/10b SST. 2305 * 2306 * return - min hblank size in bytes, 0 if 8b/10b SST. 2307 */ 2308 uint32_t dc_link_required_hblank_size_bytes( 2309 const struct dc_link *link, 2310 struct dp_audio_bandwidth_params *audio_params); 2311 2312 /* The function takes a snapshot of current link resource allocation state 2313 * @dc: pointer to dc of the dm calling this 2314 * @map: a dc link resource snapshot defined internally to dc. 2315 * 2316 * DM needs to capture a snapshot of current link resource allocation mapping 2317 * and store it in its persistent storage. 2318 * 2319 * Some of the link resource is using first come first serve policy. 2320 * The allocation mapping depends on original hotplug order. This information 2321 * is lost after driver is loaded next time. The snapshot is used in order to 2322 * restore link resource to its previous state so user will get consistent 2323 * link capability allocation across reboot. 2324 * 2325 */ 2326 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2327 2328 /* This function restores link resource allocation state from a snapshot 2329 * @dc: pointer to dc of the dm calling this 2330 * @map: a dc link resource snapshot defined internally to dc. 2331 * 2332 * DM needs to call this function after initial link detection on boot and 2333 * before first commit streams to restore link resource allocation state 2334 * from previous boot session. 2335 * 2336 * Some of the link resource is using first come first serve policy. 2337 * The allocation mapping depends on original hotplug order. This information 2338 * is lost after driver is loaded next time. The snapshot is used in order to 2339 * restore link resource to its previous state so user will get consistent 2340 * link capability allocation across reboot. 2341 * 2342 */ 2343 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2344 2345 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2346 * interface i.e stream_update->dsc_config 2347 */ 2348 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2349 2350 /* translate a raw link rate data to bandwidth in kbps */ 2351 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2352 2353 /* determine the optimal bandwidth given link and required bw. 2354 * @link - current detected link 2355 * @req_bw - requested bandwidth in kbps 2356 * @link_settings - returned most optimal link settings that can fit the 2357 * requested bandwidth 2358 * return - false if link can't support requested bandwidth, true if link 2359 * settings is found. 2360 */ 2361 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2362 struct dc_link_settings *link_settings, 2363 uint32_t req_bw); 2364 2365 /* return the max dp link settings can be driven by the link without considering 2366 * connected RX device and its capability 2367 */ 2368 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2369 struct dc_link_settings *max_link_enc_cap); 2370 2371 /* determine when the link is driving MST mode, what DP link channel coding 2372 * format will be used. The decision will remain unchanged until next HPD event. 2373 * 2374 * @link - a link with DP RX connection 2375 * return - if stream is committed to this link with MST signal type, type of 2376 * channel coding format dc will choose. 2377 */ 2378 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2379 const struct dc_link *link); 2380 2381 /* get max dp link settings the link can enable with all things considered. (i.e 2382 * TX/RX/Cable capabilities and dp override policies. 2383 * 2384 * @link - a link with DP RX connection 2385 * return - max dp link settings the link can enable. 2386 * 2387 */ 2388 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2389 2390 /* Get the highest encoding format that the link supports; highest meaning the 2391 * encoding format which supports the maximum bandwidth. 2392 * 2393 * @link - a link with DP RX connection 2394 * return - highest encoding format link supports. 2395 */ 2396 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2397 2398 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2399 * to a link with dp connector signal type. 2400 * @link - a link with dp connector signal type 2401 * return - true if connected, false otherwise 2402 */ 2403 bool dc_link_is_dp_sink_present(struct dc_link *link); 2404 2405 /* Force DP lane settings update to main-link video signal and notify the change 2406 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2407 * tuning purpose. The interface assumes link has already been enabled with DP 2408 * signal. 2409 * 2410 * @lt_settings - a container structure with desired hw_lane_settings 2411 */ 2412 void dc_link_set_drive_settings(struct dc *dc, 2413 struct link_training_settings *lt_settings, 2414 struct dc_link *link); 2415 2416 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2417 * test or debugging purpose. The test pattern will remain until next un-plug. 2418 * 2419 * @link - active link with DP signal output enabled. 2420 * @test_pattern - desired test pattern to output. 2421 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2422 * @test_pattern_color_space - for video test pattern choose a desired color 2423 * space. 2424 * @p_link_settings - For PHY pattern choose a desired link settings 2425 * @p_custom_pattern - some test pattern will require a custom input to 2426 * customize some pattern details. Otherwise keep it to NULL. 2427 * @cust_pattern_size - size of the custom pattern input. 2428 * 2429 */ 2430 bool dc_link_dp_set_test_pattern( 2431 struct dc_link *link, 2432 enum dp_test_pattern test_pattern, 2433 enum dp_test_pattern_color_space test_pattern_color_space, 2434 const struct link_training_settings *p_link_settings, 2435 const unsigned char *p_custom_pattern, 2436 unsigned int cust_pattern_size); 2437 2438 /* Force DP link settings to always use a specific value until reboot to a 2439 * specific link. If link has already been enabled, the interface will also 2440 * switch to desired link settings immediately. This is a debug interface to 2441 * generic dp issue trouble shooting. 2442 */ 2443 void dc_link_set_preferred_link_settings(struct dc *dc, 2444 struct dc_link_settings *link_setting, 2445 struct dc_link *link); 2446 2447 /* Force DP link to customize a specific link training behavior by overriding to 2448 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2449 * display specific link training issues or apply some display specific 2450 * workaround in link training. 2451 * 2452 * @link_settings - if not NULL, force preferred link settings to the link. 2453 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2454 * will apply this particular override in future link training. If NULL is 2455 * passed in, dc resets previous overrides. 2456 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2457 * training settings. 2458 */ 2459 void dc_link_set_preferred_training_settings(struct dc *dc, 2460 struct dc_link_settings *link_setting, 2461 struct dc_link_training_overrides *lt_overrides, 2462 struct dc_link *link, 2463 bool skip_immediate_retrain); 2464 2465 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2466 bool dc_link_is_fec_supported(const struct dc_link *link); 2467 2468 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2469 * link enablement. 2470 * return - true if FEC should be enabled, false otherwise. 2471 */ 2472 bool dc_link_should_enable_fec(const struct dc_link *link); 2473 2474 /* determine lttpr mode the current link should be enabled with a specific link 2475 * settings. 2476 */ 2477 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2478 struct dc_link_settings *link_setting); 2479 2480 /* Force DP RX to update its power state. 2481 * NOTE: this interface doesn't update dp main-link. Calling this function will 2482 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2483 * RX power state back upon finish DM specific execution requiring DP RX in a 2484 * specific power state. 2485 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2486 * state. 2487 */ 2488 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2489 2490 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2491 * current value read from extended receiver cap from 02200h - 0220Fh. 2492 * Some DP RX has problems of providing accurate DP receiver caps from extended 2493 * field, this interface is a workaround to revert link back to use base caps. 2494 */ 2495 void dc_link_overwrite_extended_receiver_cap( 2496 struct dc_link *link); 2497 2498 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2499 bool wait_for_hpd); 2500 2501 /* Set backlight level of an embedded panel (eDP, LVDS). 2502 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2503 * and 16 bit fractional, where 1.0 is max backlight value. 2504 */ 2505 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2506 struct set_backlight_level_params *backlight_level_params); 2507 2508 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2509 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2510 bool isHDR, 2511 uint32_t backlight_millinits, 2512 uint32_t transition_time_in_ms); 2513 2514 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2515 uint32_t *backlight_millinits, 2516 uint32_t *backlight_millinits_peak); 2517 2518 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2519 2520 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2521 2522 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2523 bool wait, bool force_static, const unsigned int *power_opts); 2524 2525 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2526 2527 bool dc_link_setup_psr(struct dc_link *dc_link, 2528 const struct dc_stream_state *stream, struct psr_config *psr_config, 2529 struct psr_context *psr_context); 2530 2531 /* 2532 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2533 * 2534 * @link: pointer to the dc_link struct instance 2535 * @enable: enable(active) or disable(inactive) replay 2536 * @wait: state transition need to wait the active set completed. 2537 * @force_static: force disable(inactive) the replay 2538 * @power_opts: set power optimazation parameters to DMUB. 2539 * 2540 * return: allow Replay active will return true, else will return false. 2541 */ 2542 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2543 bool wait, bool force_static, const unsigned int *power_opts); 2544 2545 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2546 2547 /* 2548 * Enable or disable Panel Replay on the specified link: 2549 * 2550 * @link: pointer to the dc_link struct instance 2551 * @enable: enable or disable Panel Replay 2552 * 2553 * return: true if successful, false otherwise 2554 */ 2555 bool dc_link_set_pr_enable(struct dc_link *link, bool enable); 2556 2557 /* 2558 * Update Panel Replay state parameters: 2559 * 2560 * @link: pointer to the dc_link struct instance 2561 * @update_state_data: pointer to state update data structure 2562 * 2563 * return: true if successful, false otherwise 2564 */ 2565 bool dc_link_update_pr_state(struct dc_link *link, 2566 struct dmub_cmd_pr_update_state_data *update_state_data); 2567 2568 /* 2569 * Send general command to Panel Replay firmware: 2570 * 2571 * @link: pointer to the dc_link struct instance 2572 * @general_cmd_data: pointer to general command data structure 2573 * 2574 * return: true if successful, false otherwise 2575 */ 2576 bool dc_link_set_pr_general_cmd(struct dc_link *link, 2577 struct dmub_cmd_pr_general_cmd_data *general_cmd_data); 2578 2579 /* 2580 * Get Panel Replay state: 2581 * 2582 * @link: pointer to the dc_link struct instance 2583 * @state: pointer to store the Panel Replay state 2584 * 2585 * return: true if successful, false otherwise 2586 */ 2587 bool dc_link_get_pr_state(const struct dc_link *link, uint64_t *state); 2588 2589 /* On eDP links this function call will stall until T12 has elapsed. 2590 * If the panel is not in power off state, this function will return 2591 * immediately. 2592 */ 2593 bool dc_link_wait_for_t12(struct dc_link *link); 2594 2595 /* Determine if dp trace has been initialized to reflect upto date result * 2596 * return - true if trace is initialized and has valid data. False dp trace 2597 * doesn't have valid result. 2598 */ 2599 bool dc_dp_trace_is_initialized(struct dc_link *link); 2600 2601 /* Query a dp trace flag to indicate if the current dp trace data has been 2602 * logged before 2603 */ 2604 bool dc_dp_trace_is_logged(struct dc_link *link, 2605 bool in_detection); 2606 2607 /* Set dp trace flag to indicate whether DM has already logged the current dp 2608 * trace data. DM can set is_logged to true upon logging and check 2609 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2610 */ 2611 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2612 bool in_detection, 2613 bool is_logged); 2614 2615 /* Obtain driver time stamp for last dp link training end. The time stamp is 2616 * formatted based on dm_get_timestamp DM function. 2617 * @in_detection - true to get link training end time stamp of last link 2618 * training in detection sequence. false to get link training end time stamp 2619 * of last link training in commit (dpms) sequence 2620 */ 2621 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2622 bool in_detection); 2623 2624 /* Get how many link training attempts dc has done with latest sequence. 2625 * @in_detection - true to get link training count of last link 2626 * training in detection sequence. false to get link training count of last link 2627 * training in commit (dpms) sequence 2628 */ 2629 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2630 bool in_detection); 2631 2632 /* Get how many link loss has happened since last link training attempts */ 2633 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2634 2635 /* 2636 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2637 */ 2638 /* 2639 * Send a request from DP-Tx requesting to allocate BW remotely after 2640 * allocating it locally. This will get processed by CM and a CB function 2641 * will be called. 2642 * 2643 * @link: pointer to the dc_link struct instance 2644 * @req_bw: The requested bw in Kbyte to allocated 2645 * 2646 * return: none 2647 */ 2648 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2649 2650 /* 2651 * Handle the USB4 BW Allocation related functionality here: 2652 * Plug => Try to allocate max bw from timing parameters supported by the sink 2653 * Unplug => de-allocate bw 2654 * 2655 * @link: pointer to the dc_link struct instance 2656 * @peak_bw: Peak bw used by the link/sink 2657 * 2658 */ 2659 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2660 struct dc_link *link, int peak_bw); 2661 2662 /* 2663 * Calculates the DP tunneling bandwidth required for the stream timing 2664 * and aggregates the stream bandwidth for the respective DP tunneling link 2665 * 2666 * return: dc_status 2667 */ 2668 enum dc_status dc_link_validate_dp_tunneling_bandwidth(const struct dc *dc, const struct dc_state *new_ctx); 2669 2670 /* 2671 * Get if ALPM is supported by the link 2672 */ 2673 void dc_link_get_alpm_support(struct dc_link *link, bool *auxless_support, 2674 bool *auxwake_support); 2675 2676 /* Sink Interfaces - A sink corresponds to a display output device */ 2677 2678 struct dc_container_id { 2679 // 128bit GUID in binary form 2680 unsigned char guid[16]; 2681 // 8 byte port ID -> ELD.PortID 2682 unsigned int portId[2]; 2683 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2684 unsigned short manufacturerName; 2685 // 2 byte product code -> ELD.ProductCode 2686 unsigned short productCode; 2687 }; 2688 2689 2690 struct dc_sink_dsc_caps { 2691 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2692 // 'false' if they are sink's DSC caps 2693 bool is_virtual_dpcd_dsc; 2694 // 'true' if MST topology supports DSC passthrough for sink 2695 // 'false' if MST topology does not support DSC passthrough 2696 bool is_dsc_passthrough_supported; 2697 struct dsc_dec_dpcd_caps dsc_dec_caps; 2698 }; 2699 2700 struct dc_sink_hblank_expansion_caps { 2701 // 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology), 2702 // 'false' if they are sink's HBlank expansion caps 2703 bool is_virtual_dpcd_hblank_expansion; 2704 struct hblank_expansion_dpcd_caps dpcd_caps; 2705 }; 2706 2707 struct dc_sink_fec_caps { 2708 bool is_rx_fec_supported; 2709 bool is_topology_fec_supported; 2710 }; 2711 2712 struct scdc_caps { 2713 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2714 union hdmi_scdc_device_id_data device_id; 2715 }; 2716 2717 /* 2718 * The sink structure contains EDID and other display device properties 2719 */ 2720 struct dc_sink { 2721 enum signal_type sink_signal; 2722 struct dc_edid dc_edid; /* raw edid */ 2723 struct dc_edid_caps edid_caps; /* parse display caps */ 2724 struct dc_container_id *dc_container_id; 2725 uint32_t dongle_max_pix_clk; 2726 void *priv; 2727 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2728 bool converter_disable_audio; 2729 2730 struct mccs_caps mccs_caps; 2731 struct scdc_caps scdc_caps; 2732 struct dc_sink_dsc_caps dsc_caps; 2733 struct dc_sink_fec_caps fec_caps; 2734 struct dc_sink_hblank_expansion_caps hblank_expansion_caps; 2735 2736 bool is_vsc_sdp_colorimetry_supported; 2737 2738 /* private to DC core */ 2739 struct dc_link *link; 2740 struct dc_context *ctx; 2741 2742 uint32_t sink_id; 2743 2744 /* private to dc_sink.c */ 2745 // refcount must be the last member in dc_sink, since we want the 2746 // sink structure to be logically cloneable up to (but not including) 2747 // refcount 2748 struct kref refcount; 2749 }; 2750 2751 void dc_sink_retain(struct dc_sink *sink); 2752 void dc_sink_release(struct dc_sink *sink); 2753 2754 struct dc_sink_init_data { 2755 enum signal_type sink_signal; 2756 struct dc_link *link; 2757 uint32_t dongle_max_pix_clk; 2758 bool converter_disable_audio; 2759 }; 2760 2761 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2762 2763 /* Newer interfaces */ 2764 struct dc_cursor { 2765 struct dc_plane_address address; 2766 struct dc_cursor_attributes attributes; 2767 }; 2768 2769 2770 /* Interrupt interfaces */ 2771 enum dc_irq_source dc_interrupt_to_irq_source( 2772 struct dc *dc, 2773 uint32_t src_id, 2774 uint32_t ext_id); 2775 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2776 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2777 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2778 struct dc *dc, uint32_t link_index); 2779 2780 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2781 2782 /* Power Interfaces */ 2783 2784 void dc_set_power_state( 2785 struct dc *dc, 2786 enum dc_acpi_cm_power_state power_state); 2787 void dc_resume(struct dc *dc); 2788 2789 void dc_power_down_on_boot(struct dc *dc); 2790 2791 /* 2792 * HDCP Interfaces 2793 */ 2794 enum hdcp_message_status dc_process_hdcp_msg( 2795 enum signal_type signal, 2796 struct dc_link *link, 2797 struct hdcp_protection_message *message_info); 2798 bool dc_is_dmcu_initialized(struct dc *dc); 2799 2800 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2801 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2802 2803 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2804 unsigned int pitch, 2805 unsigned int height, 2806 enum surface_pixel_format format, 2807 struct dc_cursor_attributes *cursor_attr); 2808 2809 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2810 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2811 2812 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2813 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2814 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2815 2816 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2817 void dc_unlock_memory_clock_frequency(struct dc *dc); 2818 2819 /* set min memory clock to the min required for current mode, max to maxDPM */ 2820 void dc_lock_memory_clock_frequency(struct dc *dc); 2821 2822 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2823 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2824 2825 /* cleanup on driver unload */ 2826 void dc_hardware_release(struct dc *dc); 2827 2828 /* disables fw based mclk switch */ 2829 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2830 2831 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2832 2833 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2834 2835 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2836 2837 void dc_z10_restore(const struct dc *dc); 2838 void dc_z10_save_init(struct dc *dc); 2839 2840 bool dc_is_dmub_outbox_supported(struct dc *dc); 2841 bool dc_enable_dmub_notifications(struct dc *dc); 2842 2843 bool dc_abm_save_restore( 2844 struct dc *dc, 2845 struct dc_stream_state *stream, 2846 struct abm_save_restore *pData); 2847 2848 void dc_enable_dmub_outbox(struct dc *dc); 2849 2850 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2851 uint32_t link_index, 2852 struct aux_payload *payload); 2853 2854 /* 2855 * smart power OLED Interfaces 2856 */ 2857 bool dc_smart_power_oled_enable(const struct dc_link *link, bool enable, uint16_t peak_nits, 2858 uint8_t debug_control, uint16_t fixed_CLL, uint32_t triggerline); 2859 bool dc_smart_power_oled_get_max_cll(const struct dc_link *link, unsigned int *pCurrent_MaxCLL); 2860 2861 /* Get dc link index from dpia port index */ 2862 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2863 uint8_t dpia_port_index); 2864 2865 bool dc_process_dmub_set_config_async(struct dc *dc, 2866 uint32_t link_index, 2867 struct set_config_cmd_payload *payload, 2868 struct dmub_notification *notify); 2869 2870 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2871 uint32_t link_index, 2872 uint8_t mst_alloc_slots, 2873 uint8_t *mst_slots_in_use); 2874 2875 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps); 2876 2877 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2878 uint32_t hpd_int_enable); 2879 2880 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2881 2882 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2883 2884 struct dc_power_profile { 2885 int power_level; /* Lower is better */ 2886 }; 2887 2888 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2889 2890 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context); 2891 2892 bool dc_get_host_router_index(const struct dc_link *link, unsigned int *host_router_index); 2893 2894 void dc_log_preos_dmcub_info(const struct dc *dc); 2895 2896 /* DSC Interfaces */ 2897 #include "dc_dsc.h" 2898 2899 void dc_get_visual_confirm_for_stream( 2900 struct dc *dc, 2901 struct dc_stream_state *stream_state, 2902 struct tg_color *color); 2903 2904 /* Disable acc mode Interfaces */ 2905 void dc_disable_accelerated_mode(struct dc *dc); 2906 2907 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2908 struct dc_stream_state *new_stream); 2909 2910 bool dc_is_cursor_limit_pending(struct dc *dc); 2911 bool dc_can_clear_cursor_limit(const struct dc *dc); 2912 2913 /** 2914 * dc_get_underflow_debug_data_for_otg() - Retrieve underflow debug data. 2915 * 2916 * @dc: Pointer to the display core context. 2917 * @primary_otg_inst: Instance index of the primary OTG that underflowed. 2918 * @out_data: Pointer to a dc_underflow_debug_data struct to be filled with debug information. 2919 * 2920 * This function collects and logs underflow-related HW states when underflow happens, 2921 * including OTG underflow status, current read positions, frame count, and per-HUBP debug data. 2922 * The results are stored in the provided out_data structure for further analysis or logging. 2923 */ 2924 void dc_get_underflow_debug_data_for_otg(struct dc *dc, int primary_otg_inst, struct dc_underflow_debug_data *out_data); 2925 2926 void dc_get_power_feature_status(struct dc *dc, int primary_otg_inst, struct power_features *out_data); 2927 2928 /* 2929 * Software state variables used to program register fields across the display pipeline 2930 */ 2931 struct dc_register_software_state { 2932 /* HUBP register programming variables for each pipe */ 2933 struct { 2934 bool valid_plane_state; 2935 bool valid_stream; 2936 bool min_dc_gfx_version9; 2937 uint32_t vtg_sel; /* DCHUBP_CNTL->HUBP_VTG_SEL from pipe_ctx->stream_res.tg->inst */ 2938 uint32_t hubp_clock_enable; /* HUBP_CLK_CNTL->HUBP_CLOCK_ENABLE from power management */ 2939 uint32_t surface_pixel_format; /* DCSURF_SURFACE_CONFIG->SURFACE_PIXEL_FORMAT from plane_state->format */ 2940 uint32_t rotation_angle; /* DCSURF_SURFACE_CONFIG->ROTATION_ANGLE from plane_state->rotation */ 2941 uint32_t h_mirror_en; /* DCSURF_SURFACE_CONFIG->H_MIRROR_EN from plane_state->horizontal_mirror */ 2942 uint32_t surface_dcc_en; /* DCSURF_SURFACE_CONTROL->PRIMARY_SURFACE_DCC_EN from dcc->enable */ 2943 uint32_t surface_size_width; /* HUBP_SIZE->SURFACE_SIZE_WIDTH from plane_size.surface_size.width */ 2944 uint32_t surface_size_height; /* HUBP_SIZE->SURFACE_SIZE_HEIGHT from plane_size.surface_size.height */ 2945 uint32_t pri_viewport_width; /* DCSURF_PRI_VIEWPORT_DIMENSION->PRI_VIEWPORT_WIDTH from scaler_data.viewport.width */ 2946 uint32_t pri_viewport_height; /* DCSURF_PRI_VIEWPORT_DIMENSION->PRI_VIEWPORT_HEIGHT from scaler_data.viewport.height */ 2947 uint32_t pri_viewport_x_start; /* DCSURF_PRI_VIEWPORT_START->PRI_VIEWPORT_X_START from scaler_data.viewport.x */ 2948 uint32_t pri_viewport_y_start; /* DCSURF_PRI_VIEWPORT_START->PRI_VIEWPORT_Y_START from scaler_data.viewport.y */ 2949 uint32_t cursor_enable; /* CURSOR_CONTROL->CURSOR_ENABLE from cursor_attributes.enable */ 2950 uint32_t cursor_width; /* CURSOR_SETTINGS->CURSOR_WIDTH from cursor_position.width */ 2951 uint32_t cursor_height; /* CURSOR_SETTINGS->CURSOR_HEIGHT from cursor_position.height */ 2952 2953 /* Additional DCC configuration */ 2954 uint32_t surface_dcc_ind_64b_blk; /* DCSURF_SURFACE_CONTROL->PRIMARY_SURFACE_DCC_IND_64B_BLK from dcc.independent_64b_blks */ 2955 uint32_t surface_dcc_ind_128b_blk; /* DCSURF_SURFACE_CONTROL->PRIMARY_SURFACE_DCC_IND_128B_BLK from dcc.independent_128b_blks */ 2956 2957 /* Surface pitch configuration */ 2958 uint32_t surface_pitch; /* DCSURF_SURFACE_PITCH->PITCH from plane_size.surface_pitch */ 2959 uint32_t meta_pitch; /* DCSURF_SURFACE_PITCH->META_PITCH from dcc.meta_pitch */ 2960 uint32_t chroma_pitch; /* DCSURF_SURFACE_PITCH_C->PITCH_C from plane_size.chroma_pitch */ 2961 uint32_t meta_pitch_c; /* DCSURF_SURFACE_PITCH_C->META_PITCH_C from dcc.meta_pitch_c */ 2962 2963 /* Surface addresses */ 2964 uint32_t primary_surface_address_low; /* DCSURF_PRIMARY_SURFACE_ADDRESS->PRIMARY_SURFACE_ADDRESS from address.grph.addr.low_part */ 2965 uint32_t primary_surface_address_high; /* DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH->PRIMARY_SURFACE_ADDRESS_HIGH from address.grph.addr.high_part */ 2966 uint32_t primary_meta_surface_address_low; /* DCSURF_PRIMARY_META_SURFACE_ADDRESS->PRIMARY_META_SURFACE_ADDRESS from address.grph.meta_addr.low_part */ 2967 uint32_t primary_meta_surface_address_high; /* DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH->PRIMARY_META_SURFACE_ADDRESS_HIGH from address.grph.meta_addr.high_part */ 2968 2969 /* TMZ configuration */ 2970 uint32_t primary_surface_tmz; /* DCSURF_SURFACE_CONTROL->PRIMARY_SURFACE_TMZ from address.tmz_surface */ 2971 uint32_t primary_meta_surface_tmz; /* DCSURF_SURFACE_CONTROL->PRIMARY_META_SURFACE_TMZ from address.tmz_surface */ 2972 2973 /* Tiling configuration */ 2974 uint32_t sw_mode; /* DCSURF_TILING_CONFIG->SW_MODE from tiling_info.gfx9.swizzle */ 2975 uint32_t num_pipes; /* DCSURF_ADDR_CONFIG->NUM_PIPES from tiling_info.gfx9.num_pipes */ 2976 uint32_t num_banks; /* DCSURF_ADDR_CONFIG->NUM_BANKS from tiling_info.gfx9.num_banks */ 2977 uint32_t pipe_interleave; /* DCSURF_ADDR_CONFIG->PIPE_INTERLEAVE from tiling_info.gfx9.pipe_interleave */ 2978 uint32_t num_shader_engines; /* DCSURF_ADDR_CONFIG->NUM_SE from tiling_info.gfx9.num_shader_engines */ 2979 uint32_t num_rb_per_se; /* DCSURF_ADDR_CONFIG->NUM_RB_PER_SE from tiling_info.gfx9.num_rb_per_se */ 2980 uint32_t num_pkrs; /* DCSURF_ADDR_CONFIG->NUM_PKRS from tiling_info.gfx9.num_pkrs */ 2981 2982 /* DML Request Size Configuration - Luma */ 2983 uint32_t rq_chunk_size; /* DCHUBP_REQ_SIZE_CONFIG->CHUNK_SIZE from rq_regs.rq_regs_l.chunk_size */ 2984 uint32_t rq_min_chunk_size; /* DCHUBP_REQ_SIZE_CONFIG->MIN_CHUNK_SIZE from rq_regs.rq_regs_l.min_chunk_size */ 2985 uint32_t rq_meta_chunk_size; /* DCHUBP_REQ_SIZE_CONFIG->META_CHUNK_SIZE from rq_regs.rq_regs_l.meta_chunk_size */ 2986 uint32_t rq_min_meta_chunk_size; /* DCHUBP_REQ_SIZE_CONFIG->MIN_META_CHUNK_SIZE from rq_regs.rq_regs_l.min_meta_chunk_size */ 2987 uint32_t rq_dpte_group_size; /* DCHUBP_REQ_SIZE_CONFIG->DPTE_GROUP_SIZE from rq_regs.rq_regs_l.dpte_group_size */ 2988 uint32_t rq_mpte_group_size; /* DCHUBP_REQ_SIZE_CONFIG->MPTE_GROUP_SIZE from rq_regs.rq_regs_l.mpte_group_size */ 2989 uint32_t rq_swath_height_l; /* DCHUBP_REQ_SIZE_CONFIG->SWATH_HEIGHT_L from rq_regs.rq_regs_l.swath_height */ 2990 uint32_t rq_pte_row_height_l; /* DCHUBP_REQ_SIZE_CONFIG->PTE_ROW_HEIGHT_L from rq_regs.rq_regs_l.pte_row_height */ 2991 2992 /* DML Request Size Configuration - Chroma */ 2993 uint32_t rq_chunk_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->CHUNK_SIZE_C from rq_regs.rq_regs_c.chunk_size */ 2994 uint32_t rq_min_chunk_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->MIN_CHUNK_SIZE_C from rq_regs.rq_regs_c.min_chunk_size */ 2995 uint32_t rq_meta_chunk_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->META_CHUNK_SIZE_C from rq_regs.rq_regs_c.meta_chunk_size */ 2996 uint32_t rq_min_meta_chunk_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->MIN_META_CHUNK_SIZE_C from rq_regs.rq_regs_c.min_meta_chunk_size */ 2997 uint32_t rq_dpte_group_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->DPTE_GROUP_SIZE_C from rq_regs.rq_regs_c.dpte_group_size */ 2998 uint32_t rq_mpte_group_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->MPTE_GROUP_SIZE_C from rq_regs.rq_regs_c.mpte_group_size */ 2999 uint32_t rq_swath_height_c; /* DCHUBP_REQ_SIZE_CONFIG_C->SWATH_HEIGHT_C from rq_regs.rq_regs_c.swath_height */ 3000 uint32_t rq_pte_row_height_c; /* DCHUBP_REQ_SIZE_CONFIG_C->PTE_ROW_HEIGHT_C from rq_regs.rq_regs_c.pte_row_height */ 3001 3002 /* DML Expansion Modes */ 3003 uint32_t drq_expansion_mode; /* DCN_EXPANSION_MODE->DRQ_EXPANSION_MODE from rq_regs.drq_expansion_mode */ 3004 uint32_t prq_expansion_mode; /* DCN_EXPANSION_MODE->PRQ_EXPANSION_MODE from rq_regs.prq_expansion_mode */ 3005 uint32_t mrq_expansion_mode; /* DCN_EXPANSION_MODE->MRQ_EXPANSION_MODE from rq_regs.mrq_expansion_mode */ 3006 uint32_t crq_expansion_mode; /* DCN_EXPANSION_MODE->CRQ_EXPANSION_MODE from rq_regs.crq_expansion_mode */ 3007 3008 /* DML DLG parameters - nominal */ 3009 uint32_t dst_y_per_vm_vblank; /* NOM_PARAMETERS_0->DST_Y_PER_VM_VBLANK from dlg_regs.dst_y_per_vm_vblank */ 3010 uint32_t dst_y_per_row_vblank; /* NOM_PARAMETERS_0->DST_Y_PER_ROW_VBLANK from dlg_regs.dst_y_per_row_vblank */ 3011 uint32_t dst_y_per_vm_flip; /* NOM_PARAMETERS_1->DST_Y_PER_VM_FLIP from dlg_regs.dst_y_per_vm_flip */ 3012 uint32_t dst_y_per_row_flip; /* NOM_PARAMETERS_1->DST_Y_PER_ROW_FLIP from dlg_regs.dst_y_per_row_flip */ 3013 3014 /* DML prefetch settings */ 3015 uint32_t dst_y_prefetch; /* PREFETCH_SETTINS->DST_Y_PREFETCH from dlg_regs.dst_y_prefetch */ 3016 uint32_t vratio_prefetch; /* PREFETCH_SETTINS->VRATIO_PREFETCH from dlg_regs.vratio_prefetch */ 3017 uint32_t vratio_prefetch_c; /* PREFETCH_SETTINS_C->VRATIO_PREFETCH_C from dlg_regs.vratio_prefetch_c */ 3018 3019 /* TTU parameters */ 3020 uint32_t qos_level_low_wm; /* TTU_CNTL1->QoSLevelLowWaterMark from ttu_regs.qos_level_low_wm */ 3021 uint32_t qos_level_high_wm; /* TTU_CNTL1->QoSLevelHighWaterMark from ttu_regs.qos_level_high_wm */ 3022 uint32_t qos_level_flip; /* TTU_CNTL2->QoS_LEVEL_FLIP_L from ttu_regs.qos_level_flip */ 3023 uint32_t min_ttu_vblank; /* DCN_GLOBAL_TTU_CNTL->MIN_TTU_VBLANK from ttu_regs.min_ttu_vblank */ 3024 } hubp[MAX_PIPES]; 3025 3026 /* HUBBUB register programming variables */ 3027 struct { 3028 /* Individual DET buffer control per pipe - software state that programs DET registers */ 3029 uint32_t det0_size; /* DCHUBBUB_DET0_CTRL->DET0_SIZE from hubbub->funcs->program_det_size(hubbub, 0, det_buffer_size_kb) */ 3030 uint32_t det1_size; /* DCHUBBUB_DET1_CTRL->DET1_SIZE from hubbub->funcs->program_det_size(hubbub, 1, det_buffer_size_kb) */ 3031 uint32_t det2_size; /* DCHUBBUB_DET2_CTRL->DET2_SIZE from hubbub->funcs->program_det_size(hubbub, 2, det_buffer_size_kb) */ 3032 uint32_t det3_size; /* DCHUBBUB_DET3_CTRL->DET3_SIZE from hubbub->funcs->program_det_size(hubbub, 3, det_buffer_size_kb) */ 3033 3034 /* Compression buffer control - software state that programs COMPBUF registers */ 3035 uint32_t compbuf_size; /* DCHUBBUB_COMPBUF_CTRL->COMPBUF_SIZE from hubbub->funcs->program_compbuf_size(hubbub, compbuf_size_kb, safe_to_increase) */ 3036 uint32_t compbuf_reserved_space_64b; /* COMPBUF_RESERVED_SPACE->COMPBUF_RESERVED_SPACE_64B from hubbub2->pixel_chunk_size / 32 */ 3037 uint32_t compbuf_reserved_space_zs; /* COMPBUF_RESERVED_SPACE->COMPBUF_RESERVED_SPACE_ZS from hubbub2->pixel_chunk_size / 128 */ 3038 } hubbub; 3039 3040 /* DPP register programming variables for each pipe (simplified for available fields) */ 3041 struct { 3042 uint32_t dpp_clock_enable; /* DPP_CONTROL->DPP_CLOCK_ENABLE from dppclk_enable */ 3043 3044 /* Recout (Rectangle of Interest) configuration */ 3045 uint32_t recout_start_x; /* RECOUT_START->RECOUT_START_X from pipe_ctx->plane_res.scl_data.recout.x */ 3046 uint32_t recout_start_y; /* RECOUT_START->RECOUT_START_Y from pipe_ctx->plane_res.scl_data.recout.y */ 3047 uint32_t recout_width; /* RECOUT_SIZE->RECOUT_WIDTH from pipe_ctx->plane_res.scl_data.recout.width */ 3048 uint32_t recout_height; /* RECOUT_SIZE->RECOUT_HEIGHT from pipe_ctx->plane_res.scl_data.recout.height */ 3049 3050 /* MPC (Multiple Pipe/Plane Combiner) size configuration */ 3051 uint32_t mpc_width; /* MPC_SIZE->MPC_WIDTH from pipe_ctx->plane_res.scl_data.h_active */ 3052 uint32_t mpc_height; /* MPC_SIZE->MPC_HEIGHT from pipe_ctx->plane_res.scl_data.v_active */ 3053 3054 /* DSCL mode configuration */ 3055 uint32_t dscl_mode; /* SCL_MODE->DSCL_MODE from pipe_ctx->plane_res.scl_data.dscl_prog_data.dscl_mode */ 3056 3057 /* Scaler ratios (simplified to integer parts) */ 3058 uint32_t horz_ratio_int; /* SCL_HORZ_FILTER_SCALE_RATIO->SCL_H_SCALE_RATIO integer part from ratios.horz */ 3059 uint32_t vert_ratio_int; /* SCL_VERT_FILTER_SCALE_RATIO->SCL_V_SCALE_RATIO integer part from ratios.vert */ 3060 3061 /* Basic scaler taps */ 3062 uint32_t h_taps; /* SCL_TAP_CONTROL->SCL_H_NUM_TAPS from taps.h_taps */ 3063 uint32_t v_taps; /* SCL_TAP_CONTROL->SCL_V_NUM_TAPS from taps.v_taps */ 3064 } dpp[MAX_PIPES]; 3065 3066 /* DCCG register programming variables */ 3067 struct { 3068 /* Core Display Clock Control */ 3069 uint32_t dispclk_khz; /* DENTIST_DISPCLK_CNTL->DENTIST_DISPCLK_WDIVIDER from clk_mgr.dispclk_khz */ 3070 uint32_t dc_mem_global_pwr_req_dis; /* DC_MEM_GLOBAL_PWR_REQ_CNTL->DC_MEM_GLOBAL_PWR_REQ_DIS from memory power management settings */ 3071 3072 /* DPP Clock Control - 4 fields per pipe */ 3073 uint32_t dppclk_khz[MAX_PIPES]; /* DPPCLK_CTRL->DPPCLK_R_GATE_DISABLE from dpp_clocks[pipe] */ 3074 uint32_t dppclk_enable[MAX_PIPES]; /* DPPCLK_CTRL->DPPCLK0_EN,DPPCLK1_EN,DPPCLK2_EN,DPPCLK3_EN from dccg31_update_dpp_dto() */ 3075 uint32_t dppclk_dto_enable[MAX_PIPES]; /* DPPCLK_DTO_CTRL->DPPCLK_DTO_ENABLE from dccg->dpp_clock_gated[dpp_inst] state */ 3076 uint32_t dppclk_dto_phase[MAX_PIPES]; /* DPPCLK0_DTO_PARAM->DPPCLK0_DTO_PHASE from phase calculation req_dppclk/ref_dppclk */ 3077 uint32_t dppclk_dto_modulo[MAX_PIPES]; /* DPPCLK0_DTO_PARAM->DPPCLK0_DTO_MODULO from modulo = 0xff */ 3078 3079 /* DSC Clock Control - 4 fields per DSC resource */ 3080 uint32_t dscclk_khz[MAX_PIPES]; /* DSCCLK_DTO_CTRL->DSCCLK_DTO_ENABLE from dsc_clocks */ 3081 uint32_t dscclk_dto_enable[MAX_PIPES]; /* DSCCLK_DTO_CTRL->DSCCLK0_DTO_ENABLE,DSCCLK1_DTO_ENABLE,DSCCLK2_DTO_ENABLE,DSCCLK3_DTO_ENABLE */ 3082 uint32_t dscclk_dto_phase[MAX_PIPES]; /* DSCCLK0_DTO_PARAM->DSCCLK0_DTO_PHASE from dccg31_enable_dscclk() */ 3083 uint32_t dscclk_dto_modulo[MAX_PIPES]; /* DSCCLK0_DTO_PARAM->DSCCLK0_DTO_MODULO from dccg31_enable_dscclk() */ 3084 3085 /* Pixel Clock Control - per pipe */ 3086 uint32_t pixclk_khz[MAX_PIPES]; /* PIXCLK_RESYNC_CNTL->PIXCLK_RESYNC_ENABLE from stream.timing.pix_clk_100hz */ 3087 uint32_t otg_pixel_rate_div[MAX_PIPES]; /* OTG_PIXEL_RATE_DIV->OTG_PIXEL_RATE_DIV from OTG pixel rate divider control */ 3088 uint32_t dtbclk_dto_enable[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->DTBCLK_DTO_ENABLE from dccg31_set_dtbclk_dto() */ 3089 uint32_t pipe_dto_src_sel[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->PIPE_DTO_SRC_SEL from dccg31_set_dtbclk_dto() source selection */ 3090 uint32_t dtbclk_dto_div[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->DTBCLK_DTO_DIV from dtbdto_div calculation */ 3091 uint32_t otg_add_pixel[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->OTG_ADD_PIXEL from dccg31_otg_add_pixel() */ 3092 uint32_t otg_drop_pixel[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->OTG_DROP_PIXEL from dccg31_otg_drop_pixel() */ 3093 3094 /* DTBCLK DTO Control - 4 DTOs */ 3095 uint32_t dtbclk_dto_modulo[4]; /* DTBCLK_DTO0_MODULO->DTBCLK_DTO0_MODULO from dccg31_set_dtbclk_dto() modulo calculation */ 3096 uint32_t dtbclk_dto_phase[4]; /* DTBCLK_DTO0_PHASE->DTBCLK_DTO0_PHASE from phase calculation pixclk_khz/ref_dtbclk_khz */ 3097 uint32_t dtbclk_dto_dbuf_en; /* DTBCLK_DTO_DBUF_EN->DTBCLK DTO data buffer enable */ 3098 3099 /* DP Stream Clock Control - 4 pipes */ 3100 uint32_t dpstreamclk_enable[MAX_PIPES]; /* DPSTREAMCLK_CNTL->DPSTREAMCLK_PIPE0_EN,DPSTREAMCLK_PIPE1_EN,DPSTREAMCLK_PIPE2_EN,DPSTREAMCLK_PIPE3_EN */ 3101 uint32_t dp_dto_modulo[4]; /* DP_DTO0_MODULO->DP_DTO0_MODULO from DP stream DTO programming */ 3102 uint32_t dp_dto_phase[4]; /* DP_DTO0_PHASE->DP_DTO0_PHASE from DP stream DTO programming */ 3103 uint32_t dp_dto_dbuf_en; /* DP_DTO_DBUF_EN->DP DTO data buffer enable */ 3104 3105 /* PHY Symbol Clock Control - 5 PHYs (A,B,C,D,E) */ 3106 uint32_t phy_symclk_force_en[5]; /* PHYASYMCLK_CLOCK_CNTL->PHYASYMCLK_FORCE_EN from dccg31_set_physymclk() force_enable */ 3107 uint32_t phy_symclk_force_src_sel[5]; /* PHYASYMCLK_CLOCK_CNTL->PHYASYMCLK_FORCE_SRC_SEL from dccg31_set_physymclk() clk_src */ 3108 uint32_t phy_symclk_gate_disable[5]; /* DCCG_GATE_DISABLE_CNTL2->PHYASYMCLK_GATE_DISABLE from debug.root_clock_optimization.bits.physymclk */ 3109 3110 /* SYMCLK32 SE Control - 4 instances */ 3111 uint32_t symclk32_se_src_sel[4]; /* SYMCLK32_SE_CNTL->SYMCLK32_SE0_SRC_SEL from dccg31_enable_symclk32_se() with get_phy_mux_symclk() mapping */ 3112 uint32_t symclk32_se_enable[4]; /* SYMCLK32_SE_CNTL->SYMCLK32_SE0_EN from dccg31_enable_symclk32_se() enable */ 3113 uint32_t symclk32_se_gate_disable[4]; /* DCCG_GATE_DISABLE_CNTL3->SYMCLK32_SE0_GATE_DISABLE from debug.root_clock_optimization.bits.symclk32_se */ 3114 3115 /* SYMCLK32 LE Control - 2 instances */ 3116 uint32_t symclk32_le_src_sel[2]; /* SYMCLK32_LE_CNTL->SYMCLK32_LE0_SRC_SEL from dccg31_enable_symclk32_le() phyd32clk source */ 3117 uint32_t symclk32_le_enable[2]; /* SYMCLK32_LE_CNTL->SYMCLK32_LE0_EN from dccg31_enable_symclk32_le() enable */ 3118 uint32_t symclk32_le_gate_disable[2]; /* DCCG_GATE_DISABLE_CNTL3->SYMCLK32_LE0_GATE_DISABLE from debug.root_clock_optimization.bits.symclk32_le */ 3119 3120 /* DPIA Clock Control */ 3121 uint32_t dpiaclk_540m_dto_modulo; /* DPIACLK_540M_DTO_MODULO->DPIA 540MHz DTO modulo */ 3122 uint32_t dpiaclk_540m_dto_phase; /* DPIACLK_540M_DTO_PHASE->DPIA 540MHz DTO phase */ 3123 uint32_t dpiaclk_810m_dto_modulo; /* DPIACLK_810M_DTO_MODULO->DPIA 810MHz DTO modulo */ 3124 uint32_t dpiaclk_810m_dto_phase; /* DPIACLK_810M_DTO_PHASE->DPIA 810MHz DTO phase */ 3125 uint32_t dpiaclk_dto_cntl; /* DPIACLK_DTO_CNTL->DPIA clock DTO control */ 3126 uint32_t dpiasymclk_cntl; /* DPIASYMCLK_CNTL->DPIA symbol clock control */ 3127 3128 /* Clock Gating Control */ 3129 uint32_t dccg_gate_disable_cntl; /* DCCG_GATE_DISABLE_CNTL->Clock gate disable control from dccg31_init() */ 3130 uint32_t dpstreamclk_gate_disable; /* DCCG_GATE_DISABLE_CNTL3->DPSTREAMCLK_GATE_DISABLE from debug.root_clock_optimization.bits.dpstream */ 3131 uint32_t dpstreamclk_root_gate_disable; /* DCCG_GATE_DISABLE_CNTL3->DPSTREAMCLK_ROOT_GATE_DISABLE from debug.root_clock_optimization.bits.dpstream */ 3132 3133 /* VSync Control */ 3134 uint32_t vsync_cnt_ctrl; /* DCCG_VSYNC_CNT_CTRL->VSync counter control */ 3135 uint32_t vsync_cnt_int_ctrl; /* DCCG_VSYNC_CNT_INT_CTRL->VSync counter interrupt control */ 3136 uint32_t vsync_otg_latch_value[6]; /* DCCG_VSYNC_OTG0_LATCH_VALUE->OTG0 VSync latch value (for OTG0-5) */ 3137 3138 /* Time Base Control */ 3139 uint32_t microsecond_time_base_div; /* MICROSECOND_TIME_BASE_DIV->Microsecond time base divider */ 3140 uint32_t millisecond_time_base_div; /* MILLISECOND_TIME_BASE_DIV->Millisecond time base divider */ 3141 } dccg; 3142 3143 /* DSC essential configuration for underflow analysis */ 3144 struct { 3145 /* DSC active state - critical for bandwidth analysis */ 3146 uint32_t dsc_clock_enable; /* DSC enabled - affects bandwidth requirements */ 3147 3148 /* DSC configuration affecting bandwidth and timing */ 3149 uint32_t dsc_num_slices_h; /* Horizontal slice count - affects throughput */ 3150 uint32_t dsc_num_slices_v; /* Vertical slice count - affects throughput */ 3151 uint32_t dsc_bits_per_pixel; /* Compression ratio - affects bandwidth */ 3152 3153 /* OPP integration - affects pipeline flow */ 3154 uint32_t dscrm_dsc_forward_enable; /* DSC forwarding to OPP enabled */ 3155 uint32_t dscrm_dsc_opp_pipe_source; /* Which OPP receives DSC output */ 3156 } dsc[MAX_PIPES]; 3157 3158 /* MPC register programming variables */ 3159 struct { 3160 /* MPCC blending tree and mode control */ 3161 uint32_t mpcc_mode[MAX_PIPES]; /* MPCC_CONTROL->MPCC_MODE from blend_cfg.blend_mode */ 3162 uint32_t mpcc_alpha_blend_mode[MAX_PIPES]; /* MPCC_CONTROL->MPCC_ALPHA_BLND_MODE from blend_cfg.alpha_mode */ 3163 uint32_t mpcc_alpha_multiplied_mode[MAX_PIPES]; /* MPCC_CONTROL->MPCC_ALPHA_MULTIPLIED_MODE from blend_cfg.pre_multiplied_alpha */ 3164 uint32_t mpcc_blnd_active_overlap_only[MAX_PIPES]; /* MPCC_CONTROL->MPCC_BLND_ACTIVE_OVERLAP_ONLY from blend_cfg.overlap_only */ 3165 uint32_t mpcc_global_alpha[MAX_PIPES]; /* MPCC_CONTROL->MPCC_GLOBAL_ALPHA from blend_cfg.global_alpha */ 3166 uint32_t mpcc_global_gain[MAX_PIPES]; /* MPCC_CONTROL->MPCC_GLOBAL_GAIN from blend_cfg.global_gain */ 3167 uint32_t mpcc_bg_bpc[MAX_PIPES]; /* MPCC_CONTROL->MPCC_BG_BPC from background color depth */ 3168 uint32_t mpcc_bot_gain_mode[MAX_PIPES]; /* MPCC_CONTROL->MPCC_BOT_GAIN_MODE from bottom layer gain control */ 3169 3170 /* MPCC blending tree connections */ 3171 uint32_t mpcc_bot_sel[MAX_PIPES]; /* MPCC_BOT_SEL->MPCC_BOT_SEL from mpcc_state->bot_sel */ 3172 uint32_t mpcc_top_sel[MAX_PIPES]; /* MPCC_TOP_SEL->MPCC_TOP_SEL from mpcc_state->dpp_id */ 3173 3174 /* MPCC output gamma control */ 3175 uint32_t mpcc_ogam_mode[MAX_PIPES]; /* MPCC_OGAM_CONTROL->MPCC_OGAM_MODE from output gamma mode */ 3176 uint32_t mpcc_ogam_select[MAX_PIPES]; /* MPCC_OGAM_CONTROL->MPCC_OGAM_SELECT from gamma LUT bank selection */ 3177 uint32_t mpcc_ogam_pwl_disable[MAX_PIPES]; /* MPCC_OGAM_CONTROL->MPCC_OGAM_PWL_DISABLE from PWL control */ 3178 3179 /* MPCC pipe assignment and status */ 3180 uint32_t mpcc_opp_id[MAX_PIPES]; /* MPCC_OPP_ID->MPCC_OPP_ID from mpcc_state->opp_id */ 3181 uint32_t mpcc_idle[MAX_PIPES]; /* MPCC_STATUS->MPCC_IDLE from mpcc idle status */ 3182 uint32_t mpcc_busy[MAX_PIPES]; /* MPCC_STATUS->MPCC_BUSY from mpcc busy status */ 3183 3184 /* MPC output processing */ 3185 uint32_t mpc_out_csc_mode; /* MPC_OUT_CSC_COEF->MPC_OUT_CSC_MODE from output_csc */ 3186 uint32_t mpc_out_gamma_mode; /* MPC_OUT_GAMMA_LUT->MPC_OUT_GAMMA_MODE from output_gamma */ 3187 } mpc; 3188 3189 /* OPP register programming variables for each pipe */ 3190 struct { 3191 /* Display Pattern Generator (DPG) Control - 19 fields from DPG_CONTROL register */ 3192 uint32_t dpg_enable; /* DPG_CONTROL->DPG_EN from test_pattern parameter (enable/disable) */ 3193 3194 /* Format Control (FMT) - 18 fields from FMT_CONTROL register */ 3195 uint32_t fmt_pixel_encoding; /* FMT_CONTROL->FMT_PIXEL_ENCODING from clamping->pixel_encoding */ 3196 uint32_t fmt_subsampling_mode; /* FMT_CONTROL->FMT_SUBSAMPLING_MODE from force_chroma_subsampling_1tap */ 3197 uint32_t fmt_cbcr_bit_reduction_bypass; /* FMT_CONTROL->FMT_CBCR_BIT_REDUCTION_BYPASS from pixel_encoding bypass control */ 3198 uint32_t fmt_stereosync_override; /* FMT_CONTROL->FMT_STEREOSYNC_OVERRIDE from stereo timing override */ 3199 uint32_t fmt_spatial_dither_frame_counter_max; /* FMT_CONTROL->FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX from fmt_bit_depth->flags */ 3200 uint32_t fmt_spatial_dither_frame_counter_bit_swap; /* FMT_CONTROL->FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP from dither control */ 3201 uint32_t fmt_truncate_enable; /* FMT_CONTROL->FMT_TRUNCATE_EN from fmt_bit_depth->flags.TRUNCATE_ENABLED */ 3202 uint32_t fmt_truncate_depth; /* FMT_CONTROL->FMT_TRUNCATE_DEPTH from fmt_bit_depth->flags.TRUNCATE_DEPTH */ 3203 uint32_t fmt_truncate_mode; /* FMT_CONTROL->FMT_TRUNCATE_MODE from fmt_bit_depth->flags.TRUNCATE_MODE */ 3204 uint32_t fmt_spatial_dither_enable; /* FMT_CONTROL->FMT_SPATIAL_DITHER_EN from fmt_bit_depth->flags.SPATIAL_DITHER_ENABLED */ 3205 uint32_t fmt_spatial_dither_mode; /* FMT_CONTROL->FMT_SPATIAL_DITHER_MODE from fmt_bit_depth->flags.SPATIAL_DITHER_MODE */ 3206 uint32_t fmt_spatial_dither_depth; /* FMT_CONTROL->FMT_SPATIAL_DITHER_DEPTH from fmt_bit_depth->flags.SPATIAL_DITHER_DEPTH */ 3207 uint32_t fmt_temporal_dither_enable; /* FMT_CONTROL->FMT_TEMPORAL_DITHER_EN from fmt_bit_depth->flags.TEMPORAL_DITHER_ENABLED */ 3208 uint32_t fmt_clamp_data_enable; /* FMT_CONTROL->FMT_CLAMP_DATA_EN from clamping->clamping_range enable */ 3209 uint32_t fmt_clamp_color_format; /* FMT_CONTROL->FMT_CLAMP_COLOR_FORMAT from clamping->color_format */ 3210 uint32_t fmt_dynamic_exp_enable; /* FMT_CONTROL->FMT_DYNAMIC_EXP_EN from color_sp/color_dpth/signal */ 3211 uint32_t fmt_dynamic_exp_mode; /* FMT_CONTROL->FMT_DYNAMIC_EXP_MODE from color space mode mapping */ 3212 uint32_t fmt_bit_depth_control; /* Legacy field - kept for compatibility */ 3213 3214 /* OPP Pipe Control - 1 field from OPP_PIPE_CONTROL register */ 3215 uint32_t opp_pipe_clock_enable; /* OPP_PIPE_CONTROL->OPP_PIPE_CLOCK_EN from enable parameter (bool) */ 3216 3217 /* OPP CRC Control - 3 fields from OPP_PIPE_CRC_CONTROL register */ 3218 uint32_t opp_crc_enable; /* OPP_PIPE_CRC_CONTROL->CRC_EN from CRC enable control */ 3219 uint32_t opp_crc_select_source; /* OPP_PIPE_CRC_CONTROL->CRC_SELECT_SOURCE from CRC source selection */ 3220 uint32_t opp_crc_stereo_cont; /* OPP_PIPE_CRC_CONTROL->CRC_STEREO_CONT from stereo continuous CRC */ 3221 3222 /* Output Buffer (OPPBUF) Control - 6 fields from OPPBUF_CONTROL register */ 3223 uint32_t oppbuf_active_width; /* OPPBUF_CONTROL->OPPBUF_ACTIVE_WIDTH from oppbuf_params->active_width */ 3224 uint32_t oppbuf_pixel_repetition; /* OPPBUF_CONTROL->OPPBUF_PIXEL_REPETITION from oppbuf_params->pixel_repetition */ 3225 uint32_t oppbuf_display_segmentation; /* OPPBUF_CONTROL->OPPBUF_DISPLAY_SEGMENTATION from oppbuf_params->mso_segmentation */ 3226 uint32_t oppbuf_overlap_pixel_num; /* OPPBUF_CONTROL->OPPBUF_OVERLAP_PIXEL_NUM from oppbuf_params->mso_overlap_pixel_num */ 3227 uint32_t oppbuf_3d_vact_space1_size; /* OPPBUF_CONTROL->OPPBUF_3D_VACT_SPACE1_SIZE from 3D timing space1_size */ 3228 uint32_t oppbuf_3d_vact_space2_size; /* OPPBUF_CONTROL->OPPBUF_3D_VACT_SPACE2_SIZE from 3D timing space2_size */ 3229 3230 /* DSC Forward Config - 3 fields from DSCRM_DSC_FORWARD_CONFIG register */ 3231 uint32_t dscrm_dsc_forward_enable; /* DSCRM_DSC_FORWARD_CONFIG->DSCRM_DSC_FORWARD_EN from DSC forward enable control */ 3232 uint32_t dscrm_dsc_opp_pipe_source; /* DSCRM_DSC_FORWARD_CONFIG->DSCRM_DSC_OPP_PIPE_SOURCE from opp_pipe parameter */ 3233 uint32_t dscrm_dsc_forward_enable_status; /* DSCRM_DSC_FORWARD_CONFIG->DSCRM_DSC_FORWARD_EN_STATUS from DSC forward status (read-only) */ 3234 } opp[MAX_PIPES]; 3235 3236 /* OPTC register programming variables for each pipe */ 3237 struct { 3238 uint32_t otg_master_inst; 3239 3240 /* OTG_CONTROL register - 5 fields for OTG control */ 3241 uint32_t otg_master_enable; /* OTG_CONTROL->OTG_MASTER_EN from timing enable/disable control */ 3242 uint32_t otg_disable_point_cntl; /* OTG_CONTROL->OTG_DISABLE_POINT_CNTL from disable timing control */ 3243 uint32_t otg_start_point_cntl; /* OTG_CONTROL->OTG_START_POINT_CNTL from start timing control */ 3244 uint32_t otg_field_number_cntl; /* OTG_CONTROL->OTG_FIELD_NUMBER_CNTL from interlace field control */ 3245 uint32_t otg_out_mux; /* OTG_CONTROL->OTG_OUT_MUX from output mux selection */ 3246 3247 /* OTG Horizontal Timing - 7 fields */ 3248 uint32_t otg_h_total; /* OTG_H_TOTAL->OTG_H_TOTAL from dc_crtc_timing->h_total */ 3249 uint32_t otg_h_blank_start; /* OTG_H_BLANK_START_END->OTG_H_BLANK_START from dc_crtc_timing->h_front_porch */ 3250 uint32_t otg_h_blank_end; /* OTG_H_BLANK_START_END->OTG_H_BLANK_END from dc_crtc_timing->h_addressable_video_pixel_width */ 3251 uint32_t otg_h_sync_start; /* OTG_H_SYNC_A->OTG_H_SYNC_A_START from dc_crtc_timing->h_sync_width */ 3252 uint32_t otg_h_sync_end; /* OTG_H_SYNC_A->OTG_H_SYNC_A_END from calculated sync end position */ 3253 uint32_t otg_h_sync_polarity; /* OTG_H_SYNC_A_CNTL->OTG_H_SYNC_A_POL from dc_crtc_timing->flags.HSYNC_POSITIVE_POLARITY */ 3254 uint32_t otg_h_timing_div_mode; /* OTG_H_TIMING_CNTL->OTG_H_TIMING_DIV_MODE from horizontal timing division mode */ 3255 3256 /* OTG Vertical Timing - 7 fields */ 3257 uint32_t otg_v_total; /* OTG_V_TOTAL->OTG_V_TOTAL from dc_crtc_timing->v_total */ 3258 uint32_t otg_v_blank_start; /* OTG_V_BLANK_START_END->OTG_V_BLANK_START from dc_crtc_timing->v_front_porch */ 3259 uint32_t otg_v_blank_end; /* OTG_V_BLANK_START_END->OTG_V_BLANK_END from dc_crtc_timing->v_addressable_video_line_width */ 3260 uint32_t otg_v_sync_start; /* OTG_V_SYNC_A->OTG_V_SYNC_A_START from dc_crtc_timing->v_sync_width */ 3261 uint32_t otg_v_sync_end; /* OTG_V_SYNC_A->OTG_V_SYNC_A_END from calculated sync end position */ 3262 uint32_t otg_v_sync_polarity; /* OTG_V_SYNC_A_CNTL->OTG_V_SYNC_A_POL from dc_crtc_timing->flags.VSYNC_POSITIVE_POLARITY */ 3263 uint32_t otg_v_sync_mode; /* OTG_V_SYNC_A_CNTL->OTG_V_SYNC_MODE from sync mode selection */ 3264 3265 /* OTG DRR (Dynamic Refresh Rate) Control - 8 fields */ 3266 uint32_t otg_v_total_max; /* OTG_V_TOTAL_MAX->OTG_V_TOTAL_MAX from drr_params->vertical_total_max */ 3267 uint32_t otg_v_total_min; /* OTG_V_TOTAL_MIN->OTG_V_TOTAL_MIN from drr_params->vertical_total_min */ 3268 uint32_t otg_v_total_mid; /* OTG_V_TOTAL_MID->OTG_V_TOTAL_MID from drr_params->vertical_total_mid */ 3269 uint32_t otg_v_total_max_sel; /* OTG_V_TOTAL_CONTROL->OTG_V_TOTAL_MAX_SEL from DRR max selection enable */ 3270 uint32_t otg_v_total_min_sel; /* OTG_V_TOTAL_CONTROL->OTG_V_TOTAL_MIN_SEL from DRR min selection enable */ 3271 uint32_t otg_vtotal_mid_replacing_max_en; /* OTG_V_TOTAL_CONTROL->OTG_VTOTAL_MID_REPLACING_MAX_EN from DRR mid-frame enable */ 3272 uint32_t otg_vtotal_mid_frame_num; /* OTG_V_TOTAL_CONTROL->OTG_VTOTAL_MID_FRAME_NUM from drr_params->vertical_total_mid_frame_num */ 3273 uint32_t otg_set_v_total_min_mask; /* OTG_V_TOTAL_CONTROL->OTG_SET_V_TOTAL_MIN_MASK from DRR trigger mask */ 3274 uint32_t otg_force_lock_on_event; /* OTG_V_TOTAL_CONTROL->OTG_FORCE_LOCK_ON_EVENT from DRR force lock control */ 3275 3276 /* OPTC Data Source and ODM - 6 fields */ 3277 uint32_t optc_seg0_src_sel; /* OPTC_DATA_SOURCE_SELECT->OPTC_SEG0_SRC_SEL from opp_id[0] ODM segment 0 source */ 3278 uint32_t optc_seg1_src_sel; /* OPTC_DATA_SOURCE_SELECT->OPTC_SEG1_SRC_SEL from opp_id[1] ODM segment 1 source */ 3279 uint32_t optc_seg2_src_sel; /* OPTC_DATA_SOURCE_SELECT->OPTC_SEG2_SRC_SEL from opp_id[2] ODM segment 2 source */ 3280 uint32_t optc_seg3_src_sel; /* OPTC_DATA_SOURCE_SELECT->OPTC_SEG3_SRC_SEL from opp_id[3] ODM segment 3 source */ 3281 uint32_t optc_num_of_input_segment; /* OPTC_DATA_SOURCE_SELECT->OPTC_NUM_OF_INPUT_SEGMENT from opp_cnt-1 number of input segments */ 3282 uint32_t optc_mem_sel; /* OPTC_MEMORY_CONFIG->OPTC_MEM_SEL from memory_mask ODM memory selection */ 3283 3284 /* OPTC Data Format and DSC - 4 fields */ 3285 uint32_t optc_data_format; /* OPTC_DATA_FORMAT_CONTROL->OPTC_DATA_FORMAT from data format selection */ 3286 uint32_t optc_dsc_mode; /* OPTC_DATA_FORMAT_CONTROL->OPTC_DSC_MODE from dsc_mode parameter */ 3287 uint32_t optc_dsc_bytes_per_pixel; /* OPTC_BYTES_PER_PIXEL->OPTC_DSC_BYTES_PER_PIXEL from dsc_bytes_per_pixel parameter */ 3288 uint32_t optc_segment_width; /* OPTC_WIDTH_CONTROL->OPTC_SEGMENT_WIDTH from segment_width parameter */ 3289 uint32_t optc_dsc_slice_width; /* OPTC_WIDTH_CONTROL->OPTC_DSC_SLICE_WIDTH from dsc_slice_width parameter */ 3290 3291 /* OPTC Clock and Underflow Control - 4 fields */ 3292 uint32_t optc_input_pix_clk_en; /* OPTC_INPUT_CLOCK_CONTROL->OPTC_INPUT_PIX_CLK_EN from pixel clock enable */ 3293 uint32_t optc_underflow_occurred_status; /* OPTC_INPUT_GLOBAL_CONTROL->OPTC_UNDERFLOW_OCCURRED_STATUS from underflow status (read-only) */ 3294 uint32_t optc_underflow_clear; /* OPTC_INPUT_GLOBAL_CONTROL->OPTC_UNDERFLOW_CLEAR from underflow clear control */ 3295 uint32_t otg_clock_enable; /* OTG_CLOCK_CONTROL->OTG_CLOCK_EN from OTG clock enable */ 3296 uint32_t otg_clock_gate_dis; /* OTG_CLOCK_CONTROL->OTG_CLOCK_GATE_DIS from clock gate disable */ 3297 3298 /* OTG Stereo and 3D Control - 6 fields */ 3299 uint32_t otg_stereo_enable; /* OTG_STEREO_CONTROL->OTG_STEREO_EN from stereo enable control */ 3300 uint32_t otg_stereo_sync_output_line_num; /* OTG_STEREO_CONTROL->OTG_STEREO_SYNC_OUTPUT_LINE_NUM from timing->stereo_3d_format line num */ 3301 uint32_t otg_stereo_sync_output_polarity; /* OTG_STEREO_CONTROL->OTG_STEREO_SYNC_OUTPUT_POLARITY from stereo polarity control */ 3302 uint32_t otg_3d_structure_en; /* OTG_3D_STRUCTURE_CONTROL->OTG_3D_STRUCTURE_EN from 3D structure enable */ 3303 uint32_t otg_3d_structure_v_update_mode; /* OTG_3D_STRUCTURE_CONTROL->OTG_3D_STRUCTURE_V_UPDATE_MODE from 3D vertical update mode */ 3304 uint32_t otg_3d_structure_stereo_sel_ovr; /* OTG_3D_STRUCTURE_CONTROL->OTG_3D_STRUCTURE_STEREO_SEL_OVR from 3D stereo selection override */ 3305 uint32_t otg_interlace_enable; /* OTG_INTERLACE_CONTROL->OTG_INTERLACE_ENABLE from dc_crtc_timing->flags.INTERLACE */ 3306 3307 /* OTG GSL (Global Sync Lock) Control - 5 fields */ 3308 uint32_t otg_gsl0_en; /* OTG_GSL_CONTROL->OTG_GSL0_EN from GSL group 0 enable */ 3309 uint32_t otg_gsl1_en; /* OTG_GSL_CONTROL->OTG_GSL1_EN from GSL group 1 enable */ 3310 uint32_t otg_gsl2_en; /* OTG_GSL_CONTROL->OTG_GSL2_EN from GSL group 2 enable */ 3311 uint32_t otg_gsl_master_en; /* OTG_GSL_CONTROL->OTG_GSL_MASTER_EN from GSL master enable */ 3312 uint32_t otg_gsl_master_mode; /* OTG_GSL_CONTROL->OTG_GSL_MASTER_MODE from gsl_params->gsl_master mode */ 3313 3314 /* OTG DRR Advanced Control - 4 fields */ 3315 uint32_t otg_v_total_last_used_by_drr; /* OTG_DRR_CONTROL->OTG_V_TOTAL_LAST_USED_BY_DRR from last used DRR V_TOTAL (read-only) */ 3316 uint32_t otg_drr_trigger_window_start_x; /* OTG_DRR_TRIGGER_WINDOW->OTG_DRR_TRIGGER_WINDOW_START_X from window_start parameter */ 3317 uint32_t otg_drr_trigger_window_end_x; /* OTG_DRR_TRIGGER_WINDOW->OTG_DRR_TRIGGER_WINDOW_END_X from window_end parameter */ 3318 uint32_t otg_drr_v_total_change_limit; /* OTG_DRR_V_TOTAL_CHANGE->OTG_DRR_V_TOTAL_CHANGE_LIMIT from limit parameter */ 3319 3320 /* OTG DSC Position Control - 2 fields */ 3321 uint32_t otg_dsc_start_position_x; /* OTG_DSC_START_POSITION->OTG_DSC_START_POSITION_X from DSC start X position */ 3322 uint32_t otg_dsc_start_position_line_num; /* OTG_DSC_START_POSITION->OTG_DSC_START_POSITION_LINE_NUM from DSC start line number */ 3323 3324 /* OTG Double Buffer Control - 2 fields */ 3325 uint32_t otg_drr_timing_dbuf_update_mode; /* OTG_DOUBLE_BUFFER_CONTROL->OTG_DRR_TIMING_DBUF_UPDATE_MODE from DRR double buffer mode */ 3326 uint32_t otg_blank_data_double_buffer_en; /* OTG_DOUBLE_BUFFER_CONTROL->OTG_BLANK_DATA_DOUBLE_BUFFER_EN from blank data double buffer enable */ 3327 3328 /* OTG Vertical Interrupts - 6 fields */ 3329 uint32_t otg_vertical_interrupt0_int_enable; /* OTG_VERTICAL_INTERRUPT0_CONTROL->OTG_VERTICAL_INTERRUPT0_INT_ENABLE from interrupt 0 enable */ 3330 uint32_t otg_vertical_interrupt0_line_start; /* OTG_VERTICAL_INTERRUPT0_POSITION->OTG_VERTICAL_INTERRUPT0_LINE_START from start_line parameter */ 3331 uint32_t otg_vertical_interrupt1_int_enable; /* OTG_VERTICAL_INTERRUPT1_CONTROL->OTG_VERTICAL_INTERRUPT1_INT_ENABLE from interrupt 1 enable */ 3332 uint32_t otg_vertical_interrupt1_line_start; /* OTG_VERTICAL_INTERRUPT1_POSITION->OTG_VERTICAL_INTERRUPT1_LINE_START from start_line parameter */ 3333 uint32_t otg_vertical_interrupt2_int_enable; /* OTG_VERTICAL_INTERRUPT2_CONTROL->OTG_VERTICAL_INTERRUPT2_INT_ENABLE from interrupt 2 enable */ 3334 uint32_t otg_vertical_interrupt2_line_start; /* OTG_VERTICAL_INTERRUPT2_POSITION->OTG_VERTICAL_INTERRUPT2_LINE_START from start_line parameter */ 3335 3336 /* OTG Global Sync Parameters - 6 fields */ 3337 uint32_t otg_vready_offset; /* OTG_VREADY_PARAM->OTG_VREADY_OFFSET from vready_offset parameter */ 3338 uint32_t otg_vstartup_start; /* OTG_VSTARTUP_PARAM->OTG_VSTARTUP_START from vstartup_start parameter */ 3339 uint32_t otg_vupdate_offset; /* OTG_VUPDATE_PARAM->OTG_VUPDATE_OFFSET from vupdate_offset parameter */ 3340 uint32_t otg_vupdate_width; /* OTG_VUPDATE_PARAM->OTG_VUPDATE_WIDTH from vupdate_width parameter */ 3341 uint32_t master_update_lock_vupdate_keepout_start_offset; /* OTG_VUPDATE_KEEPOUT->MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_START_OFFSET from pstate_keepout start */ 3342 uint32_t master_update_lock_vupdate_keepout_end_offset; /* OTG_VUPDATE_KEEPOUT->MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_END_OFFSET from pstate_keepout end */ 3343 3344 /* OTG Manual Trigger Control - 11 fields */ 3345 uint32_t otg_triga_source_select; /* OTG_TRIGA_CNTL->OTG_TRIGA_SOURCE_SELECT from trigger A source selection */ 3346 uint32_t otg_triga_source_pipe_select; /* OTG_TRIGA_CNTL->OTG_TRIGA_SOURCE_PIPE_SELECT from trigger A pipe selection */ 3347 uint32_t otg_triga_rising_edge_detect_cntl; /* OTG_TRIGA_CNTL->OTG_TRIGA_RISING_EDGE_DETECT_CNTL from trigger A rising edge detect */ 3348 uint32_t otg_triga_falling_edge_detect_cntl; /* OTG_TRIGA_CNTL->OTG_TRIGA_FALLING_EDGE_DETECT_CNTL from trigger A falling edge detect */ 3349 uint32_t otg_triga_polarity_select; /* OTG_TRIGA_CNTL->OTG_TRIGA_POLARITY_SELECT from trigger A polarity selection */ 3350 uint32_t otg_triga_frequency_select; /* OTG_TRIGA_CNTL->OTG_TRIGA_FREQUENCY_SELECT from trigger A frequency selection */ 3351 uint32_t otg_triga_delay; /* OTG_TRIGA_CNTL->OTG_TRIGA_DELAY from trigger A delay */ 3352 uint32_t otg_triga_clear; /* OTG_TRIGA_CNTL->OTG_TRIGA_CLEAR from trigger A clear */ 3353 uint32_t otg_triga_manual_trig; /* OTG_TRIGA_MANUAL_TRIG->OTG_TRIGA_MANUAL_TRIG from manual trigger A */ 3354 uint32_t otg_trigb_source_select; /* OTG_TRIGB_CNTL->OTG_TRIGB_SOURCE_SELECT from trigger B source selection */ 3355 uint32_t otg_trigb_polarity_select; /* OTG_TRIGB_CNTL->OTG_TRIGB_POLARITY_SELECT from trigger B polarity selection */ 3356 uint32_t otg_trigb_manual_trig; /* OTG_TRIGB_MANUAL_TRIG->OTG_TRIGB_MANUAL_TRIG from manual trigger B */ 3357 3358 /* OTG Static Screen and Update Control - 6 fields */ 3359 uint32_t otg_static_screen_event_mask; /* OTG_STATIC_SCREEN_CONTROL->OTG_STATIC_SCREEN_EVENT_MASK from event_triggers parameter */ 3360 uint32_t otg_static_screen_frame_count; /* OTG_STATIC_SCREEN_CONTROL->OTG_STATIC_SCREEN_FRAME_COUNT from num_frames parameter */ 3361 uint32_t master_update_lock; /* OTG_MASTER_UPDATE_LOCK->MASTER_UPDATE_LOCK from update lock control */ 3362 uint32_t master_update_mode; /* OTG_MASTER_UPDATE_MODE->MASTER_UPDATE_MODE from update mode selection */ 3363 uint32_t otg_force_count_now_mode; /* OTG_FORCE_COUNT_NOW_CNTL->OTG_FORCE_COUNT_NOW_MODE from force count mode */ 3364 uint32_t otg_force_count_now_clear; /* OTG_FORCE_COUNT_NOW_CNTL->OTG_FORCE_COUNT_NOW_CLEAR from force count clear */ 3365 3366 /* VTG Control - 3 fields */ 3367 uint32_t vtg0_enable; /* CONTROL->VTG0_ENABLE from VTG enable control */ 3368 uint32_t vtg0_fp2; /* CONTROL->VTG0_FP2 from VTG front porch 2 */ 3369 uint32_t vtg0_vcount_init; /* CONTROL->VTG0_VCOUNT_INIT from VTG vertical count init */ 3370 3371 /* OTG Status (Read-Only) - 12 fields */ 3372 uint32_t otg_v_blank; /* OTG_STATUS->OTG_V_BLANK from vertical blank status (read-only) */ 3373 uint32_t otg_v_active_disp; /* OTG_STATUS->OTG_V_ACTIVE_DISP from vertical active display (read-only) */ 3374 uint32_t otg_frame_count; /* OTG_STATUS_FRAME_COUNT->OTG_FRAME_COUNT from frame count (read-only) */ 3375 uint32_t otg_horz_count; /* OTG_STATUS_POSITION->OTG_HORZ_COUNT from horizontal position (read-only) */ 3376 uint32_t otg_vert_count; /* OTG_STATUS_POSITION->OTG_VERT_COUNT from vertical position (read-only) */ 3377 uint32_t otg_horz_count_hv; /* OTG_STATUS_HV_COUNT->OTG_HORZ_COUNT from horizontal count (read-only) */ 3378 uint32_t otg_vert_count_nom; /* OTG_STATUS_HV_COUNT->OTG_VERT_COUNT_NOM from vertical count nominal (read-only) */ 3379 uint32_t otg_flip_pending; /* OTG_PIPE_UPDATE_STATUS->OTG_FLIP_PENDING from flip pending status (read-only) */ 3380 uint32_t otg_dc_reg_update_pending; /* OTG_PIPE_UPDATE_STATUS->OTG_DC_REG_UPDATE_PENDING from DC register update pending (read-only) */ 3381 uint32_t otg_cursor_update_pending; /* OTG_PIPE_UPDATE_STATUS->OTG_CURSOR_UPDATE_PENDING from cursor update pending (read-only) */ 3382 uint32_t otg_vupdate_keepout_status; /* OTG_PIPE_UPDATE_STATUS->OTG_VUPDATE_KEEPOUT_STATUS from VUPDATE keepout status (read-only) */ 3383 } optc[MAX_PIPES]; 3384 3385 /* Metadata */ 3386 uint32_t active_pipe_count; 3387 uint32_t active_stream_count; 3388 bool state_valid; 3389 }; 3390 3391 /** 3392 * dc_capture_register_software_state() - Capture software state for register programming 3393 * @dc: DC context containing current display configuration 3394 * @state: Pointer to dc_register_software_state structure to populate 3395 * 3396 * Extracts all software state variables that are used to program hardware register 3397 * fields across the display driver pipeline. This provides a complete snapshot 3398 * of the software configuration that drives hardware register programming. 3399 * 3400 * The function traverses the DC context and extracts values from: 3401 * - Stream configurations (timing, format, DSC settings) 3402 * - Plane states (surface format, rotation, scaling, cursor) 3403 * - Pipe contexts (resource allocation, blending, viewport) 3404 * - Clock manager (display clocks, DPP clocks, pixel clocks) 3405 * - Resource context (DET buffer allocation, ODM configuration) 3406 * 3407 * This is essential for underflow debugging as it captures the exact software 3408 * state that determines how registers are programmed, allowing analysis of 3409 * whether underflow is caused by incorrect register programming or timing issues. 3410 * 3411 * Return: true if state was successfully captured, false on error 3412 */ 3413 bool dc_capture_register_software_state(struct dc *dc, struct dc_register_software_state *state); 3414 3415 /** 3416 * dc_get_qos_info() - Retrieve Quality of Service (QoS) information from display core 3417 * @dc: DC context containing current display configuration 3418 * @info: Pointer to dc_qos_info structure to populate with QoS metrics 3419 * 3420 * This function retrieves QoS metrics from the display core that can be used by 3421 * benchmark tools to analyze display system performance. The function may take 3422 * several milliseconds to execute due to hardware measurement requirements. 3423 * 3424 * QoS information includes: 3425 * - Bandwidth bounds (lower limits in Mbps) 3426 * - Latency bounds (upper limits in nanoseconds) 3427 * - Hardware-measured bandwidth metrics (peak/average in Mbps) 3428 * - Hardware-measured latency metrics (maximum/average in nanoseconds) 3429 * 3430 * The function will populate the provided dc_qos_info structure with current 3431 * QoS measurements. If hardware measurement functions are not available for 3432 * the current DCN version, the function returns false with zero'd info structure. 3433 * 3434 * Return: true if QoS information was successfully retrieved, false if measurement 3435 * functions are unavailable or hardware measurements cannot be performed 3436 */ 3437 bool dc_get_qos_info(struct dc *dc, struct dc_qos_info *info); 3438 3439 #endif /* DC_INTERFACE_H_ */ 3440