xref: /linux/drivers/gpu/drm/ast/ast_mode.c (revision de848da12f752170c2ebe114804a985314fd5a6a)
1 /*
2  * Copyright 2012 Red Hat Inc.
3  * Parts based on xf86-video-ast
4  * Copyright (c) 2005 ASPEED Technology Inc.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the
8  * "Software"), to deal in the Software without restriction, including
9  * without limitation the rights to use, copy, modify, merge, publish,
10  * distribute, sub license, and/or sell copies of the Software, and to
11  * permit persons to whom the Software is furnished to do so, subject to
12  * the following conditions:
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
18  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
19  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20  * USE OR OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * The above copyright notice and this permission notice (including the
23  * next paragraph) shall be included in all copies or substantial portions
24  * of the Software.
25  *
26  */
27 /*
28  * Authors: Dave Airlie <airlied@redhat.com>
29  */
30 
31 #include <linux/delay.h>
32 #include <linux/export.h>
33 #include <linux/pci.h>
34 
35 #include <drm/drm_atomic.h>
36 #include <drm/drm_atomic_helper.h>
37 #include <drm/drm_crtc.h>
38 #include <drm/drm_damage_helper.h>
39 #include <drm/drm_format_helper.h>
40 #include <drm/drm_fourcc.h>
41 #include <drm/drm_gem_atomic_helper.h>
42 #include <drm/drm_gem_framebuffer_helper.h>
43 #include <drm/drm_gem_shmem_helper.h>
44 #include <drm/drm_managed.h>
45 #include <drm/drm_panic.h>
46 #include <drm/drm_probe_helper.h>
47 
48 #include "ast_drv.h"
49 #include "ast_tables.h"
50 
51 #define AST_LUT_SIZE 256
52 
53 static inline void ast_load_palette_index(struct ast_device *ast,
54 				     u8 index, u8 red, u8 green,
55 				     u8 blue)
56 {
57 	ast_io_write8(ast, AST_IO_VGADWR, index);
58 	ast_io_read8(ast, AST_IO_VGASRI);
59 	ast_io_write8(ast, AST_IO_VGAPDR, red);
60 	ast_io_read8(ast, AST_IO_VGASRI);
61 	ast_io_write8(ast, AST_IO_VGAPDR, green);
62 	ast_io_read8(ast, AST_IO_VGASRI);
63 	ast_io_write8(ast, AST_IO_VGAPDR, blue);
64 	ast_io_read8(ast, AST_IO_VGASRI);
65 }
66 
67 static void ast_crtc_set_gamma_linear(struct ast_device *ast,
68 				      const struct drm_format_info *format)
69 {
70 	int i;
71 
72 	switch (format->format) {
73 	case DRM_FORMAT_C8: /* In this case, gamma table is used as color palette */
74 	case DRM_FORMAT_RGB565:
75 	case DRM_FORMAT_XRGB8888:
76 		for (i = 0; i < AST_LUT_SIZE; i++)
77 			ast_load_palette_index(ast, i, i, i, i);
78 		break;
79 	default:
80 		drm_warn_once(&ast->base, "Unsupported format %p4cc for gamma correction\n",
81 			      &format->format);
82 		break;
83 	}
84 }
85 
86 static void ast_crtc_set_gamma(struct ast_device *ast,
87 			       const struct drm_format_info *format,
88 			       struct drm_color_lut *lut)
89 {
90 	int i;
91 
92 	switch (format->format) {
93 	case DRM_FORMAT_C8: /* In this case, gamma table is used as color palette */
94 	case DRM_FORMAT_RGB565:
95 	case DRM_FORMAT_XRGB8888:
96 		for (i = 0; i < AST_LUT_SIZE; i++)
97 			ast_load_palette_index(ast, i,
98 					       lut[i].red >> 8,
99 					       lut[i].green >> 8,
100 					       lut[i].blue >> 8);
101 		break;
102 	default:
103 		drm_warn_once(&ast->base, "Unsupported format %p4cc for gamma correction\n",
104 			      &format->format);
105 		break;
106 	}
107 }
108 
109 static bool ast_get_vbios_mode_info(const struct drm_format_info *format,
110 				    const struct drm_display_mode *mode,
111 				    struct drm_display_mode *adjusted_mode,
112 				    struct ast_vbios_mode_info *vbios_mode)
113 {
114 	u32 refresh_rate_index = 0, refresh_rate;
115 	const struct ast_vbios_enhtable *best = NULL;
116 	u32 hborder, vborder;
117 	bool check_sync;
118 
119 	switch (format->cpp[0] * 8) {
120 	case 8:
121 		vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
122 		break;
123 	case 16:
124 		vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
125 		break;
126 	case 24:
127 	case 32:
128 		vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
129 		break;
130 	default:
131 		return false;
132 	}
133 
134 	switch (mode->crtc_hdisplay) {
135 	case 640:
136 		vbios_mode->enh_table = &res_640x480[refresh_rate_index];
137 		break;
138 	case 800:
139 		vbios_mode->enh_table = &res_800x600[refresh_rate_index];
140 		break;
141 	case 1024:
142 		vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
143 		break;
144 	case 1152:
145 		vbios_mode->enh_table = &res_1152x864[refresh_rate_index];
146 		break;
147 	case 1280:
148 		if (mode->crtc_vdisplay == 800)
149 			vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
150 		else
151 			vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
152 		break;
153 	case 1360:
154 		vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
155 		break;
156 	case 1440:
157 		vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
158 		break;
159 	case 1600:
160 		if (mode->crtc_vdisplay == 900)
161 			vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
162 		else
163 			vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
164 		break;
165 	case 1680:
166 		vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
167 		break;
168 	case 1920:
169 		if (mode->crtc_vdisplay == 1080)
170 			vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
171 		else
172 			vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
173 		break;
174 	default:
175 		return false;
176 	}
177 
178 	refresh_rate = drm_mode_vrefresh(mode);
179 	check_sync = vbios_mode->enh_table->flags & WideScreenMode;
180 
181 	while (1) {
182 		const struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
183 
184 		while (loop->refresh_rate != 0xff) {
185 			if ((check_sync) &&
186 			    (((mode->flags & DRM_MODE_FLAG_NVSYNC)  &&
187 			      (loop->flags & PVSync))  ||
188 			     ((mode->flags & DRM_MODE_FLAG_PVSYNC)  &&
189 			      (loop->flags & NVSync))  ||
190 			     ((mode->flags & DRM_MODE_FLAG_NHSYNC)  &&
191 			      (loop->flags & PHSync))  ||
192 			     ((mode->flags & DRM_MODE_FLAG_PHSYNC)  &&
193 			      (loop->flags & NHSync)))) {
194 				loop++;
195 				continue;
196 			}
197 			if (loop->refresh_rate <= refresh_rate
198 			    && (!best || loop->refresh_rate > best->refresh_rate))
199 				best = loop;
200 			loop++;
201 		}
202 		if (best || !check_sync)
203 			break;
204 		check_sync = 0;
205 	}
206 
207 	if (best)
208 		vbios_mode->enh_table = best;
209 
210 	hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
211 	vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
212 
213 	adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
214 	adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
215 	adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
216 	adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
217 		vbios_mode->enh_table->hfp;
218 	adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
219 					 vbios_mode->enh_table->hfp +
220 					 vbios_mode->enh_table->hsync);
221 
222 	adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
223 	adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
224 	adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
225 	adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
226 		vbios_mode->enh_table->vfp;
227 	adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
228 					 vbios_mode->enh_table->vfp +
229 					 vbios_mode->enh_table->vsync);
230 
231 	return true;
232 }
233 
234 static void ast_set_vbios_color_reg(struct ast_device *ast,
235 				    const struct drm_format_info *format,
236 				    const struct ast_vbios_mode_info *vbios_mode)
237 {
238 	u32 color_index;
239 
240 	switch (format->cpp[0]) {
241 	case 1:
242 		color_index = VGAModeIndex - 1;
243 		break;
244 	case 2:
245 		color_index = HiCModeIndex;
246 		break;
247 	case 3:
248 	case 4:
249 		color_index = TrueCModeIndex;
250 		break;
251 	default:
252 		return;
253 	}
254 
255 	ast_set_index_reg(ast, AST_IO_VGACRI, 0x8c, (u8)((color_index & 0x0f) << 4));
256 
257 	ast_set_index_reg(ast, AST_IO_VGACRI, 0x91, 0x00);
258 
259 	if (vbios_mode->enh_table->flags & NewModeInfo) {
260 		ast_set_index_reg(ast, AST_IO_VGACRI, 0x91, 0xa8);
261 		ast_set_index_reg(ast, AST_IO_VGACRI, 0x92, format->cpp[0] * 8);
262 	}
263 }
264 
265 static void ast_set_vbios_mode_reg(struct ast_device *ast,
266 				   const struct drm_display_mode *adjusted_mode,
267 				   const struct ast_vbios_mode_info *vbios_mode)
268 {
269 	u32 refresh_rate_index, mode_id;
270 
271 	refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
272 	mode_id = vbios_mode->enh_table->mode_id;
273 
274 	ast_set_index_reg(ast, AST_IO_VGACRI, 0x8d, refresh_rate_index & 0xff);
275 	ast_set_index_reg(ast, AST_IO_VGACRI, 0x8e, mode_id & 0xff);
276 
277 	ast_set_index_reg(ast, AST_IO_VGACRI, 0x91, 0x00);
278 
279 	if (vbios_mode->enh_table->flags & NewModeInfo) {
280 		ast_set_index_reg(ast, AST_IO_VGACRI, 0x91, 0xa8);
281 		ast_set_index_reg(ast, AST_IO_VGACRI, 0x93, adjusted_mode->clock / 1000);
282 		ast_set_index_reg(ast, AST_IO_VGACRI, 0x94, adjusted_mode->crtc_hdisplay);
283 		ast_set_index_reg(ast, AST_IO_VGACRI, 0x95, adjusted_mode->crtc_hdisplay >> 8);
284 		ast_set_index_reg(ast, AST_IO_VGACRI, 0x96, adjusted_mode->crtc_vdisplay);
285 		ast_set_index_reg(ast, AST_IO_VGACRI, 0x97, adjusted_mode->crtc_vdisplay >> 8);
286 	}
287 }
288 
289 static void ast_set_std_reg(struct ast_device *ast,
290 			    struct drm_display_mode *mode,
291 			    struct ast_vbios_mode_info *vbios_mode)
292 {
293 	const struct ast_vbios_stdtable *stdtable;
294 	u32 i;
295 	u8 jreg;
296 
297 	stdtable = vbios_mode->std_table;
298 
299 	jreg = stdtable->misc;
300 	ast_io_write8(ast, AST_IO_VGAMR_W, jreg);
301 
302 	/* Set SEQ; except Screen Disable field */
303 	ast_set_index_reg(ast, AST_IO_VGASRI, 0x00, 0x03);
304 	ast_set_index_reg_mask(ast, AST_IO_VGASRI, 0x01, 0x20, stdtable->seq[0]);
305 	for (i = 1; i < 4; i++) {
306 		jreg = stdtable->seq[i];
307 		ast_set_index_reg(ast, AST_IO_VGASRI, (i + 1), jreg);
308 	}
309 
310 	/* Set CRTC; except base address and offset */
311 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x11, 0x7f, 0x00);
312 	for (i = 0; i < 12; i++)
313 		ast_set_index_reg(ast, AST_IO_VGACRI, i, stdtable->crtc[i]);
314 	for (i = 14; i < 19; i++)
315 		ast_set_index_reg(ast, AST_IO_VGACRI, i, stdtable->crtc[i]);
316 	for (i = 20; i < 25; i++)
317 		ast_set_index_reg(ast, AST_IO_VGACRI, i, stdtable->crtc[i]);
318 
319 	/* set AR */
320 	jreg = ast_io_read8(ast, AST_IO_VGAIR1_R);
321 	for (i = 0; i < 20; i++) {
322 		jreg = stdtable->ar[i];
323 		ast_io_write8(ast, AST_IO_VGAARI_W, (u8)i);
324 		ast_io_write8(ast, AST_IO_VGAARI_W, jreg);
325 	}
326 	ast_io_write8(ast, AST_IO_VGAARI_W, 0x14);
327 	ast_io_write8(ast, AST_IO_VGAARI_W, 0x00);
328 
329 	jreg = ast_io_read8(ast, AST_IO_VGAIR1_R);
330 	ast_io_write8(ast, AST_IO_VGAARI_W, 0x20);
331 
332 	/* Set GR */
333 	for (i = 0; i < 9; i++)
334 		ast_set_index_reg(ast, AST_IO_VGAGRI, i, stdtable->gr[i]);
335 }
336 
337 static void ast_set_crtc_reg(struct ast_device *ast,
338 			     struct drm_display_mode *mode,
339 			     struct ast_vbios_mode_info *vbios_mode)
340 {
341 	u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
342 	u16 temp, precache = 0;
343 
344 	if ((IS_AST_GEN6(ast) || IS_AST_GEN7(ast)) &&
345 	    (vbios_mode->enh_table->flags & AST2500PreCatchCRT))
346 		precache = 40;
347 
348 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x11, 0x7f, 0x00);
349 
350 	temp = (mode->crtc_htotal >> 3) - 5;
351 	if (temp & 0x100)
352 		jregAC |= 0x01; /* HT D[8] */
353 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x00, 0x00, temp);
354 
355 	temp = (mode->crtc_hdisplay >> 3) - 1;
356 	if (temp & 0x100)
357 		jregAC |= 0x04; /* HDE D[8] */
358 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x01, 0x00, temp);
359 
360 	temp = (mode->crtc_hblank_start >> 3) - 1;
361 	if (temp & 0x100)
362 		jregAC |= 0x10; /* HBS D[8] */
363 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x02, 0x00, temp);
364 
365 	temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
366 	if (temp & 0x20)
367 		jreg05 |= 0x80;  /* HBE D[5] */
368 	if (temp & 0x40)
369 		jregAD |= 0x01;  /* HBE D[5] */
370 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x03, 0xE0, (temp & 0x1f));
371 
372 	temp = ((mode->crtc_hsync_start-precache) >> 3) - 1;
373 	if (temp & 0x100)
374 		jregAC |= 0x40; /* HRS D[5] */
375 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x04, 0x00, temp);
376 
377 	temp = (((mode->crtc_hsync_end-precache) >> 3) - 1) & 0x3f;
378 	if (temp & 0x20)
379 		jregAD |= 0x04; /* HRE D[5] */
380 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
381 
382 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xAC, 0x00, jregAC);
383 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xAD, 0x00, jregAD);
384 
385 	// Workaround for HSync Time non octave pixels (1920x1080@60Hz HSync 44 pixels);
386 	if (IS_AST_GEN7(ast) && (mode->crtc_vdisplay == 1080))
387 		ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xFC, 0xFD, 0x02);
388 	else
389 		ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xFC, 0xFD, 0x00);
390 
391 	/* vert timings */
392 	temp = (mode->crtc_vtotal) - 2;
393 	if (temp & 0x100)
394 		jreg07 |= 0x01;
395 	if (temp & 0x200)
396 		jreg07 |= 0x20;
397 	if (temp & 0x400)
398 		jregAE |= 0x01;
399 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x06, 0x00, temp);
400 
401 	temp = (mode->crtc_vsync_start) - 1;
402 	if (temp & 0x100)
403 		jreg07 |= 0x04;
404 	if (temp & 0x200)
405 		jreg07 |= 0x80;
406 	if (temp & 0x400)
407 		jregAE |= 0x08;
408 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x10, 0x00, temp);
409 
410 	temp = (mode->crtc_vsync_end - 1) & 0x3f;
411 	if (temp & 0x10)
412 		jregAE |= 0x20;
413 	if (temp & 0x20)
414 		jregAE |= 0x40;
415 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x11, 0x70, temp & 0xf);
416 
417 	temp = mode->crtc_vdisplay - 1;
418 	if (temp & 0x100)
419 		jreg07 |= 0x02;
420 	if (temp & 0x200)
421 		jreg07 |= 0x40;
422 	if (temp & 0x400)
423 		jregAE |= 0x02;
424 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x12, 0x00, temp);
425 
426 	temp = mode->crtc_vblank_start - 1;
427 	if (temp & 0x100)
428 		jreg07 |= 0x08;
429 	if (temp & 0x200)
430 		jreg09 |= 0x20;
431 	if (temp & 0x400)
432 		jregAE |= 0x04;
433 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x15, 0x00, temp);
434 
435 	temp = mode->crtc_vblank_end - 1;
436 	if (temp & 0x100)
437 		jregAE |= 0x10;
438 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x16, 0x00, temp);
439 
440 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x07, 0x00, jreg07);
441 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x09, 0xdf, jreg09);
442 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xAE, 0x00, (jregAE | 0x80));
443 
444 	if (precache)
445 		ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xb6, 0x3f, 0x80);
446 	else
447 		ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xb6, 0x3f, 0x00);
448 
449 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x11, 0x7f, 0x80);
450 }
451 
452 static void ast_set_offset_reg(struct ast_device *ast,
453 			       struct drm_framebuffer *fb)
454 {
455 	u16 offset;
456 
457 	offset = fb->pitches[0] >> 3;
458 	ast_set_index_reg(ast, AST_IO_VGACRI, 0x13, (offset & 0xff));
459 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xb0, (offset >> 8) & 0x3f);
460 }
461 
462 static void ast_set_dclk_reg(struct ast_device *ast,
463 			     struct drm_display_mode *mode,
464 			     struct ast_vbios_mode_info *vbios_mode)
465 {
466 	const struct ast_vbios_dclk_info *clk_info;
467 
468 	if (IS_AST_GEN6(ast) || IS_AST_GEN7(ast))
469 		clk_info = &dclk_table_ast2500[vbios_mode->enh_table->dclk_index];
470 	else
471 		clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
472 
473 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xc0, 0x00, clk_info->param1);
474 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xc1, 0x00, clk_info->param2);
475 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xbb, 0x0f,
476 			       (clk_info->param3 & 0xc0) |
477 			       ((clk_info->param3 & 0x3) << 4));
478 }
479 
480 static void ast_set_color_reg(struct ast_device *ast,
481 			      const struct drm_format_info *format)
482 {
483 	u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
484 
485 	switch (format->cpp[0] * 8) {
486 	case 8:
487 		jregA0 = 0x70;
488 		jregA3 = 0x01;
489 		jregA8 = 0x00;
490 		break;
491 	case 15:
492 	case 16:
493 		jregA0 = 0x70;
494 		jregA3 = 0x04;
495 		jregA8 = 0x02;
496 		break;
497 	case 32:
498 		jregA0 = 0x70;
499 		jregA3 = 0x08;
500 		jregA8 = 0x02;
501 		break;
502 	}
503 
504 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xa0, 0x8f, jregA0);
505 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xa3, 0xf0, jregA3);
506 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xa8, 0xfd, jregA8);
507 }
508 
509 static void ast_set_crtthd_reg(struct ast_device *ast)
510 {
511 	/* Set Threshold */
512 	if (IS_AST_GEN7(ast)) {
513 		ast_set_index_reg(ast, AST_IO_VGACRI, 0xa7, 0xe0);
514 		ast_set_index_reg(ast, AST_IO_VGACRI, 0xa6, 0xa0);
515 	} else if (IS_AST_GEN6(ast) || IS_AST_GEN5(ast) || IS_AST_GEN4(ast)) {
516 		ast_set_index_reg(ast, AST_IO_VGACRI, 0xa7, 0x78);
517 		ast_set_index_reg(ast, AST_IO_VGACRI, 0xa6, 0x60);
518 	} else if (IS_AST_GEN3(ast) || IS_AST_GEN2(ast)) {
519 		ast_set_index_reg(ast, AST_IO_VGACRI, 0xa7, 0x3f);
520 		ast_set_index_reg(ast, AST_IO_VGACRI, 0xa6, 0x2f);
521 	} else {
522 		ast_set_index_reg(ast, AST_IO_VGACRI, 0xa7, 0x2f);
523 		ast_set_index_reg(ast, AST_IO_VGACRI, 0xa6, 0x1f);
524 	}
525 }
526 
527 static void ast_set_sync_reg(struct ast_device *ast,
528 			     struct drm_display_mode *mode,
529 			     struct ast_vbios_mode_info *vbios_mode)
530 {
531 	u8 jreg;
532 
533 	jreg  = ast_io_read8(ast, AST_IO_VGAMR_R);
534 	jreg &= ~0xC0;
535 	if (vbios_mode->enh_table->flags & NVSync)
536 		jreg |= 0x80;
537 	if (vbios_mode->enh_table->flags & NHSync)
538 		jreg |= 0x40;
539 	ast_io_write8(ast, AST_IO_VGAMR_W, jreg);
540 }
541 
542 static void ast_set_start_address_crt1(struct ast_device *ast,
543 				       unsigned int offset)
544 {
545 	u32 addr;
546 
547 	addr = offset >> 2;
548 	ast_set_index_reg(ast, AST_IO_VGACRI, 0x0d, (u8)(addr & 0xff));
549 	ast_set_index_reg(ast, AST_IO_VGACRI, 0x0c, (u8)((addr >> 8) & 0xff));
550 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xaf, (u8)((addr >> 16) & 0xff));
551 
552 }
553 
554 static void ast_wait_for_vretrace(struct ast_device *ast)
555 {
556 	unsigned long timeout = jiffies + HZ;
557 	u8 vgair1;
558 
559 	do {
560 		vgair1 = ast_io_read8(ast, AST_IO_VGAIR1_R);
561 	} while (!(vgair1 & AST_IO_VGAIR1_VREFRESH) && time_before(jiffies, timeout));
562 }
563 
564 /*
565  * Planes
566  */
567 
568 static int ast_plane_init(struct drm_device *dev, struct ast_plane *ast_plane,
569 			  void __iomem *vaddr, u64 offset, unsigned long size,
570 			  uint32_t possible_crtcs,
571 			  const struct drm_plane_funcs *funcs,
572 			  const uint32_t *formats, unsigned int format_count,
573 			  const uint64_t *format_modifiers,
574 			  enum drm_plane_type type)
575 {
576 	struct drm_plane *plane = &ast_plane->base;
577 
578 	ast_plane->vaddr = vaddr;
579 	ast_plane->offset = offset;
580 	ast_plane->size = size;
581 
582 	return drm_universal_plane_init(dev, plane, possible_crtcs, funcs,
583 					formats, format_count, format_modifiers,
584 					type, NULL);
585 }
586 
587 /*
588  * Primary plane
589  */
590 
591 static const uint32_t ast_primary_plane_formats[] = {
592 	DRM_FORMAT_XRGB8888,
593 	DRM_FORMAT_RGB565,
594 	DRM_FORMAT_C8,
595 };
596 
597 static int ast_primary_plane_helper_atomic_check(struct drm_plane *plane,
598 						 struct drm_atomic_state *state)
599 {
600 	struct drm_device *dev = plane->dev;
601 	struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state, plane);
602 	struct drm_crtc_state *new_crtc_state = NULL;
603 	struct ast_crtc_state *new_ast_crtc_state;
604 	int ret;
605 
606 	if (new_plane_state->crtc)
607 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
608 
609 	ret = drm_atomic_helper_check_plane_state(new_plane_state, new_crtc_state,
610 						  DRM_PLANE_NO_SCALING,
611 						  DRM_PLANE_NO_SCALING,
612 						  false, true);
613 	if (ret) {
614 		return ret;
615 	} else if (!new_plane_state->visible) {
616 		if (drm_WARN_ON(dev, new_plane_state->crtc)) /* cannot legally happen */
617 			return -EINVAL;
618 		else
619 			return 0;
620 	}
621 
622 	new_ast_crtc_state = to_ast_crtc_state(new_crtc_state);
623 
624 	new_ast_crtc_state->format = new_plane_state->fb->format;
625 
626 	return 0;
627 }
628 
629 static void ast_handle_damage(struct ast_plane *ast_plane, struct iosys_map *src,
630 			      struct drm_framebuffer *fb,
631 			      const struct drm_rect *clip)
632 {
633 	struct iosys_map dst = IOSYS_MAP_INIT_VADDR_IOMEM(ast_plane->vaddr);
634 
635 	iosys_map_incr(&dst, drm_fb_clip_offset(fb->pitches[0], fb->format, clip));
636 	drm_fb_memcpy(&dst, fb->pitches, src, fb, clip);
637 }
638 
639 static void ast_primary_plane_helper_atomic_update(struct drm_plane *plane,
640 						   struct drm_atomic_state *state)
641 {
642 	struct drm_device *dev = plane->dev;
643 	struct ast_device *ast = to_ast_device(dev);
644 	struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane);
645 	struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state);
646 	struct drm_framebuffer *fb = plane_state->fb;
647 	struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(state, plane);
648 	struct drm_framebuffer *old_fb = old_plane_state->fb;
649 	struct ast_plane *ast_plane = to_ast_plane(plane);
650 	struct drm_crtc *crtc = plane_state->crtc;
651 	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
652 	struct drm_rect damage;
653 	struct drm_atomic_helper_damage_iter iter;
654 
655 	if (!old_fb || (fb->format != old_fb->format) || crtc_state->mode_changed) {
656 		struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc_state);
657 		struct ast_vbios_mode_info *vbios_mode_info = &ast_crtc_state->vbios_mode_info;
658 
659 		ast_set_color_reg(ast, fb->format);
660 		ast_set_vbios_color_reg(ast, fb->format, vbios_mode_info);
661 	}
662 
663 	drm_atomic_helper_damage_iter_init(&iter, old_plane_state, plane_state);
664 	drm_atomic_for_each_plane_damage(&iter, &damage) {
665 		ast_handle_damage(ast_plane, shadow_plane_state->data, fb, &damage);
666 	}
667 
668 	/*
669 	 * Some BMCs stop scanning out the video signal after the driver
670 	 * reprogrammed the offset. This stalls display output for several
671 	 * seconds and makes the display unusable. Therefore only update
672 	 * the offset if it changes.
673 	 */
674 	if (!old_fb || old_fb->pitches[0] != fb->pitches[0])
675 		ast_set_offset_reg(ast, fb);
676 }
677 
678 static void ast_primary_plane_helper_atomic_enable(struct drm_plane *plane,
679 						   struct drm_atomic_state *state)
680 {
681 	struct ast_device *ast = to_ast_device(plane->dev);
682 	struct ast_plane *ast_plane = to_ast_plane(plane);
683 
684 	/*
685 	 * Some BMCs stop scanning out the video signal after the driver
686 	 * reprogrammed the scanout address. This stalls display
687 	 * output for several seconds and makes the display unusable.
688 	 * Therefore only reprogram the address after enabling the plane.
689 	 */
690 	ast_set_start_address_crt1(ast, (u32)ast_plane->offset);
691 }
692 
693 static void ast_primary_plane_helper_atomic_disable(struct drm_plane *plane,
694 						    struct drm_atomic_state *state)
695 {
696 	/*
697 	 * Keep this empty function to avoid calling
698 	 * atomic_update when disabling the plane.
699 	 */
700 }
701 
702 static int ast_primary_plane_helper_get_scanout_buffer(struct drm_plane *plane,
703 						       struct drm_scanout_buffer *sb)
704 {
705 	struct ast_plane *ast_plane = to_ast_plane(plane);
706 
707 	if (plane->state && plane->state->fb && ast_plane->vaddr) {
708 		sb->format = plane->state->fb->format;
709 		sb->width = plane->state->fb->width;
710 		sb->height = plane->state->fb->height;
711 		sb->pitch[0] = plane->state->fb->pitches[0];
712 		iosys_map_set_vaddr_iomem(&sb->map[0], ast_plane->vaddr);
713 		return 0;
714 	}
715 	return -ENODEV;
716 }
717 
718 static const struct drm_plane_helper_funcs ast_primary_plane_helper_funcs = {
719 	DRM_GEM_SHADOW_PLANE_HELPER_FUNCS,
720 	.atomic_check = ast_primary_plane_helper_atomic_check,
721 	.atomic_update = ast_primary_plane_helper_atomic_update,
722 	.atomic_enable = ast_primary_plane_helper_atomic_enable,
723 	.atomic_disable = ast_primary_plane_helper_atomic_disable,
724 	.get_scanout_buffer = ast_primary_plane_helper_get_scanout_buffer,
725 };
726 
727 static const struct drm_plane_funcs ast_primary_plane_funcs = {
728 	.update_plane = drm_atomic_helper_update_plane,
729 	.disable_plane = drm_atomic_helper_disable_plane,
730 	.destroy = drm_plane_cleanup,
731 	DRM_GEM_SHADOW_PLANE_FUNCS,
732 };
733 
734 static int ast_primary_plane_init(struct ast_device *ast)
735 {
736 	struct drm_device *dev = &ast->base;
737 	struct ast_plane *ast_primary_plane = &ast->primary_plane;
738 	struct drm_plane *primary_plane = &ast_primary_plane->base;
739 	void __iomem *vaddr = ast->vram;
740 	u64 offset = 0; /* with shmem, the primary plane is always at offset 0 */
741 	unsigned long cursor_size = roundup(AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE, PAGE_SIZE);
742 	unsigned long size = ast->vram_fb_available - cursor_size;
743 	int ret;
744 
745 	ret = ast_plane_init(dev, ast_primary_plane, vaddr, offset, size,
746 			     0x01, &ast_primary_plane_funcs,
747 			     ast_primary_plane_formats, ARRAY_SIZE(ast_primary_plane_formats),
748 			     NULL, DRM_PLANE_TYPE_PRIMARY);
749 	if (ret) {
750 		drm_err(dev, "ast_plane_init() failed: %d\n", ret);
751 		return ret;
752 	}
753 	drm_plane_helper_add(primary_plane, &ast_primary_plane_helper_funcs);
754 	drm_plane_enable_fb_damage_clips(primary_plane);
755 
756 	return 0;
757 }
758 
759 /*
760  * Cursor plane
761  */
762 
763 static void ast_update_cursor_image(u8 __iomem *dst, const u8 *src, int width, int height)
764 {
765 	union {
766 		u32 ul;
767 		u8 b[4];
768 	} srcdata32[2], data32;
769 	union {
770 		u16 us;
771 		u8 b[2];
772 	} data16;
773 	u32 csum = 0;
774 	s32 alpha_dst_delta, last_alpha_dst_delta;
775 	u8 __iomem *dstxor;
776 	const u8 *srcxor;
777 	int i, j;
778 	u32 per_pixel_copy, two_pixel_copy;
779 
780 	alpha_dst_delta = AST_MAX_HWC_WIDTH << 1;
781 	last_alpha_dst_delta = alpha_dst_delta - (width << 1);
782 
783 	srcxor = src;
784 	dstxor = (u8 *)dst + last_alpha_dst_delta + (AST_MAX_HWC_HEIGHT - height) * alpha_dst_delta;
785 	per_pixel_copy = width & 1;
786 	two_pixel_copy = width >> 1;
787 
788 	for (j = 0; j < height; j++) {
789 		for (i = 0; i < two_pixel_copy; i++) {
790 			srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
791 			srcdata32[1].ul = *((u32 *)(srcxor + 4)) & 0xf0f0f0f0;
792 			data32.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
793 			data32.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
794 			data32.b[2] = srcdata32[1].b[1] | (srcdata32[1].b[0] >> 4);
795 			data32.b[3] = srcdata32[1].b[3] | (srcdata32[1].b[2] >> 4);
796 
797 			writel(data32.ul, dstxor);
798 			csum += data32.ul;
799 
800 			dstxor += 4;
801 			srcxor += 8;
802 
803 		}
804 
805 		for (i = 0; i < per_pixel_copy; i++) {
806 			srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
807 			data16.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
808 			data16.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
809 			writew(data16.us, dstxor);
810 			csum += (u32)data16.us;
811 
812 			dstxor += 2;
813 			srcxor += 4;
814 		}
815 		dstxor += last_alpha_dst_delta;
816 	}
817 
818 	/* write checksum + signature */
819 	dst += AST_HWC_SIZE;
820 	writel(csum, dst);
821 	writel(width, dst + AST_HWC_SIGNATURE_SizeX);
822 	writel(height, dst + AST_HWC_SIGNATURE_SizeY);
823 	writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTX);
824 	writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTY);
825 }
826 
827 static void ast_set_cursor_base(struct ast_device *ast, u64 address)
828 {
829 	u8 addr0 = (address >> 3) & 0xff;
830 	u8 addr1 = (address >> 11) & 0xff;
831 	u8 addr2 = (address >> 19) & 0xff;
832 
833 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xc8, addr0);
834 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xc9, addr1);
835 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xca, addr2);
836 }
837 
838 static void ast_set_cursor_location(struct ast_device *ast, u16 x, u16 y,
839 				    u8 x_offset, u8 y_offset)
840 {
841 	u8 x0 = (x & 0x00ff);
842 	u8 x1 = (x & 0x0f00) >> 8;
843 	u8 y0 = (y & 0x00ff);
844 	u8 y1 = (y & 0x0700) >> 8;
845 
846 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xc2, x_offset);
847 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xc3, y_offset);
848 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xc4, x0);
849 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xc5, x1);
850 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xc6, y0);
851 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xc7, y1);
852 }
853 
854 static void ast_set_cursor_enabled(struct ast_device *ast, bool enabled)
855 {
856 	static const u8 mask = (u8)~(AST_IO_VGACRCB_HWC_16BPP |
857 				     AST_IO_VGACRCB_HWC_ENABLED);
858 
859 	u8 vgacrcb = AST_IO_VGACRCB_HWC_16BPP;
860 
861 	if (enabled)
862 		vgacrcb |= AST_IO_VGACRCB_HWC_ENABLED;
863 
864 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xcb, mask, vgacrcb);
865 }
866 
867 static const uint32_t ast_cursor_plane_formats[] = {
868 	DRM_FORMAT_ARGB8888,
869 };
870 
871 static int ast_cursor_plane_helper_atomic_check(struct drm_plane *plane,
872 						struct drm_atomic_state *state)
873 {
874 	struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state, plane);
875 	struct drm_framebuffer *new_fb = new_plane_state->fb;
876 	struct drm_crtc_state *new_crtc_state = NULL;
877 	int ret;
878 
879 	if (new_plane_state->crtc)
880 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
881 
882 	ret = drm_atomic_helper_check_plane_state(new_plane_state, new_crtc_state,
883 						  DRM_PLANE_NO_SCALING,
884 						  DRM_PLANE_NO_SCALING,
885 						  true, true);
886 	if (ret || !new_plane_state->visible)
887 		return ret;
888 
889 	if (new_fb->width > AST_MAX_HWC_WIDTH || new_fb->height > AST_MAX_HWC_HEIGHT)
890 		return -EINVAL;
891 
892 	return 0;
893 }
894 
895 static void ast_cursor_plane_helper_atomic_update(struct drm_plane *plane,
896 						  struct drm_atomic_state *state)
897 {
898 	struct ast_plane *ast_plane = to_ast_plane(plane);
899 	struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane);
900 	struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state);
901 	struct drm_framebuffer *fb = plane_state->fb;
902 	struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(state, plane);
903 	struct ast_device *ast = to_ast_device(plane->dev);
904 	struct iosys_map src_map = shadow_plane_state->data[0];
905 	struct drm_rect damage;
906 	const u8 *src = src_map.vaddr; /* TODO: Use mapping abstraction properly */
907 	u64 dst_off = ast_plane->offset;
908 	u8 __iomem *dst = ast_plane->vaddr; /* TODO: Use mapping abstraction properly */
909 	u8 __iomem *sig = dst + AST_HWC_SIZE; /* TODO: Use mapping abstraction properly */
910 	unsigned int offset_x, offset_y;
911 	u16 x, y;
912 	u8 x_offset, y_offset;
913 
914 	/*
915 	 * Do data transfer to hardware buffer and point the scanout
916 	 * engine to the offset.
917 	 */
918 
919 	if (drm_atomic_helper_damage_merged(old_plane_state, plane_state, &damage)) {
920 		ast_update_cursor_image(dst, src, fb->width, fb->height);
921 		ast_set_cursor_base(ast, dst_off);
922 	}
923 
924 	/*
925 	 * Update location in HWC signature and registers.
926 	 */
927 
928 	writel(plane_state->crtc_x, sig + AST_HWC_SIGNATURE_X);
929 	writel(plane_state->crtc_y, sig + AST_HWC_SIGNATURE_Y);
930 
931 	offset_x = AST_MAX_HWC_WIDTH - fb->width;
932 	offset_y = AST_MAX_HWC_HEIGHT - fb->height;
933 
934 	if (plane_state->crtc_x < 0) {
935 		x_offset = (-plane_state->crtc_x) + offset_x;
936 		x = 0;
937 	} else {
938 		x_offset = offset_x;
939 		x = plane_state->crtc_x;
940 	}
941 	if (plane_state->crtc_y < 0) {
942 		y_offset = (-plane_state->crtc_y) + offset_y;
943 		y = 0;
944 	} else {
945 		y_offset = offset_y;
946 		y = plane_state->crtc_y;
947 	}
948 
949 	ast_set_cursor_location(ast, x, y, x_offset, y_offset);
950 
951 	/* Dummy write to enable HWC and make the HW pick-up the changes. */
952 	ast_set_cursor_enabled(ast, true);
953 }
954 
955 static void ast_cursor_plane_helper_atomic_disable(struct drm_plane *plane,
956 						   struct drm_atomic_state *state)
957 {
958 	struct ast_device *ast = to_ast_device(plane->dev);
959 
960 	ast_set_cursor_enabled(ast, false);
961 }
962 
963 static const struct drm_plane_helper_funcs ast_cursor_plane_helper_funcs = {
964 	DRM_GEM_SHADOW_PLANE_HELPER_FUNCS,
965 	.atomic_check = ast_cursor_plane_helper_atomic_check,
966 	.atomic_update = ast_cursor_plane_helper_atomic_update,
967 	.atomic_disable = ast_cursor_plane_helper_atomic_disable,
968 };
969 
970 static const struct drm_plane_funcs ast_cursor_plane_funcs = {
971 	.update_plane = drm_atomic_helper_update_plane,
972 	.disable_plane = drm_atomic_helper_disable_plane,
973 	.destroy = drm_plane_cleanup,
974 	DRM_GEM_SHADOW_PLANE_FUNCS,
975 };
976 
977 static int ast_cursor_plane_init(struct ast_device *ast)
978 {
979 	struct drm_device *dev = &ast->base;
980 	struct ast_plane *ast_cursor_plane = &ast->cursor_plane;
981 	struct drm_plane *cursor_plane = &ast_cursor_plane->base;
982 	size_t size;
983 	void __iomem *vaddr;
984 	u64 offset;
985 	int ret;
986 
987 	/*
988 	 * Allocate backing storage for cursors. The BOs are permanently
989 	 * pinned to the top end of the VRAM.
990 	 */
991 
992 	size = roundup(AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE, PAGE_SIZE);
993 
994 	if (ast->vram_fb_available < size)
995 		return -ENOMEM;
996 
997 	vaddr = ast->vram + ast->vram_fb_available - size;
998 	offset = ast->vram_fb_available - size;
999 
1000 	ret = ast_plane_init(dev, ast_cursor_plane, vaddr, offset, size,
1001 			     0x01, &ast_cursor_plane_funcs,
1002 			     ast_cursor_plane_formats, ARRAY_SIZE(ast_cursor_plane_formats),
1003 			     NULL, DRM_PLANE_TYPE_CURSOR);
1004 	if (ret) {
1005 		drm_err(dev, "ast_plane_init() failed: %d\n", ret);
1006 		return ret;
1007 	}
1008 	drm_plane_helper_add(cursor_plane, &ast_cursor_plane_helper_funcs);
1009 	drm_plane_enable_fb_damage_clips(cursor_plane);
1010 
1011 	ast->vram_fb_available -= size;
1012 
1013 	return 0;
1014 }
1015 
1016 /*
1017  * CRTC
1018  */
1019 
1020 static enum drm_mode_status
1021 ast_crtc_helper_mode_valid(struct drm_crtc *crtc, const struct drm_display_mode *mode)
1022 {
1023 	struct ast_device *ast = to_ast_device(crtc->dev);
1024 	enum drm_mode_status status;
1025 	uint32_t jtemp;
1026 
1027 	if (ast->support_wide_screen) {
1028 		if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
1029 			return MODE_OK;
1030 		if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
1031 			return MODE_OK;
1032 		if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
1033 			return MODE_OK;
1034 		if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
1035 			return MODE_OK;
1036 		if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
1037 			return MODE_OK;
1038 		if ((mode->hdisplay == 1152) && (mode->vdisplay == 864))
1039 			return MODE_OK;
1040 
1041 		if ((ast->chip == AST2100) || // GEN2, but not AST1100 (?)
1042 		    (ast->chip == AST2200) || // GEN3, but not AST2150 (?)
1043 		    IS_AST_GEN4(ast) || IS_AST_GEN5(ast) ||
1044 		    IS_AST_GEN6(ast) || IS_AST_GEN7(ast)) {
1045 			if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
1046 				return MODE_OK;
1047 
1048 			if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
1049 				jtemp = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0xd1, 0xff);
1050 				if (jtemp & 0x01)
1051 					return MODE_NOMODE;
1052 				else
1053 					return MODE_OK;
1054 			}
1055 		}
1056 	}
1057 
1058 	status = MODE_NOMODE;
1059 
1060 	switch (mode->hdisplay) {
1061 	case 640:
1062 		if (mode->vdisplay == 480)
1063 			status = MODE_OK;
1064 		break;
1065 	case 800:
1066 		if (mode->vdisplay == 600)
1067 			status = MODE_OK;
1068 		break;
1069 	case 1024:
1070 		if (mode->vdisplay == 768)
1071 			status = MODE_OK;
1072 		break;
1073 	case 1152:
1074 		if (mode->vdisplay == 864)
1075 			status = MODE_OK;
1076 		break;
1077 	case 1280:
1078 		if (mode->vdisplay == 1024)
1079 			status = MODE_OK;
1080 		break;
1081 	case 1600:
1082 		if (mode->vdisplay == 1200)
1083 			status = MODE_OK;
1084 		break;
1085 	default:
1086 		break;
1087 	}
1088 
1089 	return status;
1090 }
1091 
1092 static void ast_crtc_helper_mode_set_nofb(struct drm_crtc *crtc)
1093 {
1094 	struct drm_device *dev = crtc->dev;
1095 	struct ast_device *ast = to_ast_device(dev);
1096 	struct drm_crtc_state *crtc_state = crtc->state;
1097 	struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc_state);
1098 	struct ast_vbios_mode_info *vbios_mode_info =
1099 		&ast_crtc_state->vbios_mode_info;
1100 	struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
1101 
1102 	/*
1103 	 * Ensure that no scanout takes place before reprogramming mode
1104 	 * and format registers.
1105 	 *
1106 	 * TODO: Get vblank interrupts working and remove this line.
1107 	 */
1108 	ast_wait_for_vretrace(ast);
1109 
1110 	ast_set_vbios_mode_reg(ast, adjusted_mode, vbios_mode_info);
1111 	ast_set_index_reg(ast, AST_IO_VGACRI, 0xa1, 0x06);
1112 	ast_set_std_reg(ast, adjusted_mode, vbios_mode_info);
1113 	ast_set_crtc_reg(ast, adjusted_mode, vbios_mode_info);
1114 	ast_set_dclk_reg(ast, adjusted_mode, vbios_mode_info);
1115 	ast_set_crtthd_reg(ast);
1116 	ast_set_sync_reg(ast, adjusted_mode, vbios_mode_info);
1117 }
1118 
1119 static int ast_crtc_helper_atomic_check(struct drm_crtc *crtc,
1120 					struct drm_atomic_state *state)
1121 {
1122 	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
1123 	struct drm_crtc_state *old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc);
1124 	struct ast_crtc_state *old_ast_crtc_state = to_ast_crtc_state(old_crtc_state);
1125 	struct drm_device *dev = crtc->dev;
1126 	struct ast_crtc_state *ast_state;
1127 	const struct drm_format_info *format;
1128 	bool succ;
1129 	int ret;
1130 
1131 	if (!crtc_state->enable)
1132 		return 0;
1133 
1134 	ret = drm_atomic_helper_check_crtc_primary_plane(crtc_state);
1135 	if (ret)
1136 		return ret;
1137 
1138 	ast_state = to_ast_crtc_state(crtc_state);
1139 
1140 	format = ast_state->format;
1141 	if (drm_WARN_ON_ONCE(dev, !format))
1142 		return -EINVAL; /* BUG: We didn't set format in primary check(). */
1143 
1144 	/*
1145 	 * The gamma LUT has to be reloaded after changing the primary
1146 	 * plane's color format.
1147 	 */
1148 	if (old_ast_crtc_state->format != format)
1149 		crtc_state->color_mgmt_changed = true;
1150 
1151 	if (crtc_state->color_mgmt_changed && crtc_state->gamma_lut) {
1152 		if (crtc_state->gamma_lut->length !=
1153 		    AST_LUT_SIZE * sizeof(struct drm_color_lut)) {
1154 			drm_err(dev, "Wrong size for gamma_lut %zu\n",
1155 				crtc_state->gamma_lut->length);
1156 			return -EINVAL;
1157 		}
1158 	}
1159 
1160 	succ = ast_get_vbios_mode_info(format, &crtc_state->mode,
1161 				       &crtc_state->adjusted_mode,
1162 				       &ast_state->vbios_mode_info);
1163 	if (!succ)
1164 		return -EINVAL;
1165 
1166 	return 0;
1167 }
1168 
1169 static void
1170 ast_crtc_helper_atomic_flush(struct drm_crtc *crtc,
1171 			     struct drm_atomic_state *state)
1172 {
1173 	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
1174 									  crtc);
1175 	struct drm_device *dev = crtc->dev;
1176 	struct ast_device *ast = to_ast_device(dev);
1177 	struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc_state);
1178 
1179 	/*
1180 	 * The gamma LUT has to be reloaded after changing the primary
1181 	 * plane's color format.
1182 	 */
1183 	if (crtc_state->enable && crtc_state->color_mgmt_changed) {
1184 		if (crtc_state->gamma_lut)
1185 			ast_crtc_set_gamma(ast,
1186 					   ast_crtc_state->format,
1187 					   crtc_state->gamma_lut->data);
1188 		else
1189 			ast_crtc_set_gamma_linear(ast, ast_crtc_state->format);
1190 	}
1191 }
1192 
1193 static void ast_crtc_helper_atomic_enable(struct drm_crtc *crtc, struct drm_atomic_state *state)
1194 {
1195 	struct ast_device *ast = to_ast_device(crtc->dev);
1196 
1197 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xb6, 0xfc, 0x00);
1198 	ast_set_index_reg_mask(ast, AST_IO_VGASRI, 0x01, 0xdf, 0x00);
1199 }
1200 
1201 static void ast_crtc_helper_atomic_disable(struct drm_crtc *crtc, struct drm_atomic_state *state)
1202 {
1203 	struct drm_crtc_state *old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc);
1204 	struct ast_device *ast = to_ast_device(crtc->dev);
1205 	u8 vgacrb6;
1206 
1207 	ast_set_index_reg_mask(ast, AST_IO_VGASRI, 0x01, 0xdf, AST_IO_VGASR1_SD);
1208 
1209 	vgacrb6 = AST_IO_VGACRB6_VSYNC_OFF |
1210 		  AST_IO_VGACRB6_HSYNC_OFF;
1211 	ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xb6, 0xfc, vgacrb6);
1212 
1213 	/*
1214 	 * HW cursors require the underlying primary plane and CRTC to
1215 	 * display a valid mode and image. This is not the case during
1216 	 * full modeset operations. So we temporarily disable any active
1217 	 * plane, including the HW cursor. Each plane's atomic_update()
1218 	 * helper will re-enable it if necessary.
1219 	 *
1220 	 * We only do this during *full* modesets. It does not affect
1221 	 * simple pageflips on the planes.
1222 	 */
1223 	drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, false);
1224 }
1225 
1226 static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
1227 	.mode_valid = ast_crtc_helper_mode_valid,
1228 	.mode_set_nofb = ast_crtc_helper_mode_set_nofb,
1229 	.atomic_check = ast_crtc_helper_atomic_check,
1230 	.atomic_flush = ast_crtc_helper_atomic_flush,
1231 	.atomic_enable = ast_crtc_helper_atomic_enable,
1232 	.atomic_disable = ast_crtc_helper_atomic_disable,
1233 };
1234 
1235 static void ast_crtc_reset(struct drm_crtc *crtc)
1236 {
1237 	struct ast_crtc_state *ast_state =
1238 		kzalloc(sizeof(*ast_state), GFP_KERNEL);
1239 
1240 	if (crtc->state)
1241 		crtc->funcs->atomic_destroy_state(crtc, crtc->state);
1242 
1243 	if (ast_state)
1244 		__drm_atomic_helper_crtc_reset(crtc, &ast_state->base);
1245 	else
1246 		__drm_atomic_helper_crtc_reset(crtc, NULL);
1247 }
1248 
1249 static struct drm_crtc_state *
1250 ast_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
1251 {
1252 	struct ast_crtc_state *new_ast_state, *ast_state;
1253 	struct drm_device *dev = crtc->dev;
1254 
1255 	if (drm_WARN_ON(dev, !crtc->state))
1256 		return NULL;
1257 
1258 	new_ast_state = kmalloc(sizeof(*new_ast_state), GFP_KERNEL);
1259 	if (!new_ast_state)
1260 		return NULL;
1261 	__drm_atomic_helper_crtc_duplicate_state(crtc, &new_ast_state->base);
1262 
1263 	ast_state = to_ast_crtc_state(crtc->state);
1264 
1265 	new_ast_state->format = ast_state->format;
1266 	memcpy(&new_ast_state->vbios_mode_info, &ast_state->vbios_mode_info,
1267 	       sizeof(new_ast_state->vbios_mode_info));
1268 
1269 	return &new_ast_state->base;
1270 }
1271 
1272 static void ast_crtc_atomic_destroy_state(struct drm_crtc *crtc,
1273 					  struct drm_crtc_state *state)
1274 {
1275 	struct ast_crtc_state *ast_state = to_ast_crtc_state(state);
1276 
1277 	__drm_atomic_helper_crtc_destroy_state(&ast_state->base);
1278 	kfree(ast_state);
1279 }
1280 
1281 static const struct drm_crtc_funcs ast_crtc_funcs = {
1282 	.reset = ast_crtc_reset,
1283 	.destroy = drm_crtc_cleanup,
1284 	.set_config = drm_atomic_helper_set_config,
1285 	.page_flip = drm_atomic_helper_page_flip,
1286 	.atomic_duplicate_state = ast_crtc_atomic_duplicate_state,
1287 	.atomic_destroy_state = ast_crtc_atomic_destroy_state,
1288 };
1289 
1290 static int ast_crtc_init(struct drm_device *dev)
1291 {
1292 	struct ast_device *ast = to_ast_device(dev);
1293 	struct drm_crtc *crtc = &ast->crtc;
1294 	int ret;
1295 
1296 	ret = drm_crtc_init_with_planes(dev, crtc, &ast->primary_plane.base,
1297 					&ast->cursor_plane.base, &ast_crtc_funcs,
1298 					NULL);
1299 	if (ret)
1300 		return ret;
1301 
1302 	drm_mode_crtc_set_gamma_size(crtc, AST_LUT_SIZE);
1303 	drm_crtc_enable_color_mgmt(crtc, 0, false, AST_LUT_SIZE);
1304 
1305 	drm_crtc_helper_add(crtc, &ast_crtc_helper_funcs);
1306 
1307 	return 0;
1308 }
1309 
1310 /*
1311  * Mode config
1312  */
1313 
1314 static void ast_mode_config_helper_atomic_commit_tail(struct drm_atomic_state *state)
1315 {
1316 	struct ast_device *ast = to_ast_device(state->dev);
1317 
1318 	/*
1319 	 * Concurrent operations could possibly trigger a call to
1320 	 * drm_connector_helper_funcs.get_modes by trying to read the
1321 	 * display modes. Protect access to I/O registers by acquiring
1322 	 * the I/O-register lock. Released in atomic_flush().
1323 	 */
1324 	mutex_lock(&ast->modeset_lock);
1325 	drm_atomic_helper_commit_tail(state);
1326 	mutex_unlock(&ast->modeset_lock);
1327 }
1328 
1329 static const struct drm_mode_config_helper_funcs ast_mode_config_helper_funcs = {
1330 	.atomic_commit_tail = ast_mode_config_helper_atomic_commit_tail,
1331 };
1332 
1333 static enum drm_mode_status ast_mode_config_mode_valid(struct drm_device *dev,
1334 						       const struct drm_display_mode *mode)
1335 {
1336 	static const unsigned long max_bpp = 4; /* DRM_FORMAT_XRGB8888 */
1337 	struct ast_device *ast = to_ast_device(dev);
1338 	unsigned long fbsize, fbpages, max_fbpages;
1339 
1340 	max_fbpages = (ast->vram_fb_available) >> PAGE_SHIFT;
1341 
1342 	fbsize = mode->hdisplay * mode->vdisplay * max_bpp;
1343 	fbpages = DIV_ROUND_UP(fbsize, PAGE_SIZE);
1344 
1345 	if (fbpages > max_fbpages)
1346 		return MODE_MEM;
1347 
1348 	return MODE_OK;
1349 }
1350 
1351 static const struct drm_mode_config_funcs ast_mode_config_funcs = {
1352 	.fb_create = drm_gem_fb_create_with_dirty,
1353 	.mode_valid = ast_mode_config_mode_valid,
1354 	.atomic_check = drm_atomic_helper_check,
1355 	.atomic_commit = drm_atomic_helper_commit,
1356 };
1357 
1358 int ast_mode_config_init(struct ast_device *ast)
1359 {
1360 	struct drm_device *dev = &ast->base;
1361 	int ret;
1362 
1363 	ret = drmm_mutex_init(dev, &ast->modeset_lock);
1364 	if (ret)
1365 		return ret;
1366 
1367 	ret = drmm_mode_config_init(dev);
1368 	if (ret)
1369 		return ret;
1370 
1371 	dev->mode_config.funcs = &ast_mode_config_funcs;
1372 	dev->mode_config.min_width = 0;
1373 	dev->mode_config.min_height = 0;
1374 	dev->mode_config.preferred_depth = 24;
1375 
1376 	if (ast->chip == AST2100 || // GEN2, but not AST1100 (?)
1377 	    ast->chip == AST2200 || // GEN3, but not AST2150 (?)
1378 	    IS_AST_GEN7(ast) ||
1379 	    IS_AST_GEN6(ast) ||
1380 	    IS_AST_GEN5(ast) ||
1381 	    IS_AST_GEN4(ast)) {
1382 		dev->mode_config.max_width = 1920;
1383 		dev->mode_config.max_height = 2048;
1384 	} else {
1385 		dev->mode_config.max_width = 1600;
1386 		dev->mode_config.max_height = 1200;
1387 	}
1388 
1389 	dev->mode_config.helper_private = &ast_mode_config_helper_funcs;
1390 
1391 	ret = ast_primary_plane_init(ast);
1392 	if (ret)
1393 		return ret;
1394 
1395 	ret = ast_cursor_plane_init(ast);
1396 	if (ret)
1397 		return ret;
1398 
1399 	ast_crtc_init(dev);
1400 
1401 	if (ast->tx_chip_types & AST_TX_NONE_BIT) {
1402 		ret = ast_vga_output_init(ast);
1403 		if (ret)
1404 			return ret;
1405 	}
1406 	if (ast->tx_chip_types & AST_TX_SIL164_BIT) {
1407 		ret = ast_sil164_output_init(ast);
1408 		if (ret)
1409 			return ret;
1410 	}
1411 	if (ast->tx_chip_types & AST_TX_DP501_BIT) {
1412 		ret = ast_dp501_output_init(ast);
1413 		if (ret)
1414 			return ret;
1415 	}
1416 	if (ast->tx_chip_types & AST_TX_ASTDP_BIT) {
1417 		ret = ast_astdp_output_init(ast);
1418 		if (ret)
1419 			return ret;
1420 	}
1421 
1422 	drm_mode_config_reset(dev);
1423 
1424 	ret = drmm_kms_helper_poll_init(dev);
1425 	if (ret)
1426 		return ret;
1427 
1428 	return 0;
1429 }
1430