1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright 2023 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 * 23 */ 24 25 #include <drm/drm_auth.h> 26 #include <drm/drm_exec.h> 27 #include <linux/pm_runtime.h> 28 #include <drm/drm_drv.h> 29 30 #include "amdgpu.h" 31 #include "amdgpu_reset.h" 32 #include "amdgpu_vm.h" 33 #include "amdgpu_userq.h" 34 #include "amdgpu_hmm.h" 35 #include "amdgpu_userq_fence.h" 36 37 u32 amdgpu_userq_get_supported_ip_mask(struct amdgpu_device *adev) 38 { 39 int i; 40 u32 userq_ip_mask = 0; 41 42 for (i = 0; i < AMDGPU_HW_IP_NUM; i++) { 43 if (adev->userq_funcs[i]) 44 userq_ip_mask |= (1 << i); 45 } 46 47 return userq_ip_mask; 48 } 49 50 static bool amdgpu_userq_is_reset_type_supported(struct amdgpu_device *adev, 51 enum amdgpu_ring_type ring_type, int reset_type) 52 { 53 54 if (ring_type < 0 || ring_type >= AMDGPU_RING_TYPE_MAX) 55 return false; 56 57 switch (ring_type) { 58 case AMDGPU_RING_TYPE_GFX: 59 if (adev->gfx.gfx_supported_reset & reset_type) 60 return true; 61 break; 62 case AMDGPU_RING_TYPE_COMPUTE: 63 if (adev->gfx.compute_supported_reset & reset_type) 64 return true; 65 break; 66 case AMDGPU_RING_TYPE_SDMA: 67 if (adev->sdma.supported_reset & reset_type) 68 return true; 69 break; 70 case AMDGPU_RING_TYPE_VCN_DEC: 71 case AMDGPU_RING_TYPE_VCN_ENC: 72 if (adev->vcn.supported_reset & reset_type) 73 return true; 74 break; 75 case AMDGPU_RING_TYPE_VCN_JPEG: 76 if (adev->jpeg.supported_reset & reset_type) 77 return true; 78 break; 79 default: 80 break; 81 } 82 return false; 83 } 84 85 static void amdgpu_userq_gpu_reset(struct amdgpu_device *adev) 86 { 87 if (amdgpu_device_should_recover_gpu(adev)) { 88 amdgpu_reset_domain_schedule(adev->reset_domain, 89 &adev->userq_reset_work); 90 /* Wait for the reset job to complete */ 91 flush_work(&adev->userq_reset_work); 92 } 93 } 94 95 static int 96 amdgpu_userq_detect_and_reset_queues(struct amdgpu_userq_mgr *uq_mgr) 97 { 98 struct amdgpu_device *adev = uq_mgr->adev; 99 const int queue_types[] = { 100 AMDGPU_RING_TYPE_COMPUTE, 101 AMDGPU_RING_TYPE_GFX, 102 AMDGPU_RING_TYPE_SDMA 103 }; 104 const int num_queue_types = ARRAY_SIZE(queue_types); 105 bool gpu_reset = false; 106 int r = 0; 107 int i; 108 109 /* Warning if current process mutex is not held */ 110 WARN_ON(!mutex_is_locked(&uq_mgr->userq_mutex)); 111 112 if (unlikely(adev->debug_disable_gpu_ring_reset)) { 113 dev_err(adev->dev, "userq reset disabled by debug mask\n"); 114 return 0; 115 } 116 117 /* 118 * If GPU recovery feature is disabled system-wide, 119 * skip all reset detection logic 120 */ 121 if (!amdgpu_gpu_recovery) 122 return 0; 123 124 /* 125 * Iterate through all queue types to detect and reset problematic queues 126 * Process each queue type in the defined order 127 */ 128 for (i = 0; i < num_queue_types; i++) { 129 int ring_type = queue_types[i]; 130 const struct amdgpu_userq_funcs *funcs = adev->userq_funcs[ring_type]; 131 132 if (!amdgpu_userq_is_reset_type_supported(adev, ring_type, AMDGPU_RESET_TYPE_PER_QUEUE)) 133 continue; 134 135 if (atomic_read(&uq_mgr->userq_count[ring_type]) > 0 && 136 funcs && funcs->detect_and_reset) { 137 r = funcs->detect_and_reset(adev, ring_type); 138 if (r) { 139 gpu_reset = true; 140 break; 141 } 142 } 143 } 144 145 if (gpu_reset) 146 amdgpu_userq_gpu_reset(adev); 147 148 return r; 149 } 150 151 static void amdgpu_userq_hang_detect_work(struct work_struct *work) 152 { 153 struct amdgpu_usermode_queue *queue = container_of(work, 154 struct amdgpu_usermode_queue, 155 hang_detect_work.work); 156 struct dma_fence *fence; 157 struct amdgpu_userq_mgr *uq_mgr; 158 159 if (!queue->userq_mgr) 160 return; 161 162 uq_mgr = queue->userq_mgr; 163 fence = READ_ONCE(queue->hang_detect_fence); 164 /* Fence already signaled – no action needed */ 165 if (!fence || dma_fence_is_signaled(fence)) 166 return; 167 168 mutex_lock(&uq_mgr->userq_mutex); 169 amdgpu_userq_detect_and_reset_queues(uq_mgr); 170 mutex_unlock(&uq_mgr->userq_mutex); 171 } 172 173 /* 174 * Start hang detection for a user queue fence. A delayed work will be scheduled 175 * to check if the fence is still pending after the timeout period. 176 */ 177 void amdgpu_userq_start_hang_detect_work(struct amdgpu_usermode_queue *queue) 178 { 179 struct amdgpu_device *adev; 180 unsigned long timeout_ms; 181 182 if (!queue || !queue->userq_mgr || !queue->userq_mgr->adev) 183 return; 184 185 adev = queue->userq_mgr->adev; 186 /* Determine timeout based on queue type */ 187 switch (queue->queue_type) { 188 case AMDGPU_RING_TYPE_GFX: 189 timeout_ms = adev->gfx_timeout; 190 break; 191 case AMDGPU_RING_TYPE_COMPUTE: 192 timeout_ms = adev->compute_timeout; 193 break; 194 case AMDGPU_RING_TYPE_SDMA: 195 timeout_ms = adev->sdma_timeout; 196 break; 197 default: 198 timeout_ms = adev->gfx_timeout; 199 break; 200 } 201 202 /* Store the fence to monitor and schedule hang detection */ 203 WRITE_ONCE(queue->hang_detect_fence, queue->last_fence); 204 schedule_delayed_work(&queue->hang_detect_work, 205 msecs_to_jiffies(timeout_ms)); 206 } 207 208 static void amdgpu_userq_init_hang_detect_work(struct amdgpu_usermode_queue *queue) 209 { 210 INIT_DELAYED_WORK(&queue->hang_detect_work, amdgpu_userq_hang_detect_work); 211 queue->hang_detect_fence = NULL; 212 } 213 214 static int amdgpu_userq_buffer_va_list_add(struct amdgpu_usermode_queue *queue, 215 struct amdgpu_bo_va_mapping *va_map, u64 addr) 216 { 217 struct amdgpu_userq_va_cursor *va_cursor; 218 struct userq_va_list; 219 220 va_cursor = kzalloc_obj(*va_cursor); 221 if (!va_cursor) 222 return -ENOMEM; 223 224 INIT_LIST_HEAD(&va_cursor->list); 225 va_cursor->gpu_addr = addr; 226 atomic_set(&va_map->bo_va->userq_va_mapped, 1); 227 list_add(&va_cursor->list, &queue->userq_va_list); 228 229 return 0; 230 } 231 232 int amdgpu_userq_input_va_validate(struct amdgpu_device *adev, 233 struct amdgpu_usermode_queue *queue, 234 u64 addr, u64 expected_size) 235 { 236 struct amdgpu_bo_va_mapping *va_map; 237 struct amdgpu_vm *vm = queue->vm; 238 u64 user_addr; 239 u64 size; 240 int r = 0; 241 242 user_addr = (addr & AMDGPU_GMC_HOLE_MASK) >> AMDGPU_GPU_PAGE_SHIFT; 243 size = expected_size >> AMDGPU_GPU_PAGE_SHIFT; 244 245 r = amdgpu_bo_reserve(vm->root.bo, false); 246 if (r) 247 return r; 248 249 va_map = amdgpu_vm_bo_lookup_mapping(vm, user_addr); 250 if (!va_map) { 251 r = -EINVAL; 252 goto out_err; 253 } 254 /* Only validate the userq whether resident in the VM mapping range */ 255 if (user_addr >= va_map->start && 256 va_map->last - user_addr + 1 >= size) { 257 amdgpu_userq_buffer_va_list_add(queue, va_map, user_addr); 258 amdgpu_bo_unreserve(vm->root.bo); 259 return 0; 260 } 261 262 r = -EINVAL; 263 out_err: 264 amdgpu_bo_unreserve(vm->root.bo); 265 return r; 266 } 267 268 static bool amdgpu_userq_buffer_va_mapped(struct amdgpu_vm *vm, u64 addr) 269 { 270 struct amdgpu_bo_va_mapping *mapping; 271 bool r; 272 273 if (amdgpu_bo_reserve(vm->root.bo, false)) 274 return false; 275 276 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr); 277 if (!IS_ERR_OR_NULL(mapping) && atomic_read(&mapping->bo_va->userq_va_mapped)) 278 r = true; 279 else 280 r = false; 281 amdgpu_bo_unreserve(vm->root.bo); 282 283 return r; 284 } 285 286 static bool amdgpu_userq_buffer_vas_mapped(struct amdgpu_usermode_queue *queue) 287 { 288 struct amdgpu_userq_va_cursor *va_cursor, *tmp; 289 int r = 0; 290 291 list_for_each_entry_safe(va_cursor, tmp, &queue->userq_va_list, list) { 292 r += amdgpu_userq_buffer_va_mapped(queue->vm, va_cursor->gpu_addr); 293 dev_dbg(queue->userq_mgr->adev->dev, 294 "validate the userq mapping:%p va:%llx r:%d\n", 295 queue, va_cursor->gpu_addr, r); 296 } 297 298 if (r != 0) 299 return true; 300 301 return false; 302 } 303 304 static void amdgpu_userq_buffer_va_list_del(struct amdgpu_bo_va_mapping *mapping, 305 struct amdgpu_userq_va_cursor *va_cursor) 306 { 307 atomic_set(&mapping->bo_va->userq_va_mapped, 0); 308 list_del(&va_cursor->list); 309 kfree(va_cursor); 310 } 311 312 static int amdgpu_userq_buffer_vas_list_cleanup(struct amdgpu_device *adev, 313 struct amdgpu_usermode_queue *queue) 314 { 315 struct amdgpu_userq_va_cursor *va_cursor, *tmp; 316 struct amdgpu_bo_va_mapping *mapping; 317 int r; 318 319 r = amdgpu_bo_reserve(queue->vm->root.bo, false); 320 if (r) 321 return r; 322 323 list_for_each_entry_safe(va_cursor, tmp, &queue->userq_va_list, list) { 324 mapping = amdgpu_vm_bo_lookup_mapping(queue->vm, va_cursor->gpu_addr); 325 if (!mapping) { 326 r = -EINVAL; 327 goto err; 328 } 329 dev_dbg(adev->dev, "delete the userq:%p va:%llx\n", 330 queue, va_cursor->gpu_addr); 331 amdgpu_userq_buffer_va_list_del(mapping, va_cursor); 332 } 333 err: 334 amdgpu_bo_unreserve(queue->vm->root.bo); 335 return r; 336 } 337 338 static int amdgpu_userq_preempt_helper(struct amdgpu_usermode_queue *queue) 339 { 340 struct amdgpu_userq_mgr *uq_mgr = queue->userq_mgr; 341 struct amdgpu_device *adev = uq_mgr->adev; 342 const struct amdgpu_userq_funcs *userq_funcs = 343 adev->userq_funcs[queue->queue_type]; 344 bool found_hung_queue = false; 345 int r = 0; 346 347 if (queue->state == AMDGPU_USERQ_STATE_MAPPED) { 348 r = userq_funcs->preempt(queue); 349 if (r) { 350 queue->state = AMDGPU_USERQ_STATE_HUNG; 351 found_hung_queue = true; 352 } else { 353 queue->state = AMDGPU_USERQ_STATE_PREEMPTED; 354 } 355 } 356 357 if (found_hung_queue) 358 amdgpu_userq_detect_and_reset_queues(uq_mgr); 359 360 return r; 361 } 362 363 static int amdgpu_userq_restore_helper(struct amdgpu_usermode_queue *queue) 364 { 365 struct amdgpu_userq_mgr *uq_mgr = queue->userq_mgr; 366 struct amdgpu_device *adev = uq_mgr->adev; 367 const struct amdgpu_userq_funcs *userq_funcs = 368 adev->userq_funcs[queue->queue_type]; 369 int r = 0; 370 371 if (queue->state == AMDGPU_USERQ_STATE_PREEMPTED) { 372 r = userq_funcs->restore(queue); 373 if (r) { 374 queue->state = AMDGPU_USERQ_STATE_HUNG; 375 } else { 376 queue->state = AMDGPU_USERQ_STATE_MAPPED; 377 } 378 } 379 380 return r; 381 } 382 383 static int amdgpu_userq_unmap_helper(struct amdgpu_usermode_queue *queue) 384 { 385 struct amdgpu_userq_mgr *uq_mgr = queue->userq_mgr; 386 struct amdgpu_device *adev = uq_mgr->adev; 387 const struct amdgpu_userq_funcs *userq_funcs = 388 adev->userq_funcs[queue->queue_type]; 389 bool found_hung_queue = false; 390 int r = 0; 391 392 if ((queue->state == AMDGPU_USERQ_STATE_MAPPED) || 393 (queue->state == AMDGPU_USERQ_STATE_PREEMPTED)) { 394 r = userq_funcs->unmap(queue); 395 if (r) { 396 queue->state = AMDGPU_USERQ_STATE_HUNG; 397 found_hung_queue = true; 398 } else { 399 queue->state = AMDGPU_USERQ_STATE_UNMAPPED; 400 } 401 } 402 403 if (found_hung_queue) 404 amdgpu_userq_detect_and_reset_queues(uq_mgr); 405 406 return r; 407 } 408 409 static int amdgpu_userq_map_helper(struct amdgpu_usermode_queue *queue) 410 { 411 struct amdgpu_userq_mgr *uq_mgr = queue->userq_mgr; 412 struct amdgpu_device *adev = uq_mgr->adev; 413 const struct amdgpu_userq_funcs *userq_funcs = 414 adev->userq_funcs[queue->queue_type]; 415 int r = 0; 416 417 if (queue->state == AMDGPU_USERQ_STATE_UNMAPPED) { 418 r = userq_funcs->map(queue); 419 if (r) { 420 queue->state = AMDGPU_USERQ_STATE_HUNG; 421 amdgpu_userq_detect_and_reset_queues(uq_mgr); 422 } else { 423 queue->state = AMDGPU_USERQ_STATE_MAPPED; 424 } 425 } 426 427 return r; 428 } 429 430 static int amdgpu_userq_wait_for_last_fence(struct amdgpu_usermode_queue *queue) 431 { 432 struct amdgpu_userq_mgr *uq_mgr = queue->userq_mgr; 433 struct dma_fence *f = queue->last_fence; 434 int ret = 0; 435 436 if (f && !dma_fence_is_signaled(f)) { 437 ret = dma_fence_wait_timeout(f, true, MAX_SCHEDULE_TIMEOUT); 438 if (ret <= 0) { 439 drm_file_err(uq_mgr->file, "Timed out waiting for fence=%llu:%llu\n", 440 f->context, f->seqno); 441 queue->state = AMDGPU_USERQ_STATE_HUNG; 442 return -ETIME; 443 } 444 } 445 446 return ret; 447 } 448 449 static void amdgpu_userq_cleanup(struct amdgpu_usermode_queue *queue) 450 { 451 struct amdgpu_userq_mgr *uq_mgr = queue->userq_mgr; 452 struct amdgpu_device *adev = uq_mgr->adev; 453 const struct amdgpu_userq_funcs *uq_funcs = adev->userq_funcs[queue->queue_type]; 454 455 /* Wait for mode-1 reset to complete */ 456 down_read(&adev->reset_domain->sem); 457 458 /* Drop the userq reference. */ 459 amdgpu_userq_buffer_vas_list_cleanup(adev, queue); 460 uq_funcs->mqd_destroy(queue); 461 amdgpu_userq_fence_driver_free(queue); 462 /* Use interrupt-safe locking since IRQ handlers may access these XArrays */ 463 xa_erase_irq(&adev->userq_doorbell_xa, queue->doorbell_index); 464 queue->userq_mgr = NULL; 465 list_del(&queue->userq_va_list); 466 kfree(queue); 467 468 up_read(&adev->reset_domain->sem); 469 } 470 471 void 472 amdgpu_userq_ensure_ev_fence(struct amdgpu_userq_mgr *uq_mgr, 473 struct amdgpu_eviction_fence_mgr *evf_mgr) 474 { 475 struct dma_fence *ev_fence; 476 477 retry: 478 /* Flush any pending resume work to create ev_fence */ 479 flush_delayed_work(&uq_mgr->resume_work); 480 481 mutex_lock(&uq_mgr->userq_mutex); 482 ev_fence = amdgpu_evf_mgr_get_fence(evf_mgr); 483 if (dma_fence_is_signaled(ev_fence)) { 484 dma_fence_put(ev_fence); 485 mutex_unlock(&uq_mgr->userq_mutex); 486 /* 487 * Looks like there was no pending resume work, 488 * add one now to create a valid eviction fence 489 */ 490 schedule_delayed_work(&uq_mgr->resume_work, 0); 491 goto retry; 492 } 493 dma_fence_put(ev_fence); 494 } 495 496 int amdgpu_userq_create_object(struct amdgpu_userq_mgr *uq_mgr, 497 struct amdgpu_userq_obj *userq_obj, 498 int size) 499 { 500 struct amdgpu_device *adev = uq_mgr->adev; 501 struct amdgpu_bo_param bp; 502 int r; 503 504 memset(&bp, 0, sizeof(bp)); 505 bp.byte_align = PAGE_SIZE; 506 bp.domain = AMDGPU_GEM_DOMAIN_GTT; 507 bp.flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS | 508 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 509 bp.type = ttm_bo_type_kernel; 510 bp.size = size; 511 bp.resv = NULL; 512 bp.bo_ptr_size = sizeof(struct amdgpu_bo); 513 514 r = amdgpu_bo_create(adev, &bp, &userq_obj->obj); 515 if (r) { 516 drm_file_err(uq_mgr->file, "Failed to allocate BO for userqueue (%d)", r); 517 return r; 518 } 519 520 r = amdgpu_bo_reserve(userq_obj->obj, true); 521 if (r) { 522 drm_file_err(uq_mgr->file, "Failed to reserve BO to map (%d)", r); 523 goto free_obj; 524 } 525 526 r = amdgpu_ttm_alloc_gart(&(userq_obj->obj)->tbo); 527 if (r) { 528 drm_file_err(uq_mgr->file, "Failed to alloc GART for userqueue object (%d)", r); 529 goto unresv; 530 } 531 532 r = amdgpu_bo_kmap(userq_obj->obj, &userq_obj->cpu_ptr); 533 if (r) { 534 drm_file_err(uq_mgr->file, "Failed to map BO for userqueue (%d)", r); 535 goto unresv; 536 } 537 538 userq_obj->gpu_addr = amdgpu_bo_gpu_offset(userq_obj->obj); 539 amdgpu_bo_unreserve(userq_obj->obj); 540 memset(userq_obj->cpu_ptr, 0, size); 541 return 0; 542 543 unresv: 544 amdgpu_bo_unreserve(userq_obj->obj); 545 546 free_obj: 547 amdgpu_bo_unref(&userq_obj->obj); 548 return r; 549 } 550 551 void amdgpu_userq_destroy_object(struct amdgpu_userq_mgr *uq_mgr, 552 struct amdgpu_userq_obj *userq_obj) 553 { 554 amdgpu_bo_kunmap(userq_obj->obj); 555 amdgpu_bo_unref(&userq_obj->obj); 556 } 557 558 uint64_t 559 amdgpu_userq_get_doorbell_index(struct amdgpu_userq_mgr *uq_mgr, 560 struct amdgpu_db_info *db_info, 561 struct drm_file *filp) 562 { 563 uint64_t index; 564 struct drm_gem_object *gobj; 565 struct amdgpu_userq_obj *db_obj = db_info->db_obj; 566 int r, db_size; 567 568 gobj = drm_gem_object_lookup(filp, db_info->doorbell_handle); 569 if (gobj == NULL) { 570 drm_file_err(uq_mgr->file, "Can't find GEM object for doorbell\n"); 571 return -EINVAL; 572 } 573 574 db_obj->obj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj)); 575 drm_gem_object_put(gobj); 576 577 r = amdgpu_bo_reserve(db_obj->obj, true); 578 if (r) { 579 drm_file_err(uq_mgr->file, "[Usermode queues] Failed to pin doorbell object\n"); 580 goto unref_bo; 581 } 582 583 /* Pin the BO before generating the index, unpin in queue destroy */ 584 r = amdgpu_bo_pin(db_obj->obj, AMDGPU_GEM_DOMAIN_DOORBELL); 585 if (r) { 586 drm_file_err(uq_mgr->file, "[Usermode queues] Failed to pin doorbell object\n"); 587 goto unresv_bo; 588 } 589 590 switch (db_info->queue_type) { 591 case AMDGPU_HW_IP_GFX: 592 case AMDGPU_HW_IP_COMPUTE: 593 case AMDGPU_HW_IP_DMA: 594 db_size = sizeof(u64); 595 break; 596 default: 597 drm_file_err(uq_mgr->file, "[Usermode queues] IP %d not support\n", 598 db_info->queue_type); 599 r = -EINVAL; 600 goto unpin_bo; 601 } 602 603 /* Validate doorbell_offset is within the doorbell BO */ 604 if ((u64)db_info->doorbell_offset * db_size + db_size > 605 amdgpu_bo_size(db_obj->obj)) { 606 r = -EINVAL; 607 goto unpin_bo; 608 } 609 610 index = amdgpu_doorbell_index_on_bar(uq_mgr->adev, db_obj->obj, 611 db_info->doorbell_offset, db_size); 612 drm_dbg_driver(adev_to_drm(uq_mgr->adev), 613 "[Usermode queues] doorbell index=%lld\n", index); 614 amdgpu_bo_unreserve(db_obj->obj); 615 return index; 616 617 unpin_bo: 618 amdgpu_bo_unpin(db_obj->obj); 619 unresv_bo: 620 amdgpu_bo_unreserve(db_obj->obj); 621 unref_bo: 622 amdgpu_bo_unref(&db_obj->obj); 623 return r; 624 } 625 626 static int 627 amdgpu_userq_destroy(struct amdgpu_userq_mgr *uq_mgr, struct amdgpu_usermode_queue *queue) 628 { 629 struct amdgpu_device *adev = uq_mgr->adev; 630 int r = 0; 631 632 cancel_delayed_work_sync(&uq_mgr->resume_work); 633 634 /* Cancel any pending hang detection work and cleanup */ 635 cancel_delayed_work_sync(&queue->hang_detect_work); 636 637 mutex_lock(&uq_mgr->userq_mutex); 638 queue->hang_detect_fence = NULL; 639 amdgpu_userq_wait_for_last_fence(queue); 640 641 r = amdgpu_bo_reserve(queue->db_obj.obj, true); 642 if (!r) { 643 amdgpu_bo_unpin(queue->db_obj.obj); 644 amdgpu_bo_unreserve(queue->db_obj.obj); 645 } 646 amdgpu_bo_unref(&queue->db_obj.obj); 647 648 r = amdgpu_bo_reserve(queue->wptr_obj.obj, true); 649 if (!r) { 650 amdgpu_bo_unpin(queue->wptr_obj.obj); 651 amdgpu_bo_unreserve(queue->wptr_obj.obj); 652 } 653 amdgpu_bo_unref(&queue->wptr_obj.obj); 654 655 atomic_dec(&uq_mgr->userq_count[queue->queue_type]); 656 #if defined(CONFIG_DEBUG_FS) 657 debugfs_remove_recursive(queue->debugfs_queue); 658 #endif 659 amdgpu_userq_detect_and_reset_queues(uq_mgr); 660 r = amdgpu_userq_unmap_helper(queue); 661 /*TODO: It requires a reset for userq hw unmap error*/ 662 if (unlikely(r != AMDGPU_USERQ_STATE_UNMAPPED)) { 663 drm_warn(adev_to_drm(uq_mgr->adev), "trying to destroy a HW mapping userq\n"); 664 queue->state = AMDGPU_USERQ_STATE_HUNG; 665 } 666 amdgpu_userq_cleanup(queue); 667 mutex_unlock(&uq_mgr->userq_mutex); 668 669 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 670 671 return r; 672 } 673 674 static void amdgpu_userq_kref_destroy(struct kref *kref) 675 { 676 int r; 677 struct amdgpu_usermode_queue *queue = 678 container_of(kref, struct amdgpu_usermode_queue, refcount); 679 struct amdgpu_userq_mgr *uq_mgr = queue->userq_mgr; 680 681 r = amdgpu_userq_destroy(uq_mgr, queue); 682 if (r) 683 drm_file_err(uq_mgr->file, "Failed to destroy usermode queue %d\n", r); 684 } 685 686 struct amdgpu_usermode_queue *amdgpu_userq_get(struct amdgpu_userq_mgr *uq_mgr, u32 qid) 687 { 688 struct amdgpu_usermode_queue *queue; 689 690 xa_lock(&uq_mgr->userq_xa); 691 queue = xa_load(&uq_mgr->userq_xa, qid); 692 if (queue) 693 kref_get(&queue->refcount); 694 xa_unlock(&uq_mgr->userq_xa); 695 696 return queue; 697 } 698 699 void amdgpu_userq_put(struct amdgpu_usermode_queue *queue) 700 { 701 if (queue) 702 kref_put(&queue->refcount, amdgpu_userq_kref_destroy); 703 } 704 705 static int amdgpu_userq_priority_permit(struct drm_file *filp, 706 int priority) 707 { 708 if (priority < AMDGPU_USERQ_CREATE_FLAGS_QUEUE_PRIORITY_HIGH) 709 return 0; 710 711 if (capable(CAP_SYS_NICE)) 712 return 0; 713 714 if (drm_is_current_master(filp)) 715 return 0; 716 717 return -EACCES; 718 } 719 720 static int 721 amdgpu_userq_create(struct drm_file *filp, union drm_amdgpu_userq *args) 722 { 723 struct amdgpu_fpriv *fpriv = filp->driver_priv; 724 struct amdgpu_userq_mgr *uq_mgr = &fpriv->userq_mgr; 725 struct amdgpu_device *adev = uq_mgr->adev; 726 const struct amdgpu_userq_funcs *uq_funcs; 727 struct amdgpu_usermode_queue *queue; 728 struct amdgpu_db_info db_info; 729 bool skip_map_queue; 730 u32 qid; 731 uint64_t index; 732 int r = 0; 733 int priority = 734 (args->in.flags & AMDGPU_USERQ_CREATE_FLAGS_QUEUE_PRIORITY_MASK) >> 735 AMDGPU_USERQ_CREATE_FLAGS_QUEUE_PRIORITY_SHIFT; 736 737 r = amdgpu_userq_priority_permit(filp, priority); 738 if (r) 739 return r; 740 741 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 742 if (r < 0) { 743 drm_file_err(uq_mgr->file, "pm_runtime_get_sync() failed for userqueue create\n"); 744 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 745 return r; 746 } 747 748 /* 749 * There could be a situation that we are creating a new queue while 750 * the other queues under this UQ_mgr are suspended. So if there is any 751 * resume work pending, wait for it to get done. 752 * 753 * This will also make sure we have a valid eviction fence ready to be used. 754 */ 755 amdgpu_userq_ensure_ev_fence(&fpriv->userq_mgr, &fpriv->evf_mgr); 756 757 uq_funcs = adev->userq_funcs[args->in.ip_type]; 758 if (!uq_funcs) { 759 drm_file_err(uq_mgr->file, "Usermode queue is not supported for this IP (%u)\n", 760 args->in.ip_type); 761 r = -EINVAL; 762 goto unlock; 763 } 764 765 queue = kzalloc_obj(struct amdgpu_usermode_queue); 766 if (!queue) { 767 drm_file_err(uq_mgr->file, "Failed to allocate memory for queue\n"); 768 r = -ENOMEM; 769 goto unlock; 770 } 771 772 INIT_LIST_HEAD(&queue->userq_va_list); 773 queue->doorbell_handle = args->in.doorbell_handle; 774 queue->queue_type = args->in.ip_type; 775 queue->vm = &fpriv->vm; 776 queue->priority = priority; 777 778 db_info.queue_type = queue->queue_type; 779 db_info.doorbell_handle = queue->doorbell_handle; 780 db_info.db_obj = &queue->db_obj; 781 db_info.doorbell_offset = args->in.doorbell_offset; 782 783 queue->userq_mgr = uq_mgr; 784 /* Validate the userq virtual address.*/ 785 if (amdgpu_userq_input_va_validate(adev, queue, args->in.queue_va, args->in.queue_size) || 786 amdgpu_userq_input_va_validate(adev, queue, args->in.rptr_va, AMDGPU_GPU_PAGE_SIZE) || 787 amdgpu_userq_input_va_validate(adev, queue, args->in.wptr_va, AMDGPU_GPU_PAGE_SIZE)) { 788 r = -EINVAL; 789 goto free_queue; 790 } 791 792 /* Convert relative doorbell offset into absolute doorbell index */ 793 index = amdgpu_userq_get_doorbell_index(uq_mgr, &db_info, filp); 794 if (index == (uint64_t)-EINVAL) { 795 drm_file_err(uq_mgr->file, "Failed to get doorbell for queue\n"); 796 r = -EINVAL; 797 goto free_queue; 798 } 799 800 queue->doorbell_index = index; 801 xa_init_flags(&queue->fence_drv_xa, XA_FLAGS_ALLOC); 802 r = amdgpu_userq_fence_driver_alloc(adev, queue); 803 if (r) { 804 drm_file_err(uq_mgr->file, "Failed to alloc fence driver\n"); 805 goto free_queue; 806 } 807 808 r = uq_funcs->mqd_create(queue, &args->in); 809 if (r) { 810 drm_file_err(uq_mgr->file, "Failed to create Queue\n"); 811 goto clean_fence_driver; 812 } 813 814 /* don't map the queue if scheduling is halted */ 815 if (adev->userq_halt_for_enforce_isolation && 816 ((queue->queue_type == AMDGPU_HW_IP_GFX) || 817 (queue->queue_type == AMDGPU_HW_IP_COMPUTE))) 818 skip_map_queue = true; 819 else 820 skip_map_queue = false; 821 if (!skip_map_queue) { 822 r = amdgpu_userq_map_helper(queue); 823 if (r) { 824 drm_file_err(uq_mgr->file, "Failed to map Queue\n"); 825 down_read(&adev->reset_domain->sem); 826 goto clean_mqd; 827 } 828 } 829 830 /* drop this refcount during queue destroy */ 831 kref_init(&queue->refcount); 832 833 /* Wait for mode-1 reset to complete */ 834 down_read(&adev->reset_domain->sem); 835 836 r = xa_alloc(&uq_mgr->userq_xa, &qid, queue, 837 XA_LIMIT(1, AMDGPU_MAX_USERQ_COUNT), GFP_KERNEL); 838 if (r) { 839 if (!skip_map_queue) 840 amdgpu_userq_unmap_helper(queue); 841 842 r = -ENOMEM; 843 goto clean_mqd; 844 } 845 846 r = xa_err(xa_store_irq(&adev->userq_doorbell_xa, index, queue, GFP_KERNEL)); 847 if (r) { 848 xa_erase(&uq_mgr->userq_xa, qid); 849 if (!skip_map_queue) 850 amdgpu_userq_unmap_helper(queue); 851 852 goto clean_mqd; 853 } 854 up_read(&adev->reset_domain->sem); 855 856 amdgpu_debugfs_userq_init(filp, queue, qid); 857 amdgpu_userq_init_hang_detect_work(queue); 858 859 args->out.queue_id = qid; 860 atomic_inc(&uq_mgr->userq_count[queue->queue_type]); 861 mutex_unlock(&uq_mgr->userq_mutex); 862 return 0; 863 864 clean_mqd: 865 uq_funcs->mqd_destroy(queue); 866 up_read(&adev->reset_domain->sem); 867 clean_fence_driver: 868 amdgpu_userq_fence_driver_free(queue); 869 free_queue: 870 kfree(queue); 871 unlock: 872 mutex_unlock(&uq_mgr->userq_mutex); 873 874 return r; 875 } 876 877 static int amdgpu_userq_input_args_validate(struct drm_device *dev, 878 union drm_amdgpu_userq *args, 879 struct drm_file *filp) 880 { 881 struct amdgpu_device *adev = drm_to_adev(dev); 882 883 switch (args->in.op) { 884 case AMDGPU_USERQ_OP_CREATE: 885 if (args->in.flags & ~(AMDGPU_USERQ_CREATE_FLAGS_QUEUE_PRIORITY_MASK | 886 AMDGPU_USERQ_CREATE_FLAGS_QUEUE_SECURE)) 887 return -EINVAL; 888 /* Usermode queues are only supported for GFX IP as of now */ 889 if (args->in.ip_type != AMDGPU_HW_IP_GFX && 890 args->in.ip_type != AMDGPU_HW_IP_DMA && 891 args->in.ip_type != AMDGPU_HW_IP_COMPUTE) { 892 drm_file_err(filp, "Usermode queue doesn't support IP type %u\n", 893 args->in.ip_type); 894 return -EINVAL; 895 } 896 897 if ((args->in.flags & AMDGPU_USERQ_CREATE_FLAGS_QUEUE_SECURE) && 898 (args->in.ip_type != AMDGPU_HW_IP_GFX) && 899 (args->in.ip_type != AMDGPU_HW_IP_COMPUTE) && 900 !amdgpu_is_tmz(adev)) { 901 drm_file_err(filp, "Secure only supported on GFX/Compute queues\n"); 902 return -EINVAL; 903 } 904 905 if (args->in.queue_va == AMDGPU_BO_INVALID_OFFSET || 906 args->in.queue_va == 0 || 907 args->in.queue_size == 0) { 908 drm_file_err(filp, "invalidate userq queue va or size\n"); 909 return -EINVAL; 910 } 911 912 if (!is_power_of_2(args->in.queue_size)) { 913 drm_file_err(filp, "Queue size must be a power of 2\n"); 914 return -EINVAL; 915 } 916 917 if (args->in.queue_size < AMDGPU_GPU_PAGE_SIZE) { 918 drm_file_err(filp, "Queue size smaller than AMDGPU_GPU_PAGE_SIZE\n"); 919 return -EINVAL; 920 } 921 922 if (!args->in.wptr_va || !args->in.rptr_va) { 923 drm_file_err(filp, "invalidate userq queue rptr or wptr\n"); 924 return -EINVAL; 925 } 926 break; 927 case AMDGPU_USERQ_OP_FREE: 928 if (args->in.ip_type || 929 args->in.doorbell_handle || 930 args->in.doorbell_offset || 931 args->in.flags || 932 args->in.queue_va || 933 args->in.queue_size || 934 args->in.rptr_va || 935 args->in.wptr_va || 936 args->in.mqd || 937 args->in.mqd_size) 938 return -EINVAL; 939 break; 940 default: 941 return -EINVAL; 942 } 943 944 return 0; 945 } 946 947 bool amdgpu_userq_enabled(struct drm_device *dev) 948 { 949 struct amdgpu_device *adev = drm_to_adev(dev); 950 int i; 951 952 for (i = 0; i < AMDGPU_HW_IP_NUM; i++) { 953 if (adev->userq_funcs[i]) 954 return true; 955 } 956 957 return false; 958 } 959 960 int amdgpu_userq_ioctl(struct drm_device *dev, void *data, 961 struct drm_file *filp) 962 { 963 union drm_amdgpu_userq *args = data; 964 struct amdgpu_fpriv *fpriv = filp->driver_priv; 965 struct amdgpu_usermode_queue *queue; 966 int r = 0; 967 968 if (!amdgpu_userq_enabled(dev)) 969 return -ENOTSUPP; 970 971 if (amdgpu_userq_input_args_validate(dev, args, filp) < 0) 972 return -EINVAL; 973 974 switch (args->in.op) { 975 case AMDGPU_USERQ_OP_CREATE: 976 r = amdgpu_userq_create(filp, args); 977 if (r) 978 drm_file_err(filp, "Failed to create usermode queue\n"); 979 break; 980 981 case AMDGPU_USERQ_OP_FREE: { 982 xa_lock(&fpriv->userq_mgr.userq_xa); 983 queue = __xa_erase(&fpriv->userq_mgr.userq_xa, args->in.queue_id); 984 xa_unlock(&fpriv->userq_mgr.userq_xa); 985 if (!queue) 986 return -ENOENT; 987 988 amdgpu_userq_put(queue); 989 break; 990 } 991 992 default: 993 drm_dbg_driver(dev, "Invalid user queue op specified: %d\n", args->in.op); 994 return -EINVAL; 995 } 996 997 return r; 998 } 999 1000 static int 1001 amdgpu_userq_restore_all(struct amdgpu_userq_mgr *uq_mgr) 1002 { 1003 struct amdgpu_usermode_queue *queue; 1004 unsigned long queue_id; 1005 int ret = 0, r; 1006 1007 mutex_lock(&uq_mgr->userq_mutex); 1008 /* Resume all the queues for this process */ 1009 xa_for_each(&uq_mgr->userq_xa, queue_id, queue) { 1010 1011 if (!amdgpu_userq_buffer_vas_mapped(queue)) { 1012 drm_file_err(uq_mgr->file, 1013 "trying restore queue without va mapping\n"); 1014 queue->state = AMDGPU_USERQ_STATE_INVALID_VA; 1015 continue; 1016 } 1017 1018 r = amdgpu_userq_restore_helper(queue); 1019 if (r) 1020 ret = r; 1021 1022 } 1023 mutex_unlock(&uq_mgr->userq_mutex); 1024 1025 if (ret) 1026 drm_file_err(uq_mgr->file, "Failed to map all the queues\n"); 1027 return ret; 1028 } 1029 1030 static int amdgpu_userq_validate_vm(void *param, struct amdgpu_bo *bo) 1031 { 1032 struct ttm_operation_ctx ctx = { false, false }; 1033 1034 amdgpu_bo_placement_from_domain(bo, bo->allowed_domains); 1035 return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 1036 } 1037 1038 /* Handle all BOs on the invalidated list, validate them and update the PTs */ 1039 static int 1040 amdgpu_userq_bo_validate(struct amdgpu_device *adev, struct drm_exec *exec, 1041 struct amdgpu_vm *vm) 1042 { 1043 struct ttm_operation_ctx ctx = { false, false }; 1044 struct amdgpu_bo_va *bo_va; 1045 struct amdgpu_bo *bo; 1046 int ret; 1047 1048 spin_lock(&vm->status_lock); 1049 while (!list_empty(&vm->invalidated)) { 1050 bo_va = list_first_entry(&vm->invalidated, 1051 struct amdgpu_bo_va, 1052 base.vm_status); 1053 spin_unlock(&vm->status_lock); 1054 1055 bo = bo_va->base.bo; 1056 ret = drm_exec_prepare_obj(exec, &bo->tbo.base, 2); 1057 if (unlikely(ret)) 1058 return ret; 1059 1060 amdgpu_bo_placement_from_domain(bo, bo->allowed_domains); 1061 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 1062 if (ret) 1063 return ret; 1064 1065 /* This moves the bo_va to the done list */ 1066 ret = amdgpu_vm_bo_update(adev, bo_va, false); 1067 if (ret) 1068 return ret; 1069 1070 spin_lock(&vm->status_lock); 1071 } 1072 spin_unlock(&vm->status_lock); 1073 1074 return 0; 1075 } 1076 1077 /* Make sure the whole VM is ready to be used */ 1078 static int 1079 amdgpu_userq_vm_validate(struct amdgpu_userq_mgr *uq_mgr) 1080 { 1081 struct amdgpu_fpriv *fpriv = uq_mgr_to_fpriv(uq_mgr); 1082 bool invalidated = false, new_addition = false; 1083 struct ttm_operation_ctx ctx = { true, false }; 1084 struct amdgpu_device *adev = uq_mgr->adev; 1085 struct amdgpu_hmm_range *range; 1086 struct amdgpu_vm *vm = &fpriv->vm; 1087 unsigned long key, tmp_key; 1088 struct amdgpu_bo_va *bo_va; 1089 struct amdgpu_bo *bo; 1090 struct drm_exec exec; 1091 struct xarray xa; 1092 int ret; 1093 1094 xa_init(&xa); 1095 1096 retry_lock: 1097 drm_exec_init(&exec, DRM_EXEC_IGNORE_DUPLICATES, 0); 1098 drm_exec_until_all_locked(&exec) { 1099 ret = amdgpu_vm_lock_pd(vm, &exec, 1); 1100 drm_exec_retry_on_contention(&exec); 1101 if (unlikely(ret)) 1102 goto unlock_all; 1103 1104 ret = amdgpu_vm_lock_done_list(vm, &exec, 1); 1105 drm_exec_retry_on_contention(&exec); 1106 if (unlikely(ret)) 1107 goto unlock_all; 1108 1109 /* This validates PDs, PTs and per VM BOs */ 1110 ret = amdgpu_vm_validate(adev, vm, NULL, 1111 amdgpu_userq_validate_vm, 1112 NULL); 1113 if (unlikely(ret)) 1114 goto unlock_all; 1115 1116 /* This locks and validates the remaining evicted BOs */ 1117 ret = amdgpu_userq_bo_validate(adev, &exec, vm); 1118 drm_exec_retry_on_contention(&exec); 1119 if (unlikely(ret)) 1120 goto unlock_all; 1121 } 1122 1123 if (invalidated) { 1124 xa_for_each(&xa, tmp_key, range) { 1125 bo = range->bo; 1126 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU); 1127 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 1128 if (ret) 1129 goto unlock_all; 1130 1131 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm, range); 1132 1133 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 1134 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 1135 if (ret) 1136 goto unlock_all; 1137 } 1138 invalidated = false; 1139 } 1140 1141 ret = amdgpu_vm_handle_moved(adev, vm, NULL); 1142 if (ret) 1143 goto unlock_all; 1144 1145 key = 0; 1146 /* Validate User Ptr BOs */ 1147 list_for_each_entry(bo_va, &vm->done, base.vm_status) { 1148 bo = bo_va->base.bo; 1149 if (!bo) 1150 continue; 1151 1152 if (!amdgpu_ttm_tt_is_userptr(bo->tbo.ttm)) 1153 continue; 1154 1155 range = xa_load(&xa, key); 1156 if (range && range->bo != bo) { 1157 xa_erase(&xa, key); 1158 amdgpu_hmm_range_free(range); 1159 range = NULL; 1160 } 1161 1162 if (!range) { 1163 range = amdgpu_hmm_range_alloc(bo); 1164 if (!range) { 1165 ret = -ENOMEM; 1166 goto unlock_all; 1167 } 1168 1169 xa_store(&xa, key, range, GFP_KERNEL); 1170 new_addition = true; 1171 } 1172 key++; 1173 } 1174 1175 if (new_addition) { 1176 drm_exec_fini(&exec); 1177 xa_for_each(&xa, tmp_key, range) { 1178 if (!range) 1179 continue; 1180 bo = range->bo; 1181 ret = amdgpu_ttm_tt_get_user_pages(bo, range); 1182 if (ret) 1183 goto unlock_all; 1184 } 1185 1186 invalidated = true; 1187 new_addition = false; 1188 goto retry_lock; 1189 } 1190 1191 ret = amdgpu_vm_update_pdes(adev, vm, false); 1192 if (ret) 1193 goto unlock_all; 1194 1195 /* 1196 * We need to wait for all VM updates to finish before restarting the 1197 * queues. Using the done list like that is now ok since everything is 1198 * locked in place. 1199 */ 1200 list_for_each_entry(bo_va, &vm->done, base.vm_status) 1201 dma_fence_wait(bo_va->last_pt_update, false); 1202 dma_fence_wait(vm->last_update, false); 1203 1204 ret = amdgpu_evf_mgr_rearm(&fpriv->evf_mgr, &exec); 1205 if (ret) 1206 drm_file_err(uq_mgr->file, "Failed to replace eviction fence\n"); 1207 1208 unlock_all: 1209 drm_exec_fini(&exec); 1210 xa_for_each(&xa, tmp_key, range) { 1211 if (!range) 1212 continue; 1213 bo = range->bo; 1214 amdgpu_hmm_range_free(range); 1215 } 1216 xa_destroy(&xa); 1217 return ret; 1218 } 1219 1220 static void amdgpu_userq_restore_worker(struct work_struct *work) 1221 { 1222 struct amdgpu_userq_mgr *uq_mgr = work_to_uq_mgr(work, resume_work.work); 1223 struct amdgpu_fpriv *fpriv = uq_mgr_to_fpriv(uq_mgr); 1224 struct dma_fence *ev_fence; 1225 int ret; 1226 1227 ev_fence = amdgpu_evf_mgr_get_fence(&fpriv->evf_mgr); 1228 if (!dma_fence_is_signaled(ev_fence)) 1229 goto put_fence; 1230 1231 ret = amdgpu_userq_vm_validate(uq_mgr); 1232 if (ret) { 1233 drm_file_err(uq_mgr->file, "Failed to validate BOs to restore\n"); 1234 goto put_fence; 1235 } 1236 1237 ret = amdgpu_userq_restore_all(uq_mgr); 1238 if (ret) 1239 drm_file_err(uq_mgr->file, "Failed to restore all queues\n"); 1240 1241 put_fence: 1242 dma_fence_put(ev_fence); 1243 } 1244 1245 static int 1246 amdgpu_userq_evict_all(struct amdgpu_userq_mgr *uq_mgr) 1247 { 1248 struct amdgpu_usermode_queue *queue; 1249 unsigned long queue_id; 1250 int ret = 0, r; 1251 1252 amdgpu_userq_detect_and_reset_queues(uq_mgr); 1253 /* Try to unmap all the queues in this process ctx */ 1254 xa_for_each(&uq_mgr->userq_xa, queue_id, queue) { 1255 r = amdgpu_userq_preempt_helper(queue); 1256 if (r) 1257 ret = r; 1258 } 1259 1260 if (ret) 1261 drm_file_err(uq_mgr->file, "Couldn't unmap all the queues\n"); 1262 return ret; 1263 } 1264 1265 void amdgpu_userq_reset_work(struct work_struct *work) 1266 { 1267 struct amdgpu_device *adev = container_of(work, struct amdgpu_device, 1268 userq_reset_work); 1269 struct amdgpu_reset_context reset_context; 1270 1271 memset(&reset_context, 0, sizeof(reset_context)); 1272 1273 reset_context.method = AMD_RESET_METHOD_NONE; 1274 reset_context.reset_req_dev = adev; 1275 reset_context.src = AMDGPU_RESET_SRC_USERQ; 1276 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 1277 /*set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags);*/ 1278 1279 amdgpu_device_gpu_recover(adev, NULL, &reset_context); 1280 } 1281 1282 static int 1283 amdgpu_userq_wait_for_signal(struct amdgpu_userq_mgr *uq_mgr) 1284 { 1285 struct amdgpu_usermode_queue *queue; 1286 unsigned long queue_id; 1287 int ret; 1288 1289 xa_for_each(&uq_mgr->userq_xa, queue_id, queue) { 1290 struct dma_fence *f = queue->last_fence; 1291 1292 if (!f || dma_fence_is_signaled(f)) 1293 continue; 1294 1295 ret = dma_fence_wait_timeout(f, true, msecs_to_jiffies(100)); 1296 if (ret <= 0) { 1297 drm_file_err(uq_mgr->file, "Timed out waiting for fence=%llu:%llu\n", 1298 f->context, f->seqno); 1299 1300 return -ETIMEDOUT; 1301 } 1302 } 1303 1304 return 0; 1305 } 1306 1307 void 1308 amdgpu_userq_evict(struct amdgpu_userq_mgr *uq_mgr) 1309 { 1310 struct amdgpu_device *adev = uq_mgr->adev; 1311 int ret; 1312 1313 /* Wait for any pending userqueue fence work to finish */ 1314 ret = amdgpu_userq_wait_for_signal(uq_mgr); 1315 if (ret) 1316 dev_err(adev->dev, "Not evicting userqueue, timeout waiting for work\n"); 1317 1318 ret = amdgpu_userq_evict_all(uq_mgr); 1319 if (ret) 1320 dev_err(adev->dev, "Failed to evict userqueue\n"); 1321 1322 } 1323 1324 int amdgpu_userq_mgr_init(struct amdgpu_userq_mgr *userq_mgr, struct drm_file *file_priv, 1325 struct amdgpu_device *adev) 1326 { 1327 mutex_init(&userq_mgr->userq_mutex); 1328 xa_init_flags(&userq_mgr->userq_xa, XA_FLAGS_ALLOC); 1329 userq_mgr->adev = adev; 1330 userq_mgr->file = file_priv; 1331 1332 INIT_DELAYED_WORK(&userq_mgr->resume_work, amdgpu_userq_restore_worker); 1333 return 0; 1334 } 1335 1336 void amdgpu_userq_mgr_cancel_resume(struct amdgpu_userq_mgr *userq_mgr) 1337 { 1338 cancel_delayed_work_sync(&userq_mgr->resume_work); 1339 } 1340 1341 void amdgpu_userq_mgr_fini(struct amdgpu_userq_mgr *userq_mgr) 1342 { 1343 struct amdgpu_usermode_queue *queue; 1344 unsigned long queue_id = 0; 1345 1346 for (;;) { 1347 xa_lock(&userq_mgr->userq_xa); 1348 queue = xa_find(&userq_mgr->userq_xa, &queue_id, ULONG_MAX, 1349 XA_PRESENT); 1350 if (queue) 1351 __xa_erase(&userq_mgr->userq_xa, queue_id); 1352 xa_unlock(&userq_mgr->userq_xa); 1353 1354 if (!queue) 1355 break; 1356 1357 amdgpu_userq_put(queue); 1358 } 1359 1360 xa_destroy(&userq_mgr->userq_xa); 1361 mutex_destroy(&userq_mgr->userq_mutex); 1362 } 1363 1364 int amdgpu_userq_suspend(struct amdgpu_device *adev) 1365 { 1366 u32 ip_mask = amdgpu_userq_get_supported_ip_mask(adev); 1367 struct amdgpu_usermode_queue *queue; 1368 struct amdgpu_userq_mgr *uqm; 1369 unsigned long queue_id; 1370 int r; 1371 1372 if (!ip_mask) 1373 return 0; 1374 1375 xa_for_each(&adev->userq_doorbell_xa, queue_id, queue) { 1376 uqm = queue->userq_mgr; 1377 cancel_delayed_work_sync(&uqm->resume_work); 1378 guard(mutex)(&uqm->userq_mutex); 1379 amdgpu_userq_detect_and_reset_queues(uqm); 1380 if (adev->in_s0ix) 1381 r = amdgpu_userq_preempt_helper(queue); 1382 else 1383 r = amdgpu_userq_unmap_helper(queue); 1384 if (r) 1385 return r; 1386 } 1387 return 0; 1388 } 1389 1390 int amdgpu_userq_resume(struct amdgpu_device *adev) 1391 { 1392 u32 ip_mask = amdgpu_userq_get_supported_ip_mask(adev); 1393 struct amdgpu_usermode_queue *queue; 1394 struct amdgpu_userq_mgr *uqm; 1395 unsigned long queue_id; 1396 int r; 1397 1398 if (!ip_mask) 1399 return 0; 1400 1401 xa_for_each(&adev->userq_doorbell_xa, queue_id, queue) { 1402 uqm = queue->userq_mgr; 1403 guard(mutex)(&uqm->userq_mutex); 1404 if (adev->in_s0ix) 1405 r = amdgpu_userq_restore_helper(queue); 1406 else 1407 r = amdgpu_userq_map_helper(queue); 1408 if (r) 1409 return r; 1410 } 1411 1412 return 0; 1413 } 1414 1415 int amdgpu_userq_stop_sched_for_enforce_isolation(struct amdgpu_device *adev, 1416 u32 idx) 1417 { 1418 u32 ip_mask = amdgpu_userq_get_supported_ip_mask(adev); 1419 struct amdgpu_usermode_queue *queue; 1420 struct amdgpu_userq_mgr *uqm; 1421 unsigned long queue_id; 1422 int ret = 0, r; 1423 1424 /* only need to stop gfx/compute */ 1425 if (!(ip_mask & ((1 << AMDGPU_HW_IP_GFX) | (1 << AMDGPU_HW_IP_COMPUTE)))) 1426 return 0; 1427 1428 if (adev->userq_halt_for_enforce_isolation) 1429 dev_warn(adev->dev, "userq scheduling already stopped!\n"); 1430 adev->userq_halt_for_enforce_isolation = true; 1431 xa_for_each(&adev->userq_doorbell_xa, queue_id, queue) { 1432 uqm = queue->userq_mgr; 1433 cancel_delayed_work_sync(&uqm->resume_work); 1434 mutex_lock(&uqm->userq_mutex); 1435 if (((queue->queue_type == AMDGPU_HW_IP_GFX) || 1436 (queue->queue_type == AMDGPU_HW_IP_COMPUTE)) && 1437 (queue->xcp_id == idx)) { 1438 amdgpu_userq_detect_and_reset_queues(uqm); 1439 r = amdgpu_userq_preempt_helper(queue); 1440 if (r) 1441 ret = r; 1442 } 1443 mutex_unlock(&uqm->userq_mutex); 1444 } 1445 1446 return ret; 1447 } 1448 1449 int amdgpu_userq_start_sched_for_enforce_isolation(struct amdgpu_device *adev, 1450 u32 idx) 1451 { 1452 u32 ip_mask = amdgpu_userq_get_supported_ip_mask(adev); 1453 struct amdgpu_usermode_queue *queue; 1454 struct amdgpu_userq_mgr *uqm; 1455 unsigned long queue_id; 1456 int ret = 0, r; 1457 1458 /* only need to stop gfx/compute */ 1459 if (!(ip_mask & ((1 << AMDGPU_HW_IP_GFX) | (1 << AMDGPU_HW_IP_COMPUTE)))) 1460 return 0; 1461 1462 if (!adev->userq_halt_for_enforce_isolation) 1463 dev_warn(adev->dev, "userq scheduling already started!\n"); 1464 1465 adev->userq_halt_for_enforce_isolation = false; 1466 1467 xa_for_each(&adev->userq_doorbell_xa, queue_id, queue) { 1468 uqm = queue->userq_mgr; 1469 mutex_lock(&uqm->userq_mutex); 1470 if (((queue->queue_type == AMDGPU_HW_IP_GFX) || 1471 (queue->queue_type == AMDGPU_HW_IP_COMPUTE)) && 1472 (queue->xcp_id == idx)) { 1473 r = amdgpu_userq_restore_helper(queue); 1474 if (r) 1475 ret = r; 1476 } 1477 mutex_unlock(&uqm->userq_mutex); 1478 } 1479 1480 return ret; 1481 } 1482 1483 int amdgpu_userq_gem_va_unmap_validate(struct amdgpu_device *adev, 1484 struct amdgpu_bo_va_mapping *mapping, 1485 uint64_t saddr) 1486 { 1487 u32 ip_mask = amdgpu_userq_get_supported_ip_mask(adev); 1488 struct amdgpu_bo_va *bo_va = mapping->bo_va; 1489 struct dma_resv *resv = bo_va->base.bo->tbo.base.resv; 1490 int ret = 0; 1491 1492 if (!ip_mask) 1493 return 0; 1494 1495 dev_warn_once(adev->dev, "now unmapping a vital queue va:%llx\n", saddr); 1496 /** 1497 * The userq VA mapping reservation should include the eviction fence, 1498 * if the eviction fence can't signal successfully during unmapping, 1499 * then driver will warn to flag this improper unmap of the userq VA. 1500 * Note: The eviction fence may be attached to different BOs, and this 1501 * unmap is only for one kind of userq VAs, so at this point suppose 1502 * the eviction fence is always unsignaled. 1503 */ 1504 if (!dma_resv_test_signaled(resv, DMA_RESV_USAGE_BOOKKEEP)) { 1505 ret = dma_resv_wait_timeout(resv, DMA_RESV_USAGE_BOOKKEEP, true, 1506 MAX_SCHEDULE_TIMEOUT); 1507 if (ret <= 0) 1508 return -EBUSY; 1509 } 1510 1511 return 0; 1512 } 1513 1514 void amdgpu_userq_pre_reset(struct amdgpu_device *adev) 1515 { 1516 const struct amdgpu_userq_funcs *userq_funcs; 1517 struct amdgpu_usermode_queue *queue; 1518 struct amdgpu_userq_mgr *uqm; 1519 unsigned long queue_id; 1520 1521 xa_for_each(&adev->userq_doorbell_xa, queue_id, queue) { 1522 uqm = queue->userq_mgr; 1523 cancel_delayed_work_sync(&uqm->resume_work); 1524 if (queue->state == AMDGPU_USERQ_STATE_MAPPED) { 1525 amdgpu_userq_wait_for_last_fence(queue); 1526 userq_funcs = adev->userq_funcs[queue->queue_type]; 1527 userq_funcs->unmap(queue); 1528 /* just mark all queues as hung at this point. 1529 * if unmap succeeds, we could map again 1530 * in amdgpu_userq_post_reset() if vram is not lost 1531 */ 1532 queue->state = AMDGPU_USERQ_STATE_HUNG; 1533 amdgpu_userq_fence_driver_force_completion(queue); 1534 } 1535 } 1536 } 1537 1538 int amdgpu_userq_post_reset(struct amdgpu_device *adev, bool vram_lost) 1539 { 1540 /* if any queue state is AMDGPU_USERQ_STATE_UNMAPPED 1541 * at this point, we should be able to map it again 1542 * and continue if vram is not lost. 1543 */ 1544 struct amdgpu_usermode_queue *queue; 1545 const struct amdgpu_userq_funcs *userq_funcs; 1546 unsigned long queue_id; 1547 int r = 0; 1548 1549 xa_for_each(&adev->userq_doorbell_xa, queue_id, queue) { 1550 if (queue->state == AMDGPU_USERQ_STATE_HUNG && !vram_lost) { 1551 userq_funcs = adev->userq_funcs[queue->queue_type]; 1552 /* Re-map queue */ 1553 r = userq_funcs->map(queue); 1554 if (r) { 1555 dev_err(adev->dev, "Failed to remap queue %ld\n", queue_id); 1556 continue; 1557 } 1558 queue->state = AMDGPU_USERQ_STATE_MAPPED; 1559 } 1560 } 1561 1562 return r; 1563 } 1564