1 // SPDX-License-Identifier: MIT
2 /*
3 * Copyright 2015 Advanced Micro Devices, Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: AMD
24 *
25 */
26
27 /* The caprices of the preprocessor require that this be declared right here */
28 #define CREATE_TRACE_POINTS
29
30 #include "dm_services_types.h"
31 #include "dc.h"
32 #include "link_enc_cfg.h"
33 #include "dc/inc/core_types.h"
34 #include "dal_asic_id.h"
35 #include "dmub/dmub_srv.h"
36 #include "dc/inc/hw/dmcu.h"
37 #include "dc/inc/hw/abm.h"
38 #include "dc/dc_dmub_srv.h"
39 #include "dc/dc_edid_parser.h"
40 #include "dc/dc_stat.h"
41 #include "dc/dc_state.h"
42 #include "amdgpu_dm_trace.h"
43 #include "link/protocols/link_dpcd.h"
44 #include "link_service_types.h"
45 #include "link/protocols/link_dp_capability.h"
46 #include "link/protocols/link_ddc.h"
47
48 #include "amdgpu.h"
49 #include "amdgpu_display.h"
50 #include "amdgpu_ucode.h"
51 #include "atom.h"
52 #include "amdgpu_dm.h"
53 #include "amdgpu_dm_plane.h"
54 #include "amdgpu_dm_crtc.h"
55 #include "amdgpu_dm_hdcp.h"
56 #include <drm/display/drm_hdcp_helper.h>
57 #include "amdgpu_dm_wb.h"
58 #include "amdgpu_atombios.h"
59
60 #include "amd_shared.h"
61 #include "amdgpu_dm_irq.h"
62 #include "dm_helpers.h"
63 #include "amdgpu_dm_mst_types.h"
64 #if defined(CONFIG_DEBUG_FS)
65 #include "amdgpu_dm_debugfs.h"
66 #endif
67 #include "amdgpu_dm_psr.h"
68 #include "amdgpu_dm_replay.h"
69
70 #include "ivsrcid/ivsrcid_vislands30.h"
71
72 #include <linux/backlight.h>
73 #include <linux/module.h>
74 #include <linux/moduleparam.h>
75 #include <linux/types.h>
76 #include <linux/pm_runtime.h>
77 #include <linux/pci.h>
78 #include <linux/power_supply.h>
79 #include <linux/firmware.h>
80 #include <linux/component.h>
81 #include <linux/sort.h>
82
83 #include <drm/drm_privacy_screen_consumer.h>
84 #include <drm/display/drm_dp_mst_helper.h>
85 #include <drm/display/drm_hdmi_helper.h>
86 #include <drm/drm_atomic.h>
87 #include <drm/drm_atomic_uapi.h>
88 #include <drm/drm_atomic_helper.h>
89 #include <drm/drm_blend.h>
90 #include <drm/drm_fixed.h>
91 #include <drm/drm_fourcc.h>
92 #include <drm/drm_edid.h>
93 #include <drm/drm_eld.h>
94 #include <drm/drm_utils.h>
95 #include <drm/drm_vblank.h>
96 #include <drm/drm_audio_component.h>
97 #include <drm/drm_gem_atomic_helper.h>
98
99 #include <media/cec-notifier.h>
100 #include <acpi/video.h>
101
102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
103
104 #include "modules/inc/mod_freesync.h"
105 #include "modules/power/power_helpers.h"
106
107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch");
108
109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin"
126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB);
127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin"
128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB);
129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin"
130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB);
131
132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin"
133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB);
134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin"
135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB);
136
137 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin"
138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
139
140 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin"
141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);
142
143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin"
144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB);
145
146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin"
147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB);
148
149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin"
150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB);
151
152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin"
153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB);
154
155 /* Number of bytes in PSP header for firmware. */
156 #define PSP_HEADER_BYTES 0x100
157
158 /* Number of bytes in PSP footer for firmware. */
159 #define PSP_FOOTER_BYTES 0x100
160
161 /**
162 * DOC: overview
163 *
164 * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
165 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
166 * requests into DC requests, and DC responses into DRM responses.
167 *
168 * The root control structure is &struct amdgpu_display_manager.
169 */
170
171 /* basic init/fini API */
172 static int amdgpu_dm_init(struct amdgpu_device *adev);
173 static void amdgpu_dm_fini(struct amdgpu_device *adev);
174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state);
176 static struct amdgpu_i2c_adapter *
177 create_i2c(struct ddc_service *ddc_service, bool oem);
178
get_subconnector_type(struct dc_link * link)179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
180 {
181 switch (link->dpcd_caps.dongle_type) {
182 case DISPLAY_DONGLE_NONE:
183 return DRM_MODE_SUBCONNECTOR_Native;
184 case DISPLAY_DONGLE_DP_VGA_CONVERTER:
185 return DRM_MODE_SUBCONNECTOR_VGA;
186 case DISPLAY_DONGLE_DP_DVI_CONVERTER:
187 case DISPLAY_DONGLE_DP_DVI_DONGLE:
188 return DRM_MODE_SUBCONNECTOR_DVID;
189 case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
190 case DISPLAY_DONGLE_DP_HDMI_DONGLE:
191 return DRM_MODE_SUBCONNECTOR_HDMIA;
192 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
193 default:
194 return DRM_MODE_SUBCONNECTOR_Unknown;
195 }
196 }
197
update_subconnector_property(struct amdgpu_dm_connector * aconnector)198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
199 {
200 struct dc_link *link = aconnector->dc_link;
201 struct drm_connector *connector = &aconnector->base;
202 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
203
204 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
205 return;
206
207 if (aconnector->dc_sink)
208 subconnector = get_subconnector_type(link);
209
210 drm_object_property_set_value(&connector->base,
211 connector->dev->mode_config.dp_subconnector_property,
212 subconnector);
213 }
214
215 /*
216 * initializes drm_device display related structures, based on the information
217 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
218 * drm_encoder, drm_mode_config
219 *
220 * Returns 0 on success
221 */
222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
223 /* removes and deallocates the drm structures, created by the above function */
224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
225
226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
227 struct amdgpu_dm_connector *amdgpu_dm_connector,
228 u32 link_index,
229 struct amdgpu_encoder *amdgpu_encoder);
230 static int amdgpu_dm_encoder_init(struct drm_device *dev,
231 struct amdgpu_encoder *aencoder,
232 uint32_t link_index);
233
234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
235
236 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state);
237 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
238
239 static int amdgpu_dm_atomic_check(struct drm_device *dev,
240 struct drm_atomic_state *state);
241
242 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector);
243 static void handle_hpd_rx_irq(void *param);
244
245 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
246 int bl_idx,
247 u32 user_brightness);
248
249 static bool
250 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
251 struct drm_crtc_state *new_crtc_state);
252 /*
253 * dm_vblank_get_counter
254 *
255 * @brief
256 * Get counter for number of vertical blanks
257 *
258 * @param
259 * struct amdgpu_device *adev - [in] desired amdgpu device
260 * int disp_idx - [in] which CRTC to get the counter from
261 *
262 * @return
263 * Counter for vertical blanks
264 */
dm_vblank_get_counter(struct amdgpu_device * adev,int crtc)265 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
266 {
267 struct amdgpu_crtc *acrtc = NULL;
268
269 if (crtc >= adev->mode_info.num_crtc)
270 return 0;
271
272 acrtc = adev->mode_info.crtcs[crtc];
273
274 if (!acrtc->dm_irq_params.stream) {
275 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
276 crtc);
277 return 0;
278 }
279
280 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
281 }
282
dm_crtc_get_scanoutpos(struct amdgpu_device * adev,int crtc,u32 * vbl,u32 * position)283 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
284 u32 *vbl, u32 *position)
285 {
286 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0;
287 struct amdgpu_crtc *acrtc = NULL;
288 struct dc *dc = adev->dm.dc;
289
290 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
291 return -EINVAL;
292
293 acrtc = adev->mode_info.crtcs[crtc];
294
295 if (!acrtc->dm_irq_params.stream) {
296 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
297 crtc);
298 return 0;
299 }
300
301 if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed)
302 dc_allow_idle_optimizations(dc, false);
303
304 /*
305 * TODO rework base driver to use values directly.
306 * for now parse it back into reg-format
307 */
308 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
309 &v_blank_start,
310 &v_blank_end,
311 &h_position,
312 &v_position);
313
314 *position = v_position | (h_position << 16);
315 *vbl = v_blank_start | (v_blank_end << 16);
316
317 return 0;
318 }
319
dm_is_idle(struct amdgpu_ip_block * ip_block)320 static bool dm_is_idle(struct amdgpu_ip_block *ip_block)
321 {
322 /* XXX todo */
323 return true;
324 }
325
dm_wait_for_idle(struct amdgpu_ip_block * ip_block)326 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block)
327 {
328 /* XXX todo */
329 return 0;
330 }
331
dm_check_soft_reset(struct amdgpu_ip_block * ip_block)332 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block)
333 {
334 return false;
335 }
336
dm_soft_reset(struct amdgpu_ip_block * ip_block)337 static int dm_soft_reset(struct amdgpu_ip_block *ip_block)
338 {
339 /* XXX todo */
340 return 0;
341 }
342
343 static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device * adev,int otg_inst)344 get_crtc_by_otg_inst(struct amdgpu_device *adev,
345 int otg_inst)
346 {
347 struct drm_device *dev = adev_to_drm(adev);
348 struct drm_crtc *crtc;
349 struct amdgpu_crtc *amdgpu_crtc;
350
351 if (WARN_ON(otg_inst == -1))
352 return adev->mode_info.crtcs[0];
353
354 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
355 amdgpu_crtc = to_amdgpu_crtc(crtc);
356
357 if (amdgpu_crtc->otg_inst == otg_inst)
358 return amdgpu_crtc;
359 }
360
361 return NULL;
362 }
363
is_dc_timing_adjust_needed(struct dm_crtc_state * old_state,struct dm_crtc_state * new_state)364 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
365 struct dm_crtc_state *new_state)
366 {
367 if (new_state->stream->adjust.timing_adjust_pending)
368 return true;
369 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)
370 return true;
371 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state))
372 return true;
373 else
374 return false;
375 }
376
377 /*
378 * DC will program planes with their z-order determined by their ordering
379 * in the dc_surface_updates array. This comparator is used to sort them
380 * by descending zpos.
381 */
dm_plane_layer_index_cmp(const void * a,const void * b)382 static int dm_plane_layer_index_cmp(const void *a, const void *b)
383 {
384 const struct dc_surface_update *sa = (struct dc_surface_update *)a;
385 const struct dc_surface_update *sb = (struct dc_surface_update *)b;
386
387 /* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */
388 return sb->surface->layer_index - sa->surface->layer_index;
389 }
390
391 /**
392 * update_planes_and_stream_adapter() - Send planes to be updated in DC
393 *
394 * DC has a generic way to update planes and stream via
395 * dc_update_planes_and_stream function; however, DM might need some
396 * adjustments and preparation before calling it. This function is a wrapper
397 * for the dc_update_planes_and_stream that does any required configuration
398 * before passing control to DC.
399 *
400 * @dc: Display Core control structure
401 * @update_type: specify whether it is FULL/MEDIUM/FAST update
402 * @planes_count: planes count to update
403 * @stream: stream state
404 * @stream_update: stream update
405 * @array_of_surface_update: dc surface update pointer
406 *
407 */
update_planes_and_stream_adapter(struct dc * dc,int update_type,int planes_count,struct dc_stream_state * stream,struct dc_stream_update * stream_update,struct dc_surface_update * array_of_surface_update)408 static inline bool update_planes_and_stream_adapter(struct dc *dc,
409 int update_type,
410 int planes_count,
411 struct dc_stream_state *stream,
412 struct dc_stream_update *stream_update,
413 struct dc_surface_update *array_of_surface_update)
414 {
415 sort(array_of_surface_update, planes_count,
416 sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL);
417
418 /*
419 * Previous frame finished and HW is ready for optimization.
420 */
421 dc_post_update_surfaces_to_stream(dc);
422
423 return dc_update_planes_and_stream(dc,
424 array_of_surface_update,
425 planes_count,
426 stream,
427 stream_update);
428 }
429
430 /**
431 * dm_pflip_high_irq() - Handle pageflip interrupt
432 * @interrupt_params: ignored
433 *
434 * Handles the pageflip interrupt by notifying all interested parties
435 * that the pageflip has been completed.
436 */
dm_pflip_high_irq(void * interrupt_params)437 static void dm_pflip_high_irq(void *interrupt_params)
438 {
439 struct amdgpu_crtc *amdgpu_crtc;
440 struct common_irq_params *irq_params = interrupt_params;
441 struct amdgpu_device *adev = irq_params->adev;
442 struct drm_device *dev = adev_to_drm(adev);
443 unsigned long flags;
444 struct drm_pending_vblank_event *e;
445 u32 vpos, hpos, v_blank_start, v_blank_end;
446 bool vrr_active;
447
448 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
449
450 /* IRQ could occur when in initial stage */
451 /* TODO work and BO cleanup */
452 if (amdgpu_crtc == NULL) {
453 drm_dbg_state(dev, "CRTC is null, returning.\n");
454 return;
455 }
456
457 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
458
459 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
460 drm_dbg_state(dev,
461 "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n",
462 amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED,
463 amdgpu_crtc->crtc_id, amdgpu_crtc);
464 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
465 return;
466 }
467
468 /* page flip completed. */
469 e = amdgpu_crtc->event;
470 amdgpu_crtc->event = NULL;
471
472 WARN_ON(!e);
473
474 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc);
475
476 /* Fixed refresh rate, or VRR scanout position outside front-porch? */
477 if (!vrr_active ||
478 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
479 &v_blank_end, &hpos, &vpos) ||
480 (vpos < v_blank_start)) {
481 /* Update to correct count and vblank timestamp if racing with
482 * vblank irq. This also updates to the correct vblank timestamp
483 * even in VRR mode, as scanout is past the front-porch atm.
484 */
485 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
486
487 /* Wake up userspace by sending the pageflip event with proper
488 * count and timestamp of vblank of flip completion.
489 */
490 if (e) {
491 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
492
493 /* Event sent, so done with vblank for this flip */
494 drm_crtc_vblank_put(&amdgpu_crtc->base);
495 }
496 } else if (e) {
497 /* VRR active and inside front-porch: vblank count and
498 * timestamp for pageflip event will only be up to date after
499 * drm_crtc_handle_vblank() has been executed from late vblank
500 * irq handler after start of back-porch (vline 0). We queue the
501 * pageflip event for send-out by drm_crtc_handle_vblank() with
502 * updated timestamp and count, once it runs after us.
503 *
504 * We need to open-code this instead of using the helper
505 * drm_crtc_arm_vblank_event(), as that helper would
506 * call drm_crtc_accurate_vblank_count(), which we must
507 * not call in VRR mode while we are in front-porch!
508 */
509
510 /* sequence will be replaced by real count during send-out. */
511 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
512 e->pipe = amdgpu_crtc->crtc_id;
513
514 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
515 e = NULL;
516 }
517
518 /* Keep track of vblank of this flip for flip throttling. We use the
519 * cooked hw counter, as that one incremented at start of this vblank
520 * of pageflip completion, so last_flip_vblank is the forbidden count
521 * for queueing new pageflips if vsync + VRR is enabled.
522 */
523 amdgpu_crtc->dm_irq_params.last_flip_vblank =
524 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
525
526 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
527 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
528
529 drm_dbg_state(dev,
530 "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
531 amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e);
532 }
533
dm_handle_vmin_vmax_update(struct work_struct * offload_work)534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work)
535 {
536 struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work);
537 struct amdgpu_device *adev = work->adev;
538 struct dc_stream_state *stream = work->stream;
539 struct dc_crtc_timing_adjust *adjust = work->adjust;
540
541 mutex_lock(&adev->dm.dc_lock);
542 dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust);
543 mutex_unlock(&adev->dm.dc_lock);
544
545 dc_stream_release(stream);
546 kfree(work->adjust);
547 kfree(work);
548 }
549
schedule_dc_vmin_vmax(struct amdgpu_device * adev,struct dc_stream_state * stream,struct dc_crtc_timing_adjust * adjust)550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev,
551 struct dc_stream_state *stream,
552 struct dc_crtc_timing_adjust *adjust)
553 {
554 struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_NOWAIT);
555 if (!offload_work) {
556 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n");
557 return;
558 }
559
560 struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_NOWAIT);
561 if (!adjust_copy) {
562 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n");
563 kfree(offload_work);
564 return;
565 }
566
567 dc_stream_retain(stream);
568 memcpy(adjust_copy, adjust, sizeof(*adjust_copy));
569
570 INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update);
571 offload_work->adev = adev;
572 offload_work->stream = stream;
573 offload_work->adjust = adjust_copy;
574
575 queue_work(system_wq, &offload_work->work);
576 }
577
dm_vupdate_high_irq(void * interrupt_params)578 static void dm_vupdate_high_irq(void *interrupt_params)
579 {
580 struct common_irq_params *irq_params = interrupt_params;
581 struct amdgpu_device *adev = irq_params->adev;
582 struct amdgpu_crtc *acrtc;
583 struct drm_device *drm_dev;
584 struct drm_vblank_crtc *vblank;
585 ktime_t frame_duration_ns, previous_timestamp;
586 unsigned long flags;
587 int vrr_active;
588
589 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
590
591 if (acrtc) {
592 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
593 drm_dev = acrtc->base.dev;
594 vblank = drm_crtc_vblank_crtc(&acrtc->base);
595 previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
596 frame_duration_ns = vblank->time - previous_timestamp;
597
598 if (frame_duration_ns > 0) {
599 trace_amdgpu_refresh_rate_track(acrtc->base.index,
600 frame_duration_ns,
601 ktime_divns(NSEC_PER_SEC, frame_duration_ns));
602 atomic64_set(&irq_params->previous_timestamp, vblank->time);
603 }
604
605 drm_dbg_vbl(drm_dev,
606 "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
607 vrr_active);
608
609 /* Core vblank handling is done here after end of front-porch in
610 * vrr mode, as vblank timestamping will give valid results
611 * while now done after front-porch. This will also deliver
612 * page-flip completion events that have been queued to us
613 * if a pageflip happened inside front-porch.
614 */
615 if (vrr_active && acrtc->dm_irq_params.stream) {
616 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
617 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
618 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state
619 == VRR_STATE_ACTIVE_VARIABLE;
620
621 amdgpu_dm_crtc_handle_vblank(acrtc);
622
623 /* BTR processing for pre-DCE12 ASICs */
624 if (adev->family < AMDGPU_FAMILY_AI) {
625 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
626 mod_freesync_handle_v_update(
627 adev->dm.freesync_module,
628 acrtc->dm_irq_params.stream,
629 &acrtc->dm_irq_params.vrr_params);
630
631 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
632 schedule_dc_vmin_vmax(adev,
633 acrtc->dm_irq_params.stream,
634 &acrtc->dm_irq_params.vrr_params.adjust);
635 }
636 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
637 }
638 }
639 }
640 }
641
642 /**
643 * dm_crtc_high_irq() - Handles CRTC interrupt
644 * @interrupt_params: used for determining the CRTC instance
645 *
646 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
647 * event handler.
648 */
dm_crtc_high_irq(void * interrupt_params)649 static void dm_crtc_high_irq(void *interrupt_params)
650 {
651 struct common_irq_params *irq_params = interrupt_params;
652 struct amdgpu_device *adev = irq_params->adev;
653 struct drm_writeback_job *job;
654 struct amdgpu_crtc *acrtc;
655 unsigned long flags;
656 int vrr_active;
657
658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
659 if (!acrtc)
660 return;
661
662 if (acrtc->wb_conn) {
663 spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags);
664
665 if (acrtc->wb_pending) {
666 job = list_first_entry_or_null(&acrtc->wb_conn->job_queue,
667 struct drm_writeback_job,
668 list_entry);
669 acrtc->wb_pending = false;
670 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
671
672 if (job) {
673 unsigned int v_total, refresh_hz;
674 struct dc_stream_state *stream = acrtc->dm_irq_params.stream;
675
676 v_total = stream->adjust.v_total_max ?
677 stream->adjust.v_total_max : stream->timing.v_total;
678 refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz *
679 100LL, (v_total * stream->timing.h_total));
680 mdelay(1000 / refresh_hz);
681
682 drm_writeback_signal_completion(acrtc->wb_conn, 0);
683 dc_stream_fc_disable_writeback(adev->dm.dc,
684 acrtc->dm_irq_params.stream, 0);
685 }
686 } else
687 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
688 }
689
690 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
691
692 drm_dbg_vbl(adev_to_drm(adev),
693 "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
694 vrr_active, acrtc->dm_irq_params.active_planes);
695
696 /**
697 * Core vblank handling at start of front-porch is only possible
698 * in non-vrr mode, as only there vblank timestamping will give
699 * valid results while done in front-porch. Otherwise defer it
700 * to dm_vupdate_high_irq after end of front-porch.
701 */
702 if (!vrr_active)
703 amdgpu_dm_crtc_handle_vblank(acrtc);
704
705 /**
706 * Following stuff must happen at start of vblank, for crc
707 * computation and below-the-range btr support in vrr mode.
708 */
709 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
710
711 /* BTR updates need to happen before VUPDATE on Vega and above. */
712 if (adev->family < AMDGPU_FAMILY_AI)
713 return;
714
715 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
716
717 if (acrtc->dm_irq_params.stream &&
718 acrtc->dm_irq_params.vrr_params.supported) {
719 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
720 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
721 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE;
722
723 mod_freesync_handle_v_update(adev->dm.freesync_module,
724 acrtc->dm_irq_params.stream,
725 &acrtc->dm_irq_params.vrr_params);
726
727 /* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */
728 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
729 schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream,
730 &acrtc->dm_irq_params.vrr_params.adjust);
731 }
732 }
733
734 /*
735 * If there aren't any active_planes then DCH HUBP may be clock-gated.
736 * In that case, pageflip completion interrupts won't fire and pageflip
737 * completion events won't get delivered. Prevent this by sending
738 * pending pageflip events from here if a flip is still pending.
739 *
740 * If any planes are enabled, use dm_pflip_high_irq() instead, to
741 * avoid race conditions between flip programming and completion,
742 * which could cause too early flip completion events.
743 */
744 if (adev->family >= AMDGPU_FAMILY_RV &&
745 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
746 acrtc->dm_irq_params.active_planes == 0) {
747 if (acrtc->event) {
748 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
749 acrtc->event = NULL;
750 drm_crtc_vblank_put(&acrtc->base);
751 }
752 acrtc->pflip_status = AMDGPU_FLIP_NONE;
753 }
754
755 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
756 }
757
758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
759 /**
760 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
761 * DCN generation ASICs
762 * @interrupt_params: interrupt parameters
763 *
764 * Used to set crc window/read out crc value at vertical line 0 position
765 */
dm_dcn_vertical_interrupt0_high_irq(void * interrupt_params)766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
767 {
768 struct common_irq_params *irq_params = interrupt_params;
769 struct amdgpu_device *adev = irq_params->adev;
770 struct amdgpu_crtc *acrtc;
771
772 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);
773
774 if (!acrtc)
775 return;
776
777 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
778 }
779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */
780
781 /**
782 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command.
783 * @adev: amdgpu_device pointer
784 * @notify: dmub notification structure
785 *
786 * Dmub AUX or SET_CONFIG command completion processing callback
787 * Copies dmub notification to DM which is to be read by AUX command.
788 * issuing thread and also signals the event to wake up the thread.
789 */
dmub_aux_setconfig_callback(struct amdgpu_device * adev,struct dmub_notification * notify)790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev,
791 struct dmub_notification *notify)
792 {
793 if (adev->dm.dmub_notify)
794 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification));
795 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY)
796 complete(&adev->dm.dmub_aux_transfer_done);
797 }
798
dmub_aux_fused_io_callback(struct amdgpu_device * adev,struct dmub_notification * notify)799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev,
800 struct dmub_notification *notify)
801 {
802 if (!adev || !notify) {
803 ASSERT(false);
804 return;
805 }
806
807 const struct dmub_cmd_fused_request *req = ¬ify->fused_request;
808 const uint8_t ddc_line = req->u.aux.ddc_line;
809
810 if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) {
811 ASSERT(false);
812 return;
813 }
814
815 struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line];
816
817 static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch");
818 memcpy(sync->reply_data, req, sizeof(*req));
819 complete(&sync->replied);
820 }
821
822 /**
823 * dmub_hpd_callback - DMUB HPD interrupt processing callback.
824 * @adev: amdgpu_device pointer
825 * @notify: dmub notification structure
826 *
827 * Dmub Hpd interrupt processing callback. Gets displayindex through the
828 * ink index and calls helper to do the processing.
829 */
dmub_hpd_callback(struct amdgpu_device * adev,struct dmub_notification * notify)830 static void dmub_hpd_callback(struct amdgpu_device *adev,
831 struct dmub_notification *notify)
832 {
833 struct amdgpu_dm_connector *aconnector;
834 struct amdgpu_dm_connector *hpd_aconnector = NULL;
835 struct drm_connector *connector;
836 struct drm_connector_list_iter iter;
837 struct dc_link *link;
838 u8 link_index = 0;
839 struct drm_device *dev;
840
841 if (adev == NULL)
842 return;
843
844 if (notify == NULL) {
845 drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL");
846 return;
847 }
848
849 if (notify->link_index > adev->dm.dc->link_count) {
850 drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index);
851 return;
852 }
853
854 /* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */
855 if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) {
856 drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n");
857 return;
858 }
859
860 link_index = notify->link_index;
861 link = adev->dm.dc->links[link_index];
862 dev = adev->dm.ddev;
863
864 drm_connector_list_iter_begin(dev, &iter);
865 drm_for_each_connector_iter(connector, &iter) {
866
867 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
868 continue;
869
870 aconnector = to_amdgpu_dm_connector(connector);
871 if (link && aconnector->dc_link == link) {
872 if (notify->type == DMUB_NOTIFICATION_HPD)
873 drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index);
874 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
875 drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index);
876 else
877 drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n",
878 notify->type, link_index);
879
880 hpd_aconnector = aconnector;
881 break;
882 }
883 }
884 drm_connector_list_iter_end(&iter);
885
886 if (hpd_aconnector) {
887 if (notify->type == DMUB_NOTIFICATION_HPD) {
888 if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG))
889 drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index);
890 handle_hpd_irq_helper(hpd_aconnector);
891 } else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) {
892 handle_hpd_rx_irq(hpd_aconnector);
893 }
894 }
895 }
896
897 /**
898 * dmub_hpd_sense_callback - DMUB HPD sense processing callback.
899 * @adev: amdgpu_device pointer
900 * @notify: dmub notification structure
901 *
902 * HPD sense changes can occur during low power states and need to be
903 * notified from firmware to driver.
904 */
dmub_hpd_sense_callback(struct amdgpu_device * adev,struct dmub_notification * notify)905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev,
906 struct dmub_notification *notify)
907 {
908 drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n");
909 }
910
911 /**
912 * register_dmub_notify_callback - Sets callback for DMUB notify
913 * @adev: amdgpu_device pointer
914 * @type: Type of dmub notification
915 * @callback: Dmub interrupt callback function
916 * @dmub_int_thread_offload: offload indicator
917 *
918 * API to register a dmub callback handler for a dmub notification
919 * Also sets indicator whether callback processing to be offloaded.
920 * to dmub interrupt handling thread
921 * Return: true if successfully registered, false if there is existing registration
922 */
register_dmub_notify_callback(struct amdgpu_device * adev,enum dmub_notification_type type,dmub_notify_interrupt_callback_t callback,bool dmub_int_thread_offload)923 static bool register_dmub_notify_callback(struct amdgpu_device *adev,
924 enum dmub_notification_type type,
925 dmub_notify_interrupt_callback_t callback,
926 bool dmub_int_thread_offload)
927 {
928 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) {
929 adev->dm.dmub_callback[type] = callback;
930 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload;
931 } else
932 return false;
933
934 return true;
935 }
936
dm_handle_hpd_work(struct work_struct * work)937 static void dm_handle_hpd_work(struct work_struct *work)
938 {
939 struct dmub_hpd_work *dmub_hpd_wrk;
940
941 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work);
942
943 if (!dmub_hpd_wrk->dmub_notify) {
944 drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL");
945 return;
946 }
947
948 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) {
949 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev,
950 dmub_hpd_wrk->dmub_notify);
951 }
952
953 kfree(dmub_hpd_wrk->dmub_notify);
954 kfree(dmub_hpd_wrk);
955
956 }
957
dmub_notification_type_str(enum dmub_notification_type e)958 static const char *dmub_notification_type_str(enum dmub_notification_type e)
959 {
960 switch (e) {
961 case DMUB_NOTIFICATION_NO_DATA:
962 return "NO_DATA";
963 case DMUB_NOTIFICATION_AUX_REPLY:
964 return "AUX_REPLY";
965 case DMUB_NOTIFICATION_HPD:
966 return "HPD";
967 case DMUB_NOTIFICATION_HPD_IRQ:
968 return "HPD_IRQ";
969 case DMUB_NOTIFICATION_SET_CONFIG_REPLY:
970 return "SET_CONFIG_REPLY";
971 case DMUB_NOTIFICATION_DPIA_NOTIFICATION:
972 return "DPIA_NOTIFICATION";
973 case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY:
974 return "HPD_SENSE_NOTIFY";
975 case DMUB_NOTIFICATION_FUSED_IO:
976 return "FUSED_IO";
977 default:
978 return "<unknown>";
979 }
980 }
981
982 #define DMUB_TRACE_MAX_READ 64
983 /**
984 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
985 * @interrupt_params: used for determining the Outbox instance
986 *
987 * Handles the Outbox Interrupt
988 * event handler.
989 */
dm_dmub_outbox1_low_irq(void * interrupt_params)990 static void dm_dmub_outbox1_low_irq(void *interrupt_params)
991 {
992 struct dmub_notification notify = {0};
993 struct common_irq_params *irq_params = interrupt_params;
994 struct amdgpu_device *adev = irq_params->adev;
995 struct amdgpu_display_manager *dm = &adev->dm;
996 struct dmcub_trace_buf_entry entry = { 0 };
997 u32 count = 0;
998 struct dmub_hpd_work *dmub_hpd_wrk;
999
1000 do {
1001 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
1002 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
1003 entry.param0, entry.param1);
1004
1005 drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
1006 entry.trace_code, entry.tick_count, entry.param0, entry.param1);
1007 } else
1008 break;
1009
1010 count++;
1011
1012 } while (count <= DMUB_TRACE_MAX_READ);
1013
1014 if (count > DMUB_TRACE_MAX_READ)
1015 drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ");
1016
1017 if (dc_enable_dmub_notifications(adev->dm.dc) &&
1018 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
1019
1020 do {
1021 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify);
1022 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) {
1023 drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type);
1024 continue;
1025 }
1026 if (!dm->dmub_callback[notify.type]) {
1027 drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n",
1028 dmub_notification_type_str(notify.type));
1029 continue;
1030 }
1031 if (dm->dmub_thread_offload[notify.type] == true) {
1032 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC);
1033 if (!dmub_hpd_wrk) {
1034 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk");
1035 return;
1036 }
1037 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification),
1038 GFP_ATOMIC);
1039 if (!dmub_hpd_wrk->dmub_notify) {
1040 kfree(dmub_hpd_wrk);
1041 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify");
1042 return;
1043 }
1044 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work);
1045 dmub_hpd_wrk->adev = adev;
1046 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work);
1047 } else {
1048 dm->dmub_callback[notify.type](adev, ¬ify);
1049 }
1050 } while (notify.pending_notification);
1051 }
1052 }
1053
dm_set_clockgating_state(struct amdgpu_ip_block * ip_block,enum amd_clockgating_state state)1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1055 enum amd_clockgating_state state)
1056 {
1057 return 0;
1058 }
1059
dm_set_powergating_state(struct amdgpu_ip_block * ip_block,enum amd_powergating_state state)1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block,
1061 enum amd_powergating_state state)
1062 {
1063 return 0;
1064 }
1065
1066 /* Prototypes of private functions */
1067 static int dm_early_init(struct amdgpu_ip_block *ip_block);
1068
1069 /* Allocate memory for FBC compressed data */
amdgpu_dm_fbc_init(struct drm_connector * connector)1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
1071 {
1072 struct amdgpu_device *adev = drm_to_adev(connector->dev);
1073 struct dm_compressor_info *compressor = &adev->dm.compressor;
1074 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
1075 struct drm_display_mode *mode;
1076 unsigned long max_size = 0;
1077
1078 if (adev->dm.dc->fbc_compressor == NULL)
1079 return;
1080
1081 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
1082 return;
1083
1084 if (compressor->bo_ptr)
1085 return;
1086
1087
1088 list_for_each_entry(mode, &connector->modes, head) {
1089 if (max_size < (unsigned long) mode->htotal * mode->vtotal)
1090 max_size = (unsigned long) mode->htotal * mode->vtotal;
1091 }
1092
1093 if (max_size) {
1094 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
1095 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
1096 &compressor->gpu_addr, &compressor->cpu_addr);
1097
1098 if (r)
1099 drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n");
1100 else {
1101 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
1102 drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4);
1103 }
1104
1105 }
1106
1107 }
1108
amdgpu_dm_audio_component_get_eld(struct device * kdev,int port,int pipe,bool * enabled,unsigned char * buf,int max_bytes)1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
1110 int pipe, bool *enabled,
1111 unsigned char *buf, int max_bytes)
1112 {
1113 struct drm_device *dev = dev_get_drvdata(kdev);
1114 struct amdgpu_device *adev = drm_to_adev(dev);
1115 struct drm_connector *connector;
1116 struct drm_connector_list_iter conn_iter;
1117 struct amdgpu_dm_connector *aconnector;
1118 int ret = 0;
1119
1120 *enabled = false;
1121
1122 mutex_lock(&adev->dm.audio_lock);
1123
1124 drm_connector_list_iter_begin(dev, &conn_iter);
1125 drm_for_each_connector_iter(connector, &conn_iter) {
1126
1127 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
1128 continue;
1129
1130 aconnector = to_amdgpu_dm_connector(connector);
1131 if (aconnector->audio_inst != port)
1132 continue;
1133
1134 *enabled = true;
1135 mutex_lock(&connector->eld_mutex);
1136 ret = drm_eld_size(connector->eld);
1137 memcpy(buf, connector->eld, min(max_bytes, ret));
1138 mutex_unlock(&connector->eld_mutex);
1139
1140 break;
1141 }
1142 drm_connector_list_iter_end(&conn_iter);
1143
1144 mutex_unlock(&adev->dm.audio_lock);
1145
1146 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
1147
1148 return ret;
1149 }
1150
1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
1152 .get_eld = amdgpu_dm_audio_component_get_eld,
1153 };
1154
amdgpu_dm_audio_component_bind(struct device * kdev,struct device * hda_kdev,void * data)1155 static int amdgpu_dm_audio_component_bind(struct device *kdev,
1156 struct device *hda_kdev, void *data)
1157 {
1158 struct drm_device *dev = dev_get_drvdata(kdev);
1159 struct amdgpu_device *adev = drm_to_adev(dev);
1160 struct drm_audio_component *acomp = data;
1161
1162 acomp->ops = &amdgpu_dm_audio_component_ops;
1163 acomp->dev = kdev;
1164 adev->dm.audio_component = acomp;
1165
1166 return 0;
1167 }
1168
amdgpu_dm_audio_component_unbind(struct device * kdev,struct device * hda_kdev,void * data)1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
1170 struct device *hda_kdev, void *data)
1171 {
1172 struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev));
1173 struct drm_audio_component *acomp = data;
1174
1175 acomp->ops = NULL;
1176 acomp->dev = NULL;
1177 adev->dm.audio_component = NULL;
1178 }
1179
1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
1181 .bind = amdgpu_dm_audio_component_bind,
1182 .unbind = amdgpu_dm_audio_component_unbind,
1183 };
1184
amdgpu_dm_audio_init(struct amdgpu_device * adev)1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
1186 {
1187 int i, ret;
1188
1189 if (!amdgpu_audio)
1190 return 0;
1191
1192 adev->mode_info.audio.enabled = true;
1193
1194 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
1195
1196 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1197 adev->mode_info.audio.pin[i].channels = -1;
1198 adev->mode_info.audio.pin[i].rate = -1;
1199 adev->mode_info.audio.pin[i].bits_per_sample = -1;
1200 adev->mode_info.audio.pin[i].status_bits = 0;
1201 adev->mode_info.audio.pin[i].category_code = 0;
1202 adev->mode_info.audio.pin[i].connected = false;
1203 adev->mode_info.audio.pin[i].id =
1204 adev->dm.dc->res_pool->audios[i]->inst;
1205 adev->mode_info.audio.pin[i].offset = 0;
1206 }
1207
1208 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1209 if (ret < 0)
1210 return ret;
1211
1212 adev->dm.audio_registered = true;
1213
1214 return 0;
1215 }
1216
amdgpu_dm_audio_fini(struct amdgpu_device * adev)1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
1218 {
1219 if (!amdgpu_audio)
1220 return;
1221
1222 if (!adev->mode_info.audio.enabled)
1223 return;
1224
1225 if (adev->dm.audio_registered) {
1226 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1227 adev->dm.audio_registered = false;
1228 }
1229
1230 /* TODO: Disable audio? */
1231
1232 adev->mode_info.audio.enabled = false;
1233 }
1234
amdgpu_dm_audio_eld_notify(struct amdgpu_device * adev,int pin)1235 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
1236 {
1237 struct drm_audio_component *acomp = adev->dm.audio_component;
1238
1239 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
1240 DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
1241
1242 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
1243 pin, -1);
1244 }
1245 }
1246
dm_dmub_hw_init(struct amdgpu_device * adev)1247 static int dm_dmub_hw_init(struct amdgpu_device *adev)
1248 {
1249 const struct dmcub_firmware_header_v1_0 *hdr;
1250 struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1251 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
1252 const struct firmware *dmub_fw = adev->dm.dmub_fw;
1253 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1254 struct abm *abm = adev->dm.dc->res_pool->abm;
1255 struct dc_context *ctx = adev->dm.dc->ctx;
1256 struct dmub_srv_hw_params hw_params;
1257 enum dmub_status status;
1258 const unsigned char *fw_inst_const, *fw_bss_data;
1259 u32 i, fw_inst_const_size, fw_bss_data_size;
1260 bool has_hw_support;
1261
1262 if (!dmub_srv)
1263 /* DMUB isn't supported on the ASIC. */
1264 return 0;
1265
1266 if (!fb_info) {
1267 drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n");
1268 return -EINVAL;
1269 }
1270
1271 if (!dmub_fw) {
1272 /* Firmware required for DMUB support. */
1273 drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n");
1274 return -EINVAL;
1275 }
1276
1277 /* initialize register offsets for ASICs with runtime initialization available */
1278 if (dmub_srv->hw_funcs.init_reg_offsets)
1279 dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx);
1280
1281 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
1282 if (status != DMUB_STATUS_OK) {
1283 drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status);
1284 return -EINVAL;
1285 }
1286
1287 if (!has_hw_support) {
1288 drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n");
1289 return 0;
1290 }
1291
1292 /* Reset DMCUB if it was previously running - before we overwrite its memory. */
1293 status = dmub_srv_hw_reset(dmub_srv);
1294 if (status != DMUB_STATUS_OK)
1295 drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status);
1296
1297 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;
1298
1299 fw_inst_const = dmub_fw->data +
1300 le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1301 PSP_HEADER_BYTES;
1302
1303 fw_bss_data = dmub_fw->data +
1304 le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1305 le32_to_cpu(hdr->inst_const_bytes);
1306
1307 /* Copy firmware and bios info into FB memory. */
1308 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
1309 PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
1310
1311 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
1312
1313 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
1314 * amdgpu_ucode_init_single_fw will load dmub firmware
1315 * fw_inst_const part to cw0; otherwise, the firmware back door load
1316 * will be done by dm_dmub_hw_init
1317 */
1318 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1319 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
1320 fw_inst_const_size);
1321 }
1322
1323 if (fw_bss_data_size)
1324 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
1325 fw_bss_data, fw_bss_data_size);
1326
1327 /* Copy firmware bios info into FB memory. */
1328 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
1329 adev->bios_size);
1330
1331 /* Reset regions that need to be reset. */
1332 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
1333 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);
1334
1335 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
1336 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);
1337
1338 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
1339 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
1340
1341 memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0,
1342 fb_info->fb[DMUB_WINDOW_SHARED_STATE].size);
1343
1344 /* Initialize hardware. */
1345 memset(&hw_params, 0, sizeof(hw_params));
1346 hw_params.fb_base = adev->gmc.fb_start;
1347 hw_params.fb_offset = adev->vm_manager.vram_base_offset;
1348
1349 /* backdoor load firmware and trigger dmub running */
1350 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
1351 hw_params.load_inst_const = true;
1352
1353 if (dmcu)
1354 hw_params.psp_version = dmcu->psp_version;
1355
1356 for (i = 0; i < fb_info->num_fb; ++i)
1357 hw_params.fb[i] = &fb_info->fb[i];
1358
1359 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1360 case IP_VERSION(3, 1, 3):
1361 case IP_VERSION(3, 1, 4):
1362 case IP_VERSION(3, 5, 0):
1363 case IP_VERSION(3, 5, 1):
1364 case IP_VERSION(3, 6, 0):
1365 case IP_VERSION(4, 0, 1):
1366 hw_params.dpia_supported = true;
1367 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia;
1368 break;
1369 default:
1370 break;
1371 }
1372
1373 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1374 case IP_VERSION(3, 5, 0):
1375 case IP_VERSION(3, 5, 1):
1376 case IP_VERSION(3, 6, 0):
1377 hw_params.ips_sequential_ono = adev->external_rev_id > 0x10;
1378 hw_params.lower_hbr3_phy_ssc = true;
1379 break;
1380 default:
1381 break;
1382 }
1383
1384 status = dmub_srv_hw_init(dmub_srv, &hw_params);
1385 if (status != DMUB_STATUS_OK) {
1386 drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status);
1387 return -EINVAL;
1388 }
1389
1390 /* Wait for firmware load to finish. */
1391 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1392 if (status != DMUB_STATUS_OK)
1393 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1394
1395 /* Init DMCU and ABM if available. */
1396 if (dmcu && abm) {
1397 dmcu->funcs->dmcu_init(dmcu);
1398 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
1399 }
1400
1401 if (!adev->dm.dc->ctx->dmub_srv)
1402 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
1403 if (!adev->dm.dc->ctx->dmub_srv) {
1404 drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n");
1405 return -ENOMEM;
1406 }
1407
1408 drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n",
1409 adev->dm.dmcub_fw_version);
1410
1411 /* Keeping sanity checks off if
1412 * DCN31 >= 4.0.59.0
1413 * DCN314 >= 8.0.16.0
1414 * Otherwise, turn on sanity checks
1415 */
1416 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1417 case IP_VERSION(3, 1, 2):
1418 case IP_VERSION(3, 1, 3):
1419 if (adev->dm.dmcub_fw_version &&
1420 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1421 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59))
1422 adev->dm.dc->debug.sanity_checks = true;
1423 break;
1424 case IP_VERSION(3, 1, 4):
1425 if (adev->dm.dmcub_fw_version &&
1426 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1427 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16))
1428 adev->dm.dc->debug.sanity_checks = true;
1429 break;
1430 default:
1431 break;
1432 }
1433
1434 return 0;
1435 }
1436
dm_dmub_hw_resume(struct amdgpu_device * adev)1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev)
1438 {
1439 struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1440 enum dmub_status status;
1441 bool init;
1442 int r;
1443
1444 if (!dmub_srv) {
1445 /* DMUB isn't supported on the ASIC. */
1446 return;
1447 }
1448
1449 status = dmub_srv_is_hw_init(dmub_srv, &init);
1450 if (status != DMUB_STATUS_OK)
1451 drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status);
1452
1453 if (status == DMUB_STATUS_OK && init) {
1454 /* Wait for firmware load to finish. */
1455 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1456 if (status != DMUB_STATUS_OK)
1457 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1458 } else {
1459 /* Perform the full hardware initialization. */
1460 r = dm_dmub_hw_init(adev);
1461 if (r)
1462 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
1463 }
1464 }
1465
mmhub_read_system_context(struct amdgpu_device * adev,struct dc_phy_addr_space_config * pa_config)1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1467 {
1468 u64 pt_base;
1469 u32 logical_addr_low;
1470 u32 logical_addr_high;
1471 u32 agp_base, agp_bot, agp_top;
1472 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1473
1474 memset(pa_config, 0, sizeof(*pa_config));
1475
1476 agp_base = 0;
1477 agp_bot = adev->gmc.agp_start >> 24;
1478 agp_top = adev->gmc.agp_end >> 24;
1479
1480 /* AGP aperture is disabled */
1481 if (agp_bot > agp_top) {
1482 logical_addr_low = adev->gmc.fb_start >> 18;
1483 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1484 AMD_APU_IS_RENOIR |
1485 AMD_APU_IS_GREEN_SARDINE))
1486 /*
1487 * Raven2 has a HW issue that it is unable to use the vram which
1488 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1489 * workaround that increase system aperture high address (add 1)
1490 * to get rid of the VM fault and hardware hang.
1491 */
1492 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1;
1493 else
1494 logical_addr_high = adev->gmc.fb_end >> 18;
1495 } else {
1496 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
1497 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1498 AMD_APU_IS_RENOIR |
1499 AMD_APU_IS_GREEN_SARDINE))
1500 /*
1501 * Raven2 has a HW issue that it is unable to use the vram which
1502 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1503 * workaround that increase system aperture high address (add 1)
1504 * to get rid of the VM fault and hardware hang.
1505 */
1506 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
1507 else
1508 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1509 }
1510
1511 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1512
1513 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >>
1514 AMDGPU_GPU_PAGE_SHIFT);
1515 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >>
1516 AMDGPU_GPU_PAGE_SHIFT);
1517 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >>
1518 AMDGPU_GPU_PAGE_SHIFT);
1519 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >>
1520 AMDGPU_GPU_PAGE_SHIFT);
1521 page_table_base.high_part = upper_32_bits(pt_base);
1522 page_table_base.low_part = lower_32_bits(pt_base);
1523
1524 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
1525 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;
1526
1527 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24;
1528 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
1529 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;
1530
1531 pa_config->system_aperture.fb_base = adev->gmc.fb_start;
1532 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset;
1533 pa_config->system_aperture.fb_top = adev->gmc.fb_end;
1534
1535 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
1536 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
1537 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;
1538
1539 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support;
1540
1541 }
1542
force_connector_state(struct amdgpu_dm_connector * aconnector,enum drm_connector_force force_state)1543 static void force_connector_state(
1544 struct amdgpu_dm_connector *aconnector,
1545 enum drm_connector_force force_state)
1546 {
1547 struct drm_connector *connector = &aconnector->base;
1548
1549 mutex_lock(&connector->dev->mode_config.mutex);
1550 aconnector->base.force = force_state;
1551 mutex_unlock(&connector->dev->mode_config.mutex);
1552
1553 mutex_lock(&aconnector->hpd_lock);
1554 drm_kms_helper_connector_hotplug_event(connector);
1555 mutex_unlock(&aconnector->hpd_lock);
1556 }
1557
dm_handle_hpd_rx_offload_work(struct work_struct * work)1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work)
1559 {
1560 struct hpd_rx_irq_offload_work *offload_work;
1561 struct amdgpu_dm_connector *aconnector;
1562 struct dc_link *dc_link;
1563 struct amdgpu_device *adev;
1564 enum dc_connection_type new_connection_type = dc_connection_none;
1565 unsigned long flags;
1566 union test_response test_response;
1567
1568 memset(&test_response, 0, sizeof(test_response));
1569
1570 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work);
1571 aconnector = offload_work->offload_wq->aconnector;
1572 adev = offload_work->adev;
1573
1574 if (!aconnector) {
1575 drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work");
1576 goto skip;
1577 }
1578
1579 dc_link = aconnector->dc_link;
1580
1581 mutex_lock(&aconnector->hpd_lock);
1582 if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
1583 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
1584 mutex_unlock(&aconnector->hpd_lock);
1585
1586 if (new_connection_type == dc_connection_none)
1587 goto skip;
1588
1589 if (amdgpu_in_reset(adev))
1590 goto skip;
1591
1592 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
1593 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
1594 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT);
1595 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1596 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false;
1597 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1598 goto skip;
1599 }
1600
1601 mutex_lock(&adev->dm.dc_lock);
1602 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
1603 dc_link_dp_handle_automated_test(dc_link);
1604
1605 if (aconnector->timing_changed) {
1606 /* force connector disconnect and reconnect */
1607 force_connector_state(aconnector, DRM_FORCE_OFF);
1608 msleep(100);
1609 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED);
1610 }
1611
1612 test_response.bits.ACK = 1;
1613
1614 core_link_write_dpcd(
1615 dc_link,
1616 DP_TEST_RESPONSE,
1617 &test_response.raw,
1618 sizeof(test_response));
1619 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) &&
1620 dc_link_check_link_loss_status(dc_link, &offload_work->data) &&
1621 dc_link_dp_allow_hpd_rx_irq(dc_link)) {
1622 /* offload_work->data is from handle_hpd_rx_irq->
1623 * schedule_hpd_rx_offload_work.this is defer handle
1624 * for hpd short pulse. upon here, link status may be
1625 * changed, need get latest link status from dpcd
1626 * registers. if link status is good, skip run link
1627 * training again.
1628 */
1629 union hpd_irq_data irq_data;
1630
1631 memset(&irq_data, 0, sizeof(irq_data));
1632
1633 /* before dc_link_dp_handle_link_loss, allow new link lost handle
1634 * request be added to work queue if link lost at end of dc_link_
1635 * dp_handle_link_loss
1636 */
1637 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1638 offload_work->offload_wq->is_handling_link_loss = false;
1639 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1640
1641 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) &&
1642 dc_link_check_link_loss_status(dc_link, &irq_data))
1643 dc_link_dp_handle_link_loss(dc_link);
1644 }
1645 mutex_unlock(&adev->dm.dc_lock);
1646
1647 skip:
1648 kfree(offload_work);
1649
1650 }
1651
hpd_rx_irq_create_workqueue(struct amdgpu_device * adev)1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev)
1653 {
1654 struct dc *dc = adev->dm.dc;
1655 int max_caps = dc->caps.max_links;
1656 int i = 0;
1657 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL;
1658
1659 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL);
1660
1661 if (!hpd_rx_offload_wq)
1662 return NULL;
1663
1664
1665 for (i = 0; i < max_caps; i++) {
1666 hpd_rx_offload_wq[i].wq =
1667 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq");
1668
1669 if (hpd_rx_offload_wq[i].wq == NULL) {
1670 drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!");
1671 goto out_err;
1672 }
1673
1674 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock);
1675 }
1676
1677 return hpd_rx_offload_wq;
1678
1679 out_err:
1680 for (i = 0; i < max_caps; i++) {
1681 if (hpd_rx_offload_wq[i].wq)
1682 destroy_workqueue(hpd_rx_offload_wq[i].wq);
1683 }
1684 kfree(hpd_rx_offload_wq);
1685 return NULL;
1686 }
1687
1688 struct amdgpu_stutter_quirk {
1689 u16 chip_vendor;
1690 u16 chip_device;
1691 u16 subsys_vendor;
1692 u16 subsys_device;
1693 u8 revision;
1694 };
1695
1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = {
1697 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */
1698 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 },
1699 { 0, 0, 0, 0, 0 },
1700 };
1701
dm_should_disable_stutter(struct pci_dev * pdev)1702 static bool dm_should_disable_stutter(struct pci_dev *pdev)
1703 {
1704 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list;
1705
1706 while (p && p->chip_device != 0) {
1707 if (pdev->vendor == p->chip_vendor &&
1708 pdev->device == p->chip_device &&
1709 pdev->subsystem_vendor == p->subsys_vendor &&
1710 pdev->subsystem_device == p->subsys_device &&
1711 pdev->revision == p->revision) {
1712 return true;
1713 }
1714 ++p;
1715 }
1716 return false;
1717 }
1718
1719
1720 void*
dm_allocate_gpu_mem(struct amdgpu_device * adev,enum dc_gpu_mem_alloc_type type,size_t size,long long * addr)1721 dm_allocate_gpu_mem(
1722 struct amdgpu_device *adev,
1723 enum dc_gpu_mem_alloc_type type,
1724 size_t size,
1725 long long *addr)
1726 {
1727 struct dal_allocation *da;
1728 u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ?
1729 AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM;
1730 int ret;
1731
1732 da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL);
1733 if (!da)
1734 return NULL;
1735
1736 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
1737 domain, &da->bo,
1738 &da->gpu_addr, &da->cpu_ptr);
1739
1740 *addr = da->gpu_addr;
1741
1742 if (ret) {
1743 kfree(da);
1744 return NULL;
1745 }
1746
1747 /* add da to list in dm */
1748 list_add(&da->list, &adev->dm.da_list);
1749
1750 return da->cpu_ptr;
1751 }
1752
1753 void
dm_free_gpu_mem(struct amdgpu_device * adev,enum dc_gpu_mem_alloc_type type,void * pvMem)1754 dm_free_gpu_mem(
1755 struct amdgpu_device *adev,
1756 enum dc_gpu_mem_alloc_type type,
1757 void *pvMem)
1758 {
1759 struct dal_allocation *da;
1760
1761 /* walk the da list in DM */
1762 list_for_each_entry(da, &adev->dm.da_list, list) {
1763 if (pvMem == da->cpu_ptr) {
1764 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
1765 list_del(&da->list);
1766 kfree(da);
1767 break;
1768 }
1769 }
1770
1771 }
1772
1773 static enum dmub_status
dm_dmub_send_vbios_gpint_command(struct amdgpu_device * adev,enum dmub_gpint_command command_code,uint16_t param,uint32_t timeout_us)1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev,
1775 enum dmub_gpint_command command_code,
1776 uint16_t param,
1777 uint32_t timeout_us)
1778 {
1779 union dmub_gpint_data_register reg, test;
1780 uint32_t i;
1781
1782 /* Assume that VBIOS DMUB is ready to take commands */
1783
1784 reg.bits.status = 1;
1785 reg.bits.command_code = command_code;
1786 reg.bits.param = param;
1787
1788 cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all);
1789
1790 for (i = 0; i < timeout_us; ++i) {
1791 udelay(1);
1792
1793 /* Check if our GPINT got acked */
1794 reg.bits.status = 0;
1795 test = (union dmub_gpint_data_register)
1796 cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8);
1797
1798 if (test.all == reg.all)
1799 return DMUB_STATUS_OK;
1800 }
1801
1802 return DMUB_STATUS_TIMEOUT;
1803 }
1804
dm_dmub_get_vbios_bounding_box(struct amdgpu_device * adev)1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev)
1806 {
1807 void *bb;
1808 long long addr;
1809 unsigned int bb_size;
1810 int i = 0;
1811 uint16_t chunk;
1812 enum dmub_gpint_command send_addrs[] = {
1813 DMUB_GPINT__SET_BB_ADDR_WORD0,
1814 DMUB_GPINT__SET_BB_ADDR_WORD1,
1815 DMUB_GPINT__SET_BB_ADDR_WORD2,
1816 DMUB_GPINT__SET_BB_ADDR_WORD3,
1817 };
1818 enum dmub_status ret;
1819
1820 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1821 case IP_VERSION(4, 0, 1):
1822 bb_size = sizeof(struct dml2_soc_bb);
1823 break;
1824 default:
1825 return NULL;
1826 }
1827
1828 bb = dm_allocate_gpu_mem(adev,
1829 DC_MEM_ALLOC_TYPE_GART,
1830 bb_size,
1831 &addr);
1832 if (!bb)
1833 return NULL;
1834
1835 for (i = 0; i < 4; i++) {
1836 /* Extract 16-bit chunk */
1837 chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF;
1838 /* Send the chunk */
1839 ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000);
1840 if (ret != DMUB_STATUS_OK)
1841 goto free_bb;
1842 }
1843
1844 /* Now ask DMUB to copy the bb */
1845 ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000);
1846 if (ret != DMUB_STATUS_OK)
1847 goto free_bb;
1848
1849 return bb;
1850
1851 free_bb:
1852 dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb);
1853 return NULL;
1854
1855 }
1856
dm_get_default_ips_mode(struct amdgpu_device * adev)1857 static enum dmub_ips_disable_type dm_get_default_ips_mode(
1858 struct amdgpu_device *adev)
1859 {
1860 enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE;
1861
1862 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1863 case IP_VERSION(3, 5, 0):
1864 case IP_VERSION(3, 6, 0):
1865 case IP_VERSION(3, 5, 1):
1866 ret = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1867 break;
1868 default:
1869 /* ASICs older than DCN35 do not have IPSs */
1870 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0))
1871 ret = DMUB_IPS_DISABLE_ALL;
1872 break;
1873 }
1874
1875 return ret;
1876 }
1877
amdgpu_dm_init(struct amdgpu_device * adev)1878 static int amdgpu_dm_init(struct amdgpu_device *adev)
1879 {
1880 struct dc_init_data init_data;
1881 struct dc_callback_init init_params;
1882 int r;
1883
1884 adev->dm.ddev = adev_to_drm(adev);
1885 adev->dm.adev = adev;
1886
1887 /* Zero all the fields */
1888 memset(&init_data, 0, sizeof(init_data));
1889 memset(&init_params, 0, sizeof(init_params));
1890
1891 mutex_init(&adev->dm.dpia_aux_lock);
1892 mutex_init(&adev->dm.dc_lock);
1893 mutex_init(&adev->dm.audio_lock);
1894
1895 if (amdgpu_dm_irq_init(adev)) {
1896 drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n");
1897 goto error;
1898 }
1899
1900 init_data.asic_id.chip_family = adev->family;
1901
1902 init_data.asic_id.pci_revision_id = adev->pdev->revision;
1903 init_data.asic_id.hw_internal_rev = adev->external_rev_id;
1904 init_data.asic_id.chip_id = adev->pdev->device;
1905
1906 init_data.asic_id.vram_width = adev->gmc.vram_width;
1907 /* TODO: initialize init_data.asic_id.vram_type here!!!! */
1908 init_data.asic_id.atombios_base_address =
1909 adev->mode_info.atom_context->bios;
1910
1911 init_data.driver = adev;
1912
1913 /* cgs_device was created in dm_sw_init() */
1914 init_data.cgs_device = adev->dm.cgs_device;
1915
1916 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
1917
1918 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1919 case IP_VERSION(2, 1, 0):
1920 switch (adev->dm.dmcub_fw_version) {
1921 case 0: /* development */
1922 case 0x1: /* linux-firmware.git hash 6d9f399 */
1923 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */
1924 init_data.flags.disable_dmcu = false;
1925 break;
1926 default:
1927 init_data.flags.disable_dmcu = true;
1928 }
1929 break;
1930 case IP_VERSION(2, 0, 3):
1931 init_data.flags.disable_dmcu = true;
1932 break;
1933 default:
1934 break;
1935 }
1936
1937 /* APU support S/G display by default except:
1938 * ASICs before Carrizo,
1939 * RAVEN1 (Users reported stability issue)
1940 */
1941
1942 if (adev->asic_type < CHIP_CARRIZO) {
1943 init_data.flags.gpu_vm_support = false;
1944 } else if (adev->asic_type == CHIP_RAVEN) {
1945 if (adev->apu_flags & AMD_APU_IS_RAVEN)
1946 init_data.flags.gpu_vm_support = false;
1947 else
1948 init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0);
1949 } else {
1950 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3))
1951 init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1);
1952 else
1953 init_data.flags.gpu_vm_support =
1954 (amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU);
1955 }
1956
1957 adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support;
1958
1959 if (amdgpu_dc_feature_mask & DC_FBC_MASK)
1960 init_data.flags.fbc_support = true;
1961
1962 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
1963 init_data.flags.multi_mon_pp_mclk_switch = true;
1964
1965 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
1966 init_data.flags.disable_fractional_pwm = true;
1967
1968 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING)
1969 init_data.flags.edp_no_power_sequencing = true;
1970
1971 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A)
1972 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true;
1973 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0)
1974 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true;
1975
1976 init_data.flags.seamless_boot_edp_requested = false;
1977
1978 if (amdgpu_device_seamless_boot_supported(adev)) {
1979 init_data.flags.seamless_boot_edp_requested = true;
1980 init_data.flags.allow_seamless_boot_optimization = true;
1981 drm_dbg(adev->dm.ddev, "Seamless boot requested\n");
1982 }
1983
1984 init_data.flags.enable_mipi_converter_optimization = true;
1985
1986 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0];
1987 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0];
1988 init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0];
1989
1990 if (amdgpu_dc_debug_mask & DC_DISABLE_IPS)
1991 init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL;
1992 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC)
1993 init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC;
1994 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC)
1995 init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1996 else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE)
1997 init_data.flags.disable_ips = DMUB_IPS_ENABLE;
1998 else
1999 init_data.flags.disable_ips = dm_get_default_ips_mode(adev);
2000
2001 init_data.flags.disable_ips_in_vpb = 0;
2002
2003 /* DCN35 and above supports dynamic DTBCLK switch */
2004 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 5, 0))
2005 init_data.flags.allow_0_dtb_clk = true;
2006
2007 /* Enable DWB for tested platforms only */
2008 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0))
2009 init_data.num_virtual_links = 1;
2010
2011 retrieve_dmi_info(&adev->dm);
2012 if (adev->dm.edp0_on_dp1_quirk)
2013 init_data.flags.support_edp0_on_dp1 = true;
2014
2015 if (adev->dm.bb_from_dmub)
2016 init_data.bb_from_dmub = adev->dm.bb_from_dmub;
2017 else
2018 init_data.bb_from_dmub = NULL;
2019
2020 /* Display Core create. */
2021 adev->dm.dc = dc_create(&init_data);
2022
2023 if (adev->dm.dc) {
2024 drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER,
2025 dce_version_to_string(adev->dm.dc->ctx->dce_version));
2026 } else {
2027 drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER);
2028 goto error;
2029 }
2030
2031 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
2032 adev->dm.dc->debug.force_single_disp_pipe_split = false;
2033 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
2034 }
2035
2036 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
2037 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
2038 if (dm_should_disable_stutter(adev->pdev))
2039 adev->dm.dc->debug.disable_stutter = true;
2040
2041 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
2042 adev->dm.dc->debug.disable_stutter = true;
2043
2044 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
2045 adev->dm.dc->debug.disable_dsc = true;
2046
2047 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
2048 adev->dm.dc->debug.disable_clock_gate = true;
2049
2050 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH)
2051 adev->dm.dc->debug.force_subvp_mclk_switch = true;
2052
2053 if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) {
2054 adev->dm.dc->debug.force_disable_subvp = true;
2055 adev->dm.dc->debug.fams2_config.bits.enable = false;
2056 }
2057
2058 if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) {
2059 adev->dm.dc->debug.using_dml2 = true;
2060 adev->dm.dc->debug.using_dml21 = true;
2061 }
2062
2063 if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE)
2064 adev->dm.dc->debug.hdcp_lc_force_fw_enable = true;
2065
2066 if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK)
2067 adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true;
2068
2069 if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT)
2070 adev->dm.dc->debug.skip_detection_link_training = true;
2071
2072 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm;
2073
2074 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */
2075 adev->dm.dc->debug.ignore_cable_id = true;
2076
2077 if (adev->dm.dc->caps.dp_hdmi21_pcon_support)
2078 drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n");
2079
2080 r = dm_dmub_hw_init(adev);
2081 if (r) {
2082 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
2083 goto error;
2084 }
2085
2086 dc_hardware_init(adev->dm.dc);
2087
2088 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev);
2089 if (!adev->dm.hpd_rx_offload_wq) {
2090 drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n");
2091 goto error;
2092 }
2093
2094 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) {
2095 struct dc_phy_addr_space_config pa_config;
2096
2097 mmhub_read_system_context(adev, &pa_config);
2098
2099 // Call the DC init_memory func
2100 dc_setup_system_context(adev->dm.dc, &pa_config);
2101 }
2102
2103 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
2104 if (!adev->dm.freesync_module) {
2105 drm_err(adev_to_drm(adev),
2106 "failed to initialize freesync_module.\n");
2107 } else
2108 drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n",
2109 adev->dm.freesync_module);
2110
2111 amdgpu_dm_init_color_mod();
2112
2113 if (adev->dm.dc->caps.max_links > 0) {
2114 adev->dm.vblank_control_workqueue =
2115 create_singlethread_workqueue("dm_vblank_control_workqueue");
2116 if (!adev->dm.vblank_control_workqueue)
2117 drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n");
2118 }
2119
2120 if (adev->dm.dc->caps.ips_support &&
2121 adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL)
2122 adev->dm.idle_workqueue = idle_create_workqueue(adev);
2123
2124 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) {
2125 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
2126
2127 if (!adev->dm.hdcp_workqueue)
2128 drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n");
2129 else
2130 drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
2131
2132 dc_init_callbacks(adev->dm.dc, &init_params);
2133 }
2134 if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2135 init_completion(&adev->dm.dmub_aux_transfer_done);
2136 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
2137 if (!adev->dm.dmub_notify) {
2138 drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify");
2139 goto error;
2140 }
2141
2142 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq");
2143 if (!adev->dm.delayed_hpd_wq) {
2144 drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n");
2145 goto error;
2146 }
2147
2148 amdgpu_dm_outbox_init(adev);
2149 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY,
2150 dmub_aux_setconfig_callback, false)) {
2151 drm_err(adev_to_drm(adev), "fail to register dmub aux callback");
2152 goto error;
2153 }
2154
2155 for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++)
2156 init_completion(&adev->dm.fused_io[i].replied);
2157
2158 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO,
2159 dmub_aux_fused_io_callback, false)) {
2160 drm_err(adev_to_drm(adev), "fail to register dmub fused io callback");
2161 goto error;
2162 }
2163 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive.
2164 * It is expected that DMUB will resend any pending notifications at this point. Note
2165 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to
2166 * align legacy interface initialization sequence. Connection status will be proactivly
2167 * detected once in the amdgpu_dm_initialize_drm_device.
2168 */
2169 dc_enable_dmub_outbox(adev->dm.dc);
2170
2171 /* DPIA trace goes to dmesg logs only if outbox is enabled */
2172 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE)
2173 dc_dmub_srv_enable_dpia_trace(adev->dm.dc);
2174 }
2175
2176 if (amdgpu_dm_initialize_drm_device(adev)) {
2177 drm_err(adev_to_drm(adev),
2178 "failed to initialize sw for display support.\n");
2179 goto error;
2180 }
2181
2182 /* create fake encoders for MST */
2183 dm_dp_create_fake_mst_encoders(adev);
2184
2185 /* TODO: Add_display_info? */
2186
2187 /* TODO use dynamic cursor width */
2188 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
2189 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
2190
2191 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
2192 drm_err(adev_to_drm(adev),
2193 "failed to initialize vblank for display support.\n");
2194 goto error;
2195 }
2196
2197 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2198 amdgpu_dm_crtc_secure_display_create_contexts(adev);
2199 if (!adev->dm.secure_display_ctx.crtc_ctx)
2200 drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n");
2201
2202 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1))
2203 adev->dm.secure_display_ctx.support_mul_roi = true;
2204
2205 #endif
2206
2207 drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n");
2208
2209 return 0;
2210 error:
2211 amdgpu_dm_fini(adev);
2212
2213 return -EINVAL;
2214 }
2215
amdgpu_dm_early_fini(struct amdgpu_ip_block * ip_block)2216 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block)
2217 {
2218 struct amdgpu_device *adev = ip_block->adev;
2219
2220 amdgpu_dm_audio_fini(adev);
2221
2222 return 0;
2223 }
2224
amdgpu_dm_fini(struct amdgpu_device * adev)2225 static void amdgpu_dm_fini(struct amdgpu_device *adev)
2226 {
2227 int i;
2228
2229 if (adev->dm.vblank_control_workqueue) {
2230 destroy_workqueue(adev->dm.vblank_control_workqueue);
2231 adev->dm.vblank_control_workqueue = NULL;
2232 }
2233
2234 if (adev->dm.idle_workqueue) {
2235 if (adev->dm.idle_workqueue->running) {
2236 adev->dm.idle_workqueue->enable = false;
2237 flush_work(&adev->dm.idle_workqueue->work);
2238 }
2239
2240 kfree(adev->dm.idle_workqueue);
2241 adev->dm.idle_workqueue = NULL;
2242 }
2243
2244 amdgpu_dm_destroy_drm_device(&adev->dm);
2245
2246 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2247 if (adev->dm.secure_display_ctx.crtc_ctx) {
2248 for (i = 0; i < adev->mode_info.num_crtc; i++) {
2249 if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) {
2250 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work);
2251 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work);
2252 }
2253 }
2254 kfree(adev->dm.secure_display_ctx.crtc_ctx);
2255 adev->dm.secure_display_ctx.crtc_ctx = NULL;
2256 }
2257 #endif
2258 if (adev->dm.hdcp_workqueue) {
2259 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
2260 adev->dm.hdcp_workqueue = NULL;
2261 }
2262
2263 if (adev->dm.dc) {
2264 dc_deinit_callbacks(adev->dm.dc);
2265 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
2266 if (dc_enable_dmub_notifications(adev->dm.dc)) {
2267 kfree(adev->dm.dmub_notify);
2268 adev->dm.dmub_notify = NULL;
2269 destroy_workqueue(adev->dm.delayed_hpd_wq);
2270 adev->dm.delayed_hpd_wq = NULL;
2271 }
2272 }
2273
2274 if (adev->dm.dmub_bo)
2275 amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
2276 &adev->dm.dmub_bo_gpu_addr,
2277 &adev->dm.dmub_bo_cpu_addr);
2278
2279 if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) {
2280 for (i = 0; i < adev->dm.dc->caps.max_links; i++) {
2281 if (adev->dm.hpd_rx_offload_wq[i].wq) {
2282 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq);
2283 adev->dm.hpd_rx_offload_wq[i].wq = NULL;
2284 }
2285 }
2286
2287 kfree(adev->dm.hpd_rx_offload_wq);
2288 adev->dm.hpd_rx_offload_wq = NULL;
2289 }
2290
2291 /* DC Destroy TODO: Replace destroy DAL */
2292 if (adev->dm.dc)
2293 dc_destroy(&adev->dm.dc);
2294 /*
2295 * TODO: pageflip, vlank interrupt
2296 *
2297 * amdgpu_dm_irq_fini(adev);
2298 */
2299
2300 if (adev->dm.cgs_device) {
2301 amdgpu_cgs_destroy_device(adev->dm.cgs_device);
2302 adev->dm.cgs_device = NULL;
2303 }
2304 if (adev->dm.freesync_module) {
2305 mod_freesync_destroy(adev->dm.freesync_module);
2306 adev->dm.freesync_module = NULL;
2307 }
2308
2309 mutex_destroy(&adev->dm.audio_lock);
2310 mutex_destroy(&adev->dm.dc_lock);
2311 mutex_destroy(&adev->dm.dpia_aux_lock);
2312 }
2313
load_dmcu_fw(struct amdgpu_device * adev)2314 static int load_dmcu_fw(struct amdgpu_device *adev)
2315 {
2316 const char *fw_name_dmcu = NULL;
2317 int r;
2318 const struct dmcu_firmware_header_v1_0 *hdr;
2319
2320 switch (adev->asic_type) {
2321 #if defined(CONFIG_DRM_AMD_DC_SI)
2322 case CHIP_TAHITI:
2323 case CHIP_PITCAIRN:
2324 case CHIP_VERDE:
2325 case CHIP_OLAND:
2326 #endif
2327 case CHIP_BONAIRE:
2328 case CHIP_HAWAII:
2329 case CHIP_KAVERI:
2330 case CHIP_KABINI:
2331 case CHIP_MULLINS:
2332 case CHIP_TONGA:
2333 case CHIP_FIJI:
2334 case CHIP_CARRIZO:
2335 case CHIP_STONEY:
2336 case CHIP_POLARIS11:
2337 case CHIP_POLARIS10:
2338 case CHIP_POLARIS12:
2339 case CHIP_VEGAM:
2340 case CHIP_VEGA10:
2341 case CHIP_VEGA12:
2342 case CHIP_VEGA20:
2343 return 0;
2344 case CHIP_NAVI12:
2345 fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
2346 break;
2347 case CHIP_RAVEN:
2348 if (ASICREV_IS_PICASSO(adev->external_rev_id))
2349 fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2350 else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
2351 fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2352 else
2353 return 0;
2354 break;
2355 default:
2356 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2357 case IP_VERSION(2, 0, 2):
2358 case IP_VERSION(2, 0, 3):
2359 case IP_VERSION(2, 0, 0):
2360 case IP_VERSION(2, 1, 0):
2361 case IP_VERSION(3, 0, 0):
2362 case IP_VERSION(3, 0, 2):
2363 case IP_VERSION(3, 0, 3):
2364 case IP_VERSION(3, 0, 1):
2365 case IP_VERSION(3, 1, 2):
2366 case IP_VERSION(3, 1, 3):
2367 case IP_VERSION(3, 1, 4):
2368 case IP_VERSION(3, 1, 5):
2369 case IP_VERSION(3, 1, 6):
2370 case IP_VERSION(3, 2, 0):
2371 case IP_VERSION(3, 2, 1):
2372 case IP_VERSION(3, 5, 0):
2373 case IP_VERSION(3, 5, 1):
2374 case IP_VERSION(3, 6, 0):
2375 case IP_VERSION(4, 0, 1):
2376 return 0;
2377 default:
2378 break;
2379 }
2380 drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type);
2381 return -EINVAL;
2382 }
2383
2384 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2385 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
2386 return 0;
2387 }
2388
2389 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED,
2390 "%s", fw_name_dmcu);
2391 if (r == -ENODEV) {
2392 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
2393 DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
2394 adev->dm.fw_dmcu = NULL;
2395 return 0;
2396 }
2397 if (r) {
2398 drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n",
2399 fw_name_dmcu);
2400 amdgpu_ucode_release(&adev->dm.fw_dmcu);
2401 return r;
2402 }
2403
2404 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
2405 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
2406 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
2407 adev->firmware.fw_size +=
2408 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2409
2410 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
2411 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
2412 adev->firmware.fw_size +=
2413 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2414
2415 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
2416
2417 DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
2418
2419 return 0;
2420 }
2421
amdgpu_dm_dmub_reg_read(void * ctx,uint32_t address)2422 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
2423 {
2424 struct amdgpu_device *adev = ctx;
2425
2426 return dm_read_reg(adev->dm.dc->ctx, address);
2427 }
2428
amdgpu_dm_dmub_reg_write(void * ctx,uint32_t address,uint32_t value)2429 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
2430 uint32_t value)
2431 {
2432 struct amdgpu_device *adev = ctx;
2433
2434 return dm_write_reg(adev->dm.dc->ctx, address, value);
2435 }
2436
dm_dmub_sw_init(struct amdgpu_device * adev)2437 static int dm_dmub_sw_init(struct amdgpu_device *adev)
2438 {
2439 struct dmub_srv_create_params create_params;
2440 struct dmub_srv_region_params region_params;
2441 struct dmub_srv_region_info region_info;
2442 struct dmub_srv_memory_params memory_params;
2443 struct dmub_srv_fb_info *fb_info;
2444 struct dmub_srv *dmub_srv;
2445 const struct dmcub_firmware_header_v1_0 *hdr;
2446 enum dmub_asic dmub_asic;
2447 enum dmub_status status;
2448 static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = {
2449 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_0_INST_CONST
2450 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_1_STACK
2451 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_2_BSS_DATA
2452 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_3_VBIOS
2453 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_4_MAILBOX
2454 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_5_TRACEBUFF
2455 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_6_FW_STATE
2456 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_7_SCRATCH_MEM
2457 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_IB_MEM
2458 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_SHARED_STATE
2459 };
2460 int r;
2461
2462 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2463 case IP_VERSION(2, 1, 0):
2464 dmub_asic = DMUB_ASIC_DCN21;
2465 break;
2466 case IP_VERSION(3, 0, 0):
2467 dmub_asic = DMUB_ASIC_DCN30;
2468 break;
2469 case IP_VERSION(3, 0, 1):
2470 dmub_asic = DMUB_ASIC_DCN301;
2471 break;
2472 case IP_VERSION(3, 0, 2):
2473 dmub_asic = DMUB_ASIC_DCN302;
2474 break;
2475 case IP_VERSION(3, 0, 3):
2476 dmub_asic = DMUB_ASIC_DCN303;
2477 break;
2478 case IP_VERSION(3, 1, 2):
2479 case IP_VERSION(3, 1, 3):
2480 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31;
2481 break;
2482 case IP_VERSION(3, 1, 4):
2483 dmub_asic = DMUB_ASIC_DCN314;
2484 break;
2485 case IP_VERSION(3, 1, 5):
2486 dmub_asic = DMUB_ASIC_DCN315;
2487 break;
2488 case IP_VERSION(3, 1, 6):
2489 dmub_asic = DMUB_ASIC_DCN316;
2490 break;
2491 case IP_VERSION(3, 2, 0):
2492 dmub_asic = DMUB_ASIC_DCN32;
2493 break;
2494 case IP_VERSION(3, 2, 1):
2495 dmub_asic = DMUB_ASIC_DCN321;
2496 break;
2497 case IP_VERSION(3, 5, 0):
2498 case IP_VERSION(3, 5, 1):
2499 dmub_asic = DMUB_ASIC_DCN35;
2500 break;
2501 case IP_VERSION(3, 6, 0):
2502 dmub_asic = DMUB_ASIC_DCN36;
2503 break;
2504 case IP_VERSION(4, 0, 1):
2505 dmub_asic = DMUB_ASIC_DCN401;
2506 break;
2507
2508 default:
2509 /* ASIC doesn't support DMUB. */
2510 return 0;
2511 }
2512
2513 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
2514 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
2515
2516 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2517 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
2518 AMDGPU_UCODE_ID_DMCUB;
2519 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
2520 adev->dm.dmub_fw;
2521 adev->firmware.fw_size +=
2522 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
2523
2524 drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n",
2525 adev->dm.dmcub_fw_version);
2526 }
2527
2528
2529 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
2530 dmub_srv = adev->dm.dmub_srv;
2531
2532 if (!dmub_srv) {
2533 drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n");
2534 return -ENOMEM;
2535 }
2536
2537 memset(&create_params, 0, sizeof(create_params));
2538 create_params.user_ctx = adev;
2539 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
2540 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
2541 create_params.asic = dmub_asic;
2542
2543 /* Create the DMUB service. */
2544 status = dmub_srv_create(dmub_srv, &create_params);
2545 if (status != DMUB_STATUS_OK) {
2546 drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status);
2547 return -EINVAL;
2548 }
2549
2550 /* Calculate the size of all the regions for the DMUB service. */
2551 memset(®ion_params, 0, sizeof(region_params));
2552
2553 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
2554 PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
2555 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
2556 region_params.vbios_size = adev->bios_size;
2557 region_params.fw_bss_data = region_params.bss_data_size ?
2558 adev->dm.dmub_fw->data +
2559 le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2560 le32_to_cpu(hdr->inst_const_bytes) : NULL;
2561 region_params.fw_inst_const =
2562 adev->dm.dmub_fw->data +
2563 le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2564 PSP_HEADER_BYTES;
2565 region_params.window_memory_type = window_memory_type;
2566
2567 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params,
2568 ®ion_info);
2569
2570 if (status != DMUB_STATUS_OK) {
2571 drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status);
2572 return -EINVAL;
2573 }
2574
2575 /*
2576 * Allocate a framebuffer based on the total size of all the regions.
2577 * TODO: Move this into GART.
2578 */
2579 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
2580 AMDGPU_GEM_DOMAIN_VRAM |
2581 AMDGPU_GEM_DOMAIN_GTT,
2582 &adev->dm.dmub_bo,
2583 &adev->dm.dmub_bo_gpu_addr,
2584 &adev->dm.dmub_bo_cpu_addr);
2585 if (r)
2586 return r;
2587
2588 /* Rebase the regions on the framebuffer address. */
2589 memset(&memory_params, 0, sizeof(memory_params));
2590 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr;
2591 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr;
2592 memory_params.region_info = ®ion_info;
2593 memory_params.window_memory_type = window_memory_type;
2594
2595 adev->dm.dmub_fb_info =
2596 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
2597 fb_info = adev->dm.dmub_fb_info;
2598
2599 if (!fb_info) {
2600 drm_err(adev_to_drm(adev),
2601 "Failed to allocate framebuffer info for DMUB service!\n");
2602 return -ENOMEM;
2603 }
2604
2605 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info);
2606 if (status != DMUB_STATUS_OK) {
2607 drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status);
2608 return -EINVAL;
2609 }
2610
2611 adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev);
2612
2613 return 0;
2614 }
2615
dm_sw_init(struct amdgpu_ip_block * ip_block)2616 static int dm_sw_init(struct amdgpu_ip_block *ip_block)
2617 {
2618 struct amdgpu_device *adev = ip_block->adev;
2619 int r;
2620
2621 adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
2622
2623 if (!adev->dm.cgs_device) {
2624 drm_err(adev_to_drm(adev), "failed to create cgs device.\n");
2625 return -EINVAL;
2626 }
2627
2628 /* Moved from dm init since we need to use allocations for storing bounding box data */
2629 INIT_LIST_HEAD(&adev->dm.da_list);
2630
2631 r = dm_dmub_sw_init(adev);
2632 if (r)
2633 return r;
2634
2635 return load_dmcu_fw(adev);
2636 }
2637
dm_sw_fini(struct amdgpu_ip_block * ip_block)2638 static int dm_sw_fini(struct amdgpu_ip_block *ip_block)
2639 {
2640 struct amdgpu_device *adev = ip_block->adev;
2641 struct dal_allocation *da;
2642
2643 list_for_each_entry(da, &adev->dm.da_list, list) {
2644 if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) {
2645 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
2646 list_del(&da->list);
2647 kfree(da);
2648 adev->dm.bb_from_dmub = NULL;
2649 break;
2650 }
2651 }
2652
2653
2654 kfree(adev->dm.dmub_fb_info);
2655 adev->dm.dmub_fb_info = NULL;
2656
2657 if (adev->dm.dmub_srv) {
2658 dmub_srv_destroy(adev->dm.dmub_srv);
2659 kfree(adev->dm.dmub_srv);
2660 adev->dm.dmub_srv = NULL;
2661 }
2662
2663 amdgpu_ucode_release(&adev->dm.dmub_fw);
2664 amdgpu_ucode_release(&adev->dm.fw_dmcu);
2665
2666 return 0;
2667 }
2668
detect_mst_link_for_all_connectors(struct drm_device * dev)2669 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
2670 {
2671 struct amdgpu_dm_connector *aconnector;
2672 struct drm_connector *connector;
2673 struct drm_connector_list_iter iter;
2674 int ret = 0;
2675
2676 drm_connector_list_iter_begin(dev, &iter);
2677 drm_for_each_connector_iter(connector, &iter) {
2678
2679 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2680 continue;
2681
2682 aconnector = to_amdgpu_dm_connector(connector);
2683 if (aconnector->dc_link->type == dc_connection_mst_branch &&
2684 aconnector->mst_mgr.aux) {
2685 drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n",
2686 aconnector,
2687 aconnector->base.base.id);
2688
2689 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
2690 if (ret < 0) {
2691 drm_err(dev, "DM_MST: Failed to start MST\n");
2692 aconnector->dc_link->type =
2693 dc_connection_single;
2694 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2695 aconnector->dc_link);
2696 break;
2697 }
2698 }
2699 }
2700 drm_connector_list_iter_end(&iter);
2701
2702 return ret;
2703 }
2704
dm_late_init(struct amdgpu_ip_block * ip_block)2705 static int dm_late_init(struct amdgpu_ip_block *ip_block)
2706 {
2707 struct amdgpu_device *adev = ip_block->adev;
2708
2709 struct dmcu_iram_parameters params;
2710 unsigned int linear_lut[16];
2711 int i;
2712 struct dmcu *dmcu = NULL;
2713
2714 dmcu = adev->dm.dc->res_pool->dmcu;
2715
2716 for (i = 0; i < 16; i++)
2717 linear_lut[i] = 0xFFFF * i / 15;
2718
2719 params.set = 0;
2720 params.backlight_ramping_override = false;
2721 params.backlight_ramping_start = 0xCCCC;
2722 params.backlight_ramping_reduction = 0xCCCCCCCC;
2723 params.backlight_lut_array_size = 16;
2724 params.backlight_lut_array = linear_lut;
2725
2726 /* Min backlight level after ABM reduction, Don't allow below 1%
2727 * 0xFFFF x 0.01 = 0x28F
2728 */
2729 params.min_abm_backlight = 0x28F;
2730 /* In the case where abm is implemented on dmcub,
2731 * dmcu object will be null.
2732 * ABM 2.4 and up are implemented on dmcub.
2733 */
2734 if (dmcu) {
2735 if (!dmcu_load_iram(dmcu, params))
2736 return -EINVAL;
2737 } else if (adev->dm.dc->ctx->dmub_srv) {
2738 struct dc_link *edp_links[MAX_NUM_EDP];
2739 int edp_num;
2740
2741 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num);
2742 for (i = 0; i < edp_num; i++) {
2743 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
2744 return -EINVAL;
2745 }
2746 }
2747
2748 return detect_mst_link_for_all_connectors(adev_to_drm(adev));
2749 }
2750
resume_mst_branch_status(struct drm_dp_mst_topology_mgr * mgr)2751 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr)
2752 {
2753 u8 buf[UUID_SIZE];
2754 guid_t guid;
2755 int ret;
2756
2757 mutex_lock(&mgr->lock);
2758 if (!mgr->mst_primary)
2759 goto out_fail;
2760
2761 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) {
2762 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2763 goto out_fail;
2764 }
2765
2766 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL,
2767 DP_MST_EN |
2768 DP_UP_REQ_EN |
2769 DP_UPSTREAM_IS_SRC);
2770 if (ret < 0) {
2771 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n");
2772 goto out_fail;
2773 }
2774
2775 /* Some hubs forget their guids after they resume */
2776 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf));
2777 if (ret != sizeof(buf)) {
2778 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2779 goto out_fail;
2780 }
2781
2782 import_guid(&guid, buf);
2783
2784 if (guid_is_null(&guid)) {
2785 guid_gen(&guid);
2786 export_guid(buf, &guid);
2787
2788 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf));
2789
2790 if (ret != sizeof(buf)) {
2791 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n");
2792 goto out_fail;
2793 }
2794 }
2795
2796 guid_copy(&mgr->mst_primary->guid, &guid);
2797
2798 out_fail:
2799 mutex_unlock(&mgr->lock);
2800 }
2801
hdmi_cec_unset_edid(struct amdgpu_dm_connector * aconnector)2802 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector)
2803 {
2804 struct cec_notifier *n = aconnector->notifier;
2805
2806 if (!n)
2807 return;
2808
2809 cec_notifier_phys_addr_invalidate(n);
2810 }
2811
hdmi_cec_set_edid(struct amdgpu_dm_connector * aconnector)2812 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector)
2813 {
2814 struct drm_connector *connector = &aconnector->base;
2815 struct cec_notifier *n = aconnector->notifier;
2816
2817 if (!n)
2818 return;
2819
2820 cec_notifier_set_phys_addr(n,
2821 connector->display_info.source_physical_address);
2822 }
2823
s3_handle_hdmi_cec(struct drm_device * ddev,bool suspend)2824 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend)
2825 {
2826 struct amdgpu_dm_connector *aconnector;
2827 struct drm_connector *connector;
2828 struct drm_connector_list_iter conn_iter;
2829
2830 drm_connector_list_iter_begin(ddev, &conn_iter);
2831 drm_for_each_connector_iter(connector, &conn_iter) {
2832 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2833 continue;
2834
2835 aconnector = to_amdgpu_dm_connector(connector);
2836 if (suspend)
2837 hdmi_cec_unset_edid(aconnector);
2838 else
2839 hdmi_cec_set_edid(aconnector);
2840 }
2841 drm_connector_list_iter_end(&conn_iter);
2842 }
2843
s3_handle_mst(struct drm_device * dev,bool suspend)2844 static void s3_handle_mst(struct drm_device *dev, bool suspend)
2845 {
2846 struct amdgpu_dm_connector *aconnector;
2847 struct drm_connector *connector;
2848 struct drm_connector_list_iter iter;
2849 struct drm_dp_mst_topology_mgr *mgr;
2850
2851 drm_connector_list_iter_begin(dev, &iter);
2852 drm_for_each_connector_iter(connector, &iter) {
2853
2854 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2855 continue;
2856
2857 aconnector = to_amdgpu_dm_connector(connector);
2858 if (aconnector->dc_link->type != dc_connection_mst_branch ||
2859 aconnector->mst_root)
2860 continue;
2861
2862 mgr = &aconnector->mst_mgr;
2863
2864 if (suspend) {
2865 drm_dp_mst_topology_mgr_suspend(mgr);
2866 } else {
2867 /* if extended timeout is supported in hardware,
2868 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer
2869 * CTS 4.2.1.1 regression introduced by CTS specs requirement update.
2870 */
2871 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD);
2872 if (!dp_is_lttpr_present(aconnector->dc_link))
2873 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD);
2874
2875 /* TODO: move resume_mst_branch_status() into drm mst resume again
2876 * once topology probing work is pulled out from mst resume into mst
2877 * resume 2nd step. mst resume 2nd step should be called after old
2878 * state getting restored (i.e. drm_atomic_helper_resume()).
2879 */
2880 resume_mst_branch_status(mgr);
2881 }
2882 }
2883 drm_connector_list_iter_end(&iter);
2884 }
2885
amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device * adev)2886 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
2887 {
2888 int ret = 0;
2889
2890 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
2891 * on window driver dc implementation.
2892 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
2893 * should be passed to smu during boot up and resume from s3.
2894 * boot up: dc calculate dcn watermark clock settings within dc_create,
2895 * dcn20_resource_construct
2896 * then call pplib functions below to pass the settings to smu:
2897 * smu_set_watermarks_for_clock_ranges
2898 * smu_set_watermarks_table
2899 * navi10_set_watermarks_table
2900 * smu_write_watermarks_table
2901 *
2902 * For Renoir, clock settings of dcn watermark are also fixed values.
2903 * dc has implemented different flow for window driver:
2904 * dc_hardware_init / dc_set_power_state
2905 * dcn10_init_hw
2906 * notify_wm_ranges
2907 * set_wm_ranges
2908 * -- Linux
2909 * smu_set_watermarks_for_clock_ranges
2910 * renoir_set_watermarks_table
2911 * smu_write_watermarks_table
2912 *
2913 * For Linux,
2914 * dc_hardware_init -> amdgpu_dm_init
2915 * dc_set_power_state --> dm_resume
2916 *
2917 * therefore, this function apply to navi10/12/14 but not Renoir
2918 * *
2919 */
2920 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2921 case IP_VERSION(2, 0, 2):
2922 case IP_VERSION(2, 0, 0):
2923 break;
2924 default:
2925 return 0;
2926 }
2927
2928 ret = amdgpu_dpm_write_watermarks_table(adev);
2929 if (ret) {
2930 drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n");
2931 return ret;
2932 }
2933
2934 return 0;
2935 }
2936
dm_oem_i2c_hw_init(struct amdgpu_device * adev)2937 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev)
2938 {
2939 struct amdgpu_display_manager *dm = &adev->dm;
2940 struct amdgpu_i2c_adapter *oem_i2c;
2941 struct ddc_service *oem_ddc_service;
2942 int r;
2943
2944 oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc);
2945 if (oem_ddc_service) {
2946 oem_i2c = create_i2c(oem_ddc_service, true);
2947 if (!oem_i2c) {
2948 drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n");
2949 return -ENOMEM;
2950 }
2951
2952 r = devm_i2c_add_adapter(adev->dev, &oem_i2c->base);
2953 if (r) {
2954 drm_info(adev_to_drm(adev), "Failed to register oem i2c\n");
2955 kfree(oem_i2c);
2956 return r;
2957 }
2958 dm->oem_i2c = oem_i2c;
2959 }
2960
2961 return 0;
2962 }
2963
2964 /**
2965 * dm_hw_init() - Initialize DC device
2966 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
2967 *
2968 * Initialize the &struct amdgpu_display_manager device. This involves calling
2969 * the initializers of each DM component, then populating the struct with them.
2970 *
2971 * Although the function implies hardware initialization, both hardware and
2972 * software are initialized here. Splitting them out to their relevant init
2973 * hooks is a future TODO item.
2974 *
2975 * Some notable things that are initialized here:
2976 *
2977 * - Display Core, both software and hardware
2978 * - DC modules that we need (freesync and color management)
2979 * - DRM software states
2980 * - Interrupt sources and handlers
2981 * - Vblank support
2982 * - Debug FS entries, if enabled
2983 */
dm_hw_init(struct amdgpu_ip_block * ip_block)2984 static int dm_hw_init(struct amdgpu_ip_block *ip_block)
2985 {
2986 struct amdgpu_device *adev = ip_block->adev;
2987 int r;
2988
2989 /* Create DAL display manager */
2990 r = amdgpu_dm_init(adev);
2991 if (r)
2992 return r;
2993 amdgpu_dm_hpd_init(adev);
2994
2995 r = dm_oem_i2c_hw_init(adev);
2996 if (r)
2997 drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n");
2998
2999 return 0;
3000 }
3001
3002 /**
3003 * dm_hw_fini() - Teardown DC device
3004 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
3005 *
3006 * Teardown components within &struct amdgpu_display_manager that require
3007 * cleanup. This involves cleaning up the DRM device, DC, and any modules that
3008 * were loaded. Also flush IRQ workqueues and disable them.
3009 */
dm_hw_fini(struct amdgpu_ip_block * ip_block)3010 static int dm_hw_fini(struct amdgpu_ip_block *ip_block)
3011 {
3012 struct amdgpu_device *adev = ip_block->adev;
3013
3014 amdgpu_dm_hpd_fini(adev);
3015
3016 amdgpu_dm_irq_fini(adev);
3017 amdgpu_dm_fini(adev);
3018 return 0;
3019 }
3020
3021
dm_gpureset_toggle_interrupts(struct amdgpu_device * adev,struct dc_state * state,bool enable)3022 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
3023 struct dc_state *state, bool enable)
3024 {
3025 enum dc_irq_source irq_source;
3026 struct amdgpu_crtc *acrtc;
3027 int rc = -EBUSY;
3028 int i = 0;
3029
3030 for (i = 0; i < state->stream_count; i++) {
3031 acrtc = get_crtc_by_otg_inst(
3032 adev, state->stream_status[i].primary_otg_inst);
3033
3034 if (acrtc && state->stream_status[i].plane_count != 0) {
3035 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
3036 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
3037 if (rc)
3038 drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n",
3039 enable ? "enable" : "disable");
3040
3041 if (dc_supports_vrr(adev->dm.dc->ctx->dce_version)) {
3042 if (enable) {
3043 if (amdgpu_dm_crtc_vrr_active(
3044 to_dm_crtc_state(acrtc->base.state)))
3045 rc = amdgpu_dm_crtc_set_vupdate_irq(
3046 &acrtc->base, true);
3047 } else
3048 rc = amdgpu_dm_crtc_set_vupdate_irq(
3049 &acrtc->base, false);
3050
3051 if (rc)
3052 drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n",
3053 enable ? "en" : "dis");
3054 }
3055
3056 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
3057 /* During gpu-reset we disable and then enable vblank irq, so
3058 * don't use amdgpu_irq_get/put() to avoid refcount change.
3059 */
3060 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
3061 drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis");
3062 }
3063 }
3064
3065 }
3066
DEFINE_FREE(state_release,struct dc_state *,if (_T)dc_state_release (_T))3067 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T))
3068
3069 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
3070 {
3071 struct dc_state *context __free(state_release) = NULL;
3072 int i;
3073 struct dc_stream_state *del_streams[MAX_PIPES];
3074 int del_streams_count = 0;
3075 struct dc_commit_streams_params params = {};
3076
3077 memset(del_streams, 0, sizeof(del_streams));
3078
3079 context = dc_state_create_current_copy(dc);
3080 if (context == NULL)
3081 return DC_ERROR_UNEXPECTED;
3082
3083 /* First remove from context all streams */
3084 for (i = 0; i < context->stream_count; i++) {
3085 struct dc_stream_state *stream = context->streams[i];
3086
3087 del_streams[del_streams_count++] = stream;
3088 }
3089
3090 /* Remove all planes for removed streams and then remove the streams */
3091 for (i = 0; i < del_streams_count; i++) {
3092 enum dc_status res;
3093
3094 if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context))
3095 return DC_FAIL_DETACH_SURFACES;
3096
3097 res = dc_state_remove_stream(dc, context, del_streams[i]);
3098 if (res != DC_OK)
3099 return res;
3100 }
3101
3102 params.streams = context->streams;
3103 params.stream_count = context->stream_count;
3104
3105 return dc_commit_streams(dc, ¶ms);
3106 }
3107
hpd_rx_irq_work_suspend(struct amdgpu_display_manager * dm)3108 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm)
3109 {
3110 int i;
3111
3112 if (dm->hpd_rx_offload_wq) {
3113 for (i = 0; i < dm->dc->caps.max_links; i++)
3114 flush_workqueue(dm->hpd_rx_offload_wq[i].wq);
3115 }
3116 }
3117
dm_cache_state(struct amdgpu_device * adev)3118 static int dm_cache_state(struct amdgpu_device *adev)
3119 {
3120 int r;
3121
3122 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
3123 if (IS_ERR(adev->dm.cached_state)) {
3124 r = PTR_ERR(adev->dm.cached_state);
3125 adev->dm.cached_state = NULL;
3126 }
3127
3128 return adev->dm.cached_state ? 0 : r;
3129 }
3130
dm_destroy_cached_state(struct amdgpu_device * adev)3131 static void dm_destroy_cached_state(struct amdgpu_device *adev)
3132 {
3133 struct amdgpu_display_manager *dm = &adev->dm;
3134 struct drm_device *ddev = adev_to_drm(adev);
3135 struct dm_plane_state *dm_new_plane_state;
3136 struct drm_plane_state *new_plane_state;
3137 struct dm_crtc_state *dm_new_crtc_state;
3138 struct drm_crtc_state *new_crtc_state;
3139 struct drm_plane *plane;
3140 struct drm_crtc *crtc;
3141 int i;
3142
3143 if (!dm->cached_state)
3144 return;
3145
3146 /* Force mode set in atomic commit */
3147 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3148 new_crtc_state->active_changed = true;
3149 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3150 reset_freesync_config_for_crtc(dm_new_crtc_state);
3151 }
3152
3153 /*
3154 * atomic_check is expected to create the dc states. We need to release
3155 * them here, since they were duplicated as part of the suspend
3156 * procedure.
3157 */
3158 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3159 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3160 if (dm_new_crtc_state->stream) {
3161 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
3162 dc_stream_release(dm_new_crtc_state->stream);
3163 dm_new_crtc_state->stream = NULL;
3164 }
3165 dm_new_crtc_state->base.color_mgmt_changed = true;
3166 }
3167
3168 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
3169 dm_new_plane_state = to_dm_plane_state(new_plane_state);
3170 if (dm_new_plane_state->dc_state) {
3171 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
3172 dc_plane_state_release(dm_new_plane_state->dc_state);
3173 dm_new_plane_state->dc_state = NULL;
3174 }
3175 }
3176
3177 drm_atomic_helper_resume(ddev, dm->cached_state);
3178
3179 dm->cached_state = NULL;
3180 }
3181
dm_suspend(struct amdgpu_ip_block * ip_block)3182 static int dm_suspend(struct amdgpu_ip_block *ip_block)
3183 {
3184 struct amdgpu_device *adev = ip_block->adev;
3185 struct amdgpu_display_manager *dm = &adev->dm;
3186
3187 if (amdgpu_in_reset(adev)) {
3188 enum dc_status res;
3189
3190 mutex_lock(&dm->dc_lock);
3191
3192 dc_allow_idle_optimizations(adev->dm.dc, false);
3193
3194 dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state);
3195
3196 if (dm->cached_dc_state)
3197 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);
3198
3199 res = amdgpu_dm_commit_zero_streams(dm->dc);
3200 if (res != DC_OK) {
3201 drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res);
3202 return -EINVAL;
3203 }
3204
3205 amdgpu_dm_irq_suspend(adev);
3206
3207 hpd_rx_irq_work_suspend(dm);
3208
3209 return 0;
3210 }
3211
3212 if (!adev->dm.cached_state) {
3213 int r = dm_cache_state(adev);
3214
3215 if (r)
3216 return r;
3217 }
3218
3219 s3_handle_hdmi_cec(adev_to_drm(adev), true);
3220
3221 s3_handle_mst(adev_to_drm(adev), true);
3222
3223 amdgpu_dm_irq_suspend(adev);
3224
3225 hpd_rx_irq_work_suspend(dm);
3226
3227 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
3228
3229 if (dm->dc->caps.ips_support && adev->in_s0ix)
3230 dc_allow_idle_optimizations(dm->dc, true);
3231
3232 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3);
3233
3234 return 0;
3235 }
3236
3237 struct drm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state * state,struct drm_crtc * crtc)3238 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
3239 struct drm_crtc *crtc)
3240 {
3241 u32 i;
3242 struct drm_connector_state *new_con_state;
3243 struct drm_connector *connector;
3244 struct drm_crtc *crtc_from_state;
3245
3246 for_each_new_connector_in_state(state, connector, new_con_state, i) {
3247 crtc_from_state = new_con_state->crtc;
3248
3249 if (crtc_from_state == crtc)
3250 return connector;
3251 }
3252
3253 return NULL;
3254 }
3255
emulated_link_detect(struct dc_link * link)3256 static void emulated_link_detect(struct dc_link *link)
3257 {
3258 struct dc_sink_init_data sink_init_data = { 0 };
3259 struct display_sink_capability sink_caps = { 0 };
3260 enum dc_edid_status edid_status;
3261 struct dc_context *dc_ctx = link->ctx;
3262 struct drm_device *dev = adev_to_drm(dc_ctx->driver_context);
3263 struct dc_sink *sink = NULL;
3264 struct dc_sink *prev_sink = NULL;
3265
3266 link->type = dc_connection_none;
3267 prev_sink = link->local_sink;
3268
3269 if (prev_sink)
3270 dc_sink_release(prev_sink);
3271
3272 switch (link->connector_signal) {
3273 case SIGNAL_TYPE_HDMI_TYPE_A: {
3274 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3275 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
3276 break;
3277 }
3278
3279 case SIGNAL_TYPE_DVI_SINGLE_LINK: {
3280 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3281 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
3282 break;
3283 }
3284
3285 case SIGNAL_TYPE_DVI_DUAL_LINK: {
3286 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3287 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
3288 break;
3289 }
3290
3291 case SIGNAL_TYPE_LVDS: {
3292 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3293 sink_caps.signal = SIGNAL_TYPE_LVDS;
3294 break;
3295 }
3296
3297 case SIGNAL_TYPE_EDP: {
3298 sink_caps.transaction_type =
3299 DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3300 sink_caps.signal = SIGNAL_TYPE_EDP;
3301 break;
3302 }
3303
3304 case SIGNAL_TYPE_DISPLAY_PORT: {
3305 sink_caps.transaction_type =
3306 DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3307 sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
3308 break;
3309 }
3310
3311 default:
3312 drm_err(dev, "Invalid connector type! signal:%d\n",
3313 link->connector_signal);
3314 return;
3315 }
3316
3317 sink_init_data.link = link;
3318 sink_init_data.sink_signal = sink_caps.signal;
3319
3320 sink = dc_sink_create(&sink_init_data);
3321 if (!sink) {
3322 drm_err(dev, "Failed to create sink!\n");
3323 return;
3324 }
3325
3326 /* dc_sink_create returns a new reference */
3327 link->local_sink = sink;
3328
3329 edid_status = dm_helpers_read_local_edid(
3330 link->ctx,
3331 link,
3332 sink);
3333
3334 if (edid_status != EDID_OK)
3335 drm_err(dev, "Failed to read EDID\n");
3336
3337 }
3338
dm_gpureset_commit_state(struct dc_state * dc_state,struct amdgpu_display_manager * dm)3339 static void dm_gpureset_commit_state(struct dc_state *dc_state,
3340 struct amdgpu_display_manager *dm)
3341 {
3342 struct {
3343 struct dc_surface_update surface_updates[MAX_SURFACES];
3344 struct dc_plane_info plane_infos[MAX_SURFACES];
3345 struct dc_scaling_info scaling_infos[MAX_SURFACES];
3346 struct dc_flip_addrs flip_addrs[MAX_SURFACES];
3347 struct dc_stream_update stream_update;
3348 } *bundle __free(kfree);
3349 int k, m;
3350
3351 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
3352
3353 if (!bundle) {
3354 drm_err(dm->ddev, "Failed to allocate update bundle\n");
3355 return;
3356 }
3357
3358 for (k = 0; k < dc_state->stream_count; k++) {
3359 bundle->stream_update.stream = dc_state->streams[k];
3360
3361 for (m = 0; m < dc_state->stream_status[k].plane_count; m++) {
3362 bundle->surface_updates[m].surface =
3363 dc_state->stream_status[k].plane_states[m];
3364 bundle->surface_updates[m].surface->force_full_update =
3365 true;
3366 }
3367
3368 update_planes_and_stream_adapter(dm->dc,
3369 UPDATE_TYPE_FULL,
3370 dc_state->stream_status[k].plane_count,
3371 dc_state->streams[k],
3372 &bundle->stream_update,
3373 bundle->surface_updates);
3374 }
3375 }
3376
apply_delay_after_dpcd_poweroff(struct amdgpu_device * adev,struct dc_sink * sink)3377 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev,
3378 struct dc_sink *sink)
3379 {
3380 struct dc_panel_patch *ppatch = NULL;
3381
3382 if (!sink)
3383 return;
3384
3385 ppatch = &sink->edid_caps.panel_patch;
3386 if (ppatch->wait_after_dpcd_poweroff_ms) {
3387 msleep(ppatch->wait_after_dpcd_poweroff_ms);
3388 drm_dbg_driver(adev_to_drm(adev),
3389 "%s: adding a %ds delay as w/a for panel\n",
3390 __func__,
3391 ppatch->wait_after_dpcd_poweroff_ms / 1000);
3392 }
3393 }
3394
3395 /**
3396 * amdgpu_dm_dump_links_and_sinks - Debug dump of all DC links and their sinks
3397 * @adev: amdgpu device pointer
3398 *
3399 * Iterates through all DC links and dumps information about local and remote
3400 * (MST) sinks. Should be called after connector detection is complete to see
3401 * the final state of all links.
3402 */
amdgpu_dm_dump_links_and_sinks(struct amdgpu_device * adev)3403 static void amdgpu_dm_dump_links_and_sinks(struct amdgpu_device *adev)
3404 {
3405 struct dc *dc = adev->dm.dc;
3406 struct drm_device *dev = adev_to_drm(adev);
3407 int li;
3408
3409 if (!dc)
3410 return;
3411
3412 for (li = 0; li < dc->link_count; li++) {
3413 struct dc_link *l = dc->links[li];
3414 const char *name = NULL;
3415 int rs;
3416
3417 if (!l)
3418 continue;
3419 if (l->local_sink && l->local_sink->edid_caps.display_name[0])
3420 name = l->local_sink->edid_caps.display_name;
3421 else
3422 name = "n/a";
3423
3424 drm_dbg_kms(dev,
3425 "LINK_DUMP[%d]: local_sink=%p type=%d sink_signal=%d sink_count=%u edid_name=%s mst_capable=%d mst_alloc_streams=%d\n",
3426 li,
3427 l->local_sink,
3428 l->type,
3429 l->local_sink ? l->local_sink->sink_signal : SIGNAL_TYPE_NONE,
3430 l->sink_count,
3431 name,
3432 l->dpcd_caps.is_mst_capable,
3433 l->mst_stream_alloc_table.stream_count);
3434
3435 /* Dump remote (MST) sinks if any */
3436 for (rs = 0; rs < l->sink_count; rs++) {
3437 struct dc_sink *rsink = l->remote_sinks[rs];
3438 const char *rname = NULL;
3439
3440 if (!rsink)
3441 continue;
3442 if (rsink->edid_caps.display_name[0])
3443 rname = rsink->edid_caps.display_name;
3444 else
3445 rname = "n/a";
3446 drm_dbg_kms(dev,
3447 " REMOTE_SINK[%d:%d]: sink=%p signal=%d edid_name=%s\n",
3448 li, rs,
3449 rsink,
3450 rsink->sink_signal,
3451 rname);
3452 }
3453 }
3454 }
3455
dm_resume(struct amdgpu_ip_block * ip_block)3456 static int dm_resume(struct amdgpu_ip_block *ip_block)
3457 {
3458 struct amdgpu_device *adev = ip_block->adev;
3459 struct drm_device *ddev = adev_to_drm(adev);
3460 struct amdgpu_display_manager *dm = &adev->dm;
3461 struct amdgpu_dm_connector *aconnector;
3462 struct drm_connector *connector;
3463 struct drm_connector_list_iter iter;
3464 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
3465 enum dc_connection_type new_connection_type = dc_connection_none;
3466 struct dc_state *dc_state;
3467 int i, r, j;
3468 struct dc_commit_streams_params commit_params = {};
3469
3470 if (dm->dc->caps.ips_support) {
3471 dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false);
3472 }
3473
3474 if (amdgpu_in_reset(adev)) {
3475 dc_state = dm->cached_dc_state;
3476
3477 /*
3478 * The dc->current_state is backed up into dm->cached_dc_state
3479 * before we commit 0 streams.
3480 *
3481 * DC will clear link encoder assignments on the real state
3482 * but the changes won't propagate over to the copy we made
3483 * before the 0 streams commit.
3484 *
3485 * DC expects that link encoder assignments are *not* valid
3486 * when committing a state, so as a workaround we can copy
3487 * off of the current state.
3488 *
3489 * We lose the previous assignments, but we had already
3490 * commit 0 streams anyway.
3491 */
3492 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state);
3493
3494 r = dm_dmub_hw_init(adev);
3495 if (r) {
3496 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
3497 return r;
3498 }
3499
3500 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3501 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3502
3503 dc_resume(dm->dc);
3504
3505 amdgpu_dm_irq_resume_early(adev);
3506
3507 for (i = 0; i < dc_state->stream_count; i++) {
3508 dc_state->streams[i]->mode_changed = true;
3509 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) {
3510 dc_state->stream_status[i].plane_states[j]->update_flags.raw
3511 = 0xffffffff;
3512 }
3513 }
3514
3515 if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3516 amdgpu_dm_outbox_init(adev);
3517 dc_enable_dmub_outbox(adev->dm.dc);
3518 }
3519
3520 commit_params.streams = dc_state->streams;
3521 commit_params.stream_count = dc_state->stream_count;
3522 dc_exit_ips_for_hw_access(dm->dc);
3523 WARN_ON(!dc_commit_streams(dm->dc, &commit_params));
3524
3525 dm_gpureset_commit_state(dm->cached_dc_state, dm);
3526
3527 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);
3528
3529 dc_state_release(dm->cached_dc_state);
3530 dm->cached_dc_state = NULL;
3531
3532 amdgpu_dm_irq_resume_late(adev);
3533
3534 mutex_unlock(&dm->dc_lock);
3535
3536 /* set the backlight after a reset */
3537 for (i = 0; i < dm->num_of_edps; i++) {
3538 if (dm->backlight_dev[i])
3539 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
3540 }
3541
3542 return 0;
3543 }
3544 /* Recreate dc_state - DC invalidates it when setting power state to S3. */
3545 dc_state_release(dm_state->context);
3546 dm_state->context = dc_state_create(dm->dc, NULL);
3547 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */
3548
3549 /* Before powering on DC we need to re-initialize DMUB. */
3550 dm_dmub_hw_resume(adev);
3551
3552 /* Re-enable outbox interrupts for DPIA. */
3553 if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3554 amdgpu_dm_outbox_init(adev);
3555 dc_enable_dmub_outbox(adev->dm.dc);
3556 }
3557
3558 /* power on hardware */
3559 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3560 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3561
3562 /* program HPD filter */
3563 dc_resume(dm->dc);
3564
3565 /*
3566 * early enable HPD Rx IRQ, should be done before set mode as short
3567 * pulse interrupts are used for MST
3568 */
3569 amdgpu_dm_irq_resume_early(adev);
3570
3571 s3_handle_hdmi_cec(ddev, false);
3572
3573 /* On resume we need to rewrite the MSTM control bits to enable MST*/
3574 s3_handle_mst(ddev, false);
3575
3576 /* Do detection*/
3577 drm_connector_list_iter_begin(ddev, &iter);
3578 drm_for_each_connector_iter(connector, &iter) {
3579 bool ret;
3580
3581 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3582 continue;
3583
3584 aconnector = to_amdgpu_dm_connector(connector);
3585
3586 if (!aconnector->dc_link)
3587 continue;
3588
3589 /*
3590 * this is the case when traversing through already created end sink
3591 * MST connectors, should be skipped
3592 */
3593 if (aconnector->mst_root)
3594 continue;
3595
3596 guard(mutex)(&aconnector->hpd_lock);
3597 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3598 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3599
3600 if (aconnector->base.force && new_connection_type == dc_connection_none) {
3601 emulated_link_detect(aconnector->dc_link);
3602 } else {
3603 guard(mutex)(&dm->dc_lock);
3604 dc_exit_ips_for_hw_access(dm->dc);
3605 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4);
3606 if (ret) {
3607 /* w/a delay for certain panels */
3608 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3609 }
3610 }
3611
3612 if (aconnector->fake_enable && aconnector->dc_link->local_sink)
3613 aconnector->fake_enable = false;
3614
3615 if (aconnector->dc_sink)
3616 dc_sink_release(aconnector->dc_sink);
3617 aconnector->dc_sink = NULL;
3618 amdgpu_dm_update_connector_after_detect(aconnector);
3619 }
3620 drm_connector_list_iter_end(&iter);
3621
3622 dm_destroy_cached_state(adev);
3623
3624 /* Do mst topology probing after resuming cached state*/
3625 drm_connector_list_iter_begin(ddev, &iter);
3626 drm_for_each_connector_iter(connector, &iter) {
3627 bool init = false;
3628
3629 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3630 continue;
3631
3632 aconnector = to_amdgpu_dm_connector(connector);
3633 if (aconnector->dc_link->type != dc_connection_mst_branch ||
3634 aconnector->mst_root)
3635 continue;
3636
3637 scoped_guard(mutex, &aconnector->mst_mgr.lock) {
3638 init = !aconnector->mst_mgr.mst_primary;
3639 }
3640 if (init)
3641 dm_helpers_dp_mst_start_top_mgr(aconnector->dc_link->ctx,
3642 aconnector->dc_link, false);
3643 else
3644 drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr);
3645 }
3646 drm_connector_list_iter_end(&iter);
3647
3648 /* Debug dump: list all DC links and their associated sinks after detection
3649 * is complete for all connectors. This provides a comprehensive view of the
3650 * final state without repeating the dump for each connector.
3651 */
3652 amdgpu_dm_dump_links_and_sinks(adev);
3653
3654 amdgpu_dm_irq_resume_late(adev);
3655
3656 amdgpu_dm_smu_write_watermarks_table(adev);
3657
3658 drm_kms_helper_hotplug_event(ddev);
3659
3660 return 0;
3661 }
3662
3663 /**
3664 * DOC: DM Lifecycle
3665 *
3666 * DM (and consequently DC) is registered in the amdgpu base driver as a IP
3667 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
3668 * the base driver's device list to be initialized and torn down accordingly.
3669 *
3670 * The functions to do so are provided as hooks in &struct amd_ip_funcs.
3671 */
3672
3673 static const struct amd_ip_funcs amdgpu_dm_funcs = {
3674 .name = "dm",
3675 .early_init = dm_early_init,
3676 .late_init = dm_late_init,
3677 .sw_init = dm_sw_init,
3678 .sw_fini = dm_sw_fini,
3679 .early_fini = amdgpu_dm_early_fini,
3680 .hw_init = dm_hw_init,
3681 .hw_fini = dm_hw_fini,
3682 .suspend = dm_suspend,
3683 .resume = dm_resume,
3684 .is_idle = dm_is_idle,
3685 .wait_for_idle = dm_wait_for_idle,
3686 .check_soft_reset = dm_check_soft_reset,
3687 .soft_reset = dm_soft_reset,
3688 .set_clockgating_state = dm_set_clockgating_state,
3689 .set_powergating_state = dm_set_powergating_state,
3690 };
3691
3692 const struct amdgpu_ip_block_version dm_ip_block = {
3693 .type = AMD_IP_BLOCK_TYPE_DCE,
3694 .major = 1,
3695 .minor = 0,
3696 .rev = 0,
3697 .funcs = &amdgpu_dm_funcs,
3698 };
3699
3700
3701 /**
3702 * DOC: atomic
3703 *
3704 * *WIP*
3705 */
3706
3707 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
3708 .fb_create = amdgpu_display_user_framebuffer_create,
3709 .get_format_info = amdgpu_dm_plane_get_format_info,
3710 .atomic_check = amdgpu_dm_atomic_check,
3711 .atomic_commit = drm_atomic_helper_commit,
3712 };
3713
3714 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
3715 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail,
3716 .atomic_commit_setup = amdgpu_dm_atomic_setup_commit,
3717 };
3718
update_connector_ext_caps(struct amdgpu_dm_connector * aconnector)3719 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
3720 {
3721 const struct drm_panel_backlight_quirk *panel_backlight_quirk;
3722 struct amdgpu_dm_backlight_caps *caps;
3723 struct drm_connector *conn_base;
3724 struct amdgpu_device *adev;
3725 struct drm_luminance_range_info *luminance_range;
3726 struct drm_device *drm;
3727
3728 if (aconnector->bl_idx == -1 ||
3729 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP)
3730 return;
3731
3732 conn_base = &aconnector->base;
3733 drm = conn_base->dev;
3734 adev = drm_to_adev(drm);
3735
3736 caps = &adev->dm.backlight_caps[aconnector->bl_idx];
3737 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
3738 caps->aux_support = false;
3739
3740 if (caps->ext_caps->bits.oled == 1
3741 /*
3742 * ||
3743 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
3744 * caps->ext_caps->bits.hdr_aux_backlight_control == 1
3745 */)
3746 caps->aux_support = true;
3747
3748 if (amdgpu_backlight == 0)
3749 caps->aux_support = false;
3750 else if (amdgpu_backlight == 1)
3751 caps->aux_support = true;
3752 if (caps->aux_support)
3753 aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX;
3754
3755 luminance_range = &conn_base->display_info.luminance_range;
3756
3757 if (luminance_range->max_luminance)
3758 caps->aux_max_input_signal = luminance_range->max_luminance;
3759 else
3760 caps->aux_max_input_signal = 512;
3761
3762 if (luminance_range->min_luminance)
3763 caps->aux_min_input_signal = luminance_range->min_luminance;
3764 else
3765 caps->aux_min_input_signal = 1;
3766
3767 panel_backlight_quirk =
3768 drm_get_panel_backlight_quirk(aconnector->drm_edid);
3769 if (!IS_ERR_OR_NULL(panel_backlight_quirk)) {
3770 if (panel_backlight_quirk->min_brightness) {
3771 caps->min_input_signal =
3772 panel_backlight_quirk->min_brightness - 1;
3773 drm_info(drm,
3774 "Applying panel backlight quirk, min_brightness: %d\n",
3775 caps->min_input_signal);
3776 }
3777 if (panel_backlight_quirk->brightness_mask) {
3778 drm_info(drm,
3779 "Applying panel backlight quirk, brightness_mask: 0x%X\n",
3780 panel_backlight_quirk->brightness_mask);
3781 caps->brightness_mask =
3782 panel_backlight_quirk->brightness_mask;
3783 }
3784 }
3785 }
3786
DEFINE_FREE(sink_release,struct dc_sink *,if (_T)dc_sink_release (_T))3787 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T))
3788
3789 void amdgpu_dm_update_connector_after_detect(
3790 struct amdgpu_dm_connector *aconnector)
3791 {
3792 struct drm_connector *connector = &aconnector->base;
3793 struct dc_sink *sink __free(sink_release) = NULL;
3794 struct drm_device *dev = connector->dev;
3795
3796 /* MST handled by drm_mst framework */
3797 if (aconnector->mst_mgr.mst_state == true)
3798 return;
3799
3800 sink = aconnector->dc_link->local_sink;
3801 if (sink)
3802 dc_sink_retain(sink);
3803
3804 /*
3805 * Edid mgmt connector gets first update only in mode_valid hook and then
3806 * the connector sink is set to either fake or physical sink depends on link status.
3807 * Skip if already done during boot.
3808 */
3809 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
3810 && aconnector->dc_em_sink) {
3811
3812 /*
3813 * For S3 resume with headless use eml_sink to fake stream
3814 * because on resume connector->sink is set to NULL
3815 */
3816 guard(mutex)(&dev->mode_config.mutex);
3817
3818 if (sink) {
3819 if (aconnector->dc_sink) {
3820 amdgpu_dm_update_freesync_caps(connector, NULL);
3821 /*
3822 * retain and release below are used to
3823 * bump up refcount for sink because the link doesn't point
3824 * to it anymore after disconnect, so on next crtc to connector
3825 * reshuffle by UMD we will get into unwanted dc_sink release
3826 */
3827 dc_sink_release(aconnector->dc_sink);
3828 }
3829 aconnector->dc_sink = sink;
3830 dc_sink_retain(aconnector->dc_sink);
3831 amdgpu_dm_update_freesync_caps(connector,
3832 aconnector->drm_edid);
3833 } else {
3834 amdgpu_dm_update_freesync_caps(connector, NULL);
3835 if (!aconnector->dc_sink) {
3836 aconnector->dc_sink = aconnector->dc_em_sink;
3837 dc_sink_retain(aconnector->dc_sink);
3838 }
3839 }
3840
3841 return;
3842 }
3843
3844 /*
3845 * TODO: temporary guard to look for proper fix
3846 * if this sink is MST sink, we should not do anything
3847 */
3848 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
3849 return;
3850
3851 if (aconnector->dc_sink == sink) {
3852 /*
3853 * We got a DP short pulse (Link Loss, DP CTS, etc...).
3854 * Do nothing!!
3855 */
3856 drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n",
3857 aconnector->connector_id);
3858 return;
3859 }
3860
3861 drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
3862 aconnector->connector_id, aconnector->dc_sink, sink);
3863
3864 /* When polling, DRM has already locked the mutex for us. */
3865 if (!drm_kms_helper_is_poll_worker())
3866 mutex_lock(&dev->mode_config.mutex);
3867
3868 /*
3869 * 1. Update status of the drm connector
3870 * 2. Send an event and let userspace tell us what to do
3871 */
3872 if (sink) {
3873 /*
3874 * TODO: check if we still need the S3 mode update workaround.
3875 * If yes, put it here.
3876 */
3877 if (aconnector->dc_sink) {
3878 amdgpu_dm_update_freesync_caps(connector, NULL);
3879 dc_sink_release(aconnector->dc_sink);
3880 }
3881
3882 aconnector->dc_sink = sink;
3883 dc_sink_retain(aconnector->dc_sink);
3884 if (sink->dc_edid.length == 0) {
3885 aconnector->drm_edid = NULL;
3886 hdmi_cec_unset_edid(aconnector);
3887 if (aconnector->dc_link->aux_mode) {
3888 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3889 }
3890 } else {
3891 const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid;
3892
3893 aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length);
3894 drm_edid_connector_update(connector, aconnector->drm_edid);
3895
3896 hdmi_cec_set_edid(aconnector);
3897 if (aconnector->dc_link->aux_mode)
3898 drm_dp_cec_attach(&aconnector->dm_dp_aux.aux,
3899 connector->display_info.source_physical_address);
3900 }
3901
3902 if (!aconnector->timing_requested) {
3903 aconnector->timing_requested =
3904 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL);
3905 if (!aconnector->timing_requested)
3906 drm_err(dev,
3907 "failed to create aconnector->requested_timing\n");
3908 }
3909
3910 amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid);
3911 update_connector_ext_caps(aconnector);
3912 } else {
3913 hdmi_cec_unset_edid(aconnector);
3914 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3915 amdgpu_dm_update_freesync_caps(connector, NULL);
3916 aconnector->num_modes = 0;
3917 dc_sink_release(aconnector->dc_sink);
3918 aconnector->dc_sink = NULL;
3919 drm_edid_free(aconnector->drm_edid);
3920 aconnector->drm_edid = NULL;
3921 kfree(aconnector->timing_requested);
3922 aconnector->timing_requested = NULL;
3923 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
3924 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
3925 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
3926 }
3927
3928 update_subconnector_property(aconnector);
3929
3930 /* When polling, the mutex will be unlocked for us by DRM. */
3931 if (!drm_kms_helper_is_poll_worker())
3932 mutex_unlock(&dev->mode_config.mutex);
3933 }
3934
are_sinks_equal(const struct dc_sink * sink1,const struct dc_sink * sink2)3935 static bool are_sinks_equal(const struct dc_sink *sink1, const struct dc_sink *sink2)
3936 {
3937 if (!sink1 || !sink2)
3938 return false;
3939 if (sink1->sink_signal != sink2->sink_signal)
3940 return false;
3941
3942 if (sink1->dc_edid.length != sink2->dc_edid.length)
3943 return false;
3944
3945 if (memcmp(sink1->dc_edid.raw_edid, sink2->dc_edid.raw_edid,
3946 sink1->dc_edid.length) != 0)
3947 return false;
3948 return true;
3949 }
3950
3951
3952 /**
3953 * DOC: hdmi_hpd_debounce_work
3954 *
3955 * HDMI HPD debounce delay in milliseconds. When an HDMI display toggles HPD
3956 * (such as during power save transitions), this delay determines how long to
3957 * wait before processing the HPD event. This allows distinguishing between a
3958 * physical unplug (>hdmi_hpd_debounce_delay)
3959 * and a spontaneous RX HPD toggle (<hdmi_hpd_debounce_delay).
3960 *
3961 * If the toggle is less than this delay, the driver compares sink capabilities
3962 * and permits a hotplug event if they changed.
3963 *
3964 * The default value of 1500ms was chosen based on experimental testing with
3965 * various monitors that exhibit spontaneous HPD toggling behavior.
3966 */
hdmi_hpd_debounce_work(struct work_struct * work)3967 static void hdmi_hpd_debounce_work(struct work_struct *work)
3968 {
3969 struct amdgpu_dm_connector *aconnector =
3970 container_of(to_delayed_work(work), struct amdgpu_dm_connector,
3971 hdmi_hpd_debounce_work);
3972 struct drm_connector *connector = &aconnector->base;
3973 struct drm_device *dev = connector->dev;
3974 struct amdgpu_device *adev = drm_to_adev(dev);
3975 struct dc *dc = aconnector->dc_link->ctx->dc;
3976 bool fake_reconnect = false;
3977 bool reallow_idle = false;
3978 bool ret = false;
3979 guard(mutex)(&aconnector->hpd_lock);
3980
3981 /* Re-detect the display */
3982 scoped_guard(mutex, &adev->dm.dc_lock) {
3983 if (dc->caps.ips_support && dc->ctx->dmub_srv->idle_allowed) {
3984 dc_allow_idle_optimizations(dc, false);
3985 reallow_idle = true;
3986 }
3987 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
3988 }
3989
3990 if (ret) {
3991 /* Apply workaround delay for certain panels */
3992 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3993 /* Compare sinks to determine if this was a spontaneous HPD toggle */
3994 if (are_sinks_equal(aconnector->dc_link->local_sink, aconnector->hdmi_prev_sink)) {
3995 /*
3996 * Sinks match - this was a spontaneous HDMI HPD toggle.
3997 */
3998 drm_dbg_kms(dev, "HDMI HPD: Sink unchanged after debounce, internal re-enable\n");
3999 fake_reconnect = true;
4000 }
4001
4002 /* Update connector state */
4003 amdgpu_dm_update_connector_after_detect(aconnector);
4004
4005 drm_modeset_lock_all(dev);
4006 dm_restore_drm_connector_state(dev, connector);
4007 drm_modeset_unlock_all(dev);
4008
4009 /* Only notify OS if sink actually changed */
4010 if (!fake_reconnect && aconnector->base.force == DRM_FORCE_UNSPECIFIED)
4011 drm_kms_helper_hotplug_event(dev);
4012 }
4013
4014 /* Release the cached sink reference */
4015 if (aconnector->hdmi_prev_sink) {
4016 dc_sink_release(aconnector->hdmi_prev_sink);
4017 aconnector->hdmi_prev_sink = NULL;
4018 }
4019
4020 scoped_guard(mutex, &adev->dm.dc_lock) {
4021 if (reallow_idle && dc->caps.ips_support)
4022 dc_allow_idle_optimizations(dc, true);
4023 }
4024 }
4025
handle_hpd_irq_helper(struct amdgpu_dm_connector * aconnector)4026 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector)
4027 {
4028 struct drm_connector *connector = &aconnector->base;
4029 struct drm_device *dev = connector->dev;
4030 enum dc_connection_type new_connection_type = dc_connection_none;
4031 struct amdgpu_device *adev = drm_to_adev(dev);
4032 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
4033 struct dc *dc = aconnector->dc_link->ctx->dc;
4034 bool ret = false;
4035 bool debounce_required = false;
4036
4037 if (adev->dm.disable_hpd_irq)
4038 return;
4039
4040 /*
4041 * In case of failure or MST no need to update connector status or notify the OS
4042 * since (for MST case) MST does this in its own context.
4043 */
4044 guard(mutex)(&aconnector->hpd_lock);
4045
4046 if (adev->dm.hdcp_workqueue) {
4047 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
4048 dm_con_state->update_hdcp = true;
4049 }
4050 if (aconnector->fake_enable)
4051 aconnector->fake_enable = false;
4052
4053 aconnector->timing_changed = false;
4054
4055 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
4056 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
4057
4058 /*
4059 * Check for HDMI disconnect with debounce enabled.
4060 */
4061 debounce_required = (aconnector->hdmi_hpd_debounce_delay_ms > 0 &&
4062 dc_is_hdmi_signal(aconnector->dc_link->connector_signal) &&
4063 new_connection_type == dc_connection_none &&
4064 aconnector->dc_link->local_sink != NULL);
4065
4066 if (aconnector->base.force && new_connection_type == dc_connection_none) {
4067 emulated_link_detect(aconnector->dc_link);
4068
4069 drm_modeset_lock_all(dev);
4070 dm_restore_drm_connector_state(dev, connector);
4071 drm_modeset_unlock_all(dev);
4072
4073 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
4074 drm_kms_helper_connector_hotplug_event(connector);
4075 } else if (debounce_required) {
4076 /*
4077 * HDMI disconnect detected - schedule delayed work instead of
4078 * processing immediately. This allows us to coalesce spurious
4079 * HDMI signals from physical unplugs.
4080 */
4081 drm_dbg_kms(dev, "HDMI HPD: Disconnect detected, scheduling debounce work (%u ms)\n",
4082 aconnector->hdmi_hpd_debounce_delay_ms);
4083
4084 /* Cache the current sink for later comparison */
4085 if (aconnector->hdmi_prev_sink)
4086 dc_sink_release(aconnector->hdmi_prev_sink);
4087 aconnector->hdmi_prev_sink = aconnector->dc_link->local_sink;
4088 if (aconnector->hdmi_prev_sink)
4089 dc_sink_retain(aconnector->hdmi_prev_sink);
4090
4091 /* Schedule delayed detection. */
4092 if (mod_delayed_work(system_wq,
4093 &aconnector->hdmi_hpd_debounce_work,
4094 msecs_to_jiffies(aconnector->hdmi_hpd_debounce_delay_ms)))
4095 drm_dbg_kms(dev, "HDMI HPD: Re-scheduled debounce work\n");
4096
4097 } else {
4098
4099 /* If the aconnector->hdmi_hpd_debounce_work is scheduled, exit early */
4100 if (delayed_work_pending(&aconnector->hdmi_hpd_debounce_work))
4101 return;
4102
4103 scoped_guard(mutex, &adev->dm.dc_lock) {
4104 dc_exit_ips_for_hw_access(dc);
4105 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
4106 }
4107 if (ret) {
4108 /* w/a delay for certain panels */
4109 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
4110 amdgpu_dm_update_connector_after_detect(aconnector);
4111
4112 drm_modeset_lock_all(dev);
4113 dm_restore_drm_connector_state(dev, connector);
4114 drm_modeset_unlock_all(dev);
4115
4116 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
4117 drm_kms_helper_connector_hotplug_event(connector);
4118 }
4119 }
4120 }
4121
handle_hpd_irq(void * param)4122 static void handle_hpd_irq(void *param)
4123 {
4124 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
4125
4126 handle_hpd_irq_helper(aconnector);
4127
4128 }
4129
schedule_hpd_rx_offload_work(struct amdgpu_device * adev,struct hpd_rx_irq_offload_work_queue * offload_wq,union hpd_irq_data hpd_irq_data)4130 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq,
4131 union hpd_irq_data hpd_irq_data)
4132 {
4133 struct hpd_rx_irq_offload_work *offload_work =
4134 kzalloc(sizeof(*offload_work), GFP_KERNEL);
4135
4136 if (!offload_work) {
4137 drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n");
4138 return;
4139 }
4140
4141 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work);
4142 offload_work->data = hpd_irq_data;
4143 offload_work->offload_wq = offload_wq;
4144 offload_work->adev = adev;
4145
4146 queue_work(offload_wq->wq, &offload_work->work);
4147 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work");
4148 }
4149
handle_hpd_rx_irq(void * param)4150 static void handle_hpd_rx_irq(void *param)
4151 {
4152 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
4153 struct drm_connector *connector = &aconnector->base;
4154 struct drm_device *dev = connector->dev;
4155 struct dc_link *dc_link = aconnector->dc_link;
4156 bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
4157 bool result = false;
4158 enum dc_connection_type new_connection_type = dc_connection_none;
4159 struct amdgpu_device *adev = drm_to_adev(dev);
4160 union hpd_irq_data hpd_irq_data;
4161 bool link_loss = false;
4162 bool has_left_work = false;
4163 int idx = dc_link->link_index;
4164 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx];
4165 struct dc *dc = aconnector->dc_link->ctx->dc;
4166
4167 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
4168
4169 if (adev->dm.disable_hpd_irq)
4170 return;
4171
4172 /*
4173 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
4174 * conflict, after implement i2c helper, this mutex should be
4175 * retired.
4176 */
4177 mutex_lock(&aconnector->hpd_lock);
4178
4179 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data,
4180 &link_loss, true, &has_left_work);
4181
4182 if (!has_left_work)
4183 goto out;
4184
4185 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
4186 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4187 goto out;
4188 }
4189
4190 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) {
4191 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
4192 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
4193 bool skip = false;
4194
4195 /*
4196 * DOWN_REP_MSG_RDY is also handled by polling method
4197 * mgr->cbs->poll_hpd_irq()
4198 */
4199 spin_lock(&offload_wq->offload_lock);
4200 skip = offload_wq->is_handling_mst_msg_rdy_event;
4201
4202 if (!skip)
4203 offload_wq->is_handling_mst_msg_rdy_event = true;
4204
4205 spin_unlock(&offload_wq->offload_lock);
4206
4207 if (!skip)
4208 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4209
4210 goto out;
4211 }
4212
4213 if (link_loss) {
4214 bool skip = false;
4215
4216 spin_lock(&offload_wq->offload_lock);
4217 skip = offload_wq->is_handling_link_loss;
4218
4219 if (!skip)
4220 offload_wq->is_handling_link_loss = true;
4221
4222 spin_unlock(&offload_wq->offload_lock);
4223
4224 if (!skip)
4225 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4226
4227 goto out;
4228 }
4229 }
4230
4231 out:
4232 if (result && !is_mst_root_connector) {
4233 /* Downstream Port status changed. */
4234 if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
4235 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
4236
4237 if (aconnector->base.force && new_connection_type == dc_connection_none) {
4238 emulated_link_detect(dc_link);
4239
4240 if (aconnector->fake_enable)
4241 aconnector->fake_enable = false;
4242
4243 amdgpu_dm_update_connector_after_detect(aconnector);
4244
4245
4246 drm_modeset_lock_all(dev);
4247 dm_restore_drm_connector_state(dev, connector);
4248 drm_modeset_unlock_all(dev);
4249
4250 drm_kms_helper_connector_hotplug_event(connector);
4251 } else {
4252 bool ret = false;
4253
4254 mutex_lock(&adev->dm.dc_lock);
4255 dc_exit_ips_for_hw_access(dc);
4256 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX);
4257 mutex_unlock(&adev->dm.dc_lock);
4258
4259 if (ret) {
4260 if (aconnector->fake_enable)
4261 aconnector->fake_enable = false;
4262
4263 amdgpu_dm_update_connector_after_detect(aconnector);
4264
4265 drm_modeset_lock_all(dev);
4266 dm_restore_drm_connector_state(dev, connector);
4267 drm_modeset_unlock_all(dev);
4268
4269 drm_kms_helper_connector_hotplug_event(connector);
4270 }
4271 }
4272 }
4273 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
4274 if (adev->dm.hdcp_workqueue)
4275 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index);
4276 }
4277
4278 if (dc_link->type != dc_connection_mst_branch)
4279 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
4280
4281 mutex_unlock(&aconnector->hpd_lock);
4282 }
4283
register_hpd_handlers(struct amdgpu_device * adev)4284 static int register_hpd_handlers(struct amdgpu_device *adev)
4285 {
4286 struct drm_device *dev = adev_to_drm(adev);
4287 struct drm_connector *connector;
4288 struct amdgpu_dm_connector *aconnector;
4289 const struct dc_link *dc_link;
4290 struct dc_interrupt_params int_params = {0};
4291
4292 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4293 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4294
4295 if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
4296 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD,
4297 dmub_hpd_callback, true)) {
4298 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4299 return -EINVAL;
4300 }
4301
4302 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ,
4303 dmub_hpd_callback, true)) {
4304 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4305 return -EINVAL;
4306 }
4307
4308 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY,
4309 dmub_hpd_sense_callback, true)) {
4310 drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback");
4311 return -EINVAL;
4312 }
4313 }
4314
4315 list_for_each_entry(connector,
4316 &dev->mode_config.connector_list, head) {
4317
4318 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
4319 continue;
4320
4321 aconnector = to_amdgpu_dm_connector(connector);
4322 dc_link = aconnector->dc_link;
4323
4324 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
4325 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4326 int_params.irq_source = dc_link->irq_source_hpd;
4327
4328 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4329 int_params.irq_source < DC_IRQ_SOURCE_HPD1 ||
4330 int_params.irq_source > DC_IRQ_SOURCE_HPD6) {
4331 drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n");
4332 return -EINVAL;
4333 }
4334
4335 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4336 handle_hpd_irq, (void *) aconnector))
4337 return -ENOMEM;
4338 }
4339
4340 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
4341
4342 /* Also register for DP short pulse (hpd_rx). */
4343 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4344 int_params.irq_source = dc_link->irq_source_hpd_rx;
4345
4346 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4347 int_params.irq_source < DC_IRQ_SOURCE_HPD1RX ||
4348 int_params.irq_source > DC_IRQ_SOURCE_HPD6RX) {
4349 drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n");
4350 return -EINVAL;
4351 }
4352
4353 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4354 handle_hpd_rx_irq, (void *) aconnector))
4355 return -ENOMEM;
4356 }
4357 }
4358 return 0;
4359 }
4360
4361 #if defined(CONFIG_DRM_AMD_DC_SI)
4362 /* Register IRQ sources and initialize IRQ callbacks */
dce60_register_irq_handlers(struct amdgpu_device * adev)4363 static int dce60_register_irq_handlers(struct amdgpu_device *adev)
4364 {
4365 struct dc *dc = adev->dm.dc;
4366 struct common_irq_params *c_irq_params;
4367 struct dc_interrupt_params int_params = {0};
4368 int r;
4369 int i;
4370 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4371
4372 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4373 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4374
4375 /*
4376 * Actions of amdgpu_irq_add_id():
4377 * 1. Register a set() function with base driver.
4378 * Base driver will call set() function to enable/disable an
4379 * interrupt in DC hardware.
4380 * 2. Register amdgpu_dm_irq_handler().
4381 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4382 * coming from DC hardware.
4383 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4384 * for acknowledging and handling.
4385 */
4386
4387 /* Use VBLANK interrupt */
4388 for (i = 0; i < adev->mode_info.num_crtc; i++) {
4389 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq);
4390 if (r) {
4391 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4392 return r;
4393 }
4394
4395 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4396 int_params.irq_source =
4397 dc_interrupt_to_irq_source(dc, i + 1, 0);
4398
4399 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4400 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 ||
4401 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) {
4402 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4403 return -EINVAL;
4404 }
4405
4406 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4407
4408 c_irq_params->adev = adev;
4409 c_irq_params->irq_src = int_params.irq_source;
4410
4411 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4412 dm_crtc_high_irq, c_irq_params))
4413 return -ENOMEM;
4414 }
4415
4416 /* Use GRPH_PFLIP interrupt */
4417 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4418 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4419 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4420 if (r) {
4421 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4422 return r;
4423 }
4424
4425 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4426 int_params.irq_source =
4427 dc_interrupt_to_irq_source(dc, i, 0);
4428
4429 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4430 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST ||
4431 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) {
4432 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4433 return -EINVAL;
4434 }
4435
4436 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4437
4438 c_irq_params->adev = adev;
4439 c_irq_params->irq_src = int_params.irq_source;
4440
4441 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4442 dm_pflip_high_irq, c_irq_params))
4443 return -ENOMEM;
4444 }
4445
4446 /* HPD */
4447 r = amdgpu_irq_add_id(adev, client_id,
4448 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4449 if (r) {
4450 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4451 return r;
4452 }
4453
4454 r = register_hpd_handlers(adev);
4455
4456 return r;
4457 }
4458 #endif
4459
4460 /* Register IRQ sources and initialize IRQ callbacks */
dce110_register_irq_handlers(struct amdgpu_device * adev)4461 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
4462 {
4463 struct dc *dc = adev->dm.dc;
4464 struct common_irq_params *c_irq_params;
4465 struct dc_interrupt_params int_params = {0};
4466 int r;
4467 int i;
4468 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4469
4470 if (adev->family >= AMDGPU_FAMILY_AI)
4471 client_id = SOC15_IH_CLIENTID_DCE;
4472
4473 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4474 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4475
4476 /*
4477 * Actions of amdgpu_irq_add_id():
4478 * 1. Register a set() function with base driver.
4479 * Base driver will call set() function to enable/disable an
4480 * interrupt in DC hardware.
4481 * 2. Register amdgpu_dm_irq_handler().
4482 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4483 * coming from DC hardware.
4484 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4485 * for acknowledging and handling.
4486 */
4487
4488 /* Use VBLANK interrupt */
4489 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
4490 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
4491 if (r) {
4492 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4493 return r;
4494 }
4495
4496 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4497 int_params.irq_source =
4498 dc_interrupt_to_irq_source(dc, i, 0);
4499
4500 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4501 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 ||
4502 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) {
4503 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4504 return -EINVAL;
4505 }
4506
4507 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4508
4509 c_irq_params->adev = adev;
4510 c_irq_params->irq_src = int_params.irq_source;
4511
4512 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4513 dm_crtc_high_irq, c_irq_params))
4514 return -ENOMEM;
4515 }
4516
4517 /* Use VUPDATE interrupt */
4518 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
4519 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
4520 if (r) {
4521 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4522 return r;
4523 }
4524
4525 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4526 int_params.irq_source =
4527 dc_interrupt_to_irq_source(dc, i, 0);
4528
4529 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4530 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 ||
4531 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) {
4532 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4533 return -EINVAL;
4534 }
4535
4536 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4537
4538 c_irq_params->adev = adev;
4539 c_irq_params->irq_src = int_params.irq_source;
4540
4541 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4542 dm_vupdate_high_irq, c_irq_params))
4543 return -ENOMEM;
4544 }
4545
4546 /* Use GRPH_PFLIP interrupt */
4547 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4548 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4549 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4550 if (r) {
4551 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4552 return r;
4553 }
4554
4555 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4556 int_params.irq_source =
4557 dc_interrupt_to_irq_source(dc, i, 0);
4558
4559 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4560 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST ||
4561 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) {
4562 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4563 return -EINVAL;
4564 }
4565
4566 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4567
4568 c_irq_params->adev = adev;
4569 c_irq_params->irq_src = int_params.irq_source;
4570
4571 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4572 dm_pflip_high_irq, c_irq_params))
4573 return -ENOMEM;
4574 }
4575
4576 /* HPD */
4577 r = amdgpu_irq_add_id(adev, client_id,
4578 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4579 if (r) {
4580 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4581 return r;
4582 }
4583
4584 r = register_hpd_handlers(adev);
4585
4586 return r;
4587 }
4588
4589 /* Register IRQ sources and initialize IRQ callbacks */
dcn10_register_irq_handlers(struct amdgpu_device * adev)4590 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
4591 {
4592 struct dc *dc = adev->dm.dc;
4593 struct common_irq_params *c_irq_params;
4594 struct dc_interrupt_params int_params = {0};
4595 int r;
4596 int i;
4597 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4598 static const unsigned int vrtl_int_srcid[] = {
4599 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
4600 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
4601 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
4602 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
4603 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
4604 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
4605 };
4606 #endif
4607
4608 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4609 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4610
4611 /*
4612 * Actions of amdgpu_irq_add_id():
4613 * 1. Register a set() function with base driver.
4614 * Base driver will call set() function to enable/disable an
4615 * interrupt in DC hardware.
4616 * 2. Register amdgpu_dm_irq_handler().
4617 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4618 * coming from DC hardware.
4619 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4620 * for acknowledging and handling.
4621 */
4622
4623 /* Use VSTARTUP interrupt */
4624 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
4625 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
4626 i++) {
4627 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
4628
4629 if (r) {
4630 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4631 return r;
4632 }
4633
4634 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4635 int_params.irq_source =
4636 dc_interrupt_to_irq_source(dc, i, 0);
4637
4638 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4639 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 ||
4640 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) {
4641 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4642 return -EINVAL;
4643 }
4644
4645 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4646
4647 c_irq_params->adev = adev;
4648 c_irq_params->irq_src = int_params.irq_source;
4649
4650 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4651 dm_crtc_high_irq, c_irq_params))
4652 return -ENOMEM;
4653 }
4654
4655 /* Use otg vertical line interrupt */
4656 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4657 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
4658 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
4659 vrtl_int_srcid[i], &adev->vline0_irq);
4660
4661 if (r) {
4662 drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n");
4663 return r;
4664 }
4665
4666 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4667 int_params.irq_source =
4668 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);
4669
4670 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4671 int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 ||
4672 int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) {
4673 drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n");
4674 return -EINVAL;
4675 }
4676
4677 c_irq_params = &adev->dm.vline0_params[int_params.irq_source
4678 - DC_IRQ_SOURCE_DC1_VLINE0];
4679
4680 c_irq_params->adev = adev;
4681 c_irq_params->irq_src = int_params.irq_source;
4682
4683 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4684 dm_dcn_vertical_interrupt0_high_irq,
4685 c_irq_params))
4686 return -ENOMEM;
4687 }
4688 #endif
4689
4690 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
4691 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
4692 * to trigger at end of each vblank, regardless of state of the lock,
4693 * matching DCE behaviour.
4694 */
4695 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
4696 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
4697 i++) {
4698 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
4699
4700 if (r) {
4701 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4702 return r;
4703 }
4704
4705 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4706 int_params.irq_source =
4707 dc_interrupt_to_irq_source(dc, i, 0);
4708
4709 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4710 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 ||
4711 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) {
4712 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4713 return -EINVAL;
4714 }
4715
4716 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4717
4718 c_irq_params->adev = adev;
4719 c_irq_params->irq_src = int_params.irq_source;
4720
4721 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4722 dm_vupdate_high_irq, c_irq_params))
4723 return -ENOMEM;
4724 }
4725
4726 /* Use GRPH_PFLIP interrupt */
4727 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
4728 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1;
4729 i++) {
4730 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
4731 if (r) {
4732 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4733 return r;
4734 }
4735
4736 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4737 int_params.irq_source =
4738 dc_interrupt_to_irq_source(dc, i, 0);
4739
4740 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4741 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST ||
4742 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) {
4743 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4744 return -EINVAL;
4745 }
4746
4747 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4748
4749 c_irq_params->adev = adev;
4750 c_irq_params->irq_src = int_params.irq_source;
4751
4752 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4753 dm_pflip_high_irq, c_irq_params))
4754 return -ENOMEM;
4755 }
4756
4757 /* HPD */
4758 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
4759 &adev->hpd_irq);
4760 if (r) {
4761 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4762 return r;
4763 }
4764
4765 r = register_hpd_handlers(adev);
4766
4767 return r;
4768 }
4769 /* Register Outbox IRQ sources and initialize IRQ callbacks */
register_outbox_irq_handlers(struct amdgpu_device * adev)4770 static int register_outbox_irq_handlers(struct amdgpu_device *adev)
4771 {
4772 struct dc *dc = adev->dm.dc;
4773 struct common_irq_params *c_irq_params;
4774 struct dc_interrupt_params int_params = {0};
4775 int r, i;
4776
4777 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4778 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4779
4780 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
4781 &adev->dmub_outbox_irq);
4782 if (r) {
4783 drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n");
4784 return r;
4785 }
4786
4787 if (dc->ctx->dmub_srv) {
4788 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
4789 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4790 int_params.irq_source =
4791 dc_interrupt_to_irq_source(dc, i, 0);
4792
4793 c_irq_params = &adev->dm.dmub_outbox_params[0];
4794
4795 c_irq_params->adev = adev;
4796 c_irq_params->irq_src = int_params.irq_source;
4797
4798 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4799 dm_dmub_outbox1_low_irq, c_irq_params))
4800 return -ENOMEM;
4801 }
4802
4803 return 0;
4804 }
4805
4806 /*
4807 * Acquires the lock for the atomic state object and returns
4808 * the new atomic state.
4809 *
4810 * This should only be called during atomic check.
4811 */
dm_atomic_get_state(struct drm_atomic_state * state,struct dm_atomic_state ** dm_state)4812 int dm_atomic_get_state(struct drm_atomic_state *state,
4813 struct dm_atomic_state **dm_state)
4814 {
4815 struct drm_device *dev = state->dev;
4816 struct amdgpu_device *adev = drm_to_adev(dev);
4817 struct amdgpu_display_manager *dm = &adev->dm;
4818 struct drm_private_state *priv_state;
4819
4820 if (*dm_state)
4821 return 0;
4822
4823 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
4824 if (IS_ERR(priv_state))
4825 return PTR_ERR(priv_state);
4826
4827 *dm_state = to_dm_atomic_state(priv_state);
4828
4829 return 0;
4830 }
4831
4832 static struct dm_atomic_state *
dm_atomic_get_new_state(struct drm_atomic_state * state)4833 dm_atomic_get_new_state(struct drm_atomic_state *state)
4834 {
4835 struct drm_device *dev = state->dev;
4836 struct amdgpu_device *adev = drm_to_adev(dev);
4837 struct amdgpu_display_manager *dm = &adev->dm;
4838 struct drm_private_obj *obj;
4839 struct drm_private_state *new_obj_state;
4840 int i;
4841
4842 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
4843 if (obj->funcs == dm->atomic_obj.funcs)
4844 return to_dm_atomic_state(new_obj_state);
4845 }
4846
4847 return NULL;
4848 }
4849
4850 static struct drm_private_state *
dm_atomic_duplicate_state(struct drm_private_obj * obj)4851 dm_atomic_duplicate_state(struct drm_private_obj *obj)
4852 {
4853 struct dm_atomic_state *old_state, *new_state;
4854
4855 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
4856 if (!new_state)
4857 return NULL;
4858
4859 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
4860
4861 old_state = to_dm_atomic_state(obj->state);
4862
4863 if (old_state && old_state->context)
4864 new_state->context = dc_state_create_copy(old_state->context);
4865
4866 if (!new_state->context) {
4867 kfree(new_state);
4868 return NULL;
4869 }
4870
4871 return &new_state->base;
4872 }
4873
dm_atomic_destroy_state(struct drm_private_obj * obj,struct drm_private_state * state)4874 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
4875 struct drm_private_state *state)
4876 {
4877 struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4878
4879 if (dm_state && dm_state->context)
4880 dc_state_release(dm_state->context);
4881
4882 kfree(dm_state);
4883 }
4884
4885 static struct drm_private_state_funcs dm_atomic_state_funcs = {
4886 .atomic_duplicate_state = dm_atomic_duplicate_state,
4887 .atomic_destroy_state = dm_atomic_destroy_state,
4888 };
4889
amdgpu_dm_mode_config_init(struct amdgpu_device * adev)4890 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
4891 {
4892 struct dm_atomic_state *state;
4893 int r;
4894
4895 adev->mode_info.mode_config_initialized = true;
4896
4897 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
4898 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
4899
4900 adev_to_drm(adev)->mode_config.max_width = 16384;
4901 adev_to_drm(adev)->mode_config.max_height = 16384;
4902
4903 adev_to_drm(adev)->mode_config.preferred_depth = 24;
4904 if (adev->asic_type == CHIP_HAWAII)
4905 /* disable prefer shadow for now due to hibernation issues */
4906 adev_to_drm(adev)->mode_config.prefer_shadow = 0;
4907 else
4908 adev_to_drm(adev)->mode_config.prefer_shadow = 1;
4909 /* indicates support for immediate flip */
4910 adev_to_drm(adev)->mode_config.async_page_flip = true;
4911
4912 state = kzalloc(sizeof(*state), GFP_KERNEL);
4913 if (!state)
4914 return -ENOMEM;
4915
4916 state->context = dc_state_create_current_copy(adev->dm.dc);
4917 if (!state->context) {
4918 kfree(state);
4919 return -ENOMEM;
4920 }
4921
4922 drm_atomic_private_obj_init(adev_to_drm(adev),
4923 &adev->dm.atomic_obj,
4924 &state->base,
4925 &dm_atomic_state_funcs);
4926
4927 r = amdgpu_display_modeset_create_props(adev);
4928 if (r) {
4929 dc_state_release(state->context);
4930 kfree(state);
4931 return r;
4932 }
4933
4934 #ifdef AMD_PRIVATE_COLOR
4935 if (amdgpu_dm_create_color_properties(adev)) {
4936 dc_state_release(state->context);
4937 kfree(state);
4938 return -ENOMEM;
4939 }
4940 #endif
4941
4942 r = amdgpu_dm_audio_init(adev);
4943 if (r) {
4944 dc_state_release(state->context);
4945 kfree(state);
4946 return r;
4947 }
4948
4949 return 0;
4950 }
4951
4952 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
4953 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
4954 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2)
4955 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
4956
amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager * dm,int bl_idx)4957 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm,
4958 int bl_idx)
4959 {
4960 struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx];
4961
4962 if (caps->caps_valid)
4963 return;
4964
4965 #if defined(CONFIG_ACPI)
4966 amdgpu_acpi_get_backlight_caps(caps);
4967
4968 /* validate the firmware value is sane */
4969 if (caps->caps_valid) {
4970 int spread = caps->max_input_signal - caps->min_input_signal;
4971
4972 if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4973 caps->min_input_signal < 0 ||
4974 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4975 spread < AMDGPU_DM_MIN_SPREAD) {
4976 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n",
4977 caps->min_input_signal, caps->max_input_signal);
4978 caps->caps_valid = false;
4979 }
4980 }
4981
4982 if (!caps->caps_valid) {
4983 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4984 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4985 caps->caps_valid = true;
4986 }
4987 #else
4988 if (caps->aux_support)
4989 return;
4990
4991 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4992 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4993 caps->caps_valid = true;
4994 #endif
4995 }
4996
get_brightness_range(const struct amdgpu_dm_backlight_caps * caps,unsigned int * min,unsigned int * max)4997 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
4998 unsigned int *min, unsigned int *max)
4999 {
5000 if (!caps)
5001 return 0;
5002
5003 if (caps->aux_support) {
5004 // Firmware limits are in nits, DC API wants millinits.
5005 *max = 1000 * caps->aux_max_input_signal;
5006 *min = 1000 * caps->aux_min_input_signal;
5007 } else {
5008 // Firmware limits are 8-bit, PWM control is 16-bit.
5009 *max = 0x101 * caps->max_input_signal;
5010 *min = 0x101 * caps->min_input_signal;
5011 }
5012 return 1;
5013 }
5014
5015 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */
scale_input_to_fw(int min,int max,u64 input)5016 static inline u32 scale_input_to_fw(int min, int max, u64 input)
5017 {
5018 return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min);
5019 }
5020
5021 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */
scale_fw_to_input(int min,int max,u64 input)5022 static inline u32 scale_fw_to_input(int min, int max, u64 input)
5023 {
5024 return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL);
5025 }
5026
convert_custom_brightness(const struct amdgpu_dm_backlight_caps * caps,unsigned int min,unsigned int max,uint32_t * user_brightness)5027 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps,
5028 unsigned int min, unsigned int max,
5029 uint32_t *user_brightness)
5030 {
5031 u32 brightness = scale_input_to_fw(min, max, *user_brightness);
5032 u8 lower_signal, upper_signal, upper_lum, lower_lum, lum;
5033 int left, right;
5034
5035 if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)
5036 return;
5037
5038 if (!caps->data_points)
5039 return;
5040
5041 /*
5042 * Handle the case where brightness is below the first data point
5043 * Interpolate between (0,0) and (first_signal, first_lum)
5044 */
5045 if (brightness < caps->luminance_data[0].input_signal) {
5046 lum = DIV_ROUND_CLOSEST(caps->luminance_data[0].luminance * brightness,
5047 caps->luminance_data[0].input_signal);
5048 goto scale;
5049 }
5050
5051 left = 0;
5052 right = caps->data_points - 1;
5053 while (left <= right) {
5054 int mid = left + (right - left) / 2;
5055 u8 signal = caps->luminance_data[mid].input_signal;
5056
5057 /* Exact match found */
5058 if (signal == brightness) {
5059 lum = caps->luminance_data[mid].luminance;
5060 goto scale;
5061 }
5062
5063 if (signal < brightness)
5064 left = mid + 1;
5065 else
5066 right = mid - 1;
5067 }
5068
5069 /* verify bound */
5070 if (left >= caps->data_points)
5071 left = caps->data_points - 1;
5072
5073 /* At this point, left > right */
5074 lower_signal = caps->luminance_data[right].input_signal;
5075 upper_signal = caps->luminance_data[left].input_signal;
5076 lower_lum = caps->luminance_data[right].luminance;
5077 upper_lum = caps->luminance_data[left].luminance;
5078
5079 /* interpolate */
5080 if (right == left || !lower_lum)
5081 lum = upper_lum;
5082 else
5083 lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) *
5084 (brightness - lower_signal),
5085 upper_signal - lower_signal);
5086 scale:
5087 *user_brightness = scale_fw_to_input(min, max,
5088 DIV_ROUND_CLOSEST(lum * brightness, 101));
5089 }
5090
convert_brightness_from_user(const struct amdgpu_dm_backlight_caps * caps,uint32_t brightness)5091 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
5092 uint32_t brightness)
5093 {
5094 unsigned int min, max;
5095
5096 if (!get_brightness_range(caps, &min, &max))
5097 return brightness;
5098
5099 convert_custom_brightness(caps, min, max, &brightness);
5100
5101 // Rescale 0..max to min..max
5102 return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max);
5103 }
5104
convert_brightness_to_user(const struct amdgpu_dm_backlight_caps * caps,uint32_t brightness)5105 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
5106 uint32_t brightness)
5107 {
5108 unsigned int min, max;
5109
5110 if (!get_brightness_range(caps, &min, &max))
5111 return brightness;
5112
5113 if (brightness < min)
5114 return 0;
5115 // Rescale min..max to 0..max
5116 return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min),
5117 max - min);
5118 }
5119
amdgpu_dm_backlight_set_level(struct amdgpu_display_manager * dm,int bl_idx,u32 user_brightness)5120 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
5121 int bl_idx,
5122 u32 user_brightness)
5123 {
5124 struct amdgpu_dm_backlight_caps *caps;
5125 struct dc_link *link;
5126 u32 brightness;
5127 bool rc, reallow_idle = false;
5128 struct drm_connector *connector;
5129
5130 list_for_each_entry(connector, &dm->ddev->mode_config.connector_list, head) {
5131 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5132
5133 if (aconnector->bl_idx != bl_idx)
5134 continue;
5135
5136 /* if connector is off, save the brightness for next time it's on */
5137 if (!aconnector->base.encoder) {
5138 dm->brightness[bl_idx] = user_brightness;
5139 dm->actual_brightness[bl_idx] = 0;
5140 return;
5141 }
5142 }
5143
5144 amdgpu_dm_update_backlight_caps(dm, bl_idx);
5145 caps = &dm->backlight_caps[bl_idx];
5146
5147 dm->brightness[bl_idx] = user_brightness;
5148 /* update scratch register */
5149 if (bl_idx == 0)
5150 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]);
5151 brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]);
5152 link = (struct dc_link *)dm->backlight_link[bl_idx];
5153
5154 /* Apply brightness quirk */
5155 if (caps->brightness_mask)
5156 brightness |= caps->brightness_mask;
5157
5158 /* Change brightness based on AUX property */
5159 mutex_lock(&dm->dc_lock);
5160 if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) {
5161 dc_allow_idle_optimizations(dm->dc, false);
5162 reallow_idle = true;
5163 }
5164
5165 if (trace_amdgpu_dm_brightness_enabled()) {
5166 trace_amdgpu_dm_brightness(__builtin_return_address(0),
5167 user_brightness,
5168 brightness,
5169 caps->aux_support,
5170 power_supply_is_system_supplied() > 0);
5171 }
5172
5173 if (caps->aux_support) {
5174 rc = dc_link_set_backlight_level_nits(link, true, brightness,
5175 AUX_BL_DEFAULT_TRANSITION_TIME_MS);
5176 if (!rc)
5177 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx);
5178 } else {
5179 struct set_backlight_level_params backlight_level_params = { 0 };
5180
5181 backlight_level_params.backlight_pwm_u16_16 = brightness;
5182 backlight_level_params.transition_time_in_ms = 0;
5183
5184 rc = dc_link_set_backlight_level(link, &backlight_level_params);
5185 if (!rc)
5186 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx);
5187 }
5188
5189 if (dm->dc->caps.ips_support && reallow_idle)
5190 dc_allow_idle_optimizations(dm->dc, true);
5191
5192 mutex_unlock(&dm->dc_lock);
5193
5194 if (rc)
5195 dm->actual_brightness[bl_idx] = user_brightness;
5196 }
5197
amdgpu_dm_backlight_update_status(struct backlight_device * bd)5198 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
5199 {
5200 struct amdgpu_display_manager *dm = bl_get_data(bd);
5201 int i;
5202
5203 for (i = 0; i < dm->num_of_edps; i++) {
5204 if (bd == dm->backlight_dev[i])
5205 break;
5206 }
5207 if (i >= AMDGPU_DM_MAX_NUM_EDP)
5208 i = 0;
5209 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness);
5210
5211 return 0;
5212 }
5213
amdgpu_dm_backlight_get_level(struct amdgpu_display_manager * dm,int bl_idx)5214 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm,
5215 int bl_idx)
5216 {
5217 int ret;
5218 struct amdgpu_dm_backlight_caps caps;
5219 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx];
5220
5221 amdgpu_dm_update_backlight_caps(dm, bl_idx);
5222 caps = dm->backlight_caps[bl_idx];
5223
5224 if (caps.aux_support) {
5225 u32 avg, peak;
5226
5227 if (!dc_link_get_backlight_level_nits(link, &avg, &peak))
5228 return dm->brightness[bl_idx];
5229 return convert_brightness_to_user(&caps, avg);
5230 }
5231
5232 ret = dc_link_get_backlight_level(link);
5233
5234 if (ret == DC_ERROR_UNEXPECTED)
5235 return dm->brightness[bl_idx];
5236
5237 return convert_brightness_to_user(&caps, ret);
5238 }
5239
amdgpu_dm_backlight_get_brightness(struct backlight_device * bd)5240 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
5241 {
5242 struct amdgpu_display_manager *dm = bl_get_data(bd);
5243 int i;
5244
5245 for (i = 0; i < dm->num_of_edps; i++) {
5246 if (bd == dm->backlight_dev[i])
5247 break;
5248 }
5249 if (i >= AMDGPU_DM_MAX_NUM_EDP)
5250 i = 0;
5251 return amdgpu_dm_backlight_get_level(dm, i);
5252 }
5253
5254 static const struct backlight_ops amdgpu_dm_backlight_ops = {
5255 .options = BL_CORE_SUSPENDRESUME,
5256 .get_brightness = amdgpu_dm_backlight_get_brightness,
5257 .update_status = amdgpu_dm_backlight_update_status,
5258 };
5259
5260 static void
amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector * aconnector)5261 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector)
5262 {
5263 struct drm_device *drm = aconnector->base.dev;
5264 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
5265 struct backlight_properties props = { 0 };
5266 struct amdgpu_dm_backlight_caps *caps;
5267 char bl_name[16];
5268 int min, max;
5269
5270 if (aconnector->bl_idx == -1)
5271 return;
5272
5273 if (!acpi_video_backlight_use_native()) {
5274 drm_info(drm, "Skipping amdgpu DM backlight registration\n");
5275 /* Try registering an ACPI video backlight device instead. */
5276 acpi_video_register_backlight();
5277 return;
5278 }
5279
5280 caps = &dm->backlight_caps[aconnector->bl_idx];
5281 if (get_brightness_range(caps, &min, &max)) {
5282 if (power_supply_is_system_supplied() > 0)
5283 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100);
5284 else
5285 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100);
5286 /* min is zero, so max needs to be adjusted */
5287 props.max_brightness = max - min;
5288 drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max,
5289 caps->ac_level, caps->dc_level);
5290 } else
5291 props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL;
5292
5293 if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) {
5294 drm_info(drm, "Using custom brightness curve\n");
5295 props.scale = BACKLIGHT_SCALE_NON_LINEAR;
5296 } else
5297 props.scale = BACKLIGHT_SCALE_LINEAR;
5298 props.type = BACKLIGHT_RAW;
5299
5300 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
5301 drm->primary->index + aconnector->bl_idx);
5302
5303 dm->backlight_dev[aconnector->bl_idx] =
5304 backlight_device_register(bl_name, aconnector->base.kdev, dm,
5305 &amdgpu_dm_backlight_ops, &props);
5306 dm->brightness[aconnector->bl_idx] = props.brightness;
5307
5308 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) {
5309 drm_err(drm, "DM: Backlight registration failed!\n");
5310 dm->backlight_dev[aconnector->bl_idx] = NULL;
5311 } else
5312 drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name);
5313 }
5314
initialize_plane(struct amdgpu_display_manager * dm,struct amdgpu_mode_info * mode_info,int plane_id,enum drm_plane_type plane_type,const struct dc_plane_cap * plane_cap)5315 static int initialize_plane(struct amdgpu_display_manager *dm,
5316 struct amdgpu_mode_info *mode_info, int plane_id,
5317 enum drm_plane_type plane_type,
5318 const struct dc_plane_cap *plane_cap)
5319 {
5320 struct drm_plane *plane;
5321 unsigned long possible_crtcs;
5322 int ret = 0;
5323
5324 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
5325 if (!plane) {
5326 drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n");
5327 return -ENOMEM;
5328 }
5329 plane->type = plane_type;
5330
5331 /*
5332 * HACK: IGT tests expect that the primary plane for a CRTC
5333 * can only have one possible CRTC. Only expose support for
5334 * any CRTC if they're not going to be used as a primary plane
5335 * for a CRTC - like overlay or underlay planes.
5336 */
5337 possible_crtcs = 1 << plane_id;
5338 if (plane_id >= dm->dc->caps.max_streams)
5339 possible_crtcs = 0xff;
5340
5341 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
5342
5343 if (ret) {
5344 drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n");
5345 kfree(plane);
5346 return ret;
5347 }
5348
5349 if (mode_info)
5350 mode_info->planes[plane_id] = plane;
5351
5352 return ret;
5353 }
5354
5355
setup_backlight_device(struct amdgpu_display_manager * dm,struct amdgpu_dm_connector * aconnector)5356 static void setup_backlight_device(struct amdgpu_display_manager *dm,
5357 struct amdgpu_dm_connector *aconnector)
5358 {
5359 struct amdgpu_dm_backlight_caps *caps;
5360 struct dc_link *link = aconnector->dc_link;
5361 int bl_idx = dm->num_of_edps;
5362
5363 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) ||
5364 link->type == dc_connection_none)
5365 return;
5366
5367 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) {
5368 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n");
5369 return;
5370 }
5371
5372 aconnector->bl_idx = bl_idx;
5373
5374 amdgpu_dm_update_backlight_caps(dm, bl_idx);
5375 dm->backlight_link[bl_idx] = link;
5376 dm->num_of_edps++;
5377
5378 update_connector_ext_caps(aconnector);
5379 caps = &dm->backlight_caps[aconnector->bl_idx];
5380
5381 /* Only offer ABM property when non-OLED and user didn't turn off by module parameter */
5382 if (!caps->ext_caps->bits.oled && amdgpu_dm_abm_level < 0)
5383 drm_object_attach_property(&aconnector->base.base,
5384 dm->adev->mode_info.abm_level_property,
5385 ABM_SYSFS_CONTROL);
5386 }
5387
5388 static void amdgpu_set_panel_orientation(struct drm_connector *connector);
5389
5390 /*
5391 * In this architecture, the association
5392 * connector -> encoder -> crtc
5393 * id not really requried. The crtc and connector will hold the
5394 * display_index as an abstraction to use with DAL component
5395 *
5396 * Returns 0 on success
5397 */
amdgpu_dm_initialize_drm_device(struct amdgpu_device * adev)5398 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
5399 {
5400 struct amdgpu_display_manager *dm = &adev->dm;
5401 s32 i;
5402 struct amdgpu_dm_connector *aconnector = NULL;
5403 struct amdgpu_encoder *aencoder = NULL;
5404 struct amdgpu_mode_info *mode_info = &adev->mode_info;
5405 u32 link_cnt;
5406 s32 primary_planes;
5407 enum dc_connection_type new_connection_type = dc_connection_none;
5408 const struct dc_plane_cap *plane;
5409 bool psr_feature_enabled = false;
5410 bool replay_feature_enabled = false;
5411 int max_overlay = dm->dc->caps.max_slave_planes;
5412
5413 dm->display_indexes_num = dm->dc->caps.max_streams;
5414 /* Update the actual used number of crtc */
5415 adev->mode_info.num_crtc = adev->dm.display_indexes_num;
5416
5417 amdgpu_dm_set_irq_funcs(adev);
5418
5419 link_cnt = dm->dc->caps.max_links;
5420 if (amdgpu_dm_mode_config_init(dm->adev)) {
5421 drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n");
5422 return -EINVAL;
5423 }
5424
5425 /* There is one primary plane per CRTC */
5426 primary_planes = dm->dc->caps.max_streams;
5427 if (primary_planes > AMDGPU_MAX_PLANES) {
5428 drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n");
5429 return -EINVAL;
5430 }
5431
5432 /*
5433 * Initialize primary planes, implicit planes for legacy IOCTLS.
5434 * Order is reversed to match iteration order in atomic check.
5435 */
5436 for (i = (primary_planes - 1); i >= 0; i--) {
5437 plane = &dm->dc->caps.planes[i];
5438
5439 if (initialize_plane(dm, mode_info, i,
5440 DRM_PLANE_TYPE_PRIMARY, plane)) {
5441 drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n");
5442 goto fail;
5443 }
5444 }
5445
5446 /*
5447 * Initialize overlay planes, index starting after primary planes.
5448 * These planes have a higher DRM index than the primary planes since
5449 * they should be considered as having a higher z-order.
5450 * Order is reversed to match iteration order in atomic check.
5451 *
5452 * Only support DCN for now, and only expose one so we don't encourage
5453 * userspace to use up all the pipes.
5454 */
5455 for (i = 0; i < dm->dc->caps.max_planes; ++i) {
5456 struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
5457
5458 /* Do not create overlay if MPO disabled */
5459 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO)
5460 break;
5461
5462 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
5463 continue;
5464
5465 if (!plane->pixel_format_support.argb8888)
5466 continue;
5467
5468 if (max_overlay-- == 0)
5469 break;
5470
5471 if (initialize_plane(dm, NULL, primary_planes + i,
5472 DRM_PLANE_TYPE_OVERLAY, plane)) {
5473 drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n");
5474 goto fail;
5475 }
5476 }
5477
5478 for (i = 0; i < dm->dc->caps.max_streams; i++)
5479 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
5480 drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n");
5481 goto fail;
5482 }
5483
5484 /* Use Outbox interrupt */
5485 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5486 case IP_VERSION(3, 0, 0):
5487 case IP_VERSION(3, 1, 2):
5488 case IP_VERSION(3, 1, 3):
5489 case IP_VERSION(3, 1, 4):
5490 case IP_VERSION(3, 1, 5):
5491 case IP_VERSION(3, 1, 6):
5492 case IP_VERSION(3, 2, 0):
5493 case IP_VERSION(3, 2, 1):
5494 case IP_VERSION(2, 1, 0):
5495 case IP_VERSION(3, 5, 0):
5496 case IP_VERSION(3, 5, 1):
5497 case IP_VERSION(3, 6, 0):
5498 case IP_VERSION(4, 0, 1):
5499 if (register_outbox_irq_handlers(dm->adev)) {
5500 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5501 goto fail;
5502 }
5503 break;
5504 default:
5505 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n",
5506 amdgpu_ip_version(adev, DCE_HWIP, 0));
5507 }
5508
5509 /* Determine whether to enable PSR support by default. */
5510 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) {
5511 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5512 case IP_VERSION(3, 1, 2):
5513 case IP_VERSION(3, 1, 3):
5514 case IP_VERSION(3, 1, 4):
5515 case IP_VERSION(3, 1, 5):
5516 case IP_VERSION(3, 1, 6):
5517 case IP_VERSION(3, 2, 0):
5518 case IP_VERSION(3, 2, 1):
5519 case IP_VERSION(3, 5, 0):
5520 case IP_VERSION(3, 5, 1):
5521 case IP_VERSION(3, 6, 0):
5522 case IP_VERSION(4, 0, 1):
5523 psr_feature_enabled = true;
5524 break;
5525 default:
5526 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK;
5527 break;
5528 }
5529 }
5530
5531 /* Determine whether to enable Replay support by default. */
5532 if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) {
5533 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5534 case IP_VERSION(3, 1, 4):
5535 case IP_VERSION(3, 2, 0):
5536 case IP_VERSION(3, 2, 1):
5537 case IP_VERSION(3, 5, 0):
5538 case IP_VERSION(3, 5, 1):
5539 case IP_VERSION(3, 6, 0):
5540 replay_feature_enabled = true;
5541 break;
5542
5543 default:
5544 replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK;
5545 break;
5546 }
5547 }
5548
5549 if (link_cnt > MAX_LINKS) {
5550 drm_err(adev_to_drm(adev),
5551 "KMS: Cannot support more than %d display indexes\n",
5552 MAX_LINKS);
5553 goto fail;
5554 }
5555
5556 /* loops over all connectors on the board */
5557 for (i = 0; i < link_cnt; i++) {
5558 struct dc_link *link = NULL;
5559
5560 link = dc_get_link_at_index(dm->dc, i);
5561
5562 if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) {
5563 struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL);
5564
5565 if (!wbcon) {
5566 drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n");
5567 continue;
5568 }
5569
5570 if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) {
5571 drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n");
5572 kfree(wbcon);
5573 continue;
5574 }
5575
5576 link->psr_settings.psr_feature_enabled = false;
5577 link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
5578
5579 continue;
5580 }
5581
5582 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
5583 if (!aconnector)
5584 goto fail;
5585
5586 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
5587 if (!aencoder)
5588 goto fail;
5589
5590 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
5591 drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n");
5592 goto fail;
5593 }
5594
5595 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
5596 drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n");
5597 goto fail;
5598 }
5599
5600 if (dm->hpd_rx_offload_wq)
5601 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector =
5602 aconnector;
5603
5604 if (!dc_link_detect_connection_type(link, &new_connection_type))
5605 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
5606
5607 if (aconnector->base.force && new_connection_type == dc_connection_none) {
5608 emulated_link_detect(link);
5609 amdgpu_dm_update_connector_after_detect(aconnector);
5610 } else {
5611 bool ret = false;
5612
5613 mutex_lock(&dm->dc_lock);
5614 dc_exit_ips_for_hw_access(dm->dc);
5615 ret = dc_link_detect(link, DETECT_REASON_BOOT);
5616 mutex_unlock(&dm->dc_lock);
5617
5618 if (ret) {
5619 amdgpu_dm_update_connector_after_detect(aconnector);
5620 setup_backlight_device(dm, aconnector);
5621
5622 /* Disable PSR if Replay can be enabled */
5623 if (replay_feature_enabled)
5624 if (amdgpu_dm_set_replay_caps(link, aconnector))
5625 psr_feature_enabled = false;
5626
5627 if (psr_feature_enabled) {
5628 amdgpu_dm_set_psr_caps(link);
5629 drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n",
5630 link->psr_settings.psr_feature_enabled,
5631 link->psr_settings.psr_version,
5632 link->dpcd_caps.psr_info.psr_version,
5633 link->dpcd_caps.psr_info.psr_dpcd_caps.raw,
5634 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap);
5635 }
5636 }
5637 }
5638 amdgpu_set_panel_orientation(&aconnector->base);
5639 }
5640
5641 /* Debug dump: list all DC links and their associated sinks after detection
5642 * is complete for all connectors. This provides a comprehensive view of the
5643 * final state without repeating the dump for each connector.
5644 */
5645 amdgpu_dm_dump_links_and_sinks(adev);
5646
5647 /* Software is initialized. Now we can register interrupt handlers. */
5648 switch (adev->asic_type) {
5649 #if defined(CONFIG_DRM_AMD_DC_SI)
5650 case CHIP_TAHITI:
5651 case CHIP_PITCAIRN:
5652 case CHIP_VERDE:
5653 case CHIP_OLAND:
5654 if (dce60_register_irq_handlers(dm->adev)) {
5655 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5656 goto fail;
5657 }
5658 break;
5659 #endif
5660 case CHIP_BONAIRE:
5661 case CHIP_HAWAII:
5662 case CHIP_KAVERI:
5663 case CHIP_KABINI:
5664 case CHIP_MULLINS:
5665 case CHIP_TONGA:
5666 case CHIP_FIJI:
5667 case CHIP_CARRIZO:
5668 case CHIP_STONEY:
5669 case CHIP_POLARIS11:
5670 case CHIP_POLARIS10:
5671 case CHIP_POLARIS12:
5672 case CHIP_VEGAM:
5673 case CHIP_VEGA10:
5674 case CHIP_VEGA12:
5675 case CHIP_VEGA20:
5676 if (dce110_register_irq_handlers(dm->adev)) {
5677 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5678 goto fail;
5679 }
5680 break;
5681 default:
5682 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5683 case IP_VERSION(1, 0, 0):
5684 case IP_VERSION(1, 0, 1):
5685 case IP_VERSION(2, 0, 2):
5686 case IP_VERSION(2, 0, 3):
5687 case IP_VERSION(2, 0, 0):
5688 case IP_VERSION(2, 1, 0):
5689 case IP_VERSION(3, 0, 0):
5690 case IP_VERSION(3, 0, 2):
5691 case IP_VERSION(3, 0, 3):
5692 case IP_VERSION(3, 0, 1):
5693 case IP_VERSION(3, 1, 2):
5694 case IP_VERSION(3, 1, 3):
5695 case IP_VERSION(3, 1, 4):
5696 case IP_VERSION(3, 1, 5):
5697 case IP_VERSION(3, 1, 6):
5698 case IP_VERSION(3, 2, 0):
5699 case IP_VERSION(3, 2, 1):
5700 case IP_VERSION(3, 5, 0):
5701 case IP_VERSION(3, 5, 1):
5702 case IP_VERSION(3, 6, 0):
5703 case IP_VERSION(4, 0, 1):
5704 if (dcn10_register_irq_handlers(dm->adev)) {
5705 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5706 goto fail;
5707 }
5708 break;
5709 default:
5710 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n",
5711 amdgpu_ip_version(adev, DCE_HWIP, 0));
5712 goto fail;
5713 }
5714 break;
5715 }
5716
5717 return 0;
5718 fail:
5719 kfree(aencoder);
5720 kfree(aconnector);
5721
5722 return -EINVAL;
5723 }
5724
amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager * dm)5725 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
5726 {
5727 if (dm->atomic_obj.state)
5728 drm_atomic_private_obj_fini(&dm->atomic_obj);
5729 }
5730
5731 /******************************************************************************
5732 * amdgpu_display_funcs functions
5733 *****************************************************************************/
5734
5735 /*
5736 * dm_bandwidth_update - program display watermarks
5737 *
5738 * @adev: amdgpu_device pointer
5739 *
5740 * Calculate and program the display watermarks and line buffer allocation.
5741 */
dm_bandwidth_update(struct amdgpu_device * adev)5742 static void dm_bandwidth_update(struct amdgpu_device *adev)
5743 {
5744 /* TODO: implement later */
5745 }
5746
5747 static const struct amdgpu_display_funcs dm_display_funcs = {
5748 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
5749 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
5750 .backlight_set_level = NULL, /* never called for DC */
5751 .backlight_get_level = NULL, /* never called for DC */
5752 .hpd_sense = NULL,/* called unconditionally */
5753 .hpd_set_polarity = NULL, /* called unconditionally */
5754 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
5755 .page_flip_get_scanoutpos =
5756 dm_crtc_get_scanoutpos,/* called unconditionally */
5757 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
5758 .add_connector = NULL, /* VBIOS parsing. DAL does it. */
5759 };
5760
5761 #if defined(CONFIG_DEBUG_KERNEL_DC)
5762
s3_debug_store(struct device * device,struct device_attribute * attr,const char * buf,size_t count)5763 static ssize_t s3_debug_store(struct device *device,
5764 struct device_attribute *attr,
5765 const char *buf,
5766 size_t count)
5767 {
5768 int ret;
5769 int s3_state;
5770 struct drm_device *drm_dev = dev_get_drvdata(device);
5771 struct amdgpu_device *adev = drm_to_adev(drm_dev);
5772 struct amdgpu_ip_block *ip_block;
5773
5774 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE);
5775 if (!ip_block)
5776 return -EINVAL;
5777
5778 ret = kstrtoint(buf, 0, &s3_state);
5779
5780 if (ret == 0) {
5781 if (s3_state) {
5782 dm_resume(ip_block);
5783 drm_kms_helper_hotplug_event(adev_to_drm(adev));
5784 } else
5785 dm_suspend(ip_block);
5786 }
5787
5788 return ret == 0 ? count : 0;
5789 }
5790
5791 DEVICE_ATTR_WO(s3_debug);
5792
5793 #endif
5794
dm_init_microcode(struct amdgpu_device * adev)5795 static int dm_init_microcode(struct amdgpu_device *adev)
5796 {
5797 char *fw_name_dmub;
5798 int r;
5799
5800 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5801 case IP_VERSION(2, 1, 0):
5802 fw_name_dmub = FIRMWARE_RENOIR_DMUB;
5803 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
5804 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
5805 break;
5806 case IP_VERSION(3, 0, 0):
5807 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0))
5808 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
5809 else
5810 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
5811 break;
5812 case IP_VERSION(3, 0, 1):
5813 fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
5814 break;
5815 case IP_VERSION(3, 0, 2):
5816 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
5817 break;
5818 case IP_VERSION(3, 0, 3):
5819 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
5820 break;
5821 case IP_VERSION(3, 1, 2):
5822 case IP_VERSION(3, 1, 3):
5823 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
5824 break;
5825 case IP_VERSION(3, 1, 4):
5826 fw_name_dmub = FIRMWARE_DCN_314_DMUB;
5827 break;
5828 case IP_VERSION(3, 1, 5):
5829 fw_name_dmub = FIRMWARE_DCN_315_DMUB;
5830 break;
5831 case IP_VERSION(3, 1, 6):
5832 fw_name_dmub = FIRMWARE_DCN316_DMUB;
5833 break;
5834 case IP_VERSION(3, 2, 0):
5835 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB;
5836 break;
5837 case IP_VERSION(3, 2, 1):
5838 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB;
5839 break;
5840 case IP_VERSION(3, 5, 0):
5841 fw_name_dmub = FIRMWARE_DCN_35_DMUB;
5842 break;
5843 case IP_VERSION(3, 5, 1):
5844 fw_name_dmub = FIRMWARE_DCN_351_DMUB;
5845 break;
5846 case IP_VERSION(3, 6, 0):
5847 fw_name_dmub = FIRMWARE_DCN_36_DMUB;
5848 break;
5849 case IP_VERSION(4, 0, 1):
5850 fw_name_dmub = FIRMWARE_DCN_401_DMUB;
5851 break;
5852 default:
5853 /* ASIC doesn't support DMUB. */
5854 return 0;
5855 }
5856 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED,
5857 "%s", fw_name_dmub);
5858 return r;
5859 }
5860
dm_early_init(struct amdgpu_ip_block * ip_block)5861 static int dm_early_init(struct amdgpu_ip_block *ip_block)
5862 {
5863 struct amdgpu_device *adev = ip_block->adev;
5864 struct amdgpu_mode_info *mode_info = &adev->mode_info;
5865 struct atom_context *ctx = mode_info->atom_context;
5866 int index = GetIndexIntoMasterTable(DATA, Object_Header);
5867 u16 data_offset;
5868
5869 /* if there is no object header, skip DM */
5870 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
5871 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
5872 drm_info(adev_to_drm(adev), "No object header, skipping DM\n");
5873 return -ENOENT;
5874 }
5875
5876 switch (adev->asic_type) {
5877 #if defined(CONFIG_DRM_AMD_DC_SI)
5878 case CHIP_TAHITI:
5879 case CHIP_PITCAIRN:
5880 case CHIP_VERDE:
5881 adev->mode_info.num_crtc = 6;
5882 adev->mode_info.num_hpd = 6;
5883 adev->mode_info.num_dig = 6;
5884 break;
5885 case CHIP_OLAND:
5886 adev->mode_info.num_crtc = 2;
5887 adev->mode_info.num_hpd = 2;
5888 adev->mode_info.num_dig = 2;
5889 break;
5890 #endif
5891 case CHIP_BONAIRE:
5892 case CHIP_HAWAII:
5893 adev->mode_info.num_crtc = 6;
5894 adev->mode_info.num_hpd = 6;
5895 adev->mode_info.num_dig = 6;
5896 break;
5897 case CHIP_KAVERI:
5898 adev->mode_info.num_crtc = 4;
5899 adev->mode_info.num_hpd = 6;
5900 adev->mode_info.num_dig = 7;
5901 break;
5902 case CHIP_KABINI:
5903 case CHIP_MULLINS:
5904 adev->mode_info.num_crtc = 2;
5905 adev->mode_info.num_hpd = 6;
5906 adev->mode_info.num_dig = 6;
5907 break;
5908 case CHIP_FIJI:
5909 case CHIP_TONGA:
5910 adev->mode_info.num_crtc = 6;
5911 adev->mode_info.num_hpd = 6;
5912 adev->mode_info.num_dig = 7;
5913 break;
5914 case CHIP_CARRIZO:
5915 adev->mode_info.num_crtc = 3;
5916 adev->mode_info.num_hpd = 6;
5917 adev->mode_info.num_dig = 9;
5918 break;
5919 case CHIP_STONEY:
5920 adev->mode_info.num_crtc = 2;
5921 adev->mode_info.num_hpd = 6;
5922 adev->mode_info.num_dig = 9;
5923 break;
5924 case CHIP_POLARIS11:
5925 case CHIP_POLARIS12:
5926 adev->mode_info.num_crtc = 5;
5927 adev->mode_info.num_hpd = 5;
5928 adev->mode_info.num_dig = 5;
5929 break;
5930 case CHIP_POLARIS10:
5931 case CHIP_VEGAM:
5932 adev->mode_info.num_crtc = 6;
5933 adev->mode_info.num_hpd = 6;
5934 adev->mode_info.num_dig = 6;
5935 break;
5936 case CHIP_VEGA10:
5937 case CHIP_VEGA12:
5938 case CHIP_VEGA20:
5939 adev->mode_info.num_crtc = 6;
5940 adev->mode_info.num_hpd = 6;
5941 adev->mode_info.num_dig = 6;
5942 break;
5943 default:
5944
5945 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5946 case IP_VERSION(2, 0, 2):
5947 case IP_VERSION(3, 0, 0):
5948 adev->mode_info.num_crtc = 6;
5949 adev->mode_info.num_hpd = 6;
5950 adev->mode_info.num_dig = 6;
5951 break;
5952 case IP_VERSION(2, 0, 0):
5953 case IP_VERSION(3, 0, 2):
5954 adev->mode_info.num_crtc = 5;
5955 adev->mode_info.num_hpd = 5;
5956 adev->mode_info.num_dig = 5;
5957 break;
5958 case IP_VERSION(2, 0, 3):
5959 case IP_VERSION(3, 0, 3):
5960 adev->mode_info.num_crtc = 2;
5961 adev->mode_info.num_hpd = 2;
5962 adev->mode_info.num_dig = 2;
5963 break;
5964 case IP_VERSION(1, 0, 0):
5965 case IP_VERSION(1, 0, 1):
5966 case IP_VERSION(3, 0, 1):
5967 case IP_VERSION(2, 1, 0):
5968 case IP_VERSION(3, 1, 2):
5969 case IP_VERSION(3, 1, 3):
5970 case IP_VERSION(3, 1, 4):
5971 case IP_VERSION(3, 1, 5):
5972 case IP_VERSION(3, 1, 6):
5973 case IP_VERSION(3, 2, 0):
5974 case IP_VERSION(3, 2, 1):
5975 case IP_VERSION(3, 5, 0):
5976 case IP_VERSION(3, 5, 1):
5977 case IP_VERSION(3, 6, 0):
5978 case IP_VERSION(4, 0, 1):
5979 adev->mode_info.num_crtc = 4;
5980 adev->mode_info.num_hpd = 4;
5981 adev->mode_info.num_dig = 4;
5982 break;
5983 default:
5984 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n",
5985 amdgpu_ip_version(adev, DCE_HWIP, 0));
5986 return -EINVAL;
5987 }
5988 break;
5989 }
5990
5991 if (adev->mode_info.funcs == NULL)
5992 adev->mode_info.funcs = &dm_display_funcs;
5993
5994 /*
5995 * Note: Do NOT change adev->audio_endpt_rreg and
5996 * adev->audio_endpt_wreg because they are initialised in
5997 * amdgpu_device_init()
5998 */
5999 #if defined(CONFIG_DEBUG_KERNEL_DC)
6000 device_create_file(
6001 adev_to_drm(adev)->dev,
6002 &dev_attr_s3_debug);
6003 #endif
6004 adev->dc_enabled = true;
6005
6006 return dm_init_microcode(adev);
6007 }
6008
modereset_required(struct drm_crtc_state * crtc_state)6009 static bool modereset_required(struct drm_crtc_state *crtc_state)
6010 {
6011 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
6012 }
6013
amdgpu_dm_encoder_destroy(struct drm_encoder * encoder)6014 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
6015 {
6016 drm_encoder_cleanup(encoder);
6017 kfree(encoder);
6018 }
6019
6020 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
6021 .destroy = amdgpu_dm_encoder_destroy,
6022 };
6023
6024 static int
fill_plane_color_attributes(const struct drm_plane_state * plane_state,const enum surface_pixel_format format,enum dc_color_space * color_space)6025 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
6026 const enum surface_pixel_format format,
6027 enum dc_color_space *color_space)
6028 {
6029 bool full_range;
6030
6031 *color_space = COLOR_SPACE_SRGB;
6032
6033 /* Ignore properties when DRM_CLIENT_CAP_PLANE_COLOR_PIPELINE is set */
6034 if (plane_state->state && plane_state->state->plane_color_pipeline)
6035 return 0;
6036
6037 /* DRM color properties only affect non-RGB formats. */
6038 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
6039 return 0;
6040
6041 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
6042
6043 switch (plane_state->color_encoding) {
6044 case DRM_COLOR_YCBCR_BT601:
6045 if (full_range)
6046 *color_space = COLOR_SPACE_YCBCR601;
6047 else
6048 *color_space = COLOR_SPACE_YCBCR601_LIMITED;
6049 break;
6050
6051 case DRM_COLOR_YCBCR_BT709:
6052 if (full_range)
6053 *color_space = COLOR_SPACE_YCBCR709;
6054 else
6055 *color_space = COLOR_SPACE_YCBCR709_LIMITED;
6056 break;
6057
6058 case DRM_COLOR_YCBCR_BT2020:
6059 if (full_range)
6060 *color_space = COLOR_SPACE_2020_YCBCR_FULL;
6061 else
6062 *color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
6063 break;
6064
6065 default:
6066 return -EINVAL;
6067 }
6068
6069 return 0;
6070 }
6071
6072 static int
fill_dc_plane_info_and_addr(struct amdgpu_device * adev,const struct drm_plane_state * plane_state,const u64 tiling_flags,struct dc_plane_info * plane_info,struct dc_plane_address * address,bool tmz_surface)6073 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
6074 const struct drm_plane_state *plane_state,
6075 const u64 tiling_flags,
6076 struct dc_plane_info *plane_info,
6077 struct dc_plane_address *address,
6078 bool tmz_surface)
6079 {
6080 const struct drm_framebuffer *fb = plane_state->fb;
6081 const struct amdgpu_framebuffer *afb =
6082 to_amdgpu_framebuffer(plane_state->fb);
6083 int ret;
6084
6085 memset(plane_info, 0, sizeof(*plane_info));
6086
6087 switch (fb->format->format) {
6088 case DRM_FORMAT_C8:
6089 plane_info->format =
6090 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
6091 break;
6092 case DRM_FORMAT_RGB565:
6093 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
6094 break;
6095 case DRM_FORMAT_XRGB8888:
6096 case DRM_FORMAT_ARGB8888:
6097 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
6098 break;
6099 case DRM_FORMAT_XRGB2101010:
6100 case DRM_FORMAT_ARGB2101010:
6101 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
6102 break;
6103 case DRM_FORMAT_XBGR2101010:
6104 case DRM_FORMAT_ABGR2101010:
6105 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
6106 break;
6107 case DRM_FORMAT_XBGR8888:
6108 case DRM_FORMAT_ABGR8888:
6109 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
6110 break;
6111 case DRM_FORMAT_NV21:
6112 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
6113 break;
6114 case DRM_FORMAT_NV12:
6115 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
6116 break;
6117 case DRM_FORMAT_P010:
6118 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
6119 break;
6120 case DRM_FORMAT_XRGB16161616F:
6121 case DRM_FORMAT_ARGB16161616F:
6122 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
6123 break;
6124 case DRM_FORMAT_XBGR16161616F:
6125 case DRM_FORMAT_ABGR16161616F:
6126 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
6127 break;
6128 case DRM_FORMAT_XRGB16161616:
6129 case DRM_FORMAT_ARGB16161616:
6130 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
6131 break;
6132 case DRM_FORMAT_XBGR16161616:
6133 case DRM_FORMAT_ABGR16161616:
6134 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
6135 break;
6136 default:
6137 drm_err(adev_to_drm(adev),
6138 "Unsupported screen format %p4cc\n",
6139 &fb->format->format);
6140 return -EINVAL;
6141 }
6142
6143 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
6144 case DRM_MODE_ROTATE_0:
6145 plane_info->rotation = ROTATION_ANGLE_0;
6146 break;
6147 case DRM_MODE_ROTATE_90:
6148 plane_info->rotation = ROTATION_ANGLE_90;
6149 break;
6150 case DRM_MODE_ROTATE_180:
6151 plane_info->rotation = ROTATION_ANGLE_180;
6152 break;
6153 case DRM_MODE_ROTATE_270:
6154 plane_info->rotation = ROTATION_ANGLE_270;
6155 break;
6156 default:
6157 plane_info->rotation = ROTATION_ANGLE_0;
6158 break;
6159 }
6160
6161
6162 plane_info->visible = true;
6163 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
6164
6165 plane_info->layer_index = plane_state->normalized_zpos;
6166
6167 ret = fill_plane_color_attributes(plane_state, plane_info->format,
6168 &plane_info->color_space);
6169 if (ret)
6170 return ret;
6171
6172 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format,
6173 plane_info->rotation, tiling_flags,
6174 &plane_info->tiling_info,
6175 &plane_info->plane_size,
6176 &plane_info->dcc, address,
6177 tmz_surface);
6178 if (ret)
6179 return ret;
6180
6181 amdgpu_dm_plane_fill_blending_from_plane_state(
6182 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha,
6183 &plane_info->global_alpha, &plane_info->global_alpha_value);
6184
6185 return 0;
6186 }
6187
fill_dc_plane_attributes(struct amdgpu_device * adev,struct dc_plane_state * dc_plane_state,struct drm_plane_state * plane_state,struct drm_crtc_state * crtc_state)6188 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
6189 struct dc_plane_state *dc_plane_state,
6190 struct drm_plane_state *plane_state,
6191 struct drm_crtc_state *crtc_state)
6192 {
6193 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6194 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
6195 struct dc_scaling_info scaling_info;
6196 struct dc_plane_info plane_info;
6197 int ret;
6198
6199 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info);
6200 if (ret)
6201 return ret;
6202
6203 dc_plane_state->src_rect = scaling_info.src_rect;
6204 dc_plane_state->dst_rect = scaling_info.dst_rect;
6205 dc_plane_state->clip_rect = scaling_info.clip_rect;
6206 dc_plane_state->scaling_quality = scaling_info.scaling_quality;
6207
6208 ret = fill_dc_plane_info_and_addr(adev, plane_state,
6209 afb->tiling_flags,
6210 &plane_info,
6211 &dc_plane_state->address,
6212 afb->tmz_surface);
6213 if (ret)
6214 return ret;
6215
6216 dc_plane_state->format = plane_info.format;
6217 dc_plane_state->color_space = plane_info.color_space;
6218 dc_plane_state->format = plane_info.format;
6219 dc_plane_state->plane_size = plane_info.plane_size;
6220 dc_plane_state->rotation = plane_info.rotation;
6221 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
6222 dc_plane_state->stereo_format = plane_info.stereo_format;
6223 dc_plane_state->tiling_info = plane_info.tiling_info;
6224 dc_plane_state->visible = plane_info.visible;
6225 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
6226 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha;
6227 dc_plane_state->global_alpha = plane_info.global_alpha;
6228 dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
6229 dc_plane_state->dcc = plane_info.dcc;
6230 dc_plane_state->layer_index = plane_info.layer_index;
6231 dc_plane_state->flip_int_enabled = true;
6232
6233 /*
6234 * Always set input transfer function, since plane state is refreshed
6235 * every time.
6236 */
6237 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state,
6238 plane_state,
6239 dc_plane_state);
6240 if (ret)
6241 return ret;
6242
6243 return 0;
6244 }
6245
fill_dc_dirty_rect(struct drm_plane * plane,struct rect * dirty_rect,int32_t x,s32 y,s32 width,s32 height,int * i,bool ffu)6246 static inline void fill_dc_dirty_rect(struct drm_plane *plane,
6247 struct rect *dirty_rect, int32_t x,
6248 s32 y, s32 width, s32 height,
6249 int *i, bool ffu)
6250 {
6251 WARN_ON(*i >= DC_MAX_DIRTY_RECTS);
6252
6253 dirty_rect->x = x;
6254 dirty_rect->y = y;
6255 dirty_rect->width = width;
6256 dirty_rect->height = height;
6257
6258 if (ffu)
6259 drm_dbg(plane->dev,
6260 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n",
6261 plane->base.id, width, height);
6262 else
6263 drm_dbg(plane->dev,
6264 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)",
6265 plane->base.id, x, y, width, height);
6266
6267 (*i)++;
6268 }
6269
6270 /**
6271 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates
6272 *
6273 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP
6274 * remote fb
6275 * @old_plane_state: Old state of @plane
6276 * @new_plane_state: New state of @plane
6277 * @crtc_state: New state of CRTC connected to the @plane
6278 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects
6279 * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled.
6280 * If PSR SU is enabled and damage clips are available, only the regions of the screen
6281 * that have changed will be updated. If PSR SU is not enabled,
6282 * or if damage clips are not available, the entire screen will be updated.
6283 * @dirty_regions_changed: dirty regions changed
6284 *
6285 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions
6286 * (referred to as "damage clips" in DRM nomenclature) that require updating on
6287 * the eDP remote buffer. The responsibility of specifying the dirty regions is
6288 * amdgpu_dm's.
6289 *
6290 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the
6291 * plane with regions that require flushing to the eDP remote buffer. In
6292 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) -
6293 * implicitly provide damage clips without any client support via the plane
6294 * bounds.
6295 */
fill_dc_dirty_rects(struct drm_plane * plane,struct drm_plane_state * old_plane_state,struct drm_plane_state * new_plane_state,struct drm_crtc_state * crtc_state,struct dc_flip_addrs * flip_addrs,bool is_psr_su,bool * dirty_regions_changed)6296 static void fill_dc_dirty_rects(struct drm_plane *plane,
6297 struct drm_plane_state *old_plane_state,
6298 struct drm_plane_state *new_plane_state,
6299 struct drm_crtc_state *crtc_state,
6300 struct dc_flip_addrs *flip_addrs,
6301 bool is_psr_su,
6302 bool *dirty_regions_changed)
6303 {
6304 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6305 struct rect *dirty_rects = flip_addrs->dirty_rects;
6306 u32 num_clips;
6307 struct drm_mode_rect *clips;
6308 bool bb_changed;
6309 bool fb_changed;
6310 u32 i = 0;
6311 *dirty_regions_changed = false;
6312
6313 /*
6314 * Cursor plane has it's own dirty rect update interface. See
6315 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data
6316 */
6317 if (plane->type == DRM_PLANE_TYPE_CURSOR)
6318 return;
6319
6320 if (new_plane_state->rotation != DRM_MODE_ROTATE_0)
6321 goto ffu;
6322
6323 num_clips = drm_plane_get_damage_clips_count(new_plane_state);
6324 clips = drm_plane_get_damage_clips(new_plane_state);
6325
6326 if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 &&
6327 is_psr_su)))
6328 goto ffu;
6329
6330 if (!dm_crtc_state->mpo_requested) {
6331 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS)
6332 goto ffu;
6333
6334 for (; flip_addrs->dirty_rect_count < num_clips; clips++)
6335 fill_dc_dirty_rect(new_plane_state->plane,
6336 &dirty_rects[flip_addrs->dirty_rect_count],
6337 clips->x1, clips->y1,
6338 clips->x2 - clips->x1, clips->y2 - clips->y1,
6339 &flip_addrs->dirty_rect_count,
6340 false);
6341 return;
6342 }
6343
6344 /*
6345 * MPO is requested. Add entire plane bounding box to dirty rects if
6346 * flipped to or damaged.
6347 *
6348 * If plane is moved or resized, also add old bounding box to dirty
6349 * rects.
6350 */
6351 fb_changed = old_plane_state->fb->base.id !=
6352 new_plane_state->fb->base.id;
6353 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x ||
6354 old_plane_state->crtc_y != new_plane_state->crtc_y ||
6355 old_plane_state->crtc_w != new_plane_state->crtc_w ||
6356 old_plane_state->crtc_h != new_plane_state->crtc_h);
6357
6358 drm_dbg(plane->dev,
6359 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n",
6360 new_plane_state->plane->base.id,
6361 bb_changed, fb_changed, num_clips);
6362
6363 *dirty_regions_changed = bb_changed;
6364
6365 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS)
6366 goto ffu;
6367
6368 if (bb_changed) {
6369 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6370 new_plane_state->crtc_x,
6371 new_plane_state->crtc_y,
6372 new_plane_state->crtc_w,
6373 new_plane_state->crtc_h, &i, false);
6374
6375 /* Add old plane bounding-box if plane is moved or resized */
6376 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6377 old_plane_state->crtc_x,
6378 old_plane_state->crtc_y,
6379 old_plane_state->crtc_w,
6380 old_plane_state->crtc_h, &i, false);
6381 }
6382
6383 if (num_clips) {
6384 for (; i < num_clips; clips++)
6385 fill_dc_dirty_rect(new_plane_state->plane,
6386 &dirty_rects[i], clips->x1,
6387 clips->y1, clips->x2 - clips->x1,
6388 clips->y2 - clips->y1, &i, false);
6389 } else if (fb_changed && !bb_changed) {
6390 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6391 new_plane_state->crtc_x,
6392 new_plane_state->crtc_y,
6393 new_plane_state->crtc_w,
6394 new_plane_state->crtc_h, &i, false);
6395 }
6396
6397 flip_addrs->dirty_rect_count = i;
6398 return;
6399
6400 ffu:
6401 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0,
6402 dm_crtc_state->base.mode.crtc_hdisplay,
6403 dm_crtc_state->base.mode.crtc_vdisplay,
6404 &flip_addrs->dirty_rect_count, true);
6405 }
6406
update_stream_scaling_settings(const struct drm_display_mode * mode,const struct dm_connector_state * dm_state,struct dc_stream_state * stream)6407 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
6408 const struct dm_connector_state *dm_state,
6409 struct dc_stream_state *stream)
6410 {
6411 enum amdgpu_rmx_type rmx_type;
6412
6413 struct rect src = { 0 }; /* viewport in composition space*/
6414 struct rect dst = { 0 }; /* stream addressable area */
6415
6416 /* no mode. nothing to be done */
6417 if (!mode)
6418 return;
6419
6420 /* Full screen scaling by default */
6421 src.width = mode->hdisplay;
6422 src.height = mode->vdisplay;
6423 dst.width = stream->timing.h_addressable;
6424 dst.height = stream->timing.v_addressable;
6425
6426 if (dm_state) {
6427 rmx_type = dm_state->scaling;
6428 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
6429 if (src.width * dst.height <
6430 src.height * dst.width) {
6431 /* height needs less upscaling/more downscaling */
6432 dst.width = src.width *
6433 dst.height / src.height;
6434 } else {
6435 /* width needs less upscaling/more downscaling */
6436 dst.height = src.height *
6437 dst.width / src.width;
6438 }
6439 } else if (rmx_type == RMX_CENTER) {
6440 dst = src;
6441 }
6442
6443 dst.x = (stream->timing.h_addressable - dst.width) / 2;
6444 dst.y = (stream->timing.v_addressable - dst.height) / 2;
6445
6446 if (dm_state->underscan_enable) {
6447 dst.x += dm_state->underscan_hborder / 2;
6448 dst.y += dm_state->underscan_vborder / 2;
6449 dst.width -= dm_state->underscan_hborder;
6450 dst.height -= dm_state->underscan_vborder;
6451 }
6452 }
6453
6454 stream->src = src;
6455 stream->dst = dst;
6456
6457 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n",
6458 dst.x, dst.y, dst.width, dst.height);
6459
6460 }
6461
6462 static enum dc_color_depth
convert_color_depth_from_display_info(const struct drm_connector * connector,bool is_y420,int requested_bpc)6463 convert_color_depth_from_display_info(const struct drm_connector *connector,
6464 bool is_y420, int requested_bpc)
6465 {
6466 u8 bpc;
6467
6468 if (is_y420) {
6469 bpc = 8;
6470
6471 /* Cap display bpc based on HDMI 2.0 HF-VSDB */
6472 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
6473 bpc = 16;
6474 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
6475 bpc = 12;
6476 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
6477 bpc = 10;
6478 } else {
6479 bpc = (uint8_t)connector->display_info.bpc;
6480 /* Assume 8 bpc by default if no bpc is specified. */
6481 bpc = bpc ? bpc : 8;
6482 }
6483
6484 if (requested_bpc > 0) {
6485 /*
6486 * Cap display bpc based on the user requested value.
6487 *
6488 * The value for state->max_bpc may not correctly updated
6489 * depending on when the connector gets added to the state
6490 * or if this was called outside of atomic check, so it
6491 * can't be used directly.
6492 */
6493 bpc = min_t(u8, bpc, requested_bpc);
6494
6495 /* Round down to the nearest even number. */
6496 bpc = bpc - (bpc & 1);
6497 }
6498
6499 switch (bpc) {
6500 case 0:
6501 /*
6502 * Temporary Work around, DRM doesn't parse color depth for
6503 * EDID revision before 1.4
6504 * TODO: Fix edid parsing
6505 */
6506 return COLOR_DEPTH_888;
6507 case 6:
6508 return COLOR_DEPTH_666;
6509 case 8:
6510 return COLOR_DEPTH_888;
6511 case 10:
6512 return COLOR_DEPTH_101010;
6513 case 12:
6514 return COLOR_DEPTH_121212;
6515 case 14:
6516 return COLOR_DEPTH_141414;
6517 case 16:
6518 return COLOR_DEPTH_161616;
6519 default:
6520 return COLOR_DEPTH_UNDEFINED;
6521 }
6522 }
6523
6524 static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode * mode_in)6525 get_aspect_ratio(const struct drm_display_mode *mode_in)
6526 {
6527 /* 1-1 mapping, since both enums follow the HDMI spec. */
6528 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
6529 }
6530
6531 static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing * dc_crtc_timing,const struct drm_connector_state * connector_state)6532 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing,
6533 const struct drm_connector_state *connector_state)
6534 {
6535 enum dc_color_space color_space = COLOR_SPACE_SRGB;
6536
6537 switch (connector_state->colorspace) {
6538 case DRM_MODE_COLORIMETRY_BT601_YCC:
6539 if (dc_crtc_timing->flags.Y_ONLY)
6540 color_space = COLOR_SPACE_YCBCR601_LIMITED;
6541 else
6542 color_space = COLOR_SPACE_YCBCR601;
6543 break;
6544 case DRM_MODE_COLORIMETRY_BT709_YCC:
6545 if (dc_crtc_timing->flags.Y_ONLY)
6546 color_space = COLOR_SPACE_YCBCR709_LIMITED;
6547 else
6548 color_space = COLOR_SPACE_YCBCR709;
6549 break;
6550 case DRM_MODE_COLORIMETRY_OPRGB:
6551 color_space = COLOR_SPACE_ADOBERGB;
6552 break;
6553 case DRM_MODE_COLORIMETRY_BT2020_RGB:
6554 case DRM_MODE_COLORIMETRY_BT2020_YCC:
6555 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB)
6556 color_space = COLOR_SPACE_2020_RGB_FULLRANGE;
6557 else
6558 color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
6559 break;
6560 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601
6561 default:
6562 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) {
6563 color_space = COLOR_SPACE_SRGB;
6564 if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED)
6565 color_space = COLOR_SPACE_SRGB_LIMITED;
6566 /*
6567 * 27030khz is the separation point between HDTV and SDTV
6568 * according to HDMI spec, we use YCbCr709 and YCbCr601
6569 * respectively
6570 */
6571 } else if (dc_crtc_timing->pix_clk_100hz > 270300) {
6572 if (dc_crtc_timing->flags.Y_ONLY)
6573 color_space =
6574 COLOR_SPACE_YCBCR709_LIMITED;
6575 else
6576 color_space = COLOR_SPACE_YCBCR709;
6577 } else {
6578 if (dc_crtc_timing->flags.Y_ONLY)
6579 color_space =
6580 COLOR_SPACE_YCBCR601_LIMITED;
6581 else
6582 color_space = COLOR_SPACE_YCBCR601;
6583 }
6584 break;
6585 }
6586
6587 return color_space;
6588 }
6589
6590 static enum display_content_type
get_output_content_type(const struct drm_connector_state * connector_state)6591 get_output_content_type(const struct drm_connector_state *connector_state)
6592 {
6593 switch (connector_state->content_type) {
6594 default:
6595 case DRM_MODE_CONTENT_TYPE_NO_DATA:
6596 return DISPLAY_CONTENT_TYPE_NO_DATA;
6597 case DRM_MODE_CONTENT_TYPE_GRAPHICS:
6598 return DISPLAY_CONTENT_TYPE_GRAPHICS;
6599 case DRM_MODE_CONTENT_TYPE_PHOTO:
6600 return DISPLAY_CONTENT_TYPE_PHOTO;
6601 case DRM_MODE_CONTENT_TYPE_CINEMA:
6602 return DISPLAY_CONTENT_TYPE_CINEMA;
6603 case DRM_MODE_CONTENT_TYPE_GAME:
6604 return DISPLAY_CONTENT_TYPE_GAME;
6605 }
6606 }
6607
adjust_colour_depth_from_display_info(struct dc_crtc_timing * timing_out,const struct drm_display_info * info)6608 static bool adjust_colour_depth_from_display_info(
6609 struct dc_crtc_timing *timing_out,
6610 const struct drm_display_info *info)
6611 {
6612 enum dc_color_depth depth = timing_out->display_color_depth;
6613 int normalized_clk;
6614
6615 do {
6616 normalized_clk = timing_out->pix_clk_100hz / 10;
6617 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */
6618 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
6619 normalized_clk /= 2;
6620 /* Adjusting pix clock following on HDMI spec based on colour depth */
6621 switch (depth) {
6622 case COLOR_DEPTH_888:
6623 break;
6624 case COLOR_DEPTH_101010:
6625 normalized_clk = (normalized_clk * 30) / 24;
6626 break;
6627 case COLOR_DEPTH_121212:
6628 normalized_clk = (normalized_clk * 36) / 24;
6629 break;
6630 case COLOR_DEPTH_161616:
6631 normalized_clk = (normalized_clk * 48) / 24;
6632 break;
6633 default:
6634 /* The above depths are the only ones valid for HDMI. */
6635 return false;
6636 }
6637 if (normalized_clk <= info->max_tmds_clock) {
6638 timing_out->display_color_depth = depth;
6639 return true;
6640 }
6641 } while (--depth > COLOR_DEPTH_666);
6642 return false;
6643 }
6644
fill_stream_properties_from_drm_display_mode(struct dc_stream_state * stream,const struct drm_display_mode * mode_in,const struct drm_connector * connector,const struct drm_connector_state * connector_state,const struct dc_stream_state * old_stream,int requested_bpc)6645 static void fill_stream_properties_from_drm_display_mode(
6646 struct dc_stream_state *stream,
6647 const struct drm_display_mode *mode_in,
6648 const struct drm_connector *connector,
6649 const struct drm_connector_state *connector_state,
6650 const struct dc_stream_state *old_stream,
6651 int requested_bpc)
6652 {
6653 struct dc_crtc_timing *timing_out = &stream->timing;
6654 const struct drm_display_info *info = &connector->display_info;
6655 struct amdgpu_dm_connector *aconnector = NULL;
6656 struct hdmi_vendor_infoframe hv_frame;
6657 struct hdmi_avi_infoframe avi_frame;
6658 ssize_t err;
6659
6660 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
6661 aconnector = to_amdgpu_dm_connector(connector);
6662
6663 memset(&hv_frame, 0, sizeof(hv_frame));
6664 memset(&avi_frame, 0, sizeof(avi_frame));
6665
6666 timing_out->h_border_left = 0;
6667 timing_out->h_border_right = 0;
6668 timing_out->v_border_top = 0;
6669 timing_out->v_border_bottom = 0;
6670 /* TODO: un-hardcode */
6671 if (drm_mode_is_420_only(info, mode_in)
6672 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6673 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6674 else if (drm_mode_is_420_also(info, mode_in)
6675 && aconnector
6676 && aconnector->force_yuv420_output)
6677 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6678 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422)
6679 && aconnector
6680 && aconnector->force_yuv422_output)
6681 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422;
6682 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444)
6683 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6684 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
6685 else
6686 timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
6687
6688 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
6689 timing_out->display_color_depth = convert_color_depth_from_display_info(
6690 connector,
6691 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
6692 requested_bpc);
6693 timing_out->scan_type = SCANNING_TYPE_NODATA;
6694 timing_out->hdmi_vic = 0;
6695
6696 if (old_stream) {
6697 timing_out->vic = old_stream->timing.vic;
6698 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
6699 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
6700 } else {
6701 timing_out->vic = drm_match_cea_mode(mode_in);
6702 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
6703 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
6704 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
6705 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
6706 }
6707
6708 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6709 err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame,
6710 (struct drm_connector *)connector,
6711 mode_in);
6712 if (err < 0)
6713 drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n",
6714 connector->name, err);
6715 timing_out->vic = avi_frame.video_code;
6716 err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame,
6717 (struct drm_connector *)connector,
6718 mode_in);
6719 if (err < 0)
6720 drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n",
6721 connector->name, err);
6722 timing_out->hdmi_vic = hv_frame.vic;
6723 }
6724
6725 if (aconnector && is_freesync_video_mode(mode_in, aconnector)) {
6726 timing_out->h_addressable = mode_in->hdisplay;
6727 timing_out->h_total = mode_in->htotal;
6728 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
6729 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
6730 timing_out->v_total = mode_in->vtotal;
6731 timing_out->v_addressable = mode_in->vdisplay;
6732 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
6733 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
6734 timing_out->pix_clk_100hz = mode_in->clock * 10;
6735 } else {
6736 timing_out->h_addressable = mode_in->crtc_hdisplay;
6737 timing_out->h_total = mode_in->crtc_htotal;
6738 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
6739 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
6740 timing_out->v_total = mode_in->crtc_vtotal;
6741 timing_out->v_addressable = mode_in->crtc_vdisplay;
6742 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
6743 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
6744 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
6745 }
6746
6747 timing_out->aspect_ratio = get_aspect_ratio(mode_in);
6748
6749 stream->out_transfer_func.type = TF_TYPE_PREDEFINED;
6750 stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB;
6751 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6752 if (!adjust_colour_depth_from_display_info(timing_out, info) &&
6753 drm_mode_is_420_also(info, mode_in) &&
6754 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
6755 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6756 adjust_colour_depth_from_display_info(timing_out, info);
6757 }
6758 }
6759
6760 stream->output_color_space = get_output_color_space(timing_out, connector_state);
6761 stream->content_type = get_output_content_type(connector_state);
6762 }
6763
fill_audio_info(struct audio_info * audio_info,const struct drm_connector * drm_connector,const struct dc_sink * dc_sink)6764 static void fill_audio_info(struct audio_info *audio_info,
6765 const struct drm_connector *drm_connector,
6766 const struct dc_sink *dc_sink)
6767 {
6768 int i = 0;
6769 int cea_revision = 0;
6770 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
6771
6772 audio_info->manufacture_id = edid_caps->manufacturer_id;
6773 audio_info->product_id = edid_caps->product_id;
6774
6775 cea_revision = drm_connector->display_info.cea_rev;
6776
6777 strscpy(audio_info->display_name,
6778 edid_caps->display_name,
6779 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
6780
6781 if (cea_revision >= 3) {
6782 audio_info->mode_count = edid_caps->audio_mode_count;
6783
6784 for (i = 0; i < audio_info->mode_count; ++i) {
6785 audio_info->modes[i].format_code =
6786 (enum audio_format_code)
6787 (edid_caps->audio_modes[i].format_code);
6788 audio_info->modes[i].channel_count =
6789 edid_caps->audio_modes[i].channel_count;
6790 audio_info->modes[i].sample_rates.all =
6791 edid_caps->audio_modes[i].sample_rate;
6792 audio_info->modes[i].sample_size =
6793 edid_caps->audio_modes[i].sample_size;
6794 }
6795 }
6796
6797 audio_info->flags.all = edid_caps->speaker_flags;
6798
6799 /* TODO: We only check for the progressive mode, check for interlace mode too */
6800 if (drm_connector->latency_present[0]) {
6801 audio_info->video_latency = drm_connector->video_latency[0];
6802 audio_info->audio_latency = drm_connector->audio_latency[0];
6803 }
6804
6805 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
6806
6807 }
6808
6809 static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode * src_mode,struct drm_display_mode * dst_mode)6810 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
6811 struct drm_display_mode *dst_mode)
6812 {
6813 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
6814 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
6815 dst_mode->crtc_clock = src_mode->crtc_clock;
6816 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
6817 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
6818 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
6819 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
6820 dst_mode->crtc_htotal = src_mode->crtc_htotal;
6821 dst_mode->crtc_hskew = src_mode->crtc_hskew;
6822 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
6823 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
6824 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
6825 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
6826 dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
6827 }
6828
6829 static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode * drm_mode,const struct drm_display_mode * native_mode,bool scale_enabled)6830 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
6831 const struct drm_display_mode *native_mode,
6832 bool scale_enabled)
6833 {
6834 if (scale_enabled || (
6835 native_mode->clock == drm_mode->clock &&
6836 native_mode->htotal == drm_mode->htotal &&
6837 native_mode->vtotal == drm_mode->vtotal)) {
6838 if (native_mode->crtc_clock)
6839 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
6840 } else {
6841 /* no scaling nor amdgpu inserted, no need to patch */
6842 }
6843 }
6844
6845 static struct dc_sink *
create_fake_sink(struct drm_device * dev,struct dc_link * link)6846 create_fake_sink(struct drm_device *dev, struct dc_link *link)
6847 {
6848 struct dc_sink_init_data sink_init_data = { 0 };
6849 struct dc_sink *sink = NULL;
6850
6851 sink_init_data.link = link;
6852 sink_init_data.sink_signal = link->connector_signal;
6853
6854 sink = dc_sink_create(&sink_init_data);
6855 if (!sink) {
6856 drm_err(dev, "Failed to create sink!\n");
6857 return NULL;
6858 }
6859 sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
6860
6861 return sink;
6862 }
6863
set_multisync_trigger_params(struct dc_stream_state * stream)6864 static void set_multisync_trigger_params(
6865 struct dc_stream_state *stream)
6866 {
6867 struct dc_stream_state *master = NULL;
6868
6869 if (stream->triggered_crtc_reset.enabled) {
6870 master = stream->triggered_crtc_reset.event_source;
6871 stream->triggered_crtc_reset.event =
6872 master->timing.flags.VSYNC_POSITIVE_POLARITY ?
6873 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
6874 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
6875 }
6876 }
6877
set_master_stream(struct dc_stream_state * stream_set[],int stream_count)6878 static void set_master_stream(struct dc_stream_state *stream_set[],
6879 int stream_count)
6880 {
6881 int j, highest_rfr = 0, master_stream = 0;
6882
6883 for (j = 0; j < stream_count; j++) {
6884 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
6885 int refresh_rate = 0;
6886
6887 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
6888 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
6889 if (refresh_rate > highest_rfr) {
6890 highest_rfr = refresh_rate;
6891 master_stream = j;
6892 }
6893 }
6894 }
6895 for (j = 0; j < stream_count; j++) {
6896 if (stream_set[j])
6897 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
6898 }
6899 }
6900
dm_enable_per_frame_crtc_master_sync(struct dc_state * context)6901 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
6902 {
6903 int i = 0;
6904 struct dc_stream_state *stream;
6905
6906 if (context->stream_count < 2)
6907 return;
6908 for (i = 0; i < context->stream_count ; i++) {
6909 if (!context->streams[i])
6910 continue;
6911 /*
6912 * TODO: add a function to read AMD VSDB bits and set
6913 * crtc_sync_master.multi_sync_enabled flag
6914 * For now it's set to false
6915 */
6916 }
6917
6918 set_master_stream(context->streams, context->stream_count);
6919
6920 for (i = 0; i < context->stream_count ; i++) {
6921 stream = context->streams[i];
6922
6923 if (!stream)
6924 continue;
6925
6926 set_multisync_trigger_params(stream);
6927 }
6928 }
6929
6930 /**
6931 * DOC: FreeSync Video
6932 *
6933 * When a userspace application wants to play a video, the content follows a
6934 * standard format definition that usually specifies the FPS for that format.
6935 * The below list illustrates some video format and the expected FPS,
6936 * respectively:
6937 *
6938 * - TV/NTSC (23.976 FPS)
6939 * - Cinema (24 FPS)
6940 * - TV/PAL (25 FPS)
6941 * - TV/NTSC (29.97 FPS)
6942 * - TV/NTSC (30 FPS)
6943 * - Cinema HFR (48 FPS)
6944 * - TV/PAL (50 FPS)
6945 * - Commonly used (60 FPS)
6946 * - Multiples of 24 (48,72,96 FPS)
6947 *
6948 * The list of standards video format is not huge and can be added to the
6949 * connector modeset list beforehand. With that, userspace can leverage
6950 * FreeSync to extends the front porch in order to attain the target refresh
6951 * rate. Such a switch will happen seamlessly, without screen blanking or
6952 * reprogramming of the output in any other way. If the userspace requests a
6953 * modesetting change compatible with FreeSync modes that only differ in the
6954 * refresh rate, DC will skip the full update and avoid blink during the
6955 * transition. For example, the video player can change the modesetting from
6956 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without
6957 * causing any display blink. This same concept can be applied to a mode
6958 * setting change.
6959 */
6960 static struct drm_display_mode *
get_highest_refresh_rate_mode(struct amdgpu_dm_connector * aconnector,bool use_probed_modes)6961 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
6962 bool use_probed_modes)
6963 {
6964 struct drm_display_mode *m, *m_pref = NULL;
6965 u16 current_refresh, highest_refresh;
6966 struct list_head *list_head = use_probed_modes ?
6967 &aconnector->base.probed_modes :
6968 &aconnector->base.modes;
6969
6970 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
6971 return NULL;
6972
6973 if (aconnector->freesync_vid_base.clock != 0)
6974 return &aconnector->freesync_vid_base;
6975
6976 /* Find the preferred mode */
6977 list_for_each_entry(m, list_head, head) {
6978 if (m->type & DRM_MODE_TYPE_PREFERRED) {
6979 m_pref = m;
6980 break;
6981 }
6982 }
6983
6984 if (!m_pref) {
6985 /* Probably an EDID with no preferred mode. Fallback to first entry */
6986 m_pref = list_first_entry_or_null(
6987 &aconnector->base.modes, struct drm_display_mode, head);
6988 if (!m_pref) {
6989 drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n");
6990 return NULL;
6991 }
6992 }
6993
6994 highest_refresh = drm_mode_vrefresh(m_pref);
6995
6996 /*
6997 * Find the mode with highest refresh rate with same resolution.
6998 * For some monitors, preferred mode is not the mode with highest
6999 * supported refresh rate.
7000 */
7001 list_for_each_entry(m, list_head, head) {
7002 current_refresh = drm_mode_vrefresh(m);
7003
7004 if (m->hdisplay == m_pref->hdisplay &&
7005 m->vdisplay == m_pref->vdisplay &&
7006 highest_refresh < current_refresh) {
7007 highest_refresh = current_refresh;
7008 m_pref = m;
7009 }
7010 }
7011
7012 drm_mode_copy(&aconnector->freesync_vid_base, m_pref);
7013 return m_pref;
7014 }
7015
is_freesync_video_mode(const struct drm_display_mode * mode,struct amdgpu_dm_connector * aconnector)7016 static bool is_freesync_video_mode(const struct drm_display_mode *mode,
7017 struct amdgpu_dm_connector *aconnector)
7018 {
7019 struct drm_display_mode *high_mode;
7020 int timing_diff;
7021
7022 high_mode = get_highest_refresh_rate_mode(aconnector, false);
7023 if (!high_mode || !mode)
7024 return false;
7025
7026 timing_diff = high_mode->vtotal - mode->vtotal;
7027
7028 if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
7029 high_mode->hdisplay != mode->hdisplay ||
7030 high_mode->vdisplay != mode->vdisplay ||
7031 high_mode->hsync_start != mode->hsync_start ||
7032 high_mode->hsync_end != mode->hsync_end ||
7033 high_mode->htotal != mode->htotal ||
7034 high_mode->hskew != mode->hskew ||
7035 high_mode->vscan != mode->vscan ||
7036 high_mode->vsync_start - mode->vsync_start != timing_diff ||
7037 high_mode->vsync_end - mode->vsync_end != timing_diff)
7038 return false;
7039 else
7040 return true;
7041 }
7042
7043 #if defined(CONFIG_DRM_AMD_DC_FP)
update_dsc_caps(struct amdgpu_dm_connector * aconnector,struct dc_sink * sink,struct dc_stream_state * stream,struct dsc_dec_dpcd_caps * dsc_caps)7044 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
7045 struct dc_sink *sink, struct dc_stream_state *stream,
7046 struct dsc_dec_dpcd_caps *dsc_caps)
7047 {
7048 stream->timing.flags.DSC = 0;
7049 dsc_caps->is_dsc_supported = false;
7050
7051 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
7052 sink->sink_signal == SIGNAL_TYPE_EDP)) {
7053 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE ||
7054 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)
7055 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
7056 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
7057 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
7058 dsc_caps);
7059 }
7060 }
7061
apply_dsc_policy_for_edp(struct amdgpu_dm_connector * aconnector,struct dc_sink * sink,struct dc_stream_state * stream,struct dsc_dec_dpcd_caps * dsc_caps,uint32_t max_dsc_target_bpp_limit_override)7062 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector,
7063 struct dc_sink *sink, struct dc_stream_state *stream,
7064 struct dsc_dec_dpcd_caps *dsc_caps,
7065 uint32_t max_dsc_target_bpp_limit_override)
7066 {
7067 const struct dc_link_settings *verified_link_cap = NULL;
7068 u32 link_bw_in_kbps;
7069 u32 edp_min_bpp_x16, edp_max_bpp_x16;
7070 struct dc *dc = sink->ctx->dc;
7071 struct dc_dsc_bw_range bw_range = {0};
7072 struct dc_dsc_config dsc_cfg = {0};
7073 struct dc_dsc_config_options dsc_options = {0};
7074
7075 dc_dsc_get_default_config_option(dc, &dsc_options);
7076 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
7077
7078 verified_link_cap = dc_link_get_link_cap(stream->link);
7079 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap);
7080 edp_min_bpp_x16 = 8 * 16;
7081 edp_max_bpp_x16 = 8 * 16;
7082
7083 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel)
7084 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel;
7085
7086 if (edp_max_bpp_x16 < edp_min_bpp_x16)
7087 edp_min_bpp_x16 = edp_max_bpp_x16;
7088
7089 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0],
7090 dc->debug.dsc_min_slice_height_override,
7091 edp_min_bpp_x16, edp_max_bpp_x16,
7092 dsc_caps,
7093 &stream->timing,
7094 dc_link_get_highest_encoding_format(aconnector->dc_link),
7095 &bw_range)) {
7096
7097 if (bw_range.max_kbps < link_bw_in_kbps) {
7098 if (dc_dsc_compute_config(dc->res_pool->dscs[0],
7099 dsc_caps,
7100 &dsc_options,
7101 0,
7102 &stream->timing,
7103 dc_link_get_highest_encoding_format(aconnector->dc_link),
7104 &dsc_cfg)) {
7105 stream->timing.dsc_cfg = dsc_cfg;
7106 stream->timing.flags.DSC = 1;
7107 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16;
7108 }
7109 return;
7110 }
7111 }
7112
7113 if (dc_dsc_compute_config(dc->res_pool->dscs[0],
7114 dsc_caps,
7115 &dsc_options,
7116 link_bw_in_kbps,
7117 &stream->timing,
7118 dc_link_get_highest_encoding_format(aconnector->dc_link),
7119 &dsc_cfg)) {
7120 stream->timing.dsc_cfg = dsc_cfg;
7121 stream->timing.flags.DSC = 1;
7122 }
7123 }
7124
apply_dsc_policy_for_stream(struct amdgpu_dm_connector * aconnector,struct dc_sink * sink,struct dc_stream_state * stream,struct dsc_dec_dpcd_caps * dsc_caps)7125 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
7126 struct dc_sink *sink, struct dc_stream_state *stream,
7127 struct dsc_dec_dpcd_caps *dsc_caps)
7128 {
7129 struct drm_connector *drm_connector = &aconnector->base;
7130 u32 link_bandwidth_kbps;
7131 struct dc *dc = sink->ctx->dc;
7132 u32 max_supported_bw_in_kbps, timing_bw_in_kbps;
7133 u32 dsc_max_supported_bw_in_kbps;
7134 u32 max_dsc_target_bpp_limit_override =
7135 drm_connector->display_info.max_dsc_bpp;
7136 struct dc_dsc_config_options dsc_options = {0};
7137
7138 dc_dsc_get_default_config_option(dc, &dsc_options);
7139 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
7140
7141 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
7142 dc_link_get_link_cap(aconnector->dc_link));
7143
7144 /* Set DSC policy according to dsc_clock_en */
7145 dc_dsc_policy_set_enable_dsc_when_not_needed(
7146 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
7147
7148 if (sink->sink_signal == SIGNAL_TYPE_EDP &&
7149 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp &&
7150 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) {
7151
7152 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override);
7153
7154 } else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
7155 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
7156 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
7157 dsc_caps,
7158 &dsc_options,
7159 link_bandwidth_kbps,
7160 &stream->timing,
7161 dc_link_get_highest_encoding_format(aconnector->dc_link),
7162 &stream->timing.dsc_cfg)) {
7163 stream->timing.flags.DSC = 1;
7164 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n",
7165 __func__, drm_connector->name);
7166 }
7167 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
7168 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing,
7169 dc_link_get_highest_encoding_format(aconnector->dc_link));
7170 max_supported_bw_in_kbps = link_bandwidth_kbps;
7171 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps;
7172
7173 if (timing_bw_in_kbps > max_supported_bw_in_kbps &&
7174 max_supported_bw_in_kbps > 0 &&
7175 dsc_max_supported_bw_in_kbps > 0)
7176 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
7177 dsc_caps,
7178 &dsc_options,
7179 dsc_max_supported_bw_in_kbps,
7180 &stream->timing,
7181 dc_link_get_highest_encoding_format(aconnector->dc_link),
7182 &stream->timing.dsc_cfg)) {
7183 stream->timing.flags.DSC = 1;
7184 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n",
7185 __func__, drm_connector->name);
7186 }
7187 }
7188 }
7189
7190 /* Overwrite the stream flag if DSC is enabled through debugfs */
7191 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
7192 stream->timing.flags.DSC = 1;
7193
7194 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
7195 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
7196
7197 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
7198 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
7199
7200 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
7201 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
7202 }
7203 #endif
7204
7205 static struct dc_stream_state *
create_stream_for_sink(struct drm_connector * connector,const struct drm_display_mode * drm_mode,const struct dm_connector_state * dm_state,const struct dc_stream_state * old_stream,int requested_bpc)7206 create_stream_for_sink(struct drm_connector *connector,
7207 const struct drm_display_mode *drm_mode,
7208 const struct dm_connector_state *dm_state,
7209 const struct dc_stream_state *old_stream,
7210 int requested_bpc)
7211 {
7212 struct drm_device *dev = connector->dev;
7213 struct amdgpu_dm_connector *aconnector = NULL;
7214 struct drm_display_mode *preferred_mode = NULL;
7215 const struct drm_connector_state *con_state = &dm_state->base;
7216 struct dc_stream_state *stream = NULL;
7217 struct drm_display_mode mode;
7218 struct drm_display_mode saved_mode;
7219 struct drm_display_mode *freesync_mode = NULL;
7220 bool native_mode_found = false;
7221 bool recalculate_timing = false;
7222 bool scale = dm_state->scaling != RMX_OFF;
7223 int mode_refresh;
7224 int preferred_refresh = 0;
7225 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN;
7226 #if defined(CONFIG_DRM_AMD_DC_FP)
7227 struct dsc_dec_dpcd_caps dsc_caps;
7228 #endif
7229 struct dc_link *link = NULL;
7230 struct dc_sink *sink = NULL;
7231
7232 drm_mode_init(&mode, drm_mode);
7233 memset(&saved_mode, 0, sizeof(saved_mode));
7234
7235 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) {
7236 aconnector = NULL;
7237 aconnector = to_amdgpu_dm_connector(connector);
7238 link = aconnector->dc_link;
7239 } else {
7240 struct drm_writeback_connector *wbcon = NULL;
7241 struct amdgpu_dm_wb_connector *dm_wbcon = NULL;
7242
7243 wbcon = drm_connector_to_writeback(connector);
7244 dm_wbcon = to_amdgpu_dm_wb_connector(wbcon);
7245 link = dm_wbcon->link;
7246 }
7247
7248 if (!aconnector || !aconnector->dc_sink) {
7249 sink = create_fake_sink(dev, link);
7250 if (!sink)
7251 return stream;
7252
7253 } else {
7254 sink = aconnector->dc_sink;
7255 dc_sink_retain(sink);
7256 }
7257
7258 stream = dc_create_stream_for_sink(sink);
7259
7260 if (stream == NULL) {
7261 drm_err(dev, "Failed to create stream for sink!\n");
7262 goto finish;
7263 }
7264
7265 /* We leave this NULL for writeback connectors */
7266 stream->dm_stream_context = aconnector;
7267
7268 stream->timing.flags.LTE_340MCSC_SCRAMBLE =
7269 connector->display_info.hdmi.scdc.scrambling.low_rates;
7270
7271 list_for_each_entry(preferred_mode, &connector->modes, head) {
7272 /* Search for preferred mode */
7273 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
7274 native_mode_found = true;
7275 break;
7276 }
7277 }
7278 if (!native_mode_found)
7279 preferred_mode = list_first_entry_or_null(
7280 &connector->modes,
7281 struct drm_display_mode,
7282 head);
7283
7284 mode_refresh = drm_mode_vrefresh(&mode);
7285
7286 if (preferred_mode == NULL) {
7287 /*
7288 * This may not be an error, the use case is when we have no
7289 * usermode calls to reset and set mode upon hotplug. In this
7290 * case, we call set mode ourselves to restore the previous mode
7291 * and the modelist may not be filled in time.
7292 */
7293 drm_dbg_driver(dev, "No preferred mode found\n");
7294 } else if (aconnector) {
7295 recalculate_timing = amdgpu_freesync_vid_mode &&
7296 is_freesync_video_mode(&mode, aconnector);
7297 if (recalculate_timing) {
7298 freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
7299 drm_mode_copy(&saved_mode, &mode);
7300 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio;
7301 drm_mode_copy(&mode, freesync_mode);
7302 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio;
7303 } else {
7304 decide_crtc_timing_for_drm_display_mode(
7305 &mode, preferred_mode, scale);
7306
7307 preferred_refresh = drm_mode_vrefresh(preferred_mode);
7308 }
7309 }
7310
7311 if (recalculate_timing)
7312 drm_mode_set_crtcinfo(&saved_mode, 0);
7313
7314 /*
7315 * If scaling is enabled and refresh rate didn't change
7316 * we copy the vic and polarities of the old timings
7317 */
7318 if (!scale || mode_refresh != preferred_refresh)
7319 fill_stream_properties_from_drm_display_mode(
7320 stream, &mode, connector, con_state, NULL,
7321 requested_bpc);
7322 else
7323 fill_stream_properties_from_drm_display_mode(
7324 stream, &mode, connector, con_state, old_stream,
7325 requested_bpc);
7326
7327 /* The rest isn't needed for writeback connectors */
7328 if (!aconnector)
7329 goto finish;
7330
7331 if (aconnector->timing_changed) {
7332 drm_dbg(aconnector->base.dev,
7333 "overriding timing for automated test, bpc %d, changing to %d\n",
7334 stream->timing.display_color_depth,
7335 aconnector->timing_requested->display_color_depth);
7336 stream->timing = *aconnector->timing_requested;
7337 }
7338
7339 #if defined(CONFIG_DRM_AMD_DC_FP)
7340 /* SST DSC determination policy */
7341 update_dsc_caps(aconnector, sink, stream, &dsc_caps);
7342 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
7343 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
7344 #endif
7345
7346 update_stream_scaling_settings(&mode, dm_state, stream);
7347
7348 fill_audio_info(
7349 &stream->audio_info,
7350 connector,
7351 sink);
7352
7353 update_stream_signal(stream, sink);
7354
7355 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
7356 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);
7357
7358 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT ||
7359 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST ||
7360 stream->signal == SIGNAL_TYPE_EDP) {
7361 const struct dc_edid_caps *edid_caps;
7362 unsigned int disable_colorimetry = 0;
7363
7364 if (aconnector->dc_sink) {
7365 edid_caps = &aconnector->dc_sink->edid_caps;
7366 disable_colorimetry = edid_caps->panel_patch.disable_colorimetry;
7367 }
7368
7369 //
7370 // should decide stream support vsc sdp colorimetry capability
7371 // before building vsc info packet
7372 //
7373 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 &&
7374 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED &&
7375 !disable_colorimetry;
7376
7377 if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22)
7378 tf = TRANSFER_FUNC_GAMMA_22;
7379 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf);
7380 aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY;
7381
7382 }
7383 finish:
7384 dc_sink_release(sink);
7385
7386 return stream;
7387 }
7388
7389 /**
7390 * amdgpu_dm_connector_poll - Poll a connector to see if it's connected to a display
7391 * @aconnector: DM connector to poll (owns @base drm_connector and @dc_link)
7392 * @force: if true, force polling even when DAC load detection was used
7393 *
7394 * Used for connectors that don't support HPD (hotplug detection) to
7395 * periodically check whether the connector is connected to a display.
7396 *
7397 * When connection was determined via DAC load detection, we avoid
7398 * re-running it on normal polls to prevent visible glitches, unless
7399 * @force is set.
7400 *
7401 * Return: The probed connector status (connected/disconnected/unknown).
7402 */
7403 static enum drm_connector_status
amdgpu_dm_connector_poll(struct amdgpu_dm_connector * aconnector,bool force)7404 amdgpu_dm_connector_poll(struct amdgpu_dm_connector *aconnector, bool force)
7405 {
7406 struct drm_connector *connector = &aconnector->base;
7407 struct drm_device *dev = connector->dev;
7408 struct amdgpu_device *adev = drm_to_adev(dev);
7409 struct dc_link *link = aconnector->dc_link;
7410 enum dc_connection_type conn_type = dc_connection_none;
7411 enum drm_connector_status status = connector_status_disconnected;
7412
7413 /* When we determined the connection using DAC load detection,
7414 * do NOT poll the connector do detect disconnect because
7415 * that would run DAC load detection again which can cause
7416 * visible visual glitches.
7417 *
7418 * Only allow to poll such a connector again when forcing.
7419 */
7420 if (!force && link->local_sink && link->type == dc_connection_dac_load)
7421 return connector->status;
7422
7423 mutex_lock(&aconnector->hpd_lock);
7424
7425 if (dc_link_detect_connection_type(aconnector->dc_link, &conn_type) &&
7426 conn_type != dc_connection_none) {
7427 mutex_lock(&adev->dm.dc_lock);
7428
7429 /* Only call full link detection when a sink isn't created yet,
7430 * ie. just when the display is plugged in, otherwise we risk flickering.
7431 */
7432 if (link->local_sink ||
7433 dc_link_detect(link, DETECT_REASON_HPD))
7434 status = connector_status_connected;
7435
7436 mutex_unlock(&adev->dm.dc_lock);
7437 }
7438
7439 if (connector->status != status) {
7440 if (status == connector_status_disconnected) {
7441 if (link->local_sink)
7442 dc_sink_release(link->local_sink);
7443
7444 link->local_sink = NULL;
7445 link->dpcd_sink_count = 0;
7446 link->type = dc_connection_none;
7447 }
7448
7449 amdgpu_dm_update_connector_after_detect(aconnector);
7450 }
7451
7452 mutex_unlock(&aconnector->hpd_lock);
7453 return status;
7454 }
7455
7456 /**
7457 * amdgpu_dm_connector_detect() - Detect whether a DRM connector is connected to a display
7458 *
7459 * A connector is considered connected when it has a sink that is not NULL.
7460 * For connectors that support HPD (hotplug detection), the connection is
7461 * handled in the HPD interrupt.
7462 * For connectors that may not support HPD, such as analog connectors,
7463 * DRM will call this function repeatedly to poll them.
7464 *
7465 * Notes:
7466 * 1. This interface is NOT called in context of HPD irq.
7467 * 2. This interface *is called* in context of user-mode ioctl. Which
7468 * makes it a bad place for *any* MST-related activity.
7469 *
7470 * @connector: The DRM connector we are checking. We convert it to
7471 * amdgpu_dm_connector so we can read the DC link and state.
7472 * @force: If true, do a full detect again. This is used even when
7473 * a lighter check would normally be used to avoid flicker.
7474 *
7475 * Return: The connector status (connected, disconnected, or unknown).
7476 *
7477 */
7478 static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector * connector,bool force)7479 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
7480 {
7481 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7482
7483 update_subconnector_property(aconnector);
7484
7485 if (aconnector->base.force == DRM_FORCE_ON ||
7486 aconnector->base.force == DRM_FORCE_ON_DIGITAL)
7487 return connector_status_connected;
7488 else if (aconnector->base.force == DRM_FORCE_OFF)
7489 return connector_status_disconnected;
7490
7491 /* Poll analog connectors and only when either
7492 * disconnected or connected to an analog display.
7493 */
7494 if (drm_kms_helper_is_poll_worker() &&
7495 dc_connector_supports_analog(aconnector->dc_link->link_id.id) &&
7496 (!aconnector->dc_sink || aconnector->dc_sink->edid_caps.analog))
7497 return amdgpu_dm_connector_poll(aconnector, force);
7498
7499 return (aconnector->dc_sink ? connector_status_connected :
7500 connector_status_disconnected);
7501 }
7502
amdgpu_dm_connector_atomic_set_property(struct drm_connector * connector,struct drm_connector_state * connector_state,struct drm_property * property,uint64_t val)7503 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
7504 struct drm_connector_state *connector_state,
7505 struct drm_property *property,
7506 uint64_t val)
7507 {
7508 struct drm_device *dev = connector->dev;
7509 struct amdgpu_device *adev = drm_to_adev(dev);
7510 struct dm_connector_state *dm_old_state =
7511 to_dm_connector_state(connector->state);
7512 struct dm_connector_state *dm_new_state =
7513 to_dm_connector_state(connector_state);
7514
7515 int ret = -EINVAL;
7516
7517 if (property == dev->mode_config.scaling_mode_property) {
7518 enum amdgpu_rmx_type rmx_type;
7519
7520 switch (val) {
7521 case DRM_MODE_SCALE_CENTER:
7522 rmx_type = RMX_CENTER;
7523 break;
7524 case DRM_MODE_SCALE_ASPECT:
7525 rmx_type = RMX_ASPECT;
7526 break;
7527 case DRM_MODE_SCALE_FULLSCREEN:
7528 rmx_type = RMX_FULL;
7529 break;
7530 case DRM_MODE_SCALE_NONE:
7531 default:
7532 rmx_type = RMX_OFF;
7533 break;
7534 }
7535
7536 if (dm_old_state->scaling == rmx_type)
7537 return 0;
7538
7539 dm_new_state->scaling = rmx_type;
7540 ret = 0;
7541 } else if (property == adev->mode_info.underscan_hborder_property) {
7542 dm_new_state->underscan_hborder = val;
7543 ret = 0;
7544 } else if (property == adev->mode_info.underscan_vborder_property) {
7545 dm_new_state->underscan_vborder = val;
7546 ret = 0;
7547 } else if (property == adev->mode_info.underscan_property) {
7548 dm_new_state->underscan_enable = val;
7549 ret = 0;
7550 } else if (property == adev->mode_info.abm_level_property) {
7551 switch (val) {
7552 case ABM_SYSFS_CONTROL:
7553 dm_new_state->abm_sysfs_forbidden = false;
7554 break;
7555 case ABM_LEVEL_OFF:
7556 dm_new_state->abm_sysfs_forbidden = true;
7557 dm_new_state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE;
7558 break;
7559 default:
7560 dm_new_state->abm_sysfs_forbidden = true;
7561 dm_new_state->abm_level = val;
7562 }
7563 ret = 0;
7564 }
7565
7566 return ret;
7567 }
7568
amdgpu_dm_connector_atomic_get_property(struct drm_connector * connector,const struct drm_connector_state * state,struct drm_property * property,uint64_t * val)7569 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
7570 const struct drm_connector_state *state,
7571 struct drm_property *property,
7572 uint64_t *val)
7573 {
7574 struct drm_device *dev = connector->dev;
7575 struct amdgpu_device *adev = drm_to_adev(dev);
7576 struct dm_connector_state *dm_state =
7577 to_dm_connector_state(state);
7578 int ret = -EINVAL;
7579
7580 if (property == dev->mode_config.scaling_mode_property) {
7581 switch (dm_state->scaling) {
7582 case RMX_CENTER:
7583 *val = DRM_MODE_SCALE_CENTER;
7584 break;
7585 case RMX_ASPECT:
7586 *val = DRM_MODE_SCALE_ASPECT;
7587 break;
7588 case RMX_FULL:
7589 *val = DRM_MODE_SCALE_FULLSCREEN;
7590 break;
7591 case RMX_OFF:
7592 default:
7593 *val = DRM_MODE_SCALE_NONE;
7594 break;
7595 }
7596 ret = 0;
7597 } else if (property == adev->mode_info.underscan_hborder_property) {
7598 *val = dm_state->underscan_hborder;
7599 ret = 0;
7600 } else if (property == adev->mode_info.underscan_vborder_property) {
7601 *val = dm_state->underscan_vborder;
7602 ret = 0;
7603 } else if (property == adev->mode_info.underscan_property) {
7604 *val = dm_state->underscan_enable;
7605 ret = 0;
7606 } else if (property == adev->mode_info.abm_level_property) {
7607 if (!dm_state->abm_sysfs_forbidden)
7608 *val = ABM_SYSFS_CONTROL;
7609 else
7610 *val = (dm_state->abm_level != ABM_LEVEL_IMMEDIATE_DISABLE) ?
7611 dm_state->abm_level : 0;
7612 ret = 0;
7613 }
7614
7615 return ret;
7616 }
7617
7618 /**
7619 * DOC: panel power savings
7620 *
7621 * The display manager allows you to set your desired **panel power savings**
7622 * level (between 0-4, with 0 representing off), e.g. using the following::
7623 *
7624 * # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings
7625 *
7626 * Modifying this value can have implications on color accuracy, so tread
7627 * carefully.
7628 */
7629
panel_power_savings_show(struct device * device,struct device_attribute * attr,char * buf)7630 static ssize_t panel_power_savings_show(struct device *device,
7631 struct device_attribute *attr,
7632 char *buf)
7633 {
7634 struct drm_connector *connector = dev_get_drvdata(device);
7635 struct drm_device *dev = connector->dev;
7636 u8 val;
7637
7638 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7639 val = to_dm_connector_state(connector->state)->abm_level ==
7640 ABM_LEVEL_IMMEDIATE_DISABLE ? 0 :
7641 to_dm_connector_state(connector->state)->abm_level;
7642 drm_modeset_unlock(&dev->mode_config.connection_mutex);
7643
7644 return sysfs_emit(buf, "%u\n", val);
7645 }
7646
panel_power_savings_store(struct device * device,struct device_attribute * attr,const char * buf,size_t count)7647 static ssize_t panel_power_savings_store(struct device *device,
7648 struct device_attribute *attr,
7649 const char *buf, size_t count)
7650 {
7651 struct drm_connector *connector = dev_get_drvdata(device);
7652 struct drm_device *dev = connector->dev;
7653 long val;
7654 int ret;
7655
7656 ret = kstrtol(buf, 0, &val);
7657
7658 if (ret)
7659 return ret;
7660
7661 if (val < 0 || val > 4)
7662 return -EINVAL;
7663
7664 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7665 if (to_dm_connector_state(connector->state)->abm_sysfs_forbidden)
7666 ret = -EBUSY;
7667 else
7668 to_dm_connector_state(connector->state)->abm_level = val ?:
7669 ABM_LEVEL_IMMEDIATE_DISABLE;
7670 drm_modeset_unlock(&dev->mode_config.connection_mutex);
7671
7672 if (ret)
7673 return ret;
7674
7675 drm_kms_helper_hotplug_event(dev);
7676
7677 return count;
7678 }
7679
7680 static DEVICE_ATTR_RW(panel_power_savings);
7681
7682 static struct attribute *amdgpu_attrs[] = {
7683 &dev_attr_panel_power_savings.attr,
7684 NULL
7685 };
7686
7687 static const struct attribute_group amdgpu_group = {
7688 .name = "amdgpu",
7689 .attrs = amdgpu_attrs
7690 };
7691
7692 static bool
amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector * amdgpu_dm_connector)7693 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector)
7694 {
7695 if (amdgpu_dm_abm_level >= 0)
7696 return false;
7697
7698 if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
7699 return false;
7700
7701 /* check for OLED panels */
7702 if (amdgpu_dm_connector->bl_idx >= 0) {
7703 struct drm_device *drm = amdgpu_dm_connector->base.dev;
7704 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
7705 struct amdgpu_dm_backlight_caps *caps;
7706
7707 caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx];
7708 if (caps->aux_support)
7709 return false;
7710 }
7711
7712 return true;
7713 }
7714
amdgpu_dm_connector_unregister(struct drm_connector * connector)7715 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
7716 {
7717 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
7718
7719 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector))
7720 sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group);
7721
7722 cec_notifier_conn_unregister(amdgpu_dm_connector->notifier);
7723 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
7724 }
7725
amdgpu_dm_connector_destroy(struct drm_connector * connector)7726 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
7727 {
7728 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7729 struct amdgpu_device *adev = drm_to_adev(connector->dev);
7730 struct amdgpu_display_manager *dm = &adev->dm;
7731
7732 /*
7733 * Call only if mst_mgr was initialized before since it's not done
7734 * for all connector types.
7735 */
7736 if (aconnector->mst_mgr.dev)
7737 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);
7738
7739 /* Cancel and flush any pending HDMI HPD debounce work */
7740 cancel_delayed_work_sync(&aconnector->hdmi_hpd_debounce_work);
7741 if (aconnector->hdmi_prev_sink) {
7742 dc_sink_release(aconnector->hdmi_prev_sink);
7743 aconnector->hdmi_prev_sink = NULL;
7744 }
7745
7746 if (aconnector->bl_idx != -1) {
7747 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]);
7748 dm->backlight_dev[aconnector->bl_idx] = NULL;
7749 }
7750
7751 if (aconnector->dc_em_sink)
7752 dc_sink_release(aconnector->dc_em_sink);
7753 aconnector->dc_em_sink = NULL;
7754 if (aconnector->dc_sink)
7755 dc_sink_release(aconnector->dc_sink);
7756 aconnector->dc_sink = NULL;
7757
7758 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
7759 drm_connector_unregister(connector);
7760 drm_connector_cleanup(connector);
7761 kfree(aconnector->dm_dp_aux.aux.name);
7762
7763 kfree(connector);
7764 }
7765
amdgpu_dm_connector_funcs_reset(struct drm_connector * connector)7766 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
7767 {
7768 struct dm_connector_state *state =
7769 to_dm_connector_state(connector->state);
7770
7771 if (connector->state)
7772 __drm_atomic_helper_connector_destroy_state(connector->state);
7773
7774 kfree(state);
7775
7776 state = kzalloc(sizeof(*state), GFP_KERNEL);
7777
7778 if (state) {
7779 state->scaling = RMX_OFF;
7780 state->underscan_enable = false;
7781 state->underscan_hborder = 0;
7782 state->underscan_vborder = 0;
7783 state->base.max_requested_bpc = 8;
7784 state->vcpi_slots = 0;
7785 state->pbn = 0;
7786
7787 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
7788 if (amdgpu_dm_abm_level <= 0)
7789 state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE;
7790 else
7791 state->abm_level = amdgpu_dm_abm_level;
7792 }
7793
7794 __drm_atomic_helper_connector_reset(connector, &state->base);
7795 }
7796 }
7797
7798 struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector * connector)7799 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
7800 {
7801 struct dm_connector_state *state =
7802 to_dm_connector_state(connector->state);
7803
7804 struct dm_connector_state *new_state =
7805 kmemdup(state, sizeof(*state), GFP_KERNEL);
7806
7807 if (!new_state)
7808 return NULL;
7809
7810 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
7811
7812 new_state->freesync_capable = state->freesync_capable;
7813 new_state->abm_level = state->abm_level;
7814 new_state->scaling = state->scaling;
7815 new_state->underscan_enable = state->underscan_enable;
7816 new_state->underscan_hborder = state->underscan_hborder;
7817 new_state->underscan_vborder = state->underscan_vborder;
7818 new_state->vcpi_slots = state->vcpi_slots;
7819 new_state->pbn = state->pbn;
7820 return &new_state->base;
7821 }
7822
7823 static int
amdgpu_dm_connector_late_register(struct drm_connector * connector)7824 amdgpu_dm_connector_late_register(struct drm_connector *connector)
7825 {
7826 struct amdgpu_dm_connector *amdgpu_dm_connector =
7827 to_amdgpu_dm_connector(connector);
7828 int r;
7829
7830 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) {
7831 r = sysfs_create_group(&connector->kdev->kobj,
7832 &amdgpu_group);
7833 if (r)
7834 return r;
7835 }
7836
7837 amdgpu_dm_register_backlight_device(amdgpu_dm_connector);
7838
7839 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
7840 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
7841 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
7842 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
7843 if (r)
7844 return r;
7845 }
7846
7847 #if defined(CONFIG_DEBUG_FS)
7848 connector_debugfs_init(amdgpu_dm_connector);
7849 #endif
7850
7851 return 0;
7852 }
7853
amdgpu_dm_connector_funcs_force(struct drm_connector * connector)7854 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector)
7855 {
7856 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7857 struct dc_link *dc_link = aconnector->dc_link;
7858 struct dc_sink *dc_em_sink = aconnector->dc_em_sink;
7859 const struct drm_edid *drm_edid;
7860 struct i2c_adapter *ddc;
7861 struct drm_device *dev = connector->dev;
7862
7863 if (dc_link && dc_link->aux_mode)
7864 ddc = &aconnector->dm_dp_aux.aux.ddc;
7865 else
7866 ddc = &aconnector->i2c->base;
7867
7868 drm_edid = drm_edid_read_ddc(connector, ddc);
7869 drm_edid_connector_update(connector, drm_edid);
7870 if (!drm_edid) {
7871 drm_err(dev, "No EDID found on connector: %s.\n", connector->name);
7872 return;
7873 }
7874
7875 aconnector->drm_edid = drm_edid;
7876 /* Update emulated (virtual) sink's EDID */
7877 if (dc_em_sink && dc_link) {
7878 // FIXME: Get rid of drm_edid_raw()
7879 const struct edid *edid = drm_edid_raw(drm_edid);
7880
7881 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps));
7882 memmove(dc_em_sink->dc_edid.raw_edid, edid,
7883 (edid->extensions + 1) * EDID_LENGTH);
7884 dm_helpers_parse_edid_caps(
7885 dc_link,
7886 &dc_em_sink->dc_edid,
7887 &dc_em_sink->edid_caps);
7888 }
7889 }
7890
7891 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
7892 .reset = amdgpu_dm_connector_funcs_reset,
7893 .detect = amdgpu_dm_connector_detect,
7894 .fill_modes = drm_helper_probe_single_connector_modes,
7895 .destroy = amdgpu_dm_connector_destroy,
7896 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
7897 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7898 .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
7899 .atomic_get_property = amdgpu_dm_connector_atomic_get_property,
7900 .late_register = amdgpu_dm_connector_late_register,
7901 .early_unregister = amdgpu_dm_connector_unregister,
7902 .force = amdgpu_dm_connector_funcs_force
7903 };
7904
get_modes(struct drm_connector * connector)7905 static int get_modes(struct drm_connector *connector)
7906 {
7907 return amdgpu_dm_connector_get_modes(connector);
7908 }
7909
create_eml_sink(struct amdgpu_dm_connector * aconnector)7910 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
7911 {
7912 struct drm_connector *connector = &aconnector->base;
7913 struct dc_link *dc_link = aconnector->dc_link;
7914 struct dc_sink_init_data init_params = {
7915 .link = aconnector->dc_link,
7916 .sink_signal = SIGNAL_TYPE_VIRTUAL
7917 };
7918 const struct drm_edid *drm_edid;
7919 const struct edid *edid;
7920 struct i2c_adapter *ddc;
7921
7922 if (dc_link && dc_link->aux_mode)
7923 ddc = &aconnector->dm_dp_aux.aux.ddc;
7924 else
7925 ddc = &aconnector->i2c->base;
7926
7927 drm_edid = drm_edid_read_ddc(connector, ddc);
7928 drm_edid_connector_update(connector, drm_edid);
7929 if (!drm_edid) {
7930 drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name);
7931 return;
7932 }
7933
7934 if (connector->display_info.is_hdmi)
7935 init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A;
7936
7937 aconnector->drm_edid = drm_edid;
7938
7939 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
7940 aconnector->dc_em_sink = dc_link_add_remote_sink(
7941 aconnector->dc_link,
7942 (uint8_t *)edid,
7943 (edid->extensions + 1) * EDID_LENGTH,
7944 &init_params);
7945
7946 if (aconnector->base.force == DRM_FORCE_ON) {
7947 aconnector->dc_sink = aconnector->dc_link->local_sink ?
7948 aconnector->dc_link->local_sink :
7949 aconnector->dc_em_sink;
7950 if (aconnector->dc_sink)
7951 dc_sink_retain(aconnector->dc_sink);
7952 }
7953 }
7954
handle_edid_mgmt(struct amdgpu_dm_connector * aconnector)7955 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
7956 {
7957 struct dc_link *link = (struct dc_link *)aconnector->dc_link;
7958
7959 /*
7960 * In case of headless boot with force on for DP managed connector
7961 * Those settings have to be != 0 to get initial modeset
7962 */
7963 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
7964 link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
7965 link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
7966 }
7967
7968 create_eml_sink(aconnector);
7969 }
7970
dm_validate_stream_and_context(struct dc * dc,struct dc_stream_state * stream)7971 static enum dc_status dm_validate_stream_and_context(struct dc *dc,
7972 struct dc_stream_state *stream)
7973 {
7974 enum dc_status dc_result = DC_ERROR_UNEXPECTED;
7975 struct dc_plane_state *dc_plane_state = NULL;
7976 struct dc_state *dc_state = NULL;
7977
7978 if (!stream)
7979 goto cleanup;
7980
7981 dc_plane_state = dc_create_plane_state(dc);
7982 if (!dc_plane_state)
7983 goto cleanup;
7984
7985 dc_state = dc_state_create(dc, NULL);
7986 if (!dc_state)
7987 goto cleanup;
7988
7989 /* populate stream to plane */
7990 dc_plane_state->src_rect.height = stream->src.height;
7991 dc_plane_state->src_rect.width = stream->src.width;
7992 dc_plane_state->dst_rect.height = stream->src.height;
7993 dc_plane_state->dst_rect.width = stream->src.width;
7994 dc_plane_state->clip_rect.height = stream->src.height;
7995 dc_plane_state->clip_rect.width = stream->src.width;
7996 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256;
7997 dc_plane_state->plane_size.surface_size.height = stream->src.height;
7998 dc_plane_state->plane_size.surface_size.width = stream->src.width;
7999 dc_plane_state->plane_size.chroma_size.height = stream->src.height;
8000 dc_plane_state->plane_size.chroma_size.width = stream->src.width;
8001 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
8002 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN;
8003 dc_plane_state->rotation = ROTATION_ANGLE_0;
8004 dc_plane_state->is_tiling_rotated = false;
8005 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL;
8006
8007 dc_result = dc_validate_stream(dc, stream);
8008 if (dc_result == DC_OK)
8009 dc_result = dc_validate_plane(dc, dc_plane_state);
8010
8011 if (dc_result == DC_OK)
8012 dc_result = dc_state_add_stream(dc, dc_state, stream);
8013
8014 if (dc_result == DC_OK && !dc_state_add_plane(
8015 dc,
8016 stream,
8017 dc_plane_state,
8018 dc_state))
8019 dc_result = DC_FAIL_ATTACH_SURFACES;
8020
8021 if (dc_result == DC_OK)
8022 dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY);
8023
8024 cleanup:
8025 if (dc_state)
8026 dc_state_release(dc_state);
8027
8028 if (dc_plane_state)
8029 dc_plane_state_release(dc_plane_state);
8030
8031 return dc_result;
8032 }
8033
8034 struct dc_stream_state *
create_validate_stream_for_sink(struct drm_connector * connector,const struct drm_display_mode * drm_mode,const struct dm_connector_state * dm_state,const struct dc_stream_state * old_stream)8035 create_validate_stream_for_sink(struct drm_connector *connector,
8036 const struct drm_display_mode *drm_mode,
8037 const struct dm_connector_state *dm_state,
8038 const struct dc_stream_state *old_stream)
8039 {
8040 struct amdgpu_dm_connector *aconnector = NULL;
8041 struct amdgpu_device *adev = drm_to_adev(connector->dev);
8042 struct dc_stream_state *stream;
8043 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
8044 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
8045 enum dc_status dc_result = DC_OK;
8046 uint8_t bpc_limit = 6;
8047
8048 if (!dm_state)
8049 return NULL;
8050
8051 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
8052 aconnector = to_amdgpu_dm_connector(connector);
8053
8054 if (aconnector &&
8055 (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A ||
8056 aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER))
8057 bpc_limit = 8;
8058
8059 do {
8060 drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc);
8061 stream = create_stream_for_sink(connector, drm_mode,
8062 dm_state, old_stream,
8063 requested_bpc);
8064 if (stream == NULL) {
8065 drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n");
8066 break;
8067 }
8068
8069 dc_result = dc_validate_stream(adev->dm.dc, stream);
8070
8071 if (!aconnector) /* writeback connector */
8072 return stream;
8073
8074 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
8075 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream);
8076
8077 if (dc_result == DC_OK)
8078 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream);
8079
8080 if (dc_result != DC_OK) {
8081 DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n",
8082 drm_mode->hdisplay,
8083 drm_mode->vdisplay,
8084 drm_mode->clock,
8085 dc_pixel_encoding_to_str(stream->timing.pixel_encoding),
8086 dc_color_depth_to_str(stream->timing.display_color_depth),
8087 dc_status_to_str(dc_result));
8088
8089 dc_stream_release(stream);
8090 stream = NULL;
8091 requested_bpc -= 2; /* lower bpc to retry validation */
8092 }
8093
8094 } while (stream == NULL && requested_bpc >= bpc_limit);
8095
8096 switch (dc_result) {
8097 /*
8098 * If we failed to validate DP bandwidth stream with the requested RGB color depth,
8099 * we try to fallback and configure in order:
8100 * YUV422 (8bpc, 6bpc)
8101 * YUV420 (8bpc, 6bpc)
8102 */
8103 case DC_FAIL_ENC_VALIDATE:
8104 case DC_EXCEED_DONGLE_CAP:
8105 case DC_NO_DP_LINK_BANDWIDTH:
8106 /* recursively entered twice and already tried both YUV422 and YUV420 */
8107 if (aconnector->force_yuv422_output && aconnector->force_yuv420_output)
8108 break;
8109 /* first failure; try YUV422 */
8110 if (!aconnector->force_yuv422_output) {
8111 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n",
8112 __func__, __LINE__, dc_result);
8113 aconnector->force_yuv422_output = true;
8114 /* recursively entered and YUV422 failed, try YUV420 */
8115 } else if (!aconnector->force_yuv420_output) {
8116 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n",
8117 __func__, __LINE__, dc_result);
8118 aconnector->force_yuv420_output = true;
8119 }
8120 stream = create_validate_stream_for_sink(connector, drm_mode,
8121 dm_state, old_stream);
8122 aconnector->force_yuv422_output = false;
8123 aconnector->force_yuv420_output = false;
8124 break;
8125 case DC_OK:
8126 break;
8127 default:
8128 drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n",
8129 __func__, __LINE__, dc_result);
8130 break;
8131 }
8132
8133 return stream;
8134 }
8135
amdgpu_dm_connector_mode_valid(struct drm_connector * connector,const struct drm_display_mode * mode)8136 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
8137 const struct drm_display_mode *mode)
8138 {
8139 int result = MODE_ERROR;
8140 struct dc_sink *dc_sink;
8141 struct drm_display_mode *test_mode;
8142 /* TODO: Unhardcode stream count */
8143 struct dc_stream_state *stream;
8144 /* we always have an amdgpu_dm_connector here since we got
8145 * here via the amdgpu_dm_connector_helper_funcs
8146 */
8147 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8148
8149 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
8150 (mode->flags & DRM_MODE_FLAG_DBLSCAN))
8151 return result;
8152
8153 /*
8154 * Only run this the first time mode_valid is called to initilialize
8155 * EDID mgmt
8156 */
8157 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
8158 !aconnector->dc_em_sink)
8159 handle_edid_mgmt(aconnector);
8160
8161 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
8162
8163 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
8164 aconnector->base.force != DRM_FORCE_ON) {
8165 drm_err(connector->dev, "dc_sink is NULL!\n");
8166 goto fail;
8167 }
8168
8169 test_mode = drm_mode_duplicate(connector->dev, mode);
8170 if (!test_mode)
8171 goto fail;
8172
8173 drm_mode_set_crtcinfo(test_mode, 0);
8174
8175 stream = create_validate_stream_for_sink(connector, test_mode,
8176 to_dm_connector_state(connector->state),
8177 NULL);
8178 drm_mode_destroy(connector->dev, test_mode);
8179 if (stream) {
8180 dc_stream_release(stream);
8181 result = MODE_OK;
8182 }
8183
8184 fail:
8185 /* TODO: error handling*/
8186 return result;
8187 }
8188
fill_hdr_info_packet(const struct drm_connector_state * state,struct dc_info_packet * out)8189 static int fill_hdr_info_packet(const struct drm_connector_state *state,
8190 struct dc_info_packet *out)
8191 {
8192 struct hdmi_drm_infoframe frame;
8193 unsigned char buf[30]; /* 26 + 4 */
8194 ssize_t len;
8195 int ret, i;
8196
8197 memset(out, 0, sizeof(*out));
8198
8199 if (!state->hdr_output_metadata)
8200 return 0;
8201
8202 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
8203 if (ret)
8204 return ret;
8205
8206 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
8207 if (len < 0)
8208 return (int)len;
8209
8210 /* Static metadata is a fixed 26 bytes + 4 byte header. */
8211 if (len != 30)
8212 return -EINVAL;
8213
8214 /* Prepare the infopacket for DC. */
8215 switch (state->connector->connector_type) {
8216 case DRM_MODE_CONNECTOR_HDMIA:
8217 out->hb0 = 0x87; /* type */
8218 out->hb1 = 0x01; /* version */
8219 out->hb2 = 0x1A; /* length */
8220 out->sb[0] = buf[3]; /* checksum */
8221 i = 1;
8222 break;
8223
8224 case DRM_MODE_CONNECTOR_DisplayPort:
8225 case DRM_MODE_CONNECTOR_eDP:
8226 out->hb0 = 0x00; /* sdp id, zero */
8227 out->hb1 = 0x87; /* type */
8228 out->hb2 = 0x1D; /* payload len - 1 */
8229 out->hb3 = (0x13 << 2); /* sdp version */
8230 out->sb[0] = 0x01; /* version */
8231 out->sb[1] = 0x1A; /* length */
8232 i = 2;
8233 break;
8234
8235 default:
8236 return -EINVAL;
8237 }
8238
8239 memcpy(&out->sb[i], &buf[4], 26);
8240 out->valid = true;
8241
8242 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
8243 sizeof(out->sb), false);
8244
8245 return 0;
8246 }
8247
8248 static int
amdgpu_dm_connector_atomic_check(struct drm_connector * conn,struct drm_atomic_state * state)8249 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
8250 struct drm_atomic_state *state)
8251 {
8252 struct drm_connector_state *new_con_state =
8253 drm_atomic_get_new_connector_state(state, conn);
8254 struct drm_connector_state *old_con_state =
8255 drm_atomic_get_old_connector_state(state, conn);
8256 struct drm_crtc *crtc = new_con_state->crtc;
8257 struct drm_crtc_state *new_crtc_state;
8258 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn);
8259 int ret;
8260
8261 if (WARN_ON(unlikely(!old_con_state || !new_con_state)))
8262 return -EINVAL;
8263
8264 trace_amdgpu_dm_connector_atomic_check(new_con_state);
8265
8266 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
8267 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr);
8268 if (ret < 0)
8269 return ret;
8270 }
8271
8272 if (!crtc)
8273 return 0;
8274
8275 if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) {
8276 new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8277 if (IS_ERR(new_crtc_state))
8278 return PTR_ERR(new_crtc_state);
8279
8280 new_crtc_state->mode_changed = true;
8281 }
8282
8283 if (new_con_state->colorspace != old_con_state->colorspace) {
8284 new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8285 if (IS_ERR(new_crtc_state))
8286 return PTR_ERR(new_crtc_state);
8287
8288 new_crtc_state->mode_changed = true;
8289 }
8290
8291 if (new_con_state->content_type != old_con_state->content_type) {
8292 new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8293 if (IS_ERR(new_crtc_state))
8294 return PTR_ERR(new_crtc_state);
8295
8296 new_crtc_state->mode_changed = true;
8297 }
8298
8299 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
8300 struct dc_info_packet hdr_infopacket;
8301
8302 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
8303 if (ret)
8304 return ret;
8305
8306 new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8307 if (IS_ERR(new_crtc_state))
8308 return PTR_ERR(new_crtc_state);
8309
8310 /*
8311 * DC considers the stream backends changed if the
8312 * static metadata changes. Forcing the modeset also
8313 * gives a simple way for userspace to switch from
8314 * 8bpc to 10bpc when setting the metadata to enter
8315 * or exit HDR.
8316 *
8317 * Changing the static metadata after it's been
8318 * set is permissible, however. So only force a
8319 * modeset if we're entering or exiting HDR.
8320 */
8321 new_crtc_state->mode_changed = new_crtc_state->mode_changed ||
8322 !old_con_state->hdr_output_metadata ||
8323 !new_con_state->hdr_output_metadata;
8324 }
8325
8326 return 0;
8327 }
8328
8329 static const struct drm_connector_helper_funcs
8330 amdgpu_dm_connector_helper_funcs = {
8331 /*
8332 * If hotplugging a second bigger display in FB Con mode, bigger resolution
8333 * modes will be filtered by drm_mode_validate_size(), and those modes
8334 * are missing after user start lightdm. So we need to renew modes list.
8335 * in get_modes call back, not just return the modes count
8336 */
8337 .get_modes = get_modes,
8338 .mode_valid = amdgpu_dm_connector_mode_valid,
8339 .atomic_check = amdgpu_dm_connector_atomic_check,
8340 };
8341
dm_encoder_helper_disable(struct drm_encoder * encoder)8342 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
8343 {
8344
8345 }
8346
convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)8347 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)
8348 {
8349 switch (display_color_depth) {
8350 case COLOR_DEPTH_666:
8351 return 6;
8352 case COLOR_DEPTH_888:
8353 return 8;
8354 case COLOR_DEPTH_101010:
8355 return 10;
8356 case COLOR_DEPTH_121212:
8357 return 12;
8358 case COLOR_DEPTH_141414:
8359 return 14;
8360 case COLOR_DEPTH_161616:
8361 return 16;
8362 default:
8363 break;
8364 }
8365 return 0;
8366 }
8367
dm_encoder_helper_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)8368 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
8369 struct drm_crtc_state *crtc_state,
8370 struct drm_connector_state *conn_state)
8371 {
8372 struct drm_atomic_state *state = crtc_state->state;
8373 struct drm_connector *connector = conn_state->connector;
8374 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8375 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
8376 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
8377 struct drm_dp_mst_topology_mgr *mst_mgr;
8378 struct drm_dp_mst_port *mst_port;
8379 struct drm_dp_mst_topology_state *mst_state;
8380 enum dc_color_depth color_depth;
8381 int clock, bpp = 0;
8382 bool is_y420 = false;
8383
8384 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
8385 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
8386 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8387 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8388 enum drm_mode_status result;
8389
8390 result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode);
8391 if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) {
8392 drm_dbg_driver(encoder->dev,
8393 "mode %dx%d@%dHz is not native, enabling scaling\n",
8394 adjusted_mode->hdisplay, adjusted_mode->vdisplay,
8395 drm_mode_vrefresh(adjusted_mode));
8396 dm_new_connector_state->scaling = RMX_ASPECT;
8397 }
8398 return 0;
8399 }
8400
8401 if (!aconnector->mst_output_port)
8402 return 0;
8403
8404 mst_port = aconnector->mst_output_port;
8405 mst_mgr = &aconnector->mst_root->mst_mgr;
8406
8407 if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
8408 return 0;
8409
8410 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr);
8411 if (IS_ERR(mst_state))
8412 return PTR_ERR(mst_state);
8413
8414 mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link);
8415
8416 if (!state->duplicated) {
8417 int max_bpc = conn_state->max_requested_bpc;
8418
8419 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
8420 aconnector->force_yuv420_output;
8421 color_depth = convert_color_depth_from_display_info(connector,
8422 is_y420,
8423 max_bpc);
8424 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
8425 clock = adjusted_mode->clock;
8426 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4);
8427 }
8428
8429 dm_new_connector_state->vcpi_slots =
8430 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port,
8431 dm_new_connector_state->pbn);
8432 if (dm_new_connector_state->vcpi_slots < 0) {
8433 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
8434 return dm_new_connector_state->vcpi_slots;
8435 }
8436 return 0;
8437 }
8438
8439 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
8440 .disable = dm_encoder_helper_disable,
8441 .atomic_check = dm_encoder_helper_atomic_check
8442 };
8443
dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state * state,struct dc_state * dc_state,struct dsc_mst_fairness_vars * vars)8444 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
8445 struct dc_state *dc_state,
8446 struct dsc_mst_fairness_vars *vars)
8447 {
8448 struct dc_stream_state *stream = NULL;
8449 struct drm_connector *connector;
8450 struct drm_connector_state *new_con_state;
8451 struct amdgpu_dm_connector *aconnector;
8452 struct dm_connector_state *dm_conn_state;
8453 int i, j, ret;
8454 int vcpi, pbn_div, pbn = 0, slot_num = 0;
8455
8456 for_each_new_connector_in_state(state, connector, new_con_state, i) {
8457
8458 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
8459 continue;
8460
8461 aconnector = to_amdgpu_dm_connector(connector);
8462
8463 if (!aconnector->mst_output_port)
8464 continue;
8465
8466 if (!new_con_state || !new_con_state->crtc)
8467 continue;
8468
8469 dm_conn_state = to_dm_connector_state(new_con_state);
8470
8471 for (j = 0; j < dc_state->stream_count; j++) {
8472 stream = dc_state->streams[j];
8473 if (!stream)
8474 continue;
8475
8476 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector)
8477 break;
8478
8479 stream = NULL;
8480 }
8481
8482 if (!stream)
8483 continue;
8484
8485 pbn_div = dm_mst_get_pbn_divider(stream->link);
8486 /* pbn is calculated by compute_mst_dsc_configs_for_state*/
8487 for (j = 0; j < dc_state->stream_count; j++) {
8488 if (vars[j].aconnector == aconnector) {
8489 pbn = vars[j].pbn;
8490 break;
8491 }
8492 }
8493
8494 if (j == dc_state->stream_count || pbn_div == 0)
8495 continue;
8496
8497 slot_num = DIV_ROUND_UP(pbn, pbn_div);
8498
8499 if (stream->timing.flags.DSC != 1) {
8500 dm_conn_state->pbn = pbn;
8501 dm_conn_state->vcpi_slots = slot_num;
8502
8503 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port,
8504 dm_conn_state->pbn, false);
8505 if (ret < 0)
8506 return ret;
8507
8508 continue;
8509 }
8510
8511 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true);
8512 if (vcpi < 0)
8513 return vcpi;
8514
8515 dm_conn_state->pbn = pbn;
8516 dm_conn_state->vcpi_slots = vcpi;
8517 }
8518 return 0;
8519 }
8520
to_drm_connector_type(enum signal_type st,uint32_t connector_id)8521 static int to_drm_connector_type(enum signal_type st, uint32_t connector_id)
8522 {
8523 switch (st) {
8524 case SIGNAL_TYPE_HDMI_TYPE_A:
8525 return DRM_MODE_CONNECTOR_HDMIA;
8526 case SIGNAL_TYPE_EDP:
8527 return DRM_MODE_CONNECTOR_eDP;
8528 case SIGNAL_TYPE_LVDS:
8529 return DRM_MODE_CONNECTOR_LVDS;
8530 case SIGNAL_TYPE_RGB:
8531 return DRM_MODE_CONNECTOR_VGA;
8532 case SIGNAL_TYPE_DISPLAY_PORT:
8533 case SIGNAL_TYPE_DISPLAY_PORT_MST:
8534 return DRM_MODE_CONNECTOR_DisplayPort;
8535 case SIGNAL_TYPE_DVI_DUAL_LINK:
8536 case SIGNAL_TYPE_DVI_SINGLE_LINK:
8537 if (connector_id == CONNECTOR_ID_SINGLE_LINK_DVII ||
8538 connector_id == CONNECTOR_ID_DUAL_LINK_DVII)
8539 return DRM_MODE_CONNECTOR_DVII;
8540
8541 return DRM_MODE_CONNECTOR_DVID;
8542 case SIGNAL_TYPE_VIRTUAL:
8543 return DRM_MODE_CONNECTOR_VIRTUAL;
8544
8545 default:
8546 return DRM_MODE_CONNECTOR_Unknown;
8547 }
8548 }
8549
amdgpu_dm_connector_to_encoder(struct drm_connector * connector)8550 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
8551 {
8552 struct drm_encoder *encoder;
8553
8554 /* There is only one encoder per connector */
8555 drm_connector_for_each_possible_encoder(connector, encoder)
8556 return encoder;
8557
8558 return NULL;
8559 }
8560
amdgpu_dm_get_native_mode(struct drm_connector * connector)8561 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
8562 {
8563 struct drm_encoder *encoder;
8564 struct amdgpu_encoder *amdgpu_encoder;
8565
8566 encoder = amdgpu_dm_connector_to_encoder(connector);
8567
8568 if (encoder == NULL)
8569 return;
8570
8571 amdgpu_encoder = to_amdgpu_encoder(encoder);
8572
8573 amdgpu_encoder->native_mode.clock = 0;
8574
8575 if (!list_empty(&connector->probed_modes)) {
8576 struct drm_display_mode *preferred_mode = NULL;
8577
8578 list_for_each_entry(preferred_mode,
8579 &connector->probed_modes,
8580 head) {
8581 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
8582 amdgpu_encoder->native_mode = *preferred_mode;
8583
8584 break;
8585 }
8586
8587 }
8588 }
8589
8590 static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder * encoder,const char * name,int hdisplay,int vdisplay)8591 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
8592 const char *name,
8593 int hdisplay, int vdisplay)
8594 {
8595 struct drm_device *dev = encoder->dev;
8596 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8597 struct drm_display_mode *mode = NULL;
8598 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8599
8600 mode = drm_mode_duplicate(dev, native_mode);
8601
8602 if (mode == NULL)
8603 return NULL;
8604
8605 mode->hdisplay = hdisplay;
8606 mode->vdisplay = vdisplay;
8607 mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8608 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
8609
8610 return mode;
8611
8612 }
8613
8614 static const struct amdgpu_dm_mode_size {
8615 char name[DRM_DISPLAY_MODE_LEN];
8616 int w;
8617 int h;
8618 } common_modes[] = {
8619 { "640x480", 640, 480},
8620 { "800x600", 800, 600},
8621 { "1024x768", 1024, 768},
8622 { "1280x720", 1280, 720},
8623 { "1280x800", 1280, 800},
8624 {"1280x1024", 1280, 1024},
8625 { "1440x900", 1440, 900},
8626 {"1680x1050", 1680, 1050},
8627 {"1600x1200", 1600, 1200},
8628 {"1920x1080", 1920, 1080},
8629 {"1920x1200", 1920, 1200}
8630 };
8631
amdgpu_dm_connector_add_common_modes(struct drm_encoder * encoder,struct drm_connector * connector)8632 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
8633 struct drm_connector *connector)
8634 {
8635 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8636 struct drm_display_mode *mode = NULL;
8637 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8638 struct amdgpu_dm_connector *amdgpu_dm_connector =
8639 to_amdgpu_dm_connector(connector);
8640 int i;
8641 int n;
8642
8643 if ((connector->connector_type != DRM_MODE_CONNECTOR_eDP) &&
8644 (connector->connector_type != DRM_MODE_CONNECTOR_LVDS))
8645 return;
8646
8647 n = ARRAY_SIZE(common_modes);
8648
8649 for (i = 0; i < n; i++) {
8650 struct drm_display_mode *curmode = NULL;
8651 bool mode_existed = false;
8652
8653 if (common_modes[i].w > native_mode->hdisplay ||
8654 common_modes[i].h > native_mode->vdisplay ||
8655 (common_modes[i].w == native_mode->hdisplay &&
8656 common_modes[i].h == native_mode->vdisplay))
8657 continue;
8658
8659 list_for_each_entry(curmode, &connector->probed_modes, head) {
8660 if (common_modes[i].w == curmode->hdisplay &&
8661 common_modes[i].h == curmode->vdisplay) {
8662 mode_existed = true;
8663 break;
8664 }
8665 }
8666
8667 if (mode_existed)
8668 continue;
8669
8670 mode = amdgpu_dm_create_common_mode(encoder,
8671 common_modes[i].name, common_modes[i].w,
8672 common_modes[i].h);
8673 if (!mode)
8674 continue;
8675
8676 drm_mode_probed_add(connector, mode);
8677 amdgpu_dm_connector->num_modes++;
8678 }
8679 }
8680
amdgpu_set_panel_orientation(struct drm_connector * connector)8681 static void amdgpu_set_panel_orientation(struct drm_connector *connector)
8682 {
8683 struct drm_encoder *encoder;
8684 struct amdgpu_encoder *amdgpu_encoder;
8685 const struct drm_display_mode *native_mode;
8686
8687 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP &&
8688 connector->connector_type != DRM_MODE_CONNECTOR_LVDS)
8689 return;
8690
8691 mutex_lock(&connector->dev->mode_config.mutex);
8692 amdgpu_dm_connector_get_modes(connector);
8693 mutex_unlock(&connector->dev->mode_config.mutex);
8694
8695 encoder = amdgpu_dm_connector_to_encoder(connector);
8696 if (!encoder)
8697 return;
8698
8699 amdgpu_encoder = to_amdgpu_encoder(encoder);
8700
8701 native_mode = &amdgpu_encoder->native_mode;
8702 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0)
8703 return;
8704
8705 drm_connector_set_panel_orientation_with_quirk(connector,
8706 DRM_MODE_PANEL_ORIENTATION_UNKNOWN,
8707 native_mode->hdisplay,
8708 native_mode->vdisplay);
8709 }
8710
amdgpu_dm_connector_ddc_get_modes(struct drm_connector * connector,const struct drm_edid * drm_edid)8711 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
8712 const struct drm_edid *drm_edid)
8713 {
8714 struct amdgpu_dm_connector *amdgpu_dm_connector =
8715 to_amdgpu_dm_connector(connector);
8716
8717 if (drm_edid) {
8718 /* empty probed_modes */
8719 INIT_LIST_HEAD(&connector->probed_modes);
8720 amdgpu_dm_connector->num_modes =
8721 drm_edid_connector_add_modes(connector);
8722
8723 /* sorting the probed modes before calling function
8724 * amdgpu_dm_get_native_mode() since EDID can have
8725 * more than one preferred mode. The modes that are
8726 * later in the probed mode list could be of higher
8727 * and preferred resolution. For example, 3840x2160
8728 * resolution in base EDID preferred timing and 4096x2160
8729 * preferred resolution in DID extension block later.
8730 */
8731 drm_mode_sort(&connector->probed_modes);
8732 amdgpu_dm_get_native_mode(connector);
8733
8734 /* Freesync capabilities are reset by calling
8735 * drm_edid_connector_add_modes() and need to be
8736 * restored here.
8737 */
8738 amdgpu_dm_update_freesync_caps(connector, drm_edid);
8739 } else {
8740 amdgpu_dm_connector->num_modes = 0;
8741 }
8742 }
8743
is_duplicate_mode(struct amdgpu_dm_connector * aconnector,struct drm_display_mode * mode)8744 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
8745 struct drm_display_mode *mode)
8746 {
8747 struct drm_display_mode *m;
8748
8749 list_for_each_entry(m, &aconnector->base.probed_modes, head) {
8750 if (drm_mode_equal(m, mode))
8751 return true;
8752 }
8753
8754 return false;
8755 }
8756
add_fs_modes(struct amdgpu_dm_connector * aconnector)8757 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
8758 {
8759 const struct drm_display_mode *m;
8760 struct drm_display_mode *new_mode;
8761 uint i;
8762 u32 new_modes_count = 0;
8763
8764 /* Standard FPS values
8765 *
8766 * 23.976 - TV/NTSC
8767 * 24 - Cinema
8768 * 25 - TV/PAL
8769 * 29.97 - TV/NTSC
8770 * 30 - TV/NTSC
8771 * 48 - Cinema HFR
8772 * 50 - TV/PAL
8773 * 60 - Commonly used
8774 * 48,72,96,120 - Multiples of 24
8775 */
8776 static const u32 common_rates[] = {
8777 23976, 24000, 25000, 29970, 30000,
8778 48000, 50000, 60000, 72000, 96000, 120000
8779 };
8780
8781 /*
8782 * Find mode with highest refresh rate with the same resolution
8783 * as the preferred mode. Some monitors report a preferred mode
8784 * with lower resolution than the highest refresh rate supported.
8785 */
8786
8787 m = get_highest_refresh_rate_mode(aconnector, true);
8788 if (!m)
8789 return 0;
8790
8791 for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
8792 u64 target_vtotal, target_vtotal_diff;
8793 u64 num, den;
8794
8795 if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
8796 continue;
8797
8798 if (common_rates[i] < aconnector->min_vfreq * 1000 ||
8799 common_rates[i] > aconnector->max_vfreq * 1000)
8800 continue;
8801
8802 num = (unsigned long long)m->clock * 1000 * 1000;
8803 den = common_rates[i] * (unsigned long long)m->htotal;
8804 target_vtotal = div_u64(num, den);
8805 target_vtotal_diff = target_vtotal - m->vtotal;
8806
8807 /* Check for illegal modes */
8808 if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
8809 m->vsync_end + target_vtotal_diff < m->vsync_start ||
8810 m->vtotal + target_vtotal_diff < m->vsync_end)
8811 continue;
8812
8813 new_mode = drm_mode_duplicate(aconnector->base.dev, m);
8814 if (!new_mode)
8815 goto out;
8816
8817 new_mode->vtotal += (u16)target_vtotal_diff;
8818 new_mode->vsync_start += (u16)target_vtotal_diff;
8819 new_mode->vsync_end += (u16)target_vtotal_diff;
8820 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8821 new_mode->type |= DRM_MODE_TYPE_DRIVER;
8822
8823 if (!is_duplicate_mode(aconnector, new_mode)) {
8824 drm_mode_probed_add(&aconnector->base, new_mode);
8825 new_modes_count += 1;
8826 } else
8827 drm_mode_destroy(aconnector->base.dev, new_mode);
8828 }
8829 out:
8830 return new_modes_count;
8831 }
8832
amdgpu_dm_connector_add_freesync_modes(struct drm_connector * connector,const struct drm_edid * drm_edid)8833 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
8834 const struct drm_edid *drm_edid)
8835 {
8836 struct amdgpu_dm_connector *amdgpu_dm_connector =
8837 to_amdgpu_dm_connector(connector);
8838
8839 if (!(amdgpu_freesync_vid_mode && drm_edid))
8840 return;
8841
8842 if (!amdgpu_dm_connector->dc_sink || !amdgpu_dm_connector->dc_link)
8843 return;
8844
8845 if (!dc_supports_vrr(amdgpu_dm_connector->dc_sink->ctx->dce_version))
8846 return;
8847
8848 if (dc_connector_supports_analog(amdgpu_dm_connector->dc_link->link_id.id) &&
8849 amdgpu_dm_connector->dc_sink->edid_caps.analog)
8850 return;
8851
8852 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
8853 amdgpu_dm_connector->num_modes +=
8854 add_fs_modes(amdgpu_dm_connector);
8855 }
8856
amdgpu_dm_connector_get_modes(struct drm_connector * connector)8857 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
8858 {
8859 struct amdgpu_dm_connector *amdgpu_dm_connector =
8860 to_amdgpu_dm_connector(connector);
8861 struct dc_link *dc_link = amdgpu_dm_connector->dc_link;
8862 struct drm_encoder *encoder;
8863 const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid;
8864 struct dc_link_settings *verified_link_cap = &dc_link->verified_link_cap;
8865 const struct dc *dc = dc_link->dc;
8866
8867 encoder = amdgpu_dm_connector_to_encoder(connector);
8868
8869 if (!drm_edid) {
8870 amdgpu_dm_connector->num_modes =
8871 drm_add_modes_noedid(connector, 640, 480);
8872 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING)
8873 amdgpu_dm_connector->num_modes +=
8874 drm_add_modes_noedid(connector, 1920, 1080);
8875
8876 if (amdgpu_dm_connector->dc_sink &&
8877 amdgpu_dm_connector->dc_sink->edid_caps.analog &&
8878 dc_connector_supports_analog(dc_link->link_id.id)) {
8879 /* Analog monitor connected by DAC load detection.
8880 * Add common modes. It will be up to the user to select one that works.
8881 */
8882 for (int i = 0; i < ARRAY_SIZE(common_modes); i++)
8883 amdgpu_dm_connector->num_modes += drm_add_modes_noedid(
8884 connector, common_modes[i].w, common_modes[i].h);
8885 }
8886 } else {
8887 amdgpu_dm_connector_ddc_get_modes(connector, drm_edid);
8888 if (encoder)
8889 amdgpu_dm_connector_add_common_modes(encoder, connector);
8890 amdgpu_dm_connector_add_freesync_modes(connector, drm_edid);
8891 }
8892 amdgpu_dm_fbc_init(connector);
8893
8894 return amdgpu_dm_connector->num_modes;
8895 }
8896
8897 static const u32 supported_colorspaces =
8898 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) |
8899 BIT(DRM_MODE_COLORIMETRY_OPRGB) |
8900 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) |
8901 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC);
8902
amdgpu_dm_connector_init_helper(struct amdgpu_display_manager * dm,struct amdgpu_dm_connector * aconnector,int connector_type,struct dc_link * link,int link_index)8903 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
8904 struct amdgpu_dm_connector *aconnector,
8905 int connector_type,
8906 struct dc_link *link,
8907 int link_index)
8908 {
8909 struct amdgpu_device *adev = drm_to_adev(dm->ddev);
8910
8911 /*
8912 * Some of the properties below require access to state, like bpc.
8913 * Allocate some default initial connector state with our reset helper.
8914 */
8915 if (aconnector->base.funcs->reset)
8916 aconnector->base.funcs->reset(&aconnector->base);
8917
8918 aconnector->connector_id = link_index;
8919 aconnector->bl_idx = -1;
8920 aconnector->dc_link = link;
8921 aconnector->base.interlace_allowed = false;
8922 aconnector->base.doublescan_allowed = false;
8923 aconnector->base.stereo_allowed = false;
8924 aconnector->base.dpms = DRM_MODE_DPMS_OFF;
8925 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
8926 aconnector->audio_inst = -1;
8927 aconnector->pack_sdp_v1_3 = false;
8928 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE;
8929 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info));
8930 mutex_init(&aconnector->hpd_lock);
8931 mutex_init(&aconnector->handle_mst_msg_ready);
8932
8933 aconnector->hdmi_hpd_debounce_delay_ms = AMDGPU_DM_HDMI_HPD_DEBOUNCE_MS;
8934 INIT_DELAYED_WORK(&aconnector->hdmi_hpd_debounce_work, hdmi_hpd_debounce_work);
8935 aconnector->hdmi_prev_sink = NULL;
8936
8937 /*
8938 * configure support HPD hot plug connector_>polled default value is 0
8939 * which means HPD hot plug not supported
8940 */
8941 switch (connector_type) {
8942 case DRM_MODE_CONNECTOR_HDMIA:
8943 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8944 aconnector->base.ycbcr_420_allowed =
8945 link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
8946 break;
8947 case DRM_MODE_CONNECTOR_DisplayPort:
8948 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8949 link->link_enc = link_enc_cfg_get_link_enc(link);
8950 ASSERT(link->link_enc);
8951 if (link->link_enc)
8952 aconnector->base.ycbcr_420_allowed =
8953 link->link_enc->features.dp_ycbcr420_supported ? true : false;
8954 break;
8955 case DRM_MODE_CONNECTOR_DVID:
8956 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8957 break;
8958 case DRM_MODE_CONNECTOR_DVII:
8959 case DRM_MODE_CONNECTOR_VGA:
8960 aconnector->base.polled =
8961 DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
8962 break;
8963 default:
8964 break;
8965 }
8966
8967 drm_object_attach_property(&aconnector->base.base,
8968 dm->ddev->mode_config.scaling_mode_property,
8969 DRM_MODE_SCALE_NONE);
8970
8971 if (connector_type == DRM_MODE_CONNECTOR_HDMIA
8972 || (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root))
8973 drm_connector_attach_broadcast_rgb_property(&aconnector->base);
8974
8975 drm_object_attach_property(&aconnector->base.base,
8976 adev->mode_info.underscan_property,
8977 UNDERSCAN_OFF);
8978 drm_object_attach_property(&aconnector->base.base,
8979 adev->mode_info.underscan_hborder_property,
8980 0);
8981 drm_object_attach_property(&aconnector->base.base,
8982 adev->mode_info.underscan_vborder_property,
8983 0);
8984
8985 if (!aconnector->mst_root)
8986 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
8987
8988 aconnector->base.state->max_bpc = 16;
8989 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
8990
8991 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8992 /* Content Type is currently only implemented for HDMI. */
8993 drm_connector_attach_content_type_property(&aconnector->base);
8994 }
8995
8996 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8997 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces))
8998 drm_connector_attach_colorspace_property(&aconnector->base);
8999 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) ||
9000 connector_type == DRM_MODE_CONNECTOR_eDP) {
9001 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces))
9002 drm_connector_attach_colorspace_property(&aconnector->base);
9003 }
9004
9005 if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
9006 connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
9007 connector_type == DRM_MODE_CONNECTOR_eDP) {
9008 drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
9009
9010 if (!aconnector->mst_root)
9011 drm_connector_attach_vrr_capable_property(&aconnector->base);
9012
9013 if (adev->dm.hdcp_workqueue)
9014 drm_connector_attach_content_protection_property(&aconnector->base, true);
9015 }
9016
9017 if (connector_type == DRM_MODE_CONNECTOR_eDP) {
9018 struct drm_privacy_screen *privacy_screen;
9019
9020 privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL);
9021 if (!IS_ERR(privacy_screen)) {
9022 drm_connector_attach_privacy_screen_provider(&aconnector->base,
9023 privacy_screen);
9024 } else if (PTR_ERR(privacy_screen) != -ENODEV) {
9025 drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n");
9026 }
9027 }
9028 }
9029
amdgpu_dm_i2c_xfer(struct i2c_adapter * i2c_adap,struct i2c_msg * msgs,int num)9030 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
9031 struct i2c_msg *msgs, int num)
9032 {
9033 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
9034 struct ddc_service *ddc_service = i2c->ddc_service;
9035 struct i2c_command cmd;
9036 int i;
9037 int result = -EIO;
9038
9039 if (!ddc_service->ddc_pin)
9040 return result;
9041
9042 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
9043
9044 if (!cmd.payloads)
9045 return result;
9046
9047 cmd.number_of_payloads = num;
9048 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
9049 cmd.speed = 100;
9050
9051 for (i = 0; i < num; i++) {
9052 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
9053 cmd.payloads[i].address = msgs[i].addr;
9054 cmd.payloads[i].length = msgs[i].len;
9055 cmd.payloads[i].data = msgs[i].buf;
9056 }
9057
9058 if (i2c->oem) {
9059 if (dc_submit_i2c_oem(
9060 ddc_service->ctx->dc,
9061 &cmd))
9062 result = num;
9063 } else {
9064 if (dc_submit_i2c(
9065 ddc_service->ctx->dc,
9066 ddc_service->link->link_index,
9067 &cmd))
9068 result = num;
9069 }
9070
9071 kfree(cmd.payloads);
9072 return result;
9073 }
9074
amdgpu_dm_i2c_func(struct i2c_adapter * adap)9075 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
9076 {
9077 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
9078 }
9079
9080 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
9081 .master_xfer = amdgpu_dm_i2c_xfer,
9082 .functionality = amdgpu_dm_i2c_func,
9083 };
9084
9085 static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service * ddc_service,bool oem)9086 create_i2c(struct ddc_service *ddc_service, bool oem)
9087 {
9088 struct amdgpu_device *adev = ddc_service->ctx->driver_context;
9089 struct amdgpu_i2c_adapter *i2c;
9090
9091 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
9092 if (!i2c)
9093 return NULL;
9094 i2c->base.owner = THIS_MODULE;
9095 i2c->base.dev.parent = &adev->pdev->dev;
9096 i2c->base.algo = &amdgpu_dm_i2c_algo;
9097 if (oem)
9098 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus");
9099 else
9100 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d",
9101 ddc_service->link->link_index);
9102 i2c_set_adapdata(&i2c->base, i2c);
9103 i2c->ddc_service = ddc_service;
9104 i2c->oem = oem;
9105
9106 return i2c;
9107 }
9108
amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector * aconnector)9109 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector)
9110 {
9111 struct cec_connector_info conn_info;
9112 struct drm_device *ddev = aconnector->base.dev;
9113 struct device *hdmi_dev = ddev->dev;
9114
9115 if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) {
9116 drm_info(ddev, "HDMI-CEC feature masked\n");
9117 return -EINVAL;
9118 }
9119
9120 cec_fill_conn_info_from_drm(&conn_info, &aconnector->base);
9121 aconnector->notifier =
9122 cec_notifier_conn_register(hdmi_dev, NULL, &conn_info);
9123 if (!aconnector->notifier) {
9124 drm_err(ddev, "Failed to create cec notifier\n");
9125 return -ENOMEM;
9126 }
9127
9128 return 0;
9129 }
9130
9131 /*
9132 * Note: this function assumes that dc_link_detect() was called for the
9133 * dc_link which will be represented by this aconnector.
9134 */
amdgpu_dm_connector_init(struct amdgpu_display_manager * dm,struct amdgpu_dm_connector * aconnector,u32 link_index,struct amdgpu_encoder * aencoder)9135 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
9136 struct amdgpu_dm_connector *aconnector,
9137 u32 link_index,
9138 struct amdgpu_encoder *aencoder)
9139 {
9140 int res = 0;
9141 int connector_type;
9142 struct dc *dc = dm->dc;
9143 struct dc_link *link = dc_get_link_at_index(dc, link_index);
9144 struct amdgpu_i2c_adapter *i2c;
9145
9146 /* Not needed for writeback connector */
9147 link->priv = aconnector;
9148
9149
9150 i2c = create_i2c(link->ddc, false);
9151 if (!i2c) {
9152 drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n");
9153 return -ENOMEM;
9154 }
9155
9156 aconnector->i2c = i2c;
9157 res = devm_i2c_add_adapter(dm->adev->dev, &i2c->base);
9158
9159 if (res) {
9160 drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index);
9161 goto out_free;
9162 }
9163
9164 connector_type = to_drm_connector_type(link->connector_signal, link->link_id.id);
9165
9166 res = drm_connector_init_with_ddc(
9167 dm->ddev,
9168 &aconnector->base,
9169 &amdgpu_dm_connector_funcs,
9170 connector_type,
9171 &i2c->base);
9172
9173 if (res) {
9174 drm_err(adev_to_drm(dm->adev), "connector_init failed\n");
9175 aconnector->connector_id = -1;
9176 goto out_free;
9177 }
9178
9179 drm_connector_helper_add(
9180 &aconnector->base,
9181 &amdgpu_dm_connector_helper_funcs);
9182
9183 amdgpu_dm_connector_init_helper(
9184 dm,
9185 aconnector,
9186 connector_type,
9187 link,
9188 link_index);
9189
9190 drm_connector_attach_encoder(
9191 &aconnector->base, &aencoder->base);
9192
9193 if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
9194 connector_type == DRM_MODE_CONNECTOR_HDMIB)
9195 amdgpu_dm_initialize_hdmi_connector(aconnector);
9196
9197 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
9198 || connector_type == DRM_MODE_CONNECTOR_eDP)
9199 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
9200
9201 out_free:
9202 if (res) {
9203 kfree(i2c);
9204 aconnector->i2c = NULL;
9205 }
9206 return res;
9207 }
9208
amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device * adev)9209 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
9210 {
9211 switch (adev->mode_info.num_crtc) {
9212 case 1:
9213 return 0x1;
9214 case 2:
9215 return 0x3;
9216 case 3:
9217 return 0x7;
9218 case 4:
9219 return 0xf;
9220 case 5:
9221 return 0x1f;
9222 case 6:
9223 default:
9224 return 0x3f;
9225 }
9226 }
9227
amdgpu_dm_encoder_init(struct drm_device * dev,struct amdgpu_encoder * aencoder,uint32_t link_index)9228 static int amdgpu_dm_encoder_init(struct drm_device *dev,
9229 struct amdgpu_encoder *aencoder,
9230 uint32_t link_index)
9231 {
9232 struct amdgpu_device *adev = drm_to_adev(dev);
9233
9234 int res = drm_encoder_init(dev,
9235 &aencoder->base,
9236 &amdgpu_dm_encoder_funcs,
9237 DRM_MODE_ENCODER_TMDS,
9238 NULL);
9239
9240 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
9241
9242 if (!res)
9243 aencoder->encoder_id = link_index;
9244 else
9245 aencoder->encoder_id = -1;
9246
9247 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
9248
9249 return res;
9250 }
9251
manage_dm_interrupts(struct amdgpu_device * adev,struct amdgpu_crtc * acrtc,struct dm_crtc_state * acrtc_state)9252 static void manage_dm_interrupts(struct amdgpu_device *adev,
9253 struct amdgpu_crtc *acrtc,
9254 struct dm_crtc_state *acrtc_state)
9255 { /*
9256 * We cannot be sure that the frontend index maps to the same
9257 * backend index - some even map to more than one.
9258 * So we have to go through the CRTC to find the right IRQ.
9259 */
9260 int irq_type = amdgpu_display_crtc_idx_to_irq_type(
9261 adev,
9262 acrtc->crtc_id);
9263 struct drm_device *dev = adev_to_drm(adev);
9264
9265 struct drm_vblank_crtc_config config = {0};
9266 struct dc_crtc_timing *timing;
9267 int offdelay;
9268
9269 if (acrtc_state) {
9270 timing = &acrtc_state->stream->timing;
9271
9272 /*
9273 * Depending on when the HW latching event of double-buffered
9274 * registers happen relative to the PSR SDP deadline, and how
9275 * bad the Panel clock has drifted since the last ALPM off
9276 * event, there can be up to 3 frames of delay between sending
9277 * the PSR exit cmd to DMUB fw, and when the panel starts
9278 * displaying live frames.
9279 *
9280 * We can set:
9281 *
9282 * 20/100 * offdelay_ms = 3_frames_ms
9283 * => offdelay_ms = 5 * 3_frames_ms
9284 *
9285 * This ensures that `3_frames_ms` will only be experienced as a
9286 * 20% delay on top how long the display has been static, and
9287 * thus make the delay less perceivable.
9288 */
9289 if (acrtc_state->stream->link->psr_settings.psr_version <
9290 DC_PSR_VERSION_UNSUPPORTED) {
9291 offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 *
9292 timing->v_total *
9293 timing->h_total,
9294 timing->pix_clk_100hz);
9295 config.offdelay_ms = offdelay ?: 30;
9296 } else if (amdgpu_ip_version(adev, DCE_HWIP, 0) <
9297 IP_VERSION(3, 5, 0) ||
9298 !(adev->flags & AMD_IS_APU)) {
9299 /*
9300 * Older HW and DGPU have issues with instant off;
9301 * use a 2 frame offdelay.
9302 */
9303 offdelay = DIV64_U64_ROUND_UP((u64)20 *
9304 timing->v_total *
9305 timing->h_total,
9306 timing->pix_clk_100hz);
9307
9308 config.offdelay_ms = offdelay ?: 30;
9309 } else {
9310 /* offdelay_ms = 0 will never disable vblank */
9311 config.offdelay_ms = 1;
9312 config.disable_immediate = true;
9313 }
9314
9315 drm_crtc_vblank_on_config(&acrtc->base,
9316 &config);
9317 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/
9318 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
9319 case IP_VERSION(3, 0, 0):
9320 case IP_VERSION(3, 0, 2):
9321 case IP_VERSION(3, 0, 3):
9322 case IP_VERSION(3, 2, 0):
9323 if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type))
9324 drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n");
9325 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
9326 if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type))
9327 drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n");
9328 #endif
9329 }
9330
9331 } else {
9332 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/
9333 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
9334 case IP_VERSION(3, 0, 0):
9335 case IP_VERSION(3, 0, 2):
9336 case IP_VERSION(3, 0, 3):
9337 case IP_VERSION(3, 2, 0):
9338 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
9339 if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type))
9340 drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n");
9341 #endif
9342 if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type))
9343 drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n");
9344 }
9345
9346 drm_crtc_vblank_off(&acrtc->base);
9347 }
9348 }
9349
dm_update_pflip_irq_state(struct amdgpu_device * adev,struct amdgpu_crtc * acrtc)9350 static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
9351 struct amdgpu_crtc *acrtc)
9352 {
9353 int irq_type =
9354 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);
9355
9356 /**
9357 * This reads the current state for the IRQ and force reapplies
9358 * the setting to hardware.
9359 */
9360 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
9361 }
9362
9363 static bool
is_scaling_state_different(const struct dm_connector_state * dm_state,const struct dm_connector_state * old_dm_state)9364 is_scaling_state_different(const struct dm_connector_state *dm_state,
9365 const struct dm_connector_state *old_dm_state)
9366 {
9367 if (dm_state->scaling != old_dm_state->scaling)
9368 return true;
9369 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
9370 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
9371 return true;
9372 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
9373 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
9374 return true;
9375 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
9376 dm_state->underscan_vborder != old_dm_state->underscan_vborder)
9377 return true;
9378 return false;
9379 }
9380
is_content_protection_different(struct drm_crtc_state * new_crtc_state,struct drm_crtc_state * old_crtc_state,struct drm_connector_state * new_conn_state,struct drm_connector_state * old_conn_state,const struct drm_connector * connector,struct hdcp_workqueue * hdcp_w)9381 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state,
9382 struct drm_crtc_state *old_crtc_state,
9383 struct drm_connector_state *new_conn_state,
9384 struct drm_connector_state *old_conn_state,
9385 const struct drm_connector *connector,
9386 struct hdcp_workqueue *hdcp_w)
9387 {
9388 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
9389 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
9390
9391 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
9392 connector->index, connector->status, connector->dpms);
9393 pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
9394 old_conn_state->content_protection, new_conn_state->content_protection);
9395
9396 if (old_crtc_state)
9397 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
9398 old_crtc_state->enable,
9399 old_crtc_state->active,
9400 old_crtc_state->mode_changed,
9401 old_crtc_state->active_changed,
9402 old_crtc_state->connectors_changed);
9403
9404 if (new_crtc_state)
9405 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
9406 new_crtc_state->enable,
9407 new_crtc_state->active,
9408 new_crtc_state->mode_changed,
9409 new_crtc_state->active_changed,
9410 new_crtc_state->connectors_changed);
9411
9412 /* hdcp content type change */
9413 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type &&
9414 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
9415 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9416 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__);
9417 return true;
9418 }
9419
9420 /* CP is being re enabled, ignore this */
9421 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
9422 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9423 if (new_crtc_state && new_crtc_state->mode_changed) {
9424 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9425 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__);
9426 return true;
9427 }
9428 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
9429 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__);
9430 return false;
9431 }
9432
9433 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
9434 *
9435 * Handles: UNDESIRED -> ENABLED
9436 */
9437 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
9438 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
9439 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9440
9441 /* Stream removed and re-enabled
9442 *
9443 * Can sometimes overlap with the HPD case,
9444 * thus set update_hdcp to false to avoid
9445 * setting HDCP multiple times.
9446 *
9447 * Handles: DESIRED -> DESIRED (Special case)
9448 */
9449 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) &&
9450 new_conn_state->crtc && new_conn_state->crtc->enabled &&
9451 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9452 dm_con_state->update_hdcp = false;
9453 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n",
9454 __func__);
9455 return true;
9456 }
9457
9458 /* Hot-plug, headless s3, dpms
9459 *
9460 * Only start HDCP if the display is connected/enabled.
9461 * update_hdcp flag will be set to false until the next
9462 * HPD comes in.
9463 *
9464 * Handles: DESIRED -> DESIRED (Special case)
9465 */
9466 if (dm_con_state->update_hdcp &&
9467 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
9468 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
9469 dm_con_state->update_hdcp = false;
9470 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n",
9471 __func__);
9472 return true;
9473 }
9474
9475 if (old_conn_state->content_protection == new_conn_state->content_protection) {
9476 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9477 if (new_crtc_state && new_crtc_state->mode_changed) {
9478 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n",
9479 __func__);
9480 return true;
9481 }
9482 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n",
9483 __func__);
9484 return false;
9485 }
9486
9487 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__);
9488 return false;
9489 }
9490
9491 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
9492 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n",
9493 __func__);
9494 return true;
9495 }
9496
9497 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__);
9498 return false;
9499 }
9500
remove_stream(struct amdgpu_device * adev,struct amdgpu_crtc * acrtc,struct dc_stream_state * stream)9501 static void remove_stream(struct amdgpu_device *adev,
9502 struct amdgpu_crtc *acrtc,
9503 struct dc_stream_state *stream)
9504 {
9505 /* this is the update mode case */
9506
9507 acrtc->otg_inst = -1;
9508 acrtc->enabled = false;
9509 }
9510
prepare_flip_isr(struct amdgpu_crtc * acrtc)9511 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
9512 {
9513
9514 assert_spin_locked(&acrtc->base.dev->event_lock);
9515 WARN_ON(acrtc->event);
9516
9517 acrtc->event = acrtc->base.state->event;
9518
9519 /* Set the flip status */
9520 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
9521
9522 /* Mark this event as consumed */
9523 acrtc->base.state->event = NULL;
9524
9525 drm_dbg_state(acrtc->base.dev,
9526 "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
9527 acrtc->crtc_id);
9528 }
9529
update_freesync_state_on_stream(struct amdgpu_display_manager * dm,struct dm_crtc_state * new_crtc_state,struct dc_stream_state * new_stream,struct dc_plane_state * surface,u32 flip_timestamp_in_us)9530 static void update_freesync_state_on_stream(
9531 struct amdgpu_display_manager *dm,
9532 struct dm_crtc_state *new_crtc_state,
9533 struct dc_stream_state *new_stream,
9534 struct dc_plane_state *surface,
9535 u32 flip_timestamp_in_us)
9536 {
9537 struct mod_vrr_params vrr_params;
9538 struct dc_info_packet vrr_infopacket = {0};
9539 struct amdgpu_device *adev = dm->adev;
9540 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9541 unsigned long flags;
9542 bool pack_sdp_v1_3 = false;
9543 struct amdgpu_dm_connector *aconn;
9544 enum vrr_packet_type packet_type = PACKET_TYPE_VRR;
9545
9546 if (!new_stream)
9547 return;
9548
9549 /*
9550 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9551 * For now it's sufficient to just guard against these conditions.
9552 */
9553
9554 if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9555 return;
9556
9557 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9558 vrr_params = acrtc->dm_irq_params.vrr_params;
9559
9560 if (surface) {
9561 mod_freesync_handle_preflip(
9562 dm->freesync_module,
9563 surface,
9564 new_stream,
9565 flip_timestamp_in_us,
9566 &vrr_params);
9567
9568 if (adev->family < AMDGPU_FAMILY_AI &&
9569 amdgpu_dm_crtc_vrr_active(new_crtc_state)) {
9570 mod_freesync_handle_v_update(dm->freesync_module,
9571 new_stream, &vrr_params);
9572
9573 /* Need to call this before the frame ends. */
9574 dc_stream_adjust_vmin_vmax(dm->dc,
9575 new_crtc_state->stream,
9576 &vrr_params.adjust);
9577 }
9578 }
9579
9580 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context;
9581
9582 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) {
9583 pack_sdp_v1_3 = aconn->pack_sdp_v1_3;
9584
9585 if (aconn->vsdb_info.amd_vsdb_version == 1)
9586 packet_type = PACKET_TYPE_FS_V1;
9587 else if (aconn->vsdb_info.amd_vsdb_version == 2)
9588 packet_type = PACKET_TYPE_FS_V2;
9589 else if (aconn->vsdb_info.amd_vsdb_version == 3)
9590 packet_type = PACKET_TYPE_FS_V3;
9591
9592 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL,
9593 &new_stream->adaptive_sync_infopacket);
9594 }
9595
9596 mod_freesync_build_vrr_infopacket(
9597 dm->freesync_module,
9598 new_stream,
9599 &vrr_params,
9600 packet_type,
9601 TRANSFER_FUNC_UNKNOWN,
9602 &vrr_infopacket,
9603 pack_sdp_v1_3);
9604
9605 new_crtc_state->freesync_vrr_info_changed |=
9606 (memcmp(&new_crtc_state->vrr_infopacket,
9607 &vrr_infopacket,
9608 sizeof(vrr_infopacket)) != 0);
9609
9610 acrtc->dm_irq_params.vrr_params = vrr_params;
9611 new_crtc_state->vrr_infopacket = vrr_infopacket;
9612
9613 new_stream->vrr_infopacket = vrr_infopacket;
9614 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params);
9615
9616 if (new_crtc_state->freesync_vrr_info_changed)
9617 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
9618 new_crtc_state->base.crtc->base.id,
9619 (int)new_crtc_state->base.vrr_enabled,
9620 (int)vrr_params.state);
9621
9622 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9623 }
9624
update_stream_irq_parameters(struct amdgpu_display_manager * dm,struct dm_crtc_state * new_crtc_state)9625 static void update_stream_irq_parameters(
9626 struct amdgpu_display_manager *dm,
9627 struct dm_crtc_state *new_crtc_state)
9628 {
9629 struct dc_stream_state *new_stream = new_crtc_state->stream;
9630 struct mod_vrr_params vrr_params;
9631 struct mod_freesync_config config = new_crtc_state->freesync_config;
9632 struct amdgpu_device *adev = dm->adev;
9633 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9634 unsigned long flags;
9635
9636 if (!new_stream)
9637 return;
9638
9639 /*
9640 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9641 * For now it's sufficient to just guard against these conditions.
9642 */
9643 if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9644 return;
9645
9646 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9647 vrr_params = acrtc->dm_irq_params.vrr_params;
9648
9649 if (new_crtc_state->vrr_supported &&
9650 config.min_refresh_in_uhz &&
9651 config.max_refresh_in_uhz) {
9652 /*
9653 * if freesync compatible mode was set, config.state will be set
9654 * in atomic check
9655 */
9656 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
9657 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
9658 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
9659 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
9660 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
9661 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
9662 vrr_params.state = VRR_STATE_ACTIVE_FIXED;
9663 } else {
9664 config.state = new_crtc_state->base.vrr_enabled ?
9665 VRR_STATE_ACTIVE_VARIABLE :
9666 VRR_STATE_INACTIVE;
9667 }
9668 } else {
9669 config.state = VRR_STATE_UNSUPPORTED;
9670 }
9671
9672 mod_freesync_build_vrr_params(dm->freesync_module,
9673 new_stream,
9674 &config, &vrr_params);
9675
9676 new_crtc_state->freesync_config = config;
9677 /* Copy state for access from DM IRQ handler */
9678 acrtc->dm_irq_params.freesync_config = config;
9679 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
9680 acrtc->dm_irq_params.vrr_params = vrr_params;
9681 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9682 }
9683
amdgpu_dm_handle_vrr_transition(struct dm_crtc_state * old_state,struct dm_crtc_state * new_state)9684 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
9685 struct dm_crtc_state *new_state)
9686 {
9687 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state);
9688 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state);
9689
9690 if (!old_vrr_active && new_vrr_active) {
9691 /* Transition VRR inactive -> active:
9692 * While VRR is active, we must not disable vblank irq, as a
9693 * reenable after disable would compute bogus vblank/pflip
9694 * timestamps if it likely happened inside display front-porch.
9695 *
9696 * We also need vupdate irq for the actual core vblank handling
9697 * at end of vblank.
9698 */
9699 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0);
9700 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0);
9701 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n",
9702 __func__, new_state->base.crtc->base.id);
9703 } else if (old_vrr_active && !new_vrr_active) {
9704 /* Transition VRR active -> inactive:
9705 * Allow vblank irq disable again for fixed refresh rate.
9706 */
9707 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0);
9708 drm_crtc_vblank_put(new_state->base.crtc);
9709 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n",
9710 __func__, new_state->base.crtc->base.id);
9711 }
9712 }
9713
amdgpu_dm_commit_cursors(struct drm_atomic_state * state)9714 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
9715 {
9716 struct drm_plane *plane;
9717 struct drm_plane_state *old_plane_state;
9718 int i;
9719
9720 /*
9721 * TODO: Make this per-stream so we don't issue redundant updates for
9722 * commits with multiple streams.
9723 */
9724 for_each_old_plane_in_state(state, plane, old_plane_state, i)
9725 if (plane->type == DRM_PLANE_TYPE_CURSOR)
9726 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state);
9727 }
9728
get_mem_type(struct drm_framebuffer * fb)9729 static inline uint32_t get_mem_type(struct drm_framebuffer *fb)
9730 {
9731 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
9732
9733 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0;
9734 }
9735
amdgpu_dm_update_cursor(struct drm_plane * plane,struct drm_plane_state * old_plane_state,struct dc_stream_update * update)9736 static void amdgpu_dm_update_cursor(struct drm_plane *plane,
9737 struct drm_plane_state *old_plane_state,
9738 struct dc_stream_update *update)
9739 {
9740 struct amdgpu_device *adev = drm_to_adev(plane->dev);
9741 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
9742 struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
9743 struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
9744 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
9745 uint64_t address = afb ? afb->address : 0;
9746 struct dc_cursor_position position = {0};
9747 struct dc_cursor_attributes attributes;
9748 int ret;
9749
9750 if (!plane->state->fb && !old_plane_state->fb)
9751 return;
9752
9753 drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n",
9754 amdgpu_crtc->crtc_id, plane->state->crtc_w,
9755 plane->state->crtc_h);
9756
9757 ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position);
9758 if (ret)
9759 return;
9760
9761 if (!position.enable) {
9762 /* turn off cursor */
9763 if (crtc_state && crtc_state->stream) {
9764 dc_stream_set_cursor_position(crtc_state->stream,
9765 &position);
9766 update->cursor_position = &crtc_state->stream->cursor_position;
9767 }
9768 return;
9769 }
9770
9771 amdgpu_crtc->cursor_width = plane->state->crtc_w;
9772 amdgpu_crtc->cursor_height = plane->state->crtc_h;
9773
9774 memset(&attributes, 0, sizeof(attributes));
9775 attributes.address.high_part = upper_32_bits(address);
9776 attributes.address.low_part = lower_32_bits(address);
9777 attributes.width = plane->state->crtc_w;
9778 attributes.height = plane->state->crtc_h;
9779 attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
9780 attributes.rotation_angle = 0;
9781 attributes.attribute_flags.value = 0;
9782
9783 /* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM
9784 * legacy gamma setup.
9785 */
9786 if (crtc_state->cm_is_degamma_srgb &&
9787 adev->dm.dc->caps.color.dpp.gamma_corr)
9788 attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1;
9789
9790 if (afb)
9791 attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
9792
9793 if (crtc_state->stream) {
9794 if (!dc_stream_set_cursor_attributes(crtc_state->stream,
9795 &attributes))
9796 drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n");
9797
9798 update->cursor_attributes = &crtc_state->stream->cursor_attributes;
9799
9800 if (!dc_stream_set_cursor_position(crtc_state->stream,
9801 &position))
9802 drm_err(adev_to_drm(adev), "DC failed to set cursor position\n");
9803
9804 update->cursor_position = &crtc_state->stream->cursor_position;
9805 }
9806 }
9807
amdgpu_dm_enable_self_refresh(struct amdgpu_crtc * acrtc_attach,const struct dm_crtc_state * acrtc_state,const u64 current_ts)9808 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach,
9809 const struct dm_crtc_state *acrtc_state,
9810 const u64 current_ts)
9811 {
9812 struct psr_settings *psr = &acrtc_state->stream->link->psr_settings;
9813 struct replay_settings *pr = &acrtc_state->stream->link->replay_settings;
9814 struct amdgpu_dm_connector *aconn =
9815 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context;
9816 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9817
9818 if (acrtc_state->update_type > UPDATE_TYPE_FAST) {
9819 if (pr->config.replay_supported && !pr->replay_feature_enabled)
9820 amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn);
9821 else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED &&
9822 !psr->psr_feature_enabled)
9823 if (!aconn->disallow_edp_enter_psr)
9824 amdgpu_dm_link_setup_psr(acrtc_state->stream);
9825 }
9826
9827 /* Decrement skip count when SR is enabled and we're doing fast updates. */
9828 if (acrtc_state->update_type == UPDATE_TYPE_FAST &&
9829 (psr->psr_feature_enabled || pr->config.replay_supported)) {
9830 if (aconn->sr_skip_count > 0)
9831 aconn->sr_skip_count--;
9832
9833 /* Allow SR when skip count is 0. */
9834 acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count;
9835
9836 /*
9837 * If sink supports PSR SU/Panel Replay, there is no need to rely on
9838 * a vblank event disable request to enable PSR/RP. PSR SU/RP
9839 * can be enabled immediately once OS demonstrates an
9840 * adequate number of fast atomic commits to notify KMD
9841 * of update events. See `vblank_control_worker()`.
9842 */
9843 if (!vrr_active &&
9844 acrtc_attach->dm_irq_params.allow_sr_entry &&
9845 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9846 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9847 #endif
9848 (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) {
9849 if (pr->replay_feature_enabled && !pr->replay_allow_active)
9850 amdgpu_dm_replay_enable(acrtc_state->stream, true);
9851 if (psr->psr_version == DC_PSR_VERSION_SU_1 &&
9852 !psr->psr_allow_active && !aconn->disallow_edp_enter_psr)
9853 amdgpu_dm_psr_enable(acrtc_state->stream);
9854 }
9855 } else {
9856 acrtc_attach->dm_irq_params.allow_sr_entry = false;
9857 }
9858 }
9859
amdgpu_dm_commit_planes(struct drm_atomic_state * state,struct drm_device * dev,struct amdgpu_display_manager * dm,struct drm_crtc * pcrtc,bool wait_for_vblank)9860 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
9861 struct drm_device *dev,
9862 struct amdgpu_display_manager *dm,
9863 struct drm_crtc *pcrtc,
9864 bool wait_for_vblank)
9865 {
9866 u32 i;
9867 u64 timestamp_ns = ktime_get_ns();
9868 struct drm_plane *plane;
9869 struct drm_plane_state *old_plane_state, *new_plane_state;
9870 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
9871 struct drm_crtc_state *new_pcrtc_state =
9872 drm_atomic_get_new_crtc_state(state, pcrtc);
9873 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
9874 struct dm_crtc_state *dm_old_crtc_state =
9875 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
9876 int planes_count = 0, vpos, hpos;
9877 unsigned long flags;
9878 u32 target_vblank, last_flip_vblank;
9879 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9880 bool cursor_update = false;
9881 bool pflip_present = false;
9882 bool dirty_rects_changed = false;
9883 bool updated_planes_and_streams = false;
9884 struct {
9885 struct dc_surface_update surface_updates[MAX_SURFACES];
9886 struct dc_plane_info plane_infos[MAX_SURFACES];
9887 struct dc_scaling_info scaling_infos[MAX_SURFACES];
9888 struct dc_flip_addrs flip_addrs[MAX_SURFACES];
9889 struct dc_stream_update stream_update;
9890 } *bundle;
9891
9892 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
9893
9894 if (!bundle) {
9895 drm_err(dev, "Failed to allocate update bundle\n");
9896 goto cleanup;
9897 }
9898
9899 /*
9900 * Disable the cursor first if we're disabling all the planes.
9901 * It'll remain on the screen after the planes are re-enabled
9902 * if we don't.
9903 *
9904 * If the cursor is transitioning from native to overlay mode, the
9905 * native cursor needs to be disabled first.
9906 */
9907 if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE &&
9908 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9909 struct dc_cursor_position cursor_position = {0};
9910
9911 if (!dc_stream_set_cursor_position(acrtc_state->stream,
9912 &cursor_position))
9913 drm_err(dev, "DC failed to disable native cursor\n");
9914
9915 bundle->stream_update.cursor_position =
9916 &acrtc_state->stream->cursor_position;
9917 }
9918
9919 if (acrtc_state->active_planes == 0 &&
9920 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9921 amdgpu_dm_commit_cursors(state);
9922
9923 /* update planes when needed */
9924 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
9925 struct drm_crtc *crtc = new_plane_state->crtc;
9926 struct drm_crtc_state *new_crtc_state;
9927 struct drm_framebuffer *fb = new_plane_state->fb;
9928 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
9929 bool plane_needs_flip;
9930 struct dc_plane_state *dc_plane;
9931 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
9932
9933 /* Cursor plane is handled after stream updates */
9934 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
9935 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9936 if ((fb && crtc == pcrtc) ||
9937 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) {
9938 cursor_update = true;
9939 if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0)
9940 amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update);
9941 }
9942
9943 continue;
9944 }
9945
9946 if (!fb || !crtc || pcrtc != crtc)
9947 continue;
9948
9949 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
9950 if (!new_crtc_state->active)
9951 continue;
9952
9953 dc_plane = dm_new_plane_state->dc_state;
9954 if (!dc_plane)
9955 continue;
9956
9957 bundle->surface_updates[planes_count].surface = dc_plane;
9958 if (new_pcrtc_state->color_mgmt_changed) {
9959 bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction;
9960 bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func;
9961 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
9962 bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult;
9963 bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func;
9964 bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func;
9965 bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf;
9966 }
9967
9968 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state,
9969 &bundle->scaling_infos[planes_count]);
9970
9971 bundle->surface_updates[planes_count].scaling_info =
9972 &bundle->scaling_infos[planes_count];
9973
9974 plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
9975
9976 pflip_present = pflip_present || plane_needs_flip;
9977
9978 if (!plane_needs_flip) {
9979 planes_count += 1;
9980 continue;
9981 }
9982
9983 fill_dc_plane_info_and_addr(
9984 dm->adev, new_plane_state,
9985 afb->tiling_flags,
9986 &bundle->plane_infos[planes_count],
9987 &bundle->flip_addrs[planes_count].address,
9988 afb->tmz_surface);
9989
9990 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n",
9991 new_plane_state->plane->index,
9992 bundle->plane_infos[planes_count].dcc.enable);
9993
9994 bundle->surface_updates[planes_count].plane_info =
9995 &bundle->plane_infos[planes_count];
9996
9997 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled ||
9998 acrtc_state->stream->link->replay_settings.replay_feature_enabled) {
9999 fill_dc_dirty_rects(plane, old_plane_state,
10000 new_plane_state, new_crtc_state,
10001 &bundle->flip_addrs[planes_count],
10002 acrtc_state->stream->link->psr_settings.psr_version ==
10003 DC_PSR_VERSION_SU_1,
10004 &dirty_rects_changed);
10005
10006 /*
10007 * If the dirty regions changed, PSR-SU need to be disabled temporarily
10008 * and enabled it again after dirty regions are stable to avoid video glitch.
10009 * PSR-SU will be enabled in vblank_control_worker() if user pause the video
10010 * during the PSR-SU was disabled.
10011 */
10012 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
10013 acrtc_attach->dm_irq_params.allow_sr_entry &&
10014 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
10015 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
10016 #endif
10017 dirty_rects_changed) {
10018 mutex_lock(&dm->dc_lock);
10019 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns =
10020 timestamp_ns;
10021 if (acrtc_state->stream->link->psr_settings.psr_allow_active)
10022 amdgpu_dm_psr_disable(acrtc_state->stream, true);
10023 mutex_unlock(&dm->dc_lock);
10024 }
10025 }
10026
10027 /*
10028 * Only allow immediate flips for fast updates that don't
10029 * change memory domain, FB pitch, DCC state, rotation or
10030 * mirroring.
10031 *
10032 * dm_crtc_helper_atomic_check() only accepts async flips with
10033 * fast updates.
10034 */
10035 if (crtc->state->async_flip &&
10036 (acrtc_state->update_type != UPDATE_TYPE_FAST ||
10037 get_mem_type(old_plane_state->fb) != get_mem_type(fb)))
10038 drm_warn_once(state->dev,
10039 "[PLANE:%d:%s] async flip with non-fast update\n",
10040 plane->base.id, plane->name);
10041
10042 bundle->flip_addrs[planes_count].flip_immediate =
10043 crtc->state->async_flip &&
10044 acrtc_state->update_type == UPDATE_TYPE_FAST &&
10045 get_mem_type(old_plane_state->fb) == get_mem_type(fb);
10046
10047 timestamp_ns = ktime_get_ns();
10048 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
10049 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
10050 bundle->surface_updates[planes_count].surface = dc_plane;
10051
10052 if (!bundle->surface_updates[planes_count].surface) {
10053 drm_err(dev, "No surface for CRTC: id=%d\n",
10054 acrtc_attach->crtc_id);
10055 continue;
10056 }
10057
10058 if (plane == pcrtc->primary)
10059 update_freesync_state_on_stream(
10060 dm,
10061 acrtc_state,
10062 acrtc_state->stream,
10063 dc_plane,
10064 bundle->flip_addrs[planes_count].flip_timestamp_in_us);
10065
10066 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n",
10067 __func__,
10068 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
10069 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
10070
10071 planes_count += 1;
10072
10073 }
10074
10075 if (pflip_present) {
10076 if (!vrr_active) {
10077 /* Use old throttling in non-vrr fixed refresh rate mode
10078 * to keep flip scheduling based on target vblank counts
10079 * working in a backwards compatible way, e.g., for
10080 * clients using the GLX_OML_sync_control extension or
10081 * DRI3/Present extension with defined target_msc.
10082 */
10083 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
10084 } else {
10085 /* For variable refresh rate mode only:
10086 * Get vblank of last completed flip to avoid > 1 vrr
10087 * flips per video frame by use of throttling, but allow
10088 * flip programming anywhere in the possibly large
10089 * variable vrr vblank interval for fine-grained flip
10090 * timing control and more opportunity to avoid stutter
10091 * on late submission of flips.
10092 */
10093 spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
10094 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
10095 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
10096 }
10097
10098 target_vblank = last_flip_vblank + wait_for_vblank;
10099
10100 /*
10101 * Wait until we're out of the vertical blank period before the one
10102 * targeted by the flip
10103 */
10104 while ((acrtc_attach->enabled &&
10105 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
10106 0, &vpos, &hpos, NULL,
10107 NULL, &pcrtc->hwmode)
10108 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
10109 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
10110 (int)(target_vblank -
10111 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
10112 usleep_range(1000, 1100);
10113 }
10114
10115 /**
10116 * Prepare the flip event for the pageflip interrupt to handle.
10117 *
10118 * This only works in the case where we've already turned on the
10119 * appropriate hardware blocks (eg. HUBP) so in the transition case
10120 * from 0 -> n planes we have to skip a hardware generated event
10121 * and rely on sending it from software.
10122 */
10123 if (acrtc_attach->base.state->event &&
10124 acrtc_state->active_planes > 0) {
10125 drm_crtc_vblank_get(pcrtc);
10126
10127 spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
10128
10129 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
10130 prepare_flip_isr(acrtc_attach);
10131
10132 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
10133 }
10134
10135 if (acrtc_state->stream) {
10136 if (acrtc_state->freesync_vrr_info_changed)
10137 bundle->stream_update.vrr_infopacket =
10138 &acrtc_state->stream->vrr_infopacket;
10139 }
10140 } else if (cursor_update && acrtc_state->active_planes > 0) {
10141 spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
10142 if (acrtc_attach->base.state->event) {
10143 drm_crtc_vblank_get(pcrtc);
10144 acrtc_attach->event = acrtc_attach->base.state->event;
10145 acrtc_attach->base.state->event = NULL;
10146 }
10147 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
10148 }
10149
10150 /* Update the planes if changed or disable if we don't have any. */
10151 if ((planes_count || acrtc_state->active_planes == 0) &&
10152 acrtc_state->stream) {
10153 /*
10154 * If PSR or idle optimizations are enabled then flush out
10155 * any pending work before hardware programming.
10156 */
10157 if (dm->vblank_control_workqueue)
10158 flush_workqueue(dm->vblank_control_workqueue);
10159
10160 bundle->stream_update.stream = acrtc_state->stream;
10161 if (new_pcrtc_state->mode_changed) {
10162 bundle->stream_update.src = acrtc_state->stream->src;
10163 bundle->stream_update.dst = acrtc_state->stream->dst;
10164 }
10165
10166 if (new_pcrtc_state->color_mgmt_changed) {
10167 /*
10168 * TODO: This isn't fully correct since we've actually
10169 * already modified the stream in place.
10170 */
10171 bundle->stream_update.gamut_remap =
10172 &acrtc_state->stream->gamut_remap_matrix;
10173 bundle->stream_update.output_csc_transform =
10174 &acrtc_state->stream->csc_color_matrix;
10175 bundle->stream_update.out_transfer_func =
10176 &acrtc_state->stream->out_transfer_func;
10177 bundle->stream_update.lut3d_func =
10178 (struct dc_3dlut *) acrtc_state->stream->lut3d_func;
10179 bundle->stream_update.func_shaper =
10180 (struct dc_transfer_func *) acrtc_state->stream->func_shaper;
10181 }
10182
10183 acrtc_state->stream->abm_level = acrtc_state->abm_level;
10184 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
10185 bundle->stream_update.abm_level = &acrtc_state->abm_level;
10186
10187 mutex_lock(&dm->dc_lock);
10188 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) {
10189 if (acrtc_state->stream->link->replay_settings.replay_allow_active)
10190 amdgpu_dm_replay_disable(acrtc_state->stream);
10191 if (acrtc_state->stream->link->psr_settings.psr_allow_active)
10192 amdgpu_dm_psr_disable(acrtc_state->stream, true);
10193 }
10194 mutex_unlock(&dm->dc_lock);
10195
10196 /*
10197 * If FreeSync state on the stream has changed then we need to
10198 * re-adjust the min/max bounds now that DC doesn't handle this
10199 * as part of commit.
10200 */
10201 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
10202 spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
10203 dc_stream_adjust_vmin_vmax(
10204 dm->dc, acrtc_state->stream,
10205 &acrtc_attach->dm_irq_params.vrr_params.adjust);
10206 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
10207 }
10208 mutex_lock(&dm->dc_lock);
10209 update_planes_and_stream_adapter(dm->dc,
10210 acrtc_state->update_type,
10211 planes_count,
10212 acrtc_state->stream,
10213 &bundle->stream_update,
10214 bundle->surface_updates);
10215 updated_planes_and_streams = true;
10216
10217 /**
10218 * Enable or disable the interrupts on the backend.
10219 *
10220 * Most pipes are put into power gating when unused.
10221 *
10222 * When power gating is enabled on a pipe we lose the
10223 * interrupt enablement state when power gating is disabled.
10224 *
10225 * So we need to update the IRQ control state in hardware
10226 * whenever the pipe turns on (since it could be previously
10227 * power gated) or off (since some pipes can't be power gated
10228 * on some ASICs).
10229 */
10230 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
10231 dm_update_pflip_irq_state(drm_to_adev(dev),
10232 acrtc_attach);
10233
10234 amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns);
10235 mutex_unlock(&dm->dc_lock);
10236 }
10237
10238 /*
10239 * Update cursor state *after* programming all the planes.
10240 * This avoids redundant programming in the case where we're going
10241 * to be disabling a single plane - those pipes are being disabled.
10242 */
10243 if (acrtc_state->active_planes &&
10244 (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) &&
10245 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
10246 amdgpu_dm_commit_cursors(state);
10247
10248 cleanup:
10249 kfree(bundle);
10250 }
10251
amdgpu_dm_commit_audio(struct drm_device * dev,struct drm_atomic_state * state)10252 static void amdgpu_dm_commit_audio(struct drm_device *dev,
10253 struct drm_atomic_state *state)
10254 {
10255 struct amdgpu_device *adev = drm_to_adev(dev);
10256 struct amdgpu_dm_connector *aconnector;
10257 struct drm_connector *connector;
10258 struct drm_connector_state *old_con_state, *new_con_state;
10259 struct drm_crtc_state *new_crtc_state;
10260 struct dm_crtc_state *new_dm_crtc_state;
10261 const struct dc_stream_status *status;
10262 int i, inst;
10263
10264 /* Notify device removals. */
10265 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10266 if (old_con_state->crtc != new_con_state->crtc) {
10267 /* CRTC changes require notification. */
10268 goto notify;
10269 }
10270
10271 if (!new_con_state->crtc)
10272 continue;
10273
10274 new_crtc_state = drm_atomic_get_new_crtc_state(
10275 state, new_con_state->crtc);
10276
10277 if (!new_crtc_state)
10278 continue;
10279
10280 if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10281 continue;
10282
10283 notify:
10284 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10285 continue;
10286
10287 aconnector = to_amdgpu_dm_connector(connector);
10288
10289 mutex_lock(&adev->dm.audio_lock);
10290 inst = aconnector->audio_inst;
10291 aconnector->audio_inst = -1;
10292 mutex_unlock(&adev->dm.audio_lock);
10293
10294 amdgpu_dm_audio_eld_notify(adev, inst);
10295 }
10296
10297 /* Notify audio device additions. */
10298 for_each_new_connector_in_state(state, connector, new_con_state, i) {
10299 if (!new_con_state->crtc)
10300 continue;
10301
10302 new_crtc_state = drm_atomic_get_new_crtc_state(
10303 state, new_con_state->crtc);
10304
10305 if (!new_crtc_state)
10306 continue;
10307
10308 if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10309 continue;
10310
10311 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
10312 if (!new_dm_crtc_state->stream)
10313 continue;
10314
10315 status = dc_stream_get_status(new_dm_crtc_state->stream);
10316 if (!status)
10317 continue;
10318
10319 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10320 continue;
10321
10322 aconnector = to_amdgpu_dm_connector(connector);
10323
10324 mutex_lock(&adev->dm.audio_lock);
10325 inst = status->audio_inst;
10326 aconnector->audio_inst = inst;
10327 mutex_unlock(&adev->dm.audio_lock);
10328
10329 amdgpu_dm_audio_eld_notify(adev, inst);
10330 }
10331 }
10332
10333 /*
10334 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
10335 * @crtc_state: the DRM CRTC state
10336 * @stream_state: the DC stream state.
10337 *
10338 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
10339 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
10340 */
amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state * crtc_state,struct dc_stream_state * stream_state)10341 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
10342 struct dc_stream_state *stream_state)
10343 {
10344 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
10345 }
10346
dm_clear_writeback(struct amdgpu_display_manager * dm,struct dm_crtc_state * crtc_state)10347 static void dm_clear_writeback(struct amdgpu_display_manager *dm,
10348 struct dm_crtc_state *crtc_state)
10349 {
10350 dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0);
10351 }
10352
amdgpu_dm_commit_streams(struct drm_atomic_state * state,struct dc_state * dc_state)10353 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state,
10354 struct dc_state *dc_state)
10355 {
10356 struct drm_device *dev = state->dev;
10357 struct amdgpu_device *adev = drm_to_adev(dev);
10358 struct amdgpu_display_manager *dm = &adev->dm;
10359 struct drm_crtc *crtc;
10360 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10361 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10362 struct drm_connector_state *old_con_state;
10363 struct drm_connector *connector;
10364 bool mode_set_reset_required = false;
10365 u32 i;
10366 struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count};
10367 bool set_backlight_level = false;
10368
10369 /* Disable writeback */
10370 for_each_old_connector_in_state(state, connector, old_con_state, i) {
10371 struct dm_connector_state *dm_old_con_state;
10372 struct amdgpu_crtc *acrtc;
10373
10374 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
10375 continue;
10376
10377 old_crtc_state = NULL;
10378
10379 dm_old_con_state = to_dm_connector_state(old_con_state);
10380 if (!dm_old_con_state->base.crtc)
10381 continue;
10382
10383 acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc);
10384 if (acrtc)
10385 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10386
10387 if (!acrtc || !acrtc->wb_enabled)
10388 continue;
10389
10390 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10391
10392 dm_clear_writeback(dm, dm_old_crtc_state);
10393 acrtc->wb_enabled = false;
10394 }
10395
10396 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
10397 new_crtc_state, i) {
10398 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10399
10400 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10401
10402 if (old_crtc_state->active &&
10403 (!new_crtc_state->active ||
10404 drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10405 manage_dm_interrupts(adev, acrtc, NULL);
10406 dc_stream_release(dm_old_crtc_state->stream);
10407 }
10408 }
10409
10410 drm_atomic_helper_calc_timestamping_constants(state);
10411
10412 /* update changed items */
10413 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10414 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10415
10416 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10417 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10418
10419 drm_dbg_state(state->dev,
10420 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
10421 acrtc->crtc_id,
10422 new_crtc_state->enable,
10423 new_crtc_state->active,
10424 new_crtc_state->planes_changed,
10425 new_crtc_state->mode_changed,
10426 new_crtc_state->active_changed,
10427 new_crtc_state->connectors_changed);
10428
10429 /* Disable cursor if disabling crtc */
10430 if (old_crtc_state->active && !new_crtc_state->active) {
10431 struct dc_cursor_position position;
10432
10433 memset(&position, 0, sizeof(position));
10434 mutex_lock(&dm->dc_lock);
10435 dc_exit_ips_for_hw_access(dm->dc);
10436 dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position);
10437 mutex_unlock(&dm->dc_lock);
10438 }
10439
10440 /* Copy all transient state flags into dc state */
10441 if (dm_new_crtc_state->stream) {
10442 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
10443 dm_new_crtc_state->stream);
10444 }
10445
10446 /* handles headless hotplug case, updating new_state and
10447 * aconnector as needed
10448 */
10449
10450 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
10451
10452 drm_dbg_atomic(dev,
10453 "Atomic commit: SET crtc id %d: [%p]\n",
10454 acrtc->crtc_id, acrtc);
10455
10456 if (!dm_new_crtc_state->stream) {
10457 /*
10458 * this could happen because of issues with
10459 * userspace notifications delivery.
10460 * In this case userspace tries to set mode on
10461 * display which is disconnected in fact.
10462 * dc_sink is NULL in this case on aconnector.
10463 * We expect reset mode will come soon.
10464 *
10465 * This can also happen when unplug is done
10466 * during resume sequence ended
10467 *
10468 * In this case, we want to pretend we still
10469 * have a sink to keep the pipe running so that
10470 * hw state is consistent with the sw state
10471 */
10472 drm_dbg_atomic(dev,
10473 "Failed to create new stream for crtc %d\n",
10474 acrtc->base.base.id);
10475 continue;
10476 }
10477
10478 if (dm_old_crtc_state->stream)
10479 remove_stream(adev, acrtc, dm_old_crtc_state->stream);
10480
10481 pm_runtime_get_noresume(dev->dev);
10482
10483 acrtc->enabled = true;
10484 acrtc->hw_mode = new_crtc_state->mode;
10485 crtc->hwmode = new_crtc_state->mode;
10486 mode_set_reset_required = true;
10487 set_backlight_level = true;
10488 } else if (modereset_required(new_crtc_state)) {
10489 drm_dbg_atomic(dev,
10490 "Atomic commit: RESET. crtc id %d:[%p]\n",
10491 acrtc->crtc_id, acrtc);
10492 /* i.e. reset mode */
10493 if (dm_old_crtc_state->stream)
10494 remove_stream(adev, acrtc, dm_old_crtc_state->stream);
10495
10496 mode_set_reset_required = true;
10497 }
10498 } /* for_each_crtc_in_state() */
10499
10500 /* if there mode set or reset, disable eDP PSR, Replay */
10501 if (mode_set_reset_required) {
10502 if (dm->vblank_control_workqueue)
10503 flush_workqueue(dm->vblank_control_workqueue);
10504
10505 amdgpu_dm_replay_disable_all(dm);
10506 amdgpu_dm_psr_disable_all(dm);
10507 }
10508
10509 dm_enable_per_frame_crtc_master_sync(dc_state);
10510 mutex_lock(&dm->dc_lock);
10511 dc_exit_ips_for_hw_access(dm->dc);
10512 WARN_ON(!dc_commit_streams(dm->dc, ¶ms));
10513
10514 /* Allow idle optimization when vblank count is 0 for display off */
10515 if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev))
10516 dc_allow_idle_optimizations(dm->dc, true);
10517 mutex_unlock(&dm->dc_lock);
10518
10519 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10520 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10521
10522 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10523
10524 if (dm_new_crtc_state->stream != NULL) {
10525 const struct dc_stream_status *status =
10526 dc_stream_get_status(dm_new_crtc_state->stream);
10527
10528 if (!status)
10529 status = dc_state_get_stream_status(dc_state,
10530 dm_new_crtc_state->stream);
10531 if (!status)
10532 drm_err(dev,
10533 "got no status for stream %p on acrtc%p\n",
10534 dm_new_crtc_state->stream, acrtc);
10535 else
10536 acrtc->otg_inst = status->primary_otg_inst;
10537 }
10538 }
10539
10540 /* During boot up and resume the DC layer will reset the panel brightness
10541 * to fix a flicker issue.
10542 * It will cause the dm->actual_brightness is not the current panel brightness
10543 * level. (the dm->brightness is the correct panel level)
10544 * So we set the backlight level with dm->brightness value after set mode
10545 */
10546 if (set_backlight_level) {
10547 for (i = 0; i < dm->num_of_edps; i++) {
10548 if (dm->backlight_dev[i])
10549 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10550 }
10551 }
10552 }
10553
dm_set_writeback(struct amdgpu_display_manager * dm,struct dm_crtc_state * crtc_state,struct drm_connector * connector,struct drm_connector_state * new_con_state)10554 static void dm_set_writeback(struct amdgpu_display_manager *dm,
10555 struct dm_crtc_state *crtc_state,
10556 struct drm_connector *connector,
10557 struct drm_connector_state *new_con_state)
10558 {
10559 struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector);
10560 struct amdgpu_device *adev = dm->adev;
10561 struct amdgpu_crtc *acrtc;
10562 struct dc_writeback_info *wb_info;
10563 struct pipe_ctx *pipe = NULL;
10564 struct amdgpu_framebuffer *afb;
10565 int i = 0;
10566
10567 wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL);
10568 if (!wb_info) {
10569 drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n");
10570 return;
10571 }
10572
10573 acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc);
10574 if (!acrtc) {
10575 drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n");
10576 kfree(wb_info);
10577 return;
10578 }
10579
10580 afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb);
10581 if (!afb) {
10582 drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n");
10583 kfree(wb_info);
10584 return;
10585 }
10586
10587 for (i = 0; i < MAX_PIPES; i++) {
10588 if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) {
10589 pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i];
10590 break;
10591 }
10592 }
10593
10594 /* fill in wb_info */
10595 wb_info->wb_enabled = true;
10596
10597 wb_info->dwb_pipe_inst = 0;
10598 wb_info->dwb_params.dwbscl_black_color = 0;
10599 wb_info->dwb_params.hdr_mult = 0x1F000;
10600 wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS;
10601 wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13;
10602 wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC;
10603 wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC;
10604
10605 /* width & height from crtc */
10606 wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay;
10607 wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay;
10608 wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay;
10609 wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay;
10610
10611 wb_info->dwb_params.cnv_params.crop_en = false;
10612 wb_info->dwb_params.stereo_params.stereo_enabled = false;
10613
10614 wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff; // 10 bits
10615 wb_info->dwb_params.cnv_params.out_min_pix_val = 0;
10616 wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB;
10617 wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS;
10618
10619 wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444;
10620
10621 wb_info->dwb_params.capture_rate = dwb_capture_rate_0;
10622
10623 wb_info->dwb_params.scaler_taps.h_taps = 4;
10624 wb_info->dwb_params.scaler_taps.v_taps = 4;
10625 wb_info->dwb_params.scaler_taps.h_taps_c = 2;
10626 wb_info->dwb_params.scaler_taps.v_taps_c = 2;
10627 wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING;
10628
10629 wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0];
10630 wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1];
10631
10632 for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) {
10633 wb_info->mcif_buf_params.luma_address[i] = afb->address;
10634 wb_info->mcif_buf_params.chroma_address[i] = 0;
10635 }
10636
10637 wb_info->mcif_buf_params.p_vmid = 1;
10638 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) {
10639 wb_info->mcif_warmup_params.start_address.quad_part = afb->address;
10640 wb_info->mcif_warmup_params.region_size =
10641 wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height;
10642 }
10643 wb_info->mcif_warmup_params.p_vmid = 1;
10644 wb_info->writeback_source_plane = pipe->plane_state;
10645
10646 dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info);
10647
10648 acrtc->wb_pending = true;
10649 acrtc->wb_conn = wb_conn;
10650 drm_writeback_queue_job(wb_conn, new_con_state);
10651 }
10652
amdgpu_dm_update_hdcp(struct drm_atomic_state * state)10653 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state)
10654 {
10655 struct drm_connector_state *old_con_state, *new_con_state;
10656 struct drm_device *dev = state->dev;
10657 struct drm_connector *connector;
10658 struct amdgpu_device *adev = drm_to_adev(dev);
10659 int i;
10660
10661 if (!adev->dm.hdcp_workqueue)
10662 return;
10663
10664 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10665 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10666 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10667 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10668 struct dm_crtc_state *dm_new_crtc_state;
10669 struct amdgpu_dm_connector *aconnector;
10670
10671 if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10672 continue;
10673
10674 aconnector = to_amdgpu_dm_connector(connector);
10675
10676 drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i);
10677
10678 drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
10679 connector->index, connector->status, connector->dpms);
10680 drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n",
10681 old_con_state->content_protection, new_con_state->content_protection);
10682
10683 if (aconnector->dc_sink) {
10684 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL &&
10685 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) {
10686 drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n",
10687 aconnector->dc_sink->edid_caps.display_name);
10688 }
10689 }
10690
10691 new_crtc_state = NULL;
10692 old_crtc_state = NULL;
10693
10694 if (acrtc) {
10695 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10696 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10697 }
10698
10699 if (old_crtc_state)
10700 drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10701 old_crtc_state->enable,
10702 old_crtc_state->active,
10703 old_crtc_state->mode_changed,
10704 old_crtc_state->active_changed,
10705 old_crtc_state->connectors_changed);
10706
10707 if (new_crtc_state)
10708 drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10709 new_crtc_state->enable,
10710 new_crtc_state->active,
10711 new_crtc_state->mode_changed,
10712 new_crtc_state->active_changed,
10713 new_crtc_state->connectors_changed);
10714
10715
10716 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10717
10718 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
10719 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
10720 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
10721 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
10722 dm_new_con_state->update_hdcp = true;
10723 continue;
10724 }
10725
10726 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state,
10727 old_con_state, connector, adev->dm.hdcp_workqueue)) {
10728 /* when display is unplugged from mst hub, connctor will
10729 * be destroyed within dm_dp_mst_connector_destroy. connector
10730 * hdcp perperties, like type, undesired, desired, enabled,
10731 * will be lost. So, save hdcp properties into hdcp_work within
10732 * amdgpu_dm_atomic_commit_tail. if the same display is
10733 * plugged back with same display index, its hdcp properties
10734 * will be retrieved from hdcp_work within dm_dp_mst_get_modes
10735 */
10736
10737 bool enable_encryption = false;
10738
10739 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED)
10740 enable_encryption = true;
10741
10742 if (aconnector->dc_link && aconnector->dc_sink &&
10743 aconnector->dc_link->type == dc_connection_mst_branch) {
10744 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue;
10745 struct hdcp_workqueue *hdcp_w =
10746 &hdcp_work[aconnector->dc_link->link_index];
10747
10748 hdcp_w->hdcp_content_type[connector->index] =
10749 new_con_state->hdcp_content_type;
10750 hdcp_w->content_protection[connector->index] =
10751 new_con_state->content_protection;
10752 }
10753
10754 if (new_crtc_state && new_crtc_state->mode_changed &&
10755 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED)
10756 enable_encryption = true;
10757
10758 drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption);
10759
10760 if (aconnector->dc_link)
10761 hdcp_update_display(
10762 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
10763 new_con_state->hdcp_content_type, enable_encryption);
10764 }
10765 }
10766 }
10767
amdgpu_dm_atomic_setup_commit(struct drm_atomic_state * state)10768 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state)
10769 {
10770 struct drm_crtc *crtc;
10771 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10772 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10773 int i, ret;
10774
10775 ret = drm_dp_mst_atomic_setup_commit(state);
10776 if (ret)
10777 return ret;
10778
10779 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10780 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10781 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10782 /*
10783 * Color management settings. We also update color properties
10784 * when a modeset is needed, to ensure it gets reprogrammed.
10785 */
10786 if (dm_new_crtc_state->base.active && dm_new_crtc_state->stream &&
10787 (dm_new_crtc_state->base.color_mgmt_changed ||
10788 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
10789 drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10790 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
10791 if (ret) {
10792 drm_dbg_atomic(state->dev, "Failed to update color state\n");
10793 return ret;
10794 }
10795 }
10796 }
10797
10798 return 0;
10799 }
10800
10801 /**
10802 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
10803 * @state: The atomic state to commit
10804 *
10805 * This will tell DC to commit the constructed DC state from atomic_check,
10806 * programming the hardware. Any failures here implies a hardware failure, since
10807 * atomic check should have filtered anything non-kosher.
10808 */
amdgpu_dm_atomic_commit_tail(struct drm_atomic_state * state)10809 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
10810 {
10811 struct drm_device *dev = state->dev;
10812 struct amdgpu_device *adev = drm_to_adev(dev);
10813 struct amdgpu_display_manager *dm = &adev->dm;
10814 struct dm_atomic_state *dm_state;
10815 struct dc_state *dc_state = NULL;
10816 u32 i, j;
10817 struct drm_crtc *crtc;
10818 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10819 unsigned long flags;
10820 bool wait_for_vblank = true;
10821 struct drm_connector *connector;
10822 struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL;
10823 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10824 int crtc_disable_count = 0;
10825
10826 trace_amdgpu_dm_atomic_commit_tail_begin(state);
10827
10828 drm_atomic_helper_update_legacy_modeset_state(dev, state);
10829 drm_dp_mst_atomic_wait_for_dependencies(state);
10830
10831 dm_state = dm_atomic_get_new_state(state);
10832 if (dm_state && dm_state->context) {
10833 dc_state = dm_state->context;
10834 amdgpu_dm_commit_streams(state, dc_state);
10835 }
10836
10837 amdgpu_dm_update_hdcp(state);
10838
10839 /* Handle connector state changes */
10840 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10841 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10842 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10843 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10844 struct dc_surface_update *dummy_updates;
10845 struct dc_stream_update stream_update;
10846 struct dc_info_packet hdr_packet;
10847 struct dc_stream_status *status = NULL;
10848 bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false;
10849
10850 memset(&stream_update, 0, sizeof(stream_update));
10851
10852 if (acrtc) {
10853 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10854 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10855 }
10856
10857 /* Skip any modesets/resets */
10858 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
10859 continue;
10860
10861 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10862 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10863
10864 scaling_changed = is_scaling_state_different(dm_new_con_state,
10865 dm_old_con_state);
10866
10867 if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) &&
10868 (dm_old_crtc_state->stream->output_color_space !=
10869 get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state)))
10870 output_color_space_changed = true;
10871
10872 abm_changed = dm_new_crtc_state->abm_level !=
10873 dm_old_crtc_state->abm_level;
10874
10875 hdr_changed =
10876 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
10877
10878 if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed)
10879 continue;
10880
10881 stream_update.stream = dm_new_crtc_state->stream;
10882 if (scaling_changed) {
10883 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
10884 dm_new_con_state, dm_new_crtc_state->stream);
10885
10886 stream_update.src = dm_new_crtc_state->stream->src;
10887 stream_update.dst = dm_new_crtc_state->stream->dst;
10888 }
10889
10890 if (output_color_space_changed) {
10891 dm_new_crtc_state->stream->output_color_space
10892 = get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state);
10893
10894 stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space;
10895 }
10896
10897 if (abm_changed) {
10898 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
10899
10900 stream_update.abm_level = &dm_new_crtc_state->abm_level;
10901 }
10902
10903 if (hdr_changed) {
10904 fill_hdr_info_packet(new_con_state, &hdr_packet);
10905 stream_update.hdr_static_metadata = &hdr_packet;
10906 }
10907
10908 status = dc_stream_get_status(dm_new_crtc_state->stream);
10909
10910 if (WARN_ON(!status))
10911 continue;
10912
10913 WARN_ON(!status->plane_count);
10914
10915 /*
10916 * TODO: DC refuses to perform stream updates without a dc_surface_update.
10917 * Here we create an empty update on each plane.
10918 * To fix this, DC should permit updating only stream properties.
10919 */
10920 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_KERNEL);
10921 if (!dummy_updates) {
10922 drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n");
10923 continue;
10924 }
10925 for (j = 0; j < status->plane_count; j++)
10926 dummy_updates[j].surface = status->plane_states[0];
10927
10928 sort(dummy_updates, status->plane_count,
10929 sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL);
10930
10931 mutex_lock(&dm->dc_lock);
10932 dc_exit_ips_for_hw_access(dm->dc);
10933 dc_update_planes_and_stream(dm->dc,
10934 dummy_updates,
10935 status->plane_count,
10936 dm_new_crtc_state->stream,
10937 &stream_update);
10938 mutex_unlock(&dm->dc_lock);
10939 kfree(dummy_updates);
10940
10941 drm_connector_update_privacy_screen(new_con_state);
10942 }
10943
10944 /**
10945 * Enable interrupts for CRTCs that are newly enabled or went through
10946 * a modeset. It was intentionally deferred until after the front end
10947 * state was modified to wait until the OTG was on and so the IRQ
10948 * handlers didn't access stale or invalid state.
10949 */
10950 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10951 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10952 #ifdef CONFIG_DEBUG_FS
10953 enum amdgpu_dm_pipe_crc_source cur_crc_src;
10954 #endif
10955 /* Count number of newly disabled CRTCs for dropping PM refs later. */
10956 if (old_crtc_state->active && !new_crtc_state->active)
10957 crtc_disable_count++;
10958
10959 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10960 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10961
10962 /* For freesync config update on crtc state and params for irq */
10963 update_stream_irq_parameters(dm, dm_new_crtc_state);
10964
10965 #ifdef CONFIG_DEBUG_FS
10966 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10967 cur_crc_src = acrtc->dm_irq_params.crc_src;
10968 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10969 #endif
10970
10971 if (new_crtc_state->active &&
10972 (!old_crtc_state->active ||
10973 drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10974 dc_stream_retain(dm_new_crtc_state->stream);
10975 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
10976 manage_dm_interrupts(adev, acrtc, dm_new_crtc_state);
10977 }
10978 /* Handle vrr on->off / off->on transitions */
10979 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state);
10980
10981 #ifdef CONFIG_DEBUG_FS
10982 if (new_crtc_state->active &&
10983 (!old_crtc_state->active ||
10984 drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10985 /**
10986 * Frontend may have changed so reapply the CRC capture
10987 * settings for the stream.
10988 */
10989 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
10990 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
10991 if (amdgpu_dm_crc_window_is_activated(crtc)) {
10992 uint8_t cnt;
10993
10994 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10995 for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) {
10996 if (acrtc->dm_irq_params.window_param[cnt].enable) {
10997 acrtc->dm_irq_params.window_param[cnt].update_win = true;
10998
10999 /**
11000 * It takes 2 frames for HW to stably generate CRC when
11001 * resuming from suspend, so we set skip_frame_cnt 2.
11002 */
11003 acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2;
11004 }
11005 }
11006 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
11007 }
11008 #endif
11009 if (amdgpu_dm_crtc_configure_crc_source(
11010 crtc, dm_new_crtc_state, cur_crc_src))
11011 drm_dbg_atomic(dev, "Failed to configure crc source");
11012 }
11013 }
11014 #endif
11015 }
11016
11017 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
11018 if (new_crtc_state->async_flip)
11019 wait_for_vblank = false;
11020
11021 /* update planes when needed per crtc*/
11022 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
11023 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11024
11025 if (dm_new_crtc_state->stream)
11026 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank);
11027 }
11028
11029 /* Enable writeback */
11030 for_each_new_connector_in_state(state, connector, new_con_state, i) {
11031 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
11032 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
11033
11034 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
11035 continue;
11036
11037 if (!new_con_state->writeback_job)
11038 continue;
11039
11040 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
11041
11042 if (!new_crtc_state)
11043 continue;
11044
11045 if (acrtc->wb_enabled)
11046 continue;
11047
11048 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11049
11050 dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state);
11051 acrtc->wb_enabled = true;
11052 }
11053
11054 /* Update audio instances for each connector. */
11055 amdgpu_dm_commit_audio(dev, state);
11056
11057 /* restore the backlight level */
11058 for (i = 0; i < dm->num_of_edps; i++) {
11059 if (dm->backlight_dev[i] &&
11060 (dm->actual_brightness[i] != dm->brightness[i]))
11061 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
11062 }
11063
11064 /*
11065 * send vblank event on all events not handled in flip and
11066 * mark consumed event for drm_atomic_helper_commit_hw_done
11067 */
11068 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
11069 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11070
11071 if (new_crtc_state->event)
11072 drm_send_event_locked(dev, &new_crtc_state->event->base);
11073
11074 new_crtc_state->event = NULL;
11075 }
11076 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
11077
11078 /* Signal HW programming completion */
11079 drm_atomic_helper_commit_hw_done(state);
11080
11081 if (wait_for_vblank)
11082 drm_atomic_helper_wait_for_flip_done(dev, state);
11083
11084 drm_atomic_helper_cleanup_planes(dev, state);
11085
11086 /* Don't free the memory if we are hitting this as part of suspend.
11087 * This way we don't free any memory during suspend; see
11088 * amdgpu_bo_free_kernel(). The memory will be freed in the first
11089 * non-suspend modeset or when the driver is torn down.
11090 */
11091 if (!adev->in_suspend) {
11092 /* return the stolen vga memory back to VRAM */
11093 if (!adev->mman.keep_stolen_vga_memory)
11094 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
11095 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
11096 }
11097
11098 /*
11099 * Finally, drop a runtime PM reference for each newly disabled CRTC,
11100 * so we can put the GPU into runtime suspend if we're not driving any
11101 * displays anymore
11102 */
11103 for (i = 0; i < crtc_disable_count; i++)
11104 pm_runtime_put_autosuspend(dev->dev);
11105 pm_runtime_mark_last_busy(dev->dev);
11106
11107 trace_amdgpu_dm_atomic_commit_tail_finish(state);
11108 }
11109
dm_force_atomic_commit(struct drm_connector * connector)11110 static int dm_force_atomic_commit(struct drm_connector *connector)
11111 {
11112 int ret = 0;
11113 struct drm_device *ddev = connector->dev;
11114 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
11115 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
11116 struct drm_plane *plane = disconnected_acrtc->base.primary;
11117 struct drm_connector_state *conn_state;
11118 struct drm_crtc_state *crtc_state;
11119 struct drm_plane_state *plane_state;
11120
11121 if (!state)
11122 return -ENOMEM;
11123
11124 state->acquire_ctx = ddev->mode_config.acquire_ctx;
11125
11126 /* Construct an atomic state to restore previous display setting */
11127
11128 /*
11129 * Attach connectors to drm_atomic_state
11130 */
11131 conn_state = drm_atomic_get_connector_state(state, connector);
11132
11133 /* Check for error in getting connector state */
11134 if (IS_ERR(conn_state)) {
11135 ret = PTR_ERR(conn_state);
11136 goto out;
11137 }
11138
11139 /* Attach crtc to drm_atomic_state*/
11140 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
11141
11142 /* Check for error in getting crtc state */
11143 if (IS_ERR(crtc_state)) {
11144 ret = PTR_ERR(crtc_state);
11145 goto out;
11146 }
11147
11148 /* force a restore */
11149 crtc_state->mode_changed = true;
11150
11151 /* Attach plane to drm_atomic_state */
11152 plane_state = drm_atomic_get_plane_state(state, plane);
11153
11154 /* Check for error in getting plane state */
11155 if (IS_ERR(plane_state)) {
11156 ret = PTR_ERR(plane_state);
11157 goto out;
11158 }
11159
11160 /* Call commit internally with the state we just constructed */
11161 ret = drm_atomic_commit(state);
11162
11163 out:
11164 drm_atomic_state_put(state);
11165 if (ret)
11166 drm_err(ddev, "Restoring old state failed with %i\n", ret);
11167
11168 return ret;
11169 }
11170
11171 /*
11172 * This function handles all cases when set mode does not come upon hotplug.
11173 * This includes when a display is unplugged then plugged back into the
11174 * same port and when running without usermode desktop manager supprot
11175 */
dm_restore_drm_connector_state(struct drm_device * dev,struct drm_connector * connector)11176 void dm_restore_drm_connector_state(struct drm_device *dev,
11177 struct drm_connector *connector)
11178 {
11179 struct amdgpu_dm_connector *aconnector;
11180 struct amdgpu_crtc *disconnected_acrtc;
11181 struct dm_crtc_state *acrtc_state;
11182
11183 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
11184 return;
11185
11186 aconnector = to_amdgpu_dm_connector(connector);
11187
11188 if (!aconnector->dc_sink || !connector->state || !connector->encoder)
11189 return;
11190
11191 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
11192 if (!disconnected_acrtc)
11193 return;
11194
11195 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
11196 if (!acrtc_state->stream)
11197 return;
11198
11199 /*
11200 * If the previous sink is not released and different from the current,
11201 * we deduce we are in a state where we can not rely on usermode call
11202 * to turn on the display, so we do it here
11203 */
11204 if (acrtc_state->stream->sink != aconnector->dc_sink)
11205 dm_force_atomic_commit(&aconnector->base);
11206 }
11207
11208 /*
11209 * Grabs all modesetting locks to serialize against any blocking commits,
11210 * Waits for completion of all non blocking commits.
11211 */
do_aquire_global_lock(struct drm_device * dev,struct drm_atomic_state * state)11212 static int do_aquire_global_lock(struct drm_device *dev,
11213 struct drm_atomic_state *state)
11214 {
11215 struct drm_crtc *crtc;
11216 struct drm_crtc_commit *commit;
11217 long ret;
11218
11219 /*
11220 * Adding all modeset locks to aquire_ctx will
11221 * ensure that when the framework release it the
11222 * extra locks we are locking here will get released to
11223 */
11224 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
11225 if (ret)
11226 return ret;
11227
11228 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11229 spin_lock(&crtc->commit_lock);
11230 commit = list_first_entry_or_null(&crtc->commit_list,
11231 struct drm_crtc_commit, commit_entry);
11232 if (commit)
11233 drm_crtc_commit_get(commit);
11234 spin_unlock(&crtc->commit_lock);
11235
11236 if (!commit)
11237 continue;
11238
11239 /*
11240 * Make sure all pending HW programming completed and
11241 * page flips done
11242 */
11243 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
11244
11245 if (ret > 0)
11246 ret = wait_for_completion_interruptible_timeout(
11247 &commit->flip_done, 10*HZ);
11248
11249 if (ret == 0)
11250 drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n",
11251 crtc->base.id, crtc->name);
11252
11253 drm_crtc_commit_put(commit);
11254 }
11255
11256 return ret < 0 ? ret : 0;
11257 }
11258
get_freesync_config_for_crtc(struct dm_crtc_state * new_crtc_state,struct dm_connector_state * new_con_state)11259 static void get_freesync_config_for_crtc(
11260 struct dm_crtc_state *new_crtc_state,
11261 struct dm_connector_state *new_con_state)
11262 {
11263 struct mod_freesync_config config = {0};
11264 struct amdgpu_dm_connector *aconnector;
11265 struct drm_display_mode *mode = &new_crtc_state->base.mode;
11266 int vrefresh = drm_mode_vrefresh(mode);
11267 bool fs_vid_mode = false;
11268
11269 if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
11270 return;
11271
11272 aconnector = to_amdgpu_dm_connector(new_con_state->base.connector);
11273
11274 new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
11275 vrefresh >= aconnector->min_vfreq &&
11276 vrefresh <= aconnector->max_vfreq;
11277
11278 if (new_crtc_state->vrr_supported) {
11279 new_crtc_state->stream->ignore_msa_timing_param = true;
11280 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
11281
11282 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
11283 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
11284 config.vsif_supported = true;
11285 config.btr = true;
11286
11287 if (fs_vid_mode) {
11288 config.state = VRR_STATE_ACTIVE_FIXED;
11289 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
11290 goto out;
11291 } else if (new_crtc_state->base.vrr_enabled) {
11292 config.state = VRR_STATE_ACTIVE_VARIABLE;
11293 } else {
11294 config.state = VRR_STATE_INACTIVE;
11295 }
11296 } else {
11297 config.state = VRR_STATE_UNSUPPORTED;
11298 }
11299 out:
11300 new_crtc_state->freesync_config = config;
11301 }
11302
reset_freesync_config_for_crtc(struct dm_crtc_state * new_crtc_state)11303 static void reset_freesync_config_for_crtc(
11304 struct dm_crtc_state *new_crtc_state)
11305 {
11306 new_crtc_state->vrr_supported = false;
11307
11308 memset(&new_crtc_state->vrr_infopacket, 0,
11309 sizeof(new_crtc_state->vrr_infopacket));
11310 }
11311
11312 static bool
is_timing_unchanged_for_freesync(struct drm_crtc_state * old_crtc_state,struct drm_crtc_state * new_crtc_state)11313 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
11314 struct drm_crtc_state *new_crtc_state)
11315 {
11316 const struct drm_display_mode *old_mode, *new_mode;
11317
11318 if (!old_crtc_state || !new_crtc_state)
11319 return false;
11320
11321 old_mode = &old_crtc_state->mode;
11322 new_mode = &new_crtc_state->mode;
11323
11324 if (old_mode->clock == new_mode->clock &&
11325 old_mode->hdisplay == new_mode->hdisplay &&
11326 old_mode->vdisplay == new_mode->vdisplay &&
11327 old_mode->htotal == new_mode->htotal &&
11328 old_mode->vtotal != new_mode->vtotal &&
11329 old_mode->hsync_start == new_mode->hsync_start &&
11330 old_mode->vsync_start != new_mode->vsync_start &&
11331 old_mode->hsync_end == new_mode->hsync_end &&
11332 old_mode->vsync_end != new_mode->vsync_end &&
11333 old_mode->hskew == new_mode->hskew &&
11334 old_mode->vscan == new_mode->vscan &&
11335 (old_mode->vsync_end - old_mode->vsync_start) ==
11336 (new_mode->vsync_end - new_mode->vsync_start))
11337 return true;
11338
11339 return false;
11340 }
11341
set_freesync_fixed_config(struct dm_crtc_state * dm_new_crtc_state)11342 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state)
11343 {
11344 u64 num, den, res;
11345 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;
11346
11347 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;
11348
11349 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
11350 den = (unsigned long long)new_crtc_state->mode.htotal *
11351 (unsigned long long)new_crtc_state->mode.vtotal;
11352
11353 res = div_u64(num, den);
11354 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
11355 }
11356
dm_update_crtc_state(struct amdgpu_display_manager * dm,struct drm_atomic_state * state,struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state,struct drm_crtc_state * new_crtc_state,bool enable,bool * lock_and_validation_needed)11357 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
11358 struct drm_atomic_state *state,
11359 struct drm_crtc *crtc,
11360 struct drm_crtc_state *old_crtc_state,
11361 struct drm_crtc_state *new_crtc_state,
11362 bool enable,
11363 bool *lock_and_validation_needed)
11364 {
11365 struct dm_atomic_state *dm_state = NULL;
11366 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11367 struct dc_stream_state *new_stream;
11368 struct amdgpu_device *adev = dm->adev;
11369 int ret = 0;
11370
11371 /*
11372 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
11373 * update changed items
11374 */
11375 struct amdgpu_crtc *acrtc = NULL;
11376 struct drm_connector *connector = NULL;
11377 struct amdgpu_dm_connector *aconnector = NULL;
11378 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
11379 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
11380
11381 new_stream = NULL;
11382
11383 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11384 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11385 acrtc = to_amdgpu_crtc(crtc);
11386 connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
11387 if (connector)
11388 aconnector = to_amdgpu_dm_connector(connector);
11389
11390 /* TODO This hack should go away */
11391 if (connector && enable) {
11392 /* Make sure fake sink is created in plug-in scenario */
11393 drm_new_conn_state = drm_atomic_get_new_connector_state(state,
11394 connector);
11395 drm_old_conn_state = drm_atomic_get_old_connector_state(state,
11396 connector);
11397
11398 if (WARN_ON(!drm_new_conn_state)) {
11399 ret = -EINVAL;
11400 goto fail;
11401 }
11402
11403 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
11404 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
11405
11406 if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
11407 goto skip_modeset;
11408
11409 new_stream = create_validate_stream_for_sink(connector,
11410 &new_crtc_state->mode,
11411 dm_new_conn_state,
11412 dm_old_crtc_state->stream);
11413
11414 /*
11415 * we can have no stream on ACTION_SET if a display
11416 * was disconnected during S3, in this case it is not an
11417 * error, the OS will be updated after detection, and
11418 * will do the right thing on next atomic commit
11419 */
11420
11421 if (!new_stream) {
11422 drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n",
11423 __func__, acrtc->base.base.id);
11424 ret = -ENOMEM;
11425 goto fail;
11426 }
11427
11428 /*
11429 * TODO: Check VSDB bits to decide whether this should
11430 * be enabled or not.
11431 */
11432 new_stream->triggered_crtc_reset.enabled =
11433 dm->force_timing_sync;
11434
11435 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11436
11437 ret = fill_hdr_info_packet(drm_new_conn_state,
11438 &new_stream->hdr_static_metadata);
11439 if (ret)
11440 goto fail;
11441
11442 /*
11443 * If we already removed the old stream from the context
11444 * (and set the new stream to NULL) then we can't reuse
11445 * the old stream even if the stream and scaling are unchanged.
11446 * We'll hit the BUG_ON and black screen.
11447 *
11448 * TODO: Refactor this function to allow this check to work
11449 * in all conditions.
11450 */
11451 if (amdgpu_freesync_vid_mode &&
11452 dm_new_crtc_state->stream &&
11453 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
11454 goto skip_modeset;
11455
11456 if (dm_new_crtc_state->stream &&
11457 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
11458 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
11459 new_crtc_state->mode_changed = false;
11460 drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d",
11461 new_crtc_state->mode_changed);
11462 }
11463 }
11464
11465 /* mode_changed flag may get updated above, need to check again */
11466 if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
11467 goto skip_modeset;
11468
11469 drm_dbg_state(state->dev,
11470 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
11471 acrtc->crtc_id,
11472 new_crtc_state->enable,
11473 new_crtc_state->active,
11474 new_crtc_state->planes_changed,
11475 new_crtc_state->mode_changed,
11476 new_crtc_state->active_changed,
11477 new_crtc_state->connectors_changed);
11478
11479 /* Remove stream for any changed/disabled CRTC */
11480 if (!enable) {
11481
11482 if (!dm_old_crtc_state->stream)
11483 goto skip_modeset;
11484
11485 /* Unset freesync video if it was active before */
11486 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) {
11487 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE;
11488 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0;
11489 }
11490
11491 /* Now check if we should set freesync video mode */
11492 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream &&
11493 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
11494 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) &&
11495 is_timing_unchanged_for_freesync(new_crtc_state,
11496 old_crtc_state)) {
11497 new_crtc_state->mode_changed = false;
11498 drm_dbg_driver(adev_to_drm(adev),
11499 "Mode change not required for front porch change, setting mode_changed to %d",
11500 new_crtc_state->mode_changed);
11501
11502 set_freesync_fixed_config(dm_new_crtc_state);
11503
11504 goto skip_modeset;
11505 } else if (amdgpu_freesync_vid_mode && aconnector &&
11506 is_freesync_video_mode(&new_crtc_state->mode,
11507 aconnector)) {
11508 struct drm_display_mode *high_mode;
11509
11510 high_mode = get_highest_refresh_rate_mode(aconnector, false);
11511 if (!drm_mode_equal(&new_crtc_state->mode, high_mode))
11512 set_freesync_fixed_config(dm_new_crtc_state);
11513 }
11514
11515 ret = dm_atomic_get_state(state, &dm_state);
11516 if (ret)
11517 goto fail;
11518
11519 drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n",
11520 crtc->base.id);
11521
11522 /* i.e. reset mode */
11523 if (dc_state_remove_stream(
11524 dm->dc,
11525 dm_state->context,
11526 dm_old_crtc_state->stream) != DC_OK) {
11527 ret = -EINVAL;
11528 goto fail;
11529 }
11530
11531 dc_stream_release(dm_old_crtc_state->stream);
11532 dm_new_crtc_state->stream = NULL;
11533
11534 reset_freesync_config_for_crtc(dm_new_crtc_state);
11535
11536 *lock_and_validation_needed = true;
11537
11538 } else {/* Add stream for any updated/enabled CRTC */
11539 /*
11540 * Quick fix to prevent NULL pointer on new_stream when
11541 * added MST connectors not found in existing crtc_state in the chained mode
11542 * TODO: need to dig out the root cause of that
11543 */
11544 if (!connector)
11545 goto skip_modeset;
11546
11547 if (modereset_required(new_crtc_state))
11548 goto skip_modeset;
11549
11550 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream,
11551 dm_old_crtc_state->stream)) {
11552
11553 WARN_ON(dm_new_crtc_state->stream);
11554
11555 ret = dm_atomic_get_state(state, &dm_state);
11556 if (ret)
11557 goto fail;
11558
11559 dm_new_crtc_state->stream = new_stream;
11560
11561 dc_stream_retain(new_stream);
11562
11563 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
11564 crtc->base.id);
11565
11566 if (dc_state_add_stream(
11567 dm->dc,
11568 dm_state->context,
11569 dm_new_crtc_state->stream) != DC_OK) {
11570 ret = -EINVAL;
11571 goto fail;
11572 }
11573
11574 *lock_and_validation_needed = true;
11575 }
11576 }
11577
11578 skip_modeset:
11579 /* Release extra reference */
11580 if (new_stream)
11581 dc_stream_release(new_stream);
11582
11583 /*
11584 * We want to do dc stream updates that do not require a
11585 * full modeset below.
11586 */
11587 if (!(enable && connector && new_crtc_state->active))
11588 return 0;
11589 /*
11590 * Given above conditions, the dc state cannot be NULL because:
11591 * 1. We're in the process of enabling CRTCs (just been added
11592 * to the dc context, or already is on the context)
11593 * 2. Has a valid connector attached, and
11594 * 3. Is currently active and enabled.
11595 * => The dc stream state currently exists.
11596 */
11597 BUG_ON(dm_new_crtc_state->stream == NULL);
11598
11599 /* Scaling or underscan settings */
11600 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
11601 drm_atomic_crtc_needs_modeset(new_crtc_state))
11602 update_stream_scaling_settings(
11603 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
11604
11605 /* ABM settings */
11606 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11607
11608 /*
11609 * Color management settings. We also update color properties
11610 * when a modeset is needed, to ensure it gets reprogrammed.
11611 */
11612 if (dm_new_crtc_state->base.color_mgmt_changed ||
11613 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
11614 drm_atomic_crtc_needs_modeset(new_crtc_state)) {
11615 ret = amdgpu_dm_check_crtc_color_mgmt(dm_new_crtc_state, true);
11616 if (ret)
11617 goto fail;
11618 }
11619
11620 /* Update Freesync settings. */
11621 get_freesync_config_for_crtc(dm_new_crtc_state,
11622 dm_new_conn_state);
11623
11624 return ret;
11625
11626 fail:
11627 if (new_stream)
11628 dc_stream_release(new_stream);
11629 return ret;
11630 }
11631
should_reset_plane(struct drm_atomic_state * state,struct drm_plane * plane,struct drm_plane_state * old_plane_state,struct drm_plane_state * new_plane_state)11632 static bool should_reset_plane(struct drm_atomic_state *state,
11633 struct drm_plane *plane,
11634 struct drm_plane_state *old_plane_state,
11635 struct drm_plane_state *new_plane_state)
11636 {
11637 struct drm_plane *other;
11638 struct drm_plane_state *old_other_state, *new_other_state;
11639 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11640 struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state;
11641 struct amdgpu_device *adev = drm_to_adev(plane->dev);
11642 int i;
11643
11644 /*
11645 * TODO: Remove this hack for all asics once it proves that the
11646 * fast updates works fine on DCN3.2+.
11647 */
11648 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) &&
11649 state->allow_modeset)
11650 return true;
11651
11652 if (amdgpu_in_reset(adev) && state->allow_modeset)
11653 return true;
11654
11655 /* Exit early if we know that we're adding or removing the plane. */
11656 if (old_plane_state->crtc != new_plane_state->crtc)
11657 return true;
11658
11659 /* old crtc == new_crtc == NULL, plane not in context. */
11660 if (!new_plane_state->crtc)
11661 return false;
11662
11663 new_crtc_state =
11664 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
11665 old_crtc_state =
11666 drm_atomic_get_old_crtc_state(state, old_plane_state->crtc);
11667
11668 if (!new_crtc_state)
11669 return true;
11670
11671 /*
11672 * A change in cursor mode means a new dc pipe needs to be acquired or
11673 * released from the state
11674 */
11675 old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
11676 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
11677 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11678 old_dm_crtc_state != NULL &&
11679 old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) {
11680 return true;
11681 }
11682
11683 /* CRTC Degamma changes currently require us to recreate planes. */
11684 if (new_crtc_state->color_mgmt_changed)
11685 return true;
11686
11687 /*
11688 * On zpos change, planes need to be reordered by removing and re-adding
11689 * them one by one to the dc state, in order of descending zpos.
11690 *
11691 * TODO: We can likely skip bandwidth validation if the only thing that
11692 * changed about the plane was it'z z-ordering.
11693 */
11694 if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos)
11695 return true;
11696
11697 if (drm_atomic_crtc_needs_modeset(new_crtc_state))
11698 return true;
11699
11700 /*
11701 * If there are any new primary or overlay planes being added or
11702 * removed then the z-order can potentially change. To ensure
11703 * correct z-order and pipe acquisition the current DC architecture
11704 * requires us to remove and recreate all existing planes.
11705 *
11706 * TODO: Come up with a more elegant solution for this.
11707 */
11708 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
11709 struct amdgpu_framebuffer *old_afb, *new_afb;
11710 struct dm_plane_state *dm_new_other_state, *dm_old_other_state;
11711
11712 dm_new_other_state = to_dm_plane_state(new_other_state);
11713 dm_old_other_state = to_dm_plane_state(old_other_state);
11714
11715 if (other->type == DRM_PLANE_TYPE_CURSOR)
11716 continue;
11717
11718 if (old_other_state->crtc != new_plane_state->crtc &&
11719 new_other_state->crtc != new_plane_state->crtc)
11720 continue;
11721
11722 if (old_other_state->crtc != new_other_state->crtc)
11723 return true;
11724
11725 /* Src/dst size and scaling updates. */
11726 if (old_other_state->src_w != new_other_state->src_w ||
11727 old_other_state->src_h != new_other_state->src_h ||
11728 old_other_state->crtc_w != new_other_state->crtc_w ||
11729 old_other_state->crtc_h != new_other_state->crtc_h)
11730 return true;
11731
11732 /* Rotation / mirroring updates. */
11733 if (old_other_state->rotation != new_other_state->rotation)
11734 return true;
11735
11736 /* Blending updates. */
11737 if (old_other_state->pixel_blend_mode !=
11738 new_other_state->pixel_blend_mode)
11739 return true;
11740
11741 /* Alpha updates. */
11742 if (old_other_state->alpha != new_other_state->alpha)
11743 return true;
11744
11745 /* Colorspace changes. */
11746 if (old_other_state->color_range != new_other_state->color_range ||
11747 old_other_state->color_encoding != new_other_state->color_encoding)
11748 return true;
11749
11750 /* HDR/Transfer Function changes. */
11751 if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf ||
11752 dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut ||
11753 dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult ||
11754 dm_old_other_state->ctm != dm_new_other_state->ctm ||
11755 dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut ||
11756 dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf ||
11757 dm_old_other_state->lut3d != dm_new_other_state->lut3d ||
11758 dm_old_other_state->blend_lut != dm_new_other_state->blend_lut ||
11759 dm_old_other_state->blend_tf != dm_new_other_state->blend_tf)
11760 return true;
11761
11762 /* Framebuffer checks fall at the end. */
11763 if (!old_other_state->fb || !new_other_state->fb)
11764 continue;
11765
11766 /* Pixel format changes can require bandwidth updates. */
11767 if (old_other_state->fb->format != new_other_state->fb->format)
11768 return true;
11769
11770 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
11771 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
11772
11773 /* Tiling and DCC changes also require bandwidth updates. */
11774 if (old_afb->tiling_flags != new_afb->tiling_flags ||
11775 old_afb->base.modifier != new_afb->base.modifier)
11776 return true;
11777 }
11778
11779 return false;
11780 }
11781
dm_check_cursor_fb(struct amdgpu_crtc * new_acrtc,struct drm_plane_state * new_plane_state,struct drm_framebuffer * fb)11782 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
11783 struct drm_plane_state *new_plane_state,
11784 struct drm_framebuffer *fb)
11785 {
11786 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
11787 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
11788 unsigned int pitch;
11789 bool linear;
11790
11791 if (fb->width > new_acrtc->max_cursor_width ||
11792 fb->height > new_acrtc->max_cursor_height) {
11793 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
11794 new_plane_state->fb->width,
11795 new_plane_state->fb->height);
11796 return -EINVAL;
11797 }
11798 if (new_plane_state->src_w != fb->width << 16 ||
11799 new_plane_state->src_h != fb->height << 16) {
11800 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11801 return -EINVAL;
11802 }
11803
11804 /* Pitch in pixels */
11805 pitch = fb->pitches[0] / fb->format->cpp[0];
11806
11807 if (fb->width != pitch) {
11808 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
11809 fb->width, pitch);
11810 return -EINVAL;
11811 }
11812
11813 switch (pitch) {
11814 case 64:
11815 case 128:
11816 case 256:
11817 /* FB pitch is supported by cursor plane */
11818 break;
11819 default:
11820 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
11821 return -EINVAL;
11822 }
11823
11824 /* Core DRM takes care of checking FB modifiers, so we only need to
11825 * check tiling flags when the FB doesn't have a modifier.
11826 */
11827 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
11828 if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) {
11829 linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0;
11830 } else if (adev->family >= AMDGPU_FAMILY_AI) {
11831 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
11832 } else {
11833 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
11834 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
11835 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
11836 }
11837 if (!linear) {
11838 DRM_DEBUG_ATOMIC("Cursor FB not linear");
11839 return -EINVAL;
11840 }
11841 }
11842
11843 return 0;
11844 }
11845
11846 /*
11847 * Helper function for checking the cursor in native mode
11848 */
dm_check_native_cursor_state(struct drm_crtc * new_plane_crtc,struct drm_plane * plane,struct drm_plane_state * new_plane_state,bool enable)11849 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc,
11850 struct drm_plane *plane,
11851 struct drm_plane_state *new_plane_state,
11852 bool enable)
11853 {
11854
11855 struct amdgpu_crtc *new_acrtc;
11856 int ret;
11857
11858 if (!enable || !new_plane_crtc ||
11859 drm_atomic_plane_disabling(plane->state, new_plane_state))
11860 return 0;
11861
11862 new_acrtc = to_amdgpu_crtc(new_plane_crtc);
11863
11864 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
11865 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11866 return -EINVAL;
11867 }
11868
11869 if (new_plane_state->fb) {
11870 ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
11871 new_plane_state->fb);
11872 if (ret)
11873 return ret;
11874 }
11875
11876 return 0;
11877 }
11878
dm_should_update_native_cursor(struct drm_atomic_state * state,struct drm_crtc * old_plane_crtc,struct drm_crtc * new_plane_crtc,bool enable)11879 static bool dm_should_update_native_cursor(struct drm_atomic_state *state,
11880 struct drm_crtc *old_plane_crtc,
11881 struct drm_crtc *new_plane_crtc,
11882 bool enable)
11883 {
11884 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11885 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11886
11887 if (!enable) {
11888 if (old_plane_crtc == NULL)
11889 return true;
11890
11891 old_crtc_state = drm_atomic_get_old_crtc_state(
11892 state, old_plane_crtc);
11893 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11894
11895 return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11896 } else {
11897 if (new_plane_crtc == NULL)
11898 return true;
11899
11900 new_crtc_state = drm_atomic_get_new_crtc_state(
11901 state, new_plane_crtc);
11902 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11903
11904 return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11905 }
11906 }
11907
dm_update_plane_state(struct dc * dc,struct drm_atomic_state * state,struct drm_plane * plane,struct drm_plane_state * old_plane_state,struct drm_plane_state * new_plane_state,bool enable,bool * lock_and_validation_needed,bool * is_top_most_overlay)11908 static int dm_update_plane_state(struct dc *dc,
11909 struct drm_atomic_state *state,
11910 struct drm_plane *plane,
11911 struct drm_plane_state *old_plane_state,
11912 struct drm_plane_state *new_plane_state,
11913 bool enable,
11914 bool *lock_and_validation_needed,
11915 bool *is_top_most_overlay)
11916 {
11917
11918 struct dm_atomic_state *dm_state = NULL;
11919 struct drm_crtc *new_plane_crtc, *old_plane_crtc;
11920 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11921 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
11922 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
11923 bool needs_reset, update_native_cursor;
11924 int ret = 0;
11925
11926
11927 new_plane_crtc = new_plane_state->crtc;
11928 old_plane_crtc = old_plane_state->crtc;
11929 dm_new_plane_state = to_dm_plane_state(new_plane_state);
11930 dm_old_plane_state = to_dm_plane_state(old_plane_state);
11931
11932 update_native_cursor = dm_should_update_native_cursor(state,
11933 old_plane_crtc,
11934 new_plane_crtc,
11935 enable);
11936
11937 if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) {
11938 ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11939 new_plane_state, enable);
11940 if (ret)
11941 return ret;
11942
11943 return 0;
11944 }
11945
11946 needs_reset = should_reset_plane(state, plane, old_plane_state,
11947 new_plane_state);
11948
11949 /* Remove any changed/removed planes */
11950 if (!enable) {
11951 if (!needs_reset)
11952 return 0;
11953
11954 if (!old_plane_crtc)
11955 return 0;
11956
11957 old_crtc_state = drm_atomic_get_old_crtc_state(
11958 state, old_plane_crtc);
11959 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11960
11961 if (!dm_old_crtc_state->stream)
11962 return 0;
11963
11964 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
11965 plane->base.id, old_plane_crtc->base.id);
11966
11967 ret = dm_atomic_get_state(state, &dm_state);
11968 if (ret)
11969 return ret;
11970
11971 if (!dc_state_remove_plane(
11972 dc,
11973 dm_old_crtc_state->stream,
11974 dm_old_plane_state->dc_state,
11975 dm_state->context)) {
11976
11977 return -EINVAL;
11978 }
11979
11980 if (dm_old_plane_state->dc_state)
11981 dc_plane_state_release(dm_old_plane_state->dc_state);
11982
11983 dm_new_plane_state->dc_state = NULL;
11984
11985 *lock_and_validation_needed = true;
11986
11987 } else { /* Add new planes */
11988 struct dc_plane_state *dc_new_plane_state;
11989
11990 if (drm_atomic_plane_disabling(plane->state, new_plane_state))
11991 return 0;
11992
11993 if (!new_plane_crtc)
11994 return 0;
11995
11996 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
11997 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11998
11999 if (!dm_new_crtc_state->stream)
12000 return 0;
12001
12002 if (!needs_reset)
12003 return 0;
12004
12005 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
12006 if (ret)
12007 goto out;
12008
12009 WARN_ON(dm_new_plane_state->dc_state);
12010
12011 dc_new_plane_state = dc_create_plane_state(dc);
12012 if (!dc_new_plane_state) {
12013 ret = -ENOMEM;
12014 goto out;
12015 }
12016
12017 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
12018 plane->base.id, new_plane_crtc->base.id);
12019
12020 ret = fill_dc_plane_attributes(
12021 drm_to_adev(new_plane_crtc->dev),
12022 dc_new_plane_state,
12023 new_plane_state,
12024 new_crtc_state);
12025 if (ret) {
12026 dc_plane_state_release(dc_new_plane_state);
12027 goto out;
12028 }
12029
12030 ret = dm_atomic_get_state(state, &dm_state);
12031 if (ret) {
12032 dc_plane_state_release(dc_new_plane_state);
12033 goto out;
12034 }
12035
12036 /*
12037 * Any atomic check errors that occur after this will
12038 * not need a release. The plane state will be attached
12039 * to the stream, and therefore part of the atomic
12040 * state. It'll be released when the atomic state is
12041 * cleaned.
12042 */
12043 if (!dc_state_add_plane(
12044 dc,
12045 dm_new_crtc_state->stream,
12046 dc_new_plane_state,
12047 dm_state->context)) {
12048
12049 dc_plane_state_release(dc_new_plane_state);
12050 ret = -EINVAL;
12051 goto out;
12052 }
12053
12054 dm_new_plane_state->dc_state = dc_new_plane_state;
12055
12056 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY);
12057
12058 /* Tell DC to do a full surface update every time there
12059 * is a plane change. Inefficient, but works for now.
12060 */
12061 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
12062
12063 *lock_and_validation_needed = true;
12064 }
12065
12066 out:
12067 /* If enabling cursor overlay failed, attempt fallback to native mode */
12068 if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) {
12069 ret = dm_check_native_cursor_state(new_plane_crtc, plane,
12070 new_plane_state, enable);
12071 if (ret)
12072 return ret;
12073
12074 dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE;
12075 }
12076
12077 return ret;
12078 }
12079
dm_get_oriented_plane_size(struct drm_plane_state * plane_state,int * src_w,int * src_h)12080 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state,
12081 int *src_w, int *src_h)
12082 {
12083 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
12084 case DRM_MODE_ROTATE_90:
12085 case DRM_MODE_ROTATE_270:
12086 *src_w = plane_state->src_h >> 16;
12087 *src_h = plane_state->src_w >> 16;
12088 break;
12089 case DRM_MODE_ROTATE_0:
12090 case DRM_MODE_ROTATE_180:
12091 default:
12092 *src_w = plane_state->src_w >> 16;
12093 *src_h = plane_state->src_h >> 16;
12094 break;
12095 }
12096 }
12097
12098 static void
dm_get_plane_scale(struct drm_plane_state * plane_state,int * out_plane_scale_w,int * out_plane_scale_h)12099 dm_get_plane_scale(struct drm_plane_state *plane_state,
12100 int *out_plane_scale_w, int *out_plane_scale_h)
12101 {
12102 int plane_src_w, plane_src_h;
12103
12104 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h);
12105 *out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0;
12106 *out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0;
12107 }
12108
12109 /*
12110 * The normalized_zpos value cannot be used by this iterator directly. It's only
12111 * calculated for enabled planes, potentially causing normalized_zpos collisions
12112 * between enabled/disabled planes in the atomic state. We need a unique value
12113 * so that the iterator will not generate the same object twice, or loop
12114 * indefinitely.
12115 */
__get_next_zpos(struct drm_atomic_state * state,struct __drm_planes_state * prev)12116 static inline struct __drm_planes_state *__get_next_zpos(
12117 struct drm_atomic_state *state,
12118 struct __drm_planes_state *prev)
12119 {
12120 unsigned int highest_zpos = 0, prev_zpos = 256;
12121 uint32_t highest_id = 0, prev_id = UINT_MAX;
12122 struct drm_plane_state *new_plane_state;
12123 struct drm_plane *plane;
12124 int i, highest_i = -1;
12125
12126 if (prev != NULL) {
12127 prev_zpos = prev->new_state->zpos;
12128 prev_id = prev->ptr->base.id;
12129 }
12130
12131 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
12132 /* Skip planes with higher zpos than the previously returned */
12133 if (new_plane_state->zpos > prev_zpos ||
12134 (new_plane_state->zpos == prev_zpos &&
12135 plane->base.id >= prev_id))
12136 continue;
12137
12138 /* Save the index of the plane with highest zpos */
12139 if (new_plane_state->zpos > highest_zpos ||
12140 (new_plane_state->zpos == highest_zpos &&
12141 plane->base.id > highest_id)) {
12142 highest_zpos = new_plane_state->zpos;
12143 highest_id = plane->base.id;
12144 highest_i = i;
12145 }
12146 }
12147
12148 if (highest_i < 0)
12149 return NULL;
12150
12151 return &state->planes[highest_i];
12152 }
12153
12154 /*
12155 * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate
12156 * by descending zpos, as read from the new plane state. This is the same
12157 * ordering as defined by drm_atomic_normalize_zpos().
12158 */
12159 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \
12160 for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \
12161 __i != NULL; __i = __get_next_zpos((__state), __i)) \
12162 for_each_if(((plane) = __i->ptr, \
12163 (void)(plane) /* Only to avoid unused-but-set-variable warning */, \
12164 (old_plane_state) = __i->old_state, \
12165 (new_plane_state) = __i->new_state, 1))
12166
add_affected_mst_dsc_crtcs(struct drm_atomic_state * state,struct drm_crtc * crtc)12167 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
12168 {
12169 struct drm_connector *connector;
12170 struct drm_connector_state *conn_state, *old_conn_state;
12171 struct amdgpu_dm_connector *aconnector = NULL;
12172 int i;
12173
12174 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) {
12175 if (!conn_state->crtc)
12176 conn_state = old_conn_state;
12177
12178 if (conn_state->crtc != crtc)
12179 continue;
12180
12181 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
12182 continue;
12183
12184 aconnector = to_amdgpu_dm_connector(connector);
12185 if (!aconnector->mst_output_port || !aconnector->mst_root)
12186 aconnector = NULL;
12187 else
12188 break;
12189 }
12190
12191 if (!aconnector)
12192 return 0;
12193
12194 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr);
12195 }
12196
12197 /**
12198 * DOC: Cursor Modes - Native vs Overlay
12199 *
12200 * In native mode, the cursor uses a integrated cursor pipe within each DCN hw
12201 * plane. It does not require a dedicated hw plane to enable, but it is
12202 * subjected to the same z-order and scaling as the hw plane. It also has format
12203 * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB
12204 * hw plane.
12205 *
12206 * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its
12207 * own scaling and z-pos. It also has no blending restrictions. It lends to a
12208 * cursor behavior more akin to a DRM client's expectations. However, it does
12209 * occupy an extra DCN plane, and therefore will only be used if a DCN plane is
12210 * available.
12211 */
12212
12213 /**
12214 * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc
12215 * @adev: amdgpu device
12216 * @state: DRM atomic state
12217 * @dm_crtc_state: amdgpu state for the CRTC containing the cursor
12218 * @cursor_mode: Returns the required cursor mode on dm_crtc_state
12219 *
12220 * Get whether the cursor should be enabled in native mode, or overlay mode, on
12221 * the dm_crtc_state.
12222 *
12223 * The cursor should be enabled in overlay mode if there exists an underlying
12224 * plane - on which the cursor may be blended - that is either YUV formatted, or
12225 * scaled differently from the cursor.
12226 *
12227 * Since zpos info is required, drm_atomic_normalize_zpos must be called before
12228 * calling this function.
12229 *
12230 * Return: 0 on success, or an error code if getting the cursor plane state
12231 * failed.
12232 */
dm_crtc_get_cursor_mode(struct amdgpu_device * adev,struct drm_atomic_state * state,struct dm_crtc_state * dm_crtc_state,enum amdgpu_dm_cursor_mode * cursor_mode)12233 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev,
12234 struct drm_atomic_state *state,
12235 struct dm_crtc_state *dm_crtc_state,
12236 enum amdgpu_dm_cursor_mode *cursor_mode)
12237 {
12238 struct drm_plane_state *old_plane_state, *plane_state, *cursor_state;
12239 struct drm_crtc_state *crtc_state = &dm_crtc_state->base;
12240 struct drm_plane *plane;
12241 bool consider_mode_change = false;
12242 bool entire_crtc_covered = false;
12243 bool cursor_changed = false;
12244 int underlying_scale_w, underlying_scale_h;
12245 int cursor_scale_w, cursor_scale_h;
12246 int i;
12247
12248 /* Overlay cursor not supported on HW before DCN
12249 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions
12250 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE
12251 */
12252 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 ||
12253 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
12254 *cursor_mode = DM_CURSOR_NATIVE_MODE;
12255 return 0;
12256 }
12257
12258 /* Init cursor_mode to be the same as current */
12259 *cursor_mode = dm_crtc_state->cursor_mode;
12260
12261 /*
12262 * Cursor mode can change if a plane's format changes, scale changes, is
12263 * enabled/disabled, or z-order changes.
12264 */
12265 for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) {
12266 int new_scale_w, new_scale_h, old_scale_w, old_scale_h;
12267
12268 /* Only care about planes on this CRTC */
12269 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0)
12270 continue;
12271
12272 if (plane->type == DRM_PLANE_TYPE_CURSOR)
12273 cursor_changed = true;
12274
12275 if (drm_atomic_plane_enabling(old_plane_state, plane_state) ||
12276 drm_atomic_plane_disabling(old_plane_state, plane_state) ||
12277 old_plane_state->fb->format != plane_state->fb->format) {
12278 consider_mode_change = true;
12279 break;
12280 }
12281
12282 dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h);
12283 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h);
12284 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) {
12285 consider_mode_change = true;
12286 break;
12287 }
12288 }
12289
12290 if (!consider_mode_change && !crtc_state->zpos_changed)
12291 return 0;
12292
12293 /*
12294 * If no cursor change on this CRTC, and not enabled on this CRTC, then
12295 * no need to set cursor mode. This avoids needlessly locking the cursor
12296 * state.
12297 */
12298 if (!cursor_changed &&
12299 !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) {
12300 return 0;
12301 }
12302
12303 cursor_state = drm_atomic_get_plane_state(state,
12304 crtc_state->crtc->cursor);
12305 if (IS_ERR(cursor_state))
12306 return PTR_ERR(cursor_state);
12307
12308 /* Cursor is disabled */
12309 if (!cursor_state->fb)
12310 return 0;
12311
12312 /* For all planes in descending z-order (all of which are below cursor
12313 * as per zpos definitions), check their scaling and format
12314 */
12315 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) {
12316
12317 /* Only care about non-cursor planes on this CRTC */
12318 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 ||
12319 plane->type == DRM_PLANE_TYPE_CURSOR)
12320 continue;
12321
12322 /* Underlying plane is YUV format - use overlay cursor */
12323 if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) {
12324 *cursor_mode = DM_CURSOR_OVERLAY_MODE;
12325 return 0;
12326 }
12327
12328 dm_get_plane_scale(plane_state,
12329 &underlying_scale_w, &underlying_scale_h);
12330 dm_get_plane_scale(cursor_state,
12331 &cursor_scale_w, &cursor_scale_h);
12332
12333 /* Underlying plane has different scale - use overlay cursor */
12334 if (cursor_scale_w != underlying_scale_w &&
12335 cursor_scale_h != underlying_scale_h) {
12336 *cursor_mode = DM_CURSOR_OVERLAY_MODE;
12337 return 0;
12338 }
12339
12340 /* If this plane covers the whole CRTC, no need to check planes underneath */
12341 if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 &&
12342 plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay &&
12343 plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) {
12344 entire_crtc_covered = true;
12345 break;
12346 }
12347 }
12348
12349 /* If planes do not cover the entire CRTC, use overlay mode to enable
12350 * cursor over holes
12351 */
12352 if (entire_crtc_covered)
12353 *cursor_mode = DM_CURSOR_NATIVE_MODE;
12354 else
12355 *cursor_mode = DM_CURSOR_OVERLAY_MODE;
12356
12357 return 0;
12358 }
12359
amdgpu_dm_crtc_mem_type_changed(struct drm_device * dev,struct drm_atomic_state * state,struct drm_crtc_state * crtc_state)12360 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev,
12361 struct drm_atomic_state *state,
12362 struct drm_crtc_state *crtc_state)
12363 {
12364 struct drm_plane *plane;
12365 struct drm_plane_state *new_plane_state, *old_plane_state;
12366
12367 drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) {
12368 new_plane_state = drm_atomic_get_plane_state(state, plane);
12369 old_plane_state = drm_atomic_get_plane_state(state, plane);
12370
12371 if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) {
12372 drm_err(dev, "Failed to get plane state for plane %s\n", plane->name);
12373 return false;
12374 }
12375
12376 if (old_plane_state->fb && new_plane_state->fb &&
12377 get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb))
12378 return true;
12379 }
12380
12381 return false;
12382 }
12383
12384 /**
12385 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
12386 *
12387 * @dev: The DRM device
12388 * @state: The atomic state to commit
12389 *
12390 * Validate that the given atomic state is programmable by DC into hardware.
12391 * This involves constructing a &struct dc_state reflecting the new hardware
12392 * state we wish to commit, then querying DC to see if it is programmable. It's
12393 * important not to modify the existing DC state. Otherwise, atomic_check
12394 * may unexpectedly commit hardware changes.
12395 *
12396 * When validating the DC state, it's important that the right locks are
12397 * acquired. For full updates case which removes/adds/updates streams on one
12398 * CRTC while flipping on another CRTC, acquiring global lock will guarantee
12399 * that any such full update commit will wait for completion of any outstanding
12400 * flip using DRMs synchronization events.
12401 *
12402 * Note that DM adds the affected connectors for all CRTCs in state, when that
12403 * might not seem necessary. This is because DC stream creation requires the
12404 * DC sink, which is tied to the DRM connector state. Cleaning this up should
12405 * be possible but non-trivial - a possible TODO item.
12406 *
12407 * Return: -Error code if validation failed.
12408 */
amdgpu_dm_atomic_check(struct drm_device * dev,struct drm_atomic_state * state)12409 static int amdgpu_dm_atomic_check(struct drm_device *dev,
12410 struct drm_atomic_state *state)
12411 {
12412 struct amdgpu_device *adev = drm_to_adev(dev);
12413 struct dm_atomic_state *dm_state = NULL;
12414 struct dc *dc = adev->dm.dc;
12415 struct drm_connector *connector;
12416 struct drm_connector_state *old_con_state, *new_con_state;
12417 struct drm_crtc *crtc;
12418 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12419 struct drm_plane *plane;
12420 struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state;
12421 enum dc_status status;
12422 int ret, i;
12423 bool lock_and_validation_needed = false;
12424 bool is_top_most_overlay = true;
12425 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
12426 struct drm_dp_mst_topology_mgr *mgr;
12427 struct drm_dp_mst_topology_state *mst_state;
12428 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0};
12429
12430 trace_amdgpu_dm_atomic_check_begin(state);
12431
12432 ret = drm_atomic_helper_check_modeset(dev, state);
12433 if (ret) {
12434 drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n");
12435 goto fail;
12436 }
12437
12438 /* Check connector changes */
12439 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12440 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12441 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12442
12443 /* Skip connectors that are disabled or part of modeset already. */
12444 if (!new_con_state->crtc)
12445 continue;
12446
12447 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
12448 if (IS_ERR(new_crtc_state)) {
12449 drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n");
12450 ret = PTR_ERR(new_crtc_state);
12451 goto fail;
12452 }
12453
12454 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level ||
12455 dm_old_con_state->scaling != dm_new_con_state->scaling)
12456 new_crtc_state->connectors_changed = true;
12457 }
12458
12459 if (dc_resource_is_dsc_encoding_supported(dc)) {
12460 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12461 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
12462 ret = add_affected_mst_dsc_crtcs(state, crtc);
12463 if (ret) {
12464 drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n");
12465 goto fail;
12466 }
12467 }
12468 }
12469 }
12470 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12471 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
12472
12473 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
12474 !new_crtc_state->color_mgmt_changed &&
12475 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
12476 dm_old_crtc_state->dsc_force_changed == false)
12477 continue;
12478
12479 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
12480 if (ret) {
12481 drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n");
12482 goto fail;
12483 }
12484
12485 if (!new_crtc_state->enable)
12486 continue;
12487
12488 ret = drm_atomic_add_affected_connectors(state, crtc);
12489 if (ret) {
12490 drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n");
12491 goto fail;
12492 }
12493
12494 ret = drm_atomic_add_affected_planes(state, crtc);
12495 if (ret) {
12496 drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n");
12497 goto fail;
12498 }
12499
12500 if (dm_old_crtc_state->dsc_force_changed)
12501 new_crtc_state->mode_changed = true;
12502 }
12503
12504 /*
12505 * Add all primary and overlay planes on the CRTC to the state
12506 * whenever a plane is enabled to maintain correct z-ordering
12507 * and to enable fast surface updates.
12508 */
12509 drm_for_each_crtc(crtc, dev) {
12510 bool modified = false;
12511
12512 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
12513 if (plane->type == DRM_PLANE_TYPE_CURSOR)
12514 continue;
12515
12516 if (new_plane_state->crtc == crtc ||
12517 old_plane_state->crtc == crtc) {
12518 modified = true;
12519 break;
12520 }
12521 }
12522
12523 if (!modified)
12524 continue;
12525
12526 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
12527 if (plane->type == DRM_PLANE_TYPE_CURSOR)
12528 continue;
12529
12530 new_plane_state =
12531 drm_atomic_get_plane_state(state, plane);
12532
12533 if (IS_ERR(new_plane_state)) {
12534 ret = PTR_ERR(new_plane_state);
12535 drm_dbg_atomic(dev, "new_plane_state is BAD\n");
12536 goto fail;
12537 }
12538 }
12539 }
12540
12541 /*
12542 * DC consults the zpos (layer_index in DC terminology) to determine the
12543 * hw plane on which to enable the hw cursor (see
12544 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in
12545 * atomic state, so call drm helper to normalize zpos.
12546 */
12547 ret = drm_atomic_normalize_zpos(dev, state);
12548 if (ret) {
12549 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n");
12550 goto fail;
12551 }
12552
12553 /*
12554 * Determine whether cursors on each CRTC should be enabled in native or
12555 * overlay mode.
12556 */
12557 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12558 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12559
12560 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12561 &dm_new_crtc_state->cursor_mode);
12562 if (ret) {
12563 drm_dbg(dev, "Failed to determine cursor mode\n");
12564 goto fail;
12565 }
12566
12567 /*
12568 * If overlay cursor is needed, DC cannot go through the
12569 * native cursor update path. All enabled planes on the CRTC
12570 * need to be added for DC to not disable a plane by mistake
12571 */
12572 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12573 ret = drm_atomic_add_affected_planes(state, crtc);
12574 if (ret)
12575 goto fail;
12576 }
12577 }
12578
12579 /* Remove exiting planes if they are modified */
12580 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12581
12582 ret = dm_update_plane_state(dc, state, plane,
12583 old_plane_state,
12584 new_plane_state,
12585 false,
12586 &lock_and_validation_needed,
12587 &is_top_most_overlay);
12588 if (ret) {
12589 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12590 goto fail;
12591 }
12592 }
12593
12594 /* Disable all crtcs which require disable */
12595 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12596 ret = dm_update_crtc_state(&adev->dm, state, crtc,
12597 old_crtc_state,
12598 new_crtc_state,
12599 false,
12600 &lock_and_validation_needed);
12601 if (ret) {
12602 drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n");
12603 goto fail;
12604 }
12605 }
12606
12607 /* Enable all crtcs which require enable */
12608 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12609 ret = dm_update_crtc_state(&adev->dm, state, crtc,
12610 old_crtc_state,
12611 new_crtc_state,
12612 true,
12613 &lock_and_validation_needed);
12614 if (ret) {
12615 drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n");
12616 goto fail;
12617 }
12618 }
12619
12620 /* Add new/modified planes */
12621 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12622 ret = dm_update_plane_state(dc, state, plane,
12623 old_plane_state,
12624 new_plane_state,
12625 true,
12626 &lock_and_validation_needed,
12627 &is_top_most_overlay);
12628 if (ret) {
12629 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12630 goto fail;
12631 }
12632 }
12633
12634 #if defined(CONFIG_DRM_AMD_DC_FP)
12635 if (dc_resource_is_dsc_encoding_supported(dc)) {
12636 ret = pre_validate_dsc(state, &dm_state, vars);
12637 if (ret != 0)
12638 goto fail;
12639 }
12640 #endif
12641
12642 /* Run this here since we want to validate the streams we created */
12643 ret = drm_atomic_helper_check_planes(dev, state);
12644 if (ret) {
12645 drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n");
12646 goto fail;
12647 }
12648
12649 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12650 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12651 if (dm_new_crtc_state->mpo_requested)
12652 drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc);
12653 }
12654
12655 /* Check cursor restrictions */
12656 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12657 enum amdgpu_dm_cursor_mode required_cursor_mode;
12658 int is_rotated, is_scaled;
12659
12660 /* Overlay cusor not subject to native cursor restrictions */
12661 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12662 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE)
12663 continue;
12664
12665 /* Check if rotation or scaling is enabled on DCN401 */
12666 if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) &&
12667 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
12668 new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor);
12669
12670 is_rotated = new_cursor_state &&
12671 ((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0);
12672 is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) ||
12673 (new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h));
12674
12675 if (is_rotated || is_scaled) {
12676 drm_dbg_driver(
12677 crtc->dev,
12678 "[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n",
12679 crtc->base.id, crtc->name);
12680 ret = -EINVAL;
12681 goto fail;
12682 }
12683 }
12684
12685 /* If HW can only do native cursor, check restrictions again */
12686 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12687 &required_cursor_mode);
12688 if (ret) {
12689 drm_dbg_driver(crtc->dev,
12690 "[CRTC:%d:%s] Checking cursor mode failed\n",
12691 crtc->base.id, crtc->name);
12692 goto fail;
12693 } else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12694 drm_dbg_driver(crtc->dev,
12695 "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n",
12696 crtc->base.id, crtc->name);
12697 ret = -EINVAL;
12698 goto fail;
12699 }
12700 }
12701
12702 if (state->legacy_cursor_update) {
12703 /*
12704 * This is a fast cursor update coming from the plane update
12705 * helper, check if it can be done asynchronously for better
12706 * performance.
12707 */
12708 state->async_update =
12709 !drm_atomic_helper_async_check(dev, state);
12710
12711 /*
12712 * Skip the remaining global validation if this is an async
12713 * update. Cursor updates can be done without affecting
12714 * state or bandwidth calcs and this avoids the performance
12715 * penalty of locking the private state object and
12716 * allocating a new dc_state.
12717 */
12718 if (state->async_update)
12719 return 0;
12720 }
12721
12722 /* Check scaling and underscan changes*/
12723 /* TODO Removed scaling changes validation due to inability to commit
12724 * new stream into context w\o causing full reset. Need to
12725 * decide how to handle.
12726 */
12727 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12728 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12729 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12730 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
12731
12732 /* Skip any modesets/resets */
12733 if (!acrtc || drm_atomic_crtc_needs_modeset(
12734 drm_atomic_get_new_crtc_state(state, &acrtc->base)))
12735 continue;
12736
12737 /* Skip any thing not scale or underscan changes */
12738 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
12739 continue;
12740
12741 lock_and_validation_needed = true;
12742 }
12743
12744 /* set the slot info for each mst_state based on the link encoding format */
12745 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
12746 struct amdgpu_dm_connector *aconnector;
12747 struct drm_connector *connector;
12748 struct drm_connector_list_iter iter;
12749 u8 link_coding_cap;
12750
12751 drm_connector_list_iter_begin(dev, &iter);
12752 drm_for_each_connector_iter(connector, &iter) {
12753 if (connector->index == mst_state->mgr->conn_base_id) {
12754 aconnector = to_amdgpu_dm_connector(connector);
12755 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link);
12756 drm_dp_mst_update_slots(mst_state, link_coding_cap);
12757
12758 break;
12759 }
12760 }
12761 drm_connector_list_iter_end(&iter);
12762 }
12763
12764 /**
12765 * Streams and planes are reset when there are changes that affect
12766 * bandwidth. Anything that affects bandwidth needs to go through
12767 * DC global validation to ensure that the configuration can be applied
12768 * to hardware.
12769 *
12770 * We have to currently stall out here in atomic_check for outstanding
12771 * commits to finish in this case because our IRQ handlers reference
12772 * DRM state directly - we can end up disabling interrupts too early
12773 * if we don't.
12774 *
12775 * TODO: Remove this stall and drop DM state private objects.
12776 */
12777 if (lock_and_validation_needed) {
12778 ret = dm_atomic_get_state(state, &dm_state);
12779 if (ret) {
12780 drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n");
12781 goto fail;
12782 }
12783
12784 ret = do_aquire_global_lock(dev, state);
12785 if (ret) {
12786 drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n");
12787 goto fail;
12788 }
12789
12790 #if defined(CONFIG_DRM_AMD_DC_FP)
12791 if (dc_resource_is_dsc_encoding_supported(dc)) {
12792 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars);
12793 if (ret) {
12794 drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n");
12795 ret = -EINVAL;
12796 goto fail;
12797 }
12798 }
12799 #endif
12800
12801 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars);
12802 if (ret) {
12803 drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n");
12804 goto fail;
12805 }
12806
12807 /*
12808 * Perform validation of MST topology in the state:
12809 * We need to perform MST atomic check before calling
12810 * dc_validate_global_state(), or there is a chance
12811 * to get stuck in an infinite loop and hang eventually.
12812 */
12813 ret = drm_dp_mst_atomic_check(state);
12814 if (ret) {
12815 drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n");
12816 goto fail;
12817 }
12818 status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY);
12819 if (status != DC_OK) {
12820 drm_dbg_atomic(dev, "DC global validation failure: %s (%d)",
12821 dc_status_to_str(status), status);
12822 ret = -EINVAL;
12823 goto fail;
12824 }
12825 } else {
12826 /*
12827 * The commit is a fast update. Fast updates shouldn't change
12828 * the DC context, affect global validation, and can have their
12829 * commit work done in parallel with other commits not touching
12830 * the same resource. If we have a new DC context as part of
12831 * the DM atomic state from validation we need to free it and
12832 * retain the existing one instead.
12833 *
12834 * Furthermore, since the DM atomic state only contains the DC
12835 * context and can safely be annulled, we can free the state
12836 * and clear the associated private object now to free
12837 * some memory and avoid a possible use-after-free later.
12838 */
12839
12840 for (i = 0; i < state->num_private_objs; i++) {
12841 struct drm_private_obj *obj = state->private_objs[i].ptr;
12842
12843 if (obj->funcs == adev->dm.atomic_obj.funcs) {
12844 int j = state->num_private_objs-1;
12845
12846 dm_atomic_destroy_state(obj,
12847 state->private_objs[i].state_to_destroy);
12848
12849 /* If i is not at the end of the array then the
12850 * last element needs to be moved to where i was
12851 * before the array can safely be truncated.
12852 */
12853 if (i != j)
12854 state->private_objs[i] =
12855 state->private_objs[j];
12856
12857 state->private_objs[j].ptr = NULL;
12858 state->private_objs[j].state_to_destroy = NULL;
12859 state->private_objs[j].old_state = NULL;
12860 state->private_objs[j].new_state = NULL;
12861
12862 state->num_private_objs = j;
12863 break;
12864 }
12865 }
12866 }
12867
12868 /* Store the overall update type for use later in atomic check. */
12869 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12870 struct dm_crtc_state *dm_new_crtc_state =
12871 to_dm_crtc_state(new_crtc_state);
12872
12873 /*
12874 * Only allow async flips for fast updates that don't change
12875 * the FB pitch, the DCC state, rotation, mem_type, etc.
12876 */
12877 if (new_crtc_state->async_flip &&
12878 (lock_and_validation_needed ||
12879 amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) {
12880 drm_dbg_atomic(crtc->dev,
12881 "[CRTC:%d:%s] async flips are only supported for fast updates\n",
12882 crtc->base.id, crtc->name);
12883 ret = -EINVAL;
12884 goto fail;
12885 }
12886
12887 dm_new_crtc_state->update_type = lock_and_validation_needed ?
12888 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST;
12889 }
12890
12891 /* Must be success */
12892 WARN_ON(ret);
12893
12894 trace_amdgpu_dm_atomic_check_finish(state, ret);
12895
12896 return ret;
12897
12898 fail:
12899 if (ret == -EDEADLK)
12900 drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n");
12901 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
12902 drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n");
12903 else
12904 drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret);
12905
12906 trace_amdgpu_dm_atomic_check_finish(state, ret);
12907
12908 return ret;
12909 }
12910
dm_edid_parser_send_cea(struct amdgpu_display_manager * dm,unsigned int offset,unsigned int total_length,u8 * data,unsigned int length,struct amdgpu_hdmi_vsdb_info * vsdb)12911 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm,
12912 unsigned int offset,
12913 unsigned int total_length,
12914 u8 *data,
12915 unsigned int length,
12916 struct amdgpu_hdmi_vsdb_info *vsdb)
12917 {
12918 bool res;
12919 union dmub_rb_cmd cmd;
12920 struct dmub_cmd_send_edid_cea *input;
12921 struct dmub_cmd_edid_cea_output *output;
12922
12923 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES)
12924 return false;
12925
12926 memset(&cmd, 0, sizeof(cmd));
12927
12928 input = &cmd.edid_cea.data.input;
12929
12930 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA;
12931 cmd.edid_cea.header.sub_type = 0;
12932 cmd.edid_cea.header.payload_bytes =
12933 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header);
12934 input->offset = offset;
12935 input->length = length;
12936 input->cea_total_length = total_length;
12937 memcpy(input->payload, data, length);
12938
12939 res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY);
12940 if (!res) {
12941 drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n");
12942 return false;
12943 }
12944
12945 output = &cmd.edid_cea.data.output;
12946
12947 if (output->type == DMUB_CMD__EDID_CEA_ACK) {
12948 if (!output->ack.success) {
12949 drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n",
12950 output->ack.offset);
12951 }
12952 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) {
12953 if (!output->amd_vsdb.vsdb_found)
12954 return false;
12955
12956 vsdb->freesync_supported = output->amd_vsdb.freesync_supported;
12957 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version;
12958 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate;
12959 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate;
12960 } else {
12961 drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n");
12962 return false;
12963 }
12964
12965 return true;
12966 }
12967
parse_edid_cea_dmcu(struct amdgpu_display_manager * dm,u8 * edid_ext,int len,struct amdgpu_hdmi_vsdb_info * vsdb_info)12968 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm,
12969 u8 *edid_ext, int len,
12970 struct amdgpu_hdmi_vsdb_info *vsdb_info)
12971 {
12972 int i;
12973
12974 /* send extension block to DMCU for parsing */
12975 for (i = 0; i < len; i += 8) {
12976 bool res;
12977 int offset;
12978
12979 /* send 8 bytes a time */
12980 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8))
12981 return false;
12982
12983 if (i+8 == len) {
12984 /* EDID block sent completed, expect result */
12985 int version, min_rate, max_rate;
12986
12987 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate);
12988 if (res) {
12989 /* amd vsdb found */
12990 vsdb_info->freesync_supported = 1;
12991 vsdb_info->amd_vsdb_version = version;
12992 vsdb_info->min_refresh_rate_hz = min_rate;
12993 vsdb_info->max_refresh_rate_hz = max_rate;
12994 return true;
12995 }
12996 /* not amd vsdb */
12997 return false;
12998 }
12999
13000 /* check for ack*/
13001 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset);
13002 if (!res)
13003 return false;
13004 }
13005
13006 return false;
13007 }
13008
parse_edid_cea_dmub(struct amdgpu_display_manager * dm,u8 * edid_ext,int len,struct amdgpu_hdmi_vsdb_info * vsdb_info)13009 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm,
13010 u8 *edid_ext, int len,
13011 struct amdgpu_hdmi_vsdb_info *vsdb_info)
13012 {
13013 int i;
13014
13015 /* send extension block to DMCU for parsing */
13016 for (i = 0; i < len; i += 8) {
13017 /* send 8 bytes a time */
13018 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info))
13019 return false;
13020 }
13021
13022 return vsdb_info->freesync_supported;
13023 }
13024
parse_edid_cea(struct amdgpu_dm_connector * aconnector,u8 * edid_ext,int len,struct amdgpu_hdmi_vsdb_info * vsdb_info)13025 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
13026 u8 *edid_ext, int len,
13027 struct amdgpu_hdmi_vsdb_info *vsdb_info)
13028 {
13029 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
13030 bool ret;
13031
13032 mutex_lock(&adev->dm.dc_lock);
13033 if (adev->dm.dmub_srv)
13034 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info);
13035 else
13036 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info);
13037 mutex_unlock(&adev->dm.dc_lock);
13038 return ret;
13039 }
13040
parse_edid_displayid_vrr(struct drm_connector * connector,const struct edid * edid)13041 static void parse_edid_displayid_vrr(struct drm_connector *connector,
13042 const struct edid *edid)
13043 {
13044 u8 *edid_ext = NULL;
13045 int i;
13046 int j = 0;
13047 u16 min_vfreq;
13048 u16 max_vfreq;
13049
13050 if (edid == NULL || edid->extensions == 0)
13051 return;
13052
13053 /* Find DisplayID extension */
13054 for (i = 0; i < edid->extensions; i++) {
13055 edid_ext = (void *)(edid + (i + 1));
13056 if (edid_ext[0] == DISPLAYID_EXT)
13057 break;
13058 }
13059
13060 if (edid_ext == NULL)
13061 return;
13062
13063 while (j < EDID_LENGTH) {
13064 /* Get dynamic video timing range from DisplayID if available */
13065 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 &&
13066 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) {
13067 min_vfreq = edid_ext[j+9];
13068 if (edid_ext[j+1] & 7)
13069 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8);
13070 else
13071 max_vfreq = edid_ext[j+10];
13072
13073 if (max_vfreq && min_vfreq) {
13074 connector->display_info.monitor_range.max_vfreq = max_vfreq;
13075 connector->display_info.monitor_range.min_vfreq = min_vfreq;
13076
13077 return;
13078 }
13079 }
13080 j++;
13081 }
13082 }
13083
parse_amd_vsdb(struct amdgpu_dm_connector * aconnector,const struct edid * edid,struct amdgpu_hdmi_vsdb_info * vsdb_info)13084 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector,
13085 const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
13086 {
13087 u8 *edid_ext = NULL;
13088 int i;
13089 int j = 0;
13090
13091 if (edid == NULL || edid->extensions == 0)
13092 return -ENODEV;
13093
13094 /* Find DisplayID extension */
13095 for (i = 0; i < edid->extensions; i++) {
13096 edid_ext = (void *)(edid + (i + 1));
13097 if (edid_ext[0] == DISPLAYID_EXT)
13098 break;
13099 }
13100
13101 while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) {
13102 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j];
13103 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]);
13104
13105 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID &&
13106 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) {
13107 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false;
13108 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3;
13109 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode);
13110
13111 return true;
13112 }
13113 j++;
13114 }
13115
13116 return false;
13117 }
13118
parse_hdmi_amd_vsdb(struct amdgpu_dm_connector * aconnector,const struct edid * edid,struct amdgpu_hdmi_vsdb_info * vsdb_info)13119 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
13120 const struct edid *edid,
13121 struct amdgpu_hdmi_vsdb_info *vsdb_info)
13122 {
13123 u8 *edid_ext = NULL;
13124 int i;
13125 bool valid_vsdb_found = false;
13126
13127 /*----- drm_find_cea_extension() -----*/
13128 /* No EDID or EDID extensions */
13129 if (edid == NULL || edid->extensions == 0)
13130 return -ENODEV;
13131
13132 /* Find CEA extension */
13133 for (i = 0; i < edid->extensions; i++) {
13134 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
13135 if (edid_ext[0] == CEA_EXT)
13136 break;
13137 }
13138
13139 if (i == edid->extensions)
13140 return -ENODEV;
13141
13142 /*----- cea_db_offsets() -----*/
13143 if (edid_ext[0] != CEA_EXT)
13144 return -ENODEV;
13145
13146 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
13147
13148 return valid_vsdb_found ? i : -ENODEV;
13149 }
13150
13151 /**
13152 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities
13153 *
13154 * @connector: Connector to query.
13155 * @drm_edid: DRM EDID from monitor
13156 *
13157 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep
13158 * track of some of the display information in the internal data struct used by
13159 * amdgpu_dm. This function checks which type of connector we need to set the
13160 * FreeSync parameters.
13161 */
amdgpu_dm_update_freesync_caps(struct drm_connector * connector,const struct drm_edid * drm_edid)13162 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
13163 const struct drm_edid *drm_edid)
13164 {
13165 int i = 0;
13166 struct amdgpu_dm_connector *amdgpu_dm_connector =
13167 to_amdgpu_dm_connector(connector);
13168 struct dm_connector_state *dm_con_state = NULL;
13169 struct dc_sink *sink;
13170 struct amdgpu_device *adev = drm_to_adev(connector->dev);
13171 struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
13172 const struct edid *edid;
13173 bool freesync_capable = false;
13174 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
13175
13176 if (!connector->state) {
13177 drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__);
13178 goto update;
13179 }
13180
13181 sink = amdgpu_dm_connector->dc_sink ?
13182 amdgpu_dm_connector->dc_sink :
13183 amdgpu_dm_connector->dc_em_sink;
13184
13185 drm_edid_connector_update(connector, drm_edid);
13186
13187 if (!drm_edid || !sink) {
13188 dm_con_state = to_dm_connector_state(connector->state);
13189
13190 amdgpu_dm_connector->min_vfreq = 0;
13191 amdgpu_dm_connector->max_vfreq = 0;
13192 freesync_capable = false;
13193
13194 goto update;
13195 }
13196
13197 dm_con_state = to_dm_connector_state(connector->state);
13198
13199 if (!adev->dm.freesync_module || !dc_supports_vrr(sink->ctx->dce_version))
13200 goto update;
13201
13202 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
13203
13204 /* Some eDP panels only have the refresh rate range info in DisplayID */
13205 if ((connector->display_info.monitor_range.min_vfreq == 0 ||
13206 connector->display_info.monitor_range.max_vfreq == 0))
13207 parse_edid_displayid_vrr(connector, edid);
13208
13209 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
13210 sink->sink_signal == SIGNAL_TYPE_EDP)) {
13211 if (amdgpu_dm_connector->dc_link &&
13212 amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) {
13213 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq;
13214 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq;
13215 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
13216 freesync_capable = true;
13217 }
13218
13219 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
13220
13221 if (vsdb_info.replay_mode) {
13222 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode;
13223 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version;
13224 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP;
13225 }
13226
13227 } else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
13228 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
13229 if (i >= 0 && vsdb_info.freesync_supported) {
13230 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
13231 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
13232 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
13233 freesync_capable = true;
13234
13235 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
13236 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
13237 }
13238 }
13239
13240 if (amdgpu_dm_connector->dc_link)
13241 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link);
13242
13243 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
13244 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
13245 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) {
13246
13247 amdgpu_dm_connector->pack_sdp_v1_3 = true;
13248 amdgpu_dm_connector->as_type = as_type;
13249 amdgpu_dm_connector->vsdb_info = vsdb_info;
13250
13251 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
13252 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
13253 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
13254 freesync_capable = true;
13255
13256 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
13257 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
13258 }
13259 }
13260
13261 update:
13262 if (dm_con_state)
13263 dm_con_state->freesync_capable = freesync_capable;
13264
13265 if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable &&
13266 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) {
13267 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false;
13268 amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false;
13269 }
13270
13271 if (connector->vrr_capable_property)
13272 drm_connector_set_vrr_capable_property(connector,
13273 freesync_capable);
13274 }
13275
amdgpu_dm_trigger_timing_sync(struct drm_device * dev)13276 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
13277 {
13278 struct amdgpu_device *adev = drm_to_adev(dev);
13279 struct dc *dc = adev->dm.dc;
13280 int i;
13281
13282 mutex_lock(&adev->dm.dc_lock);
13283 if (dc->current_state) {
13284 for (i = 0; i < dc->current_state->stream_count; ++i)
13285 dc->current_state->streams[i]
13286 ->triggered_crtc_reset.enabled =
13287 adev->dm.force_timing_sync;
13288
13289 dm_enable_per_frame_crtc_master_sync(dc->current_state);
13290 dc_trigger_sync(dc, dc->current_state);
13291 }
13292 mutex_unlock(&adev->dm.dc_lock);
13293 }
13294
amdgpu_dm_exit_ips_for_hw_access(struct dc * dc)13295 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc)
13296 {
13297 if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter)
13298 dc_exit_ips_for_hw_access(dc);
13299 }
13300
dm_write_reg_func(const struct dc_context * ctx,uint32_t address,u32 value,const char * func_name)13301 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
13302 u32 value, const char *func_name)
13303 {
13304 #ifdef DM_CHECK_ADDR_0
13305 if (address == 0) {
13306 drm_err(adev_to_drm(ctx->driver_context),
13307 "invalid register write. address = 0");
13308 return;
13309 }
13310 #endif
13311
13312 amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
13313 cgs_write_register(ctx->cgs_device, address, value);
13314 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
13315 }
13316
dm_read_reg_func(const struct dc_context * ctx,uint32_t address,const char * func_name)13317 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
13318 const char *func_name)
13319 {
13320 u32 value;
13321 #ifdef DM_CHECK_ADDR_0
13322 if (address == 0) {
13323 drm_err(adev_to_drm(ctx->driver_context),
13324 "invalid register read; address = 0\n");
13325 return 0;
13326 }
13327 #endif
13328
13329 if (ctx->dmub_srv &&
13330 ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
13331 !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
13332 ASSERT(false);
13333 return 0;
13334 }
13335
13336 amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
13337
13338 value = cgs_read_register(ctx->cgs_device, address);
13339
13340 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);
13341
13342 return value;
13343 }
13344
amdgpu_dm_process_dmub_aux_transfer_sync(struct dc_context * ctx,unsigned int link_index,struct aux_payload * payload,enum aux_return_code_type * operation_result)13345 int amdgpu_dm_process_dmub_aux_transfer_sync(
13346 struct dc_context *ctx,
13347 unsigned int link_index,
13348 struct aux_payload *payload,
13349 enum aux_return_code_type *operation_result)
13350 {
13351 struct amdgpu_device *adev = ctx->driver_context;
13352 struct dmub_notification *p_notify = adev->dm.dmub_notify;
13353 int ret = -1;
13354
13355 mutex_lock(&adev->dm.dpia_aux_lock);
13356 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) {
13357 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE;
13358 goto out;
13359 }
13360
13361 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
13362 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
13363 *operation_result = AUX_RET_ERROR_TIMEOUT;
13364 goto out;
13365 }
13366
13367 if (p_notify->result != AUX_RET_SUCCESS) {
13368 /*
13369 * Transient states before tunneling is enabled could
13370 * lead to this error. We can ignore this for now.
13371 */
13372 if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) {
13373 drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n",
13374 payload->address, payload->length,
13375 p_notify->result);
13376 }
13377 *operation_result = p_notify->result;
13378 goto out;
13379 }
13380
13381 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF;
13382 if (adev->dm.dmub_notify->aux_reply.command & 0xF0)
13383 /* The reply is stored in the top nibble of the command. */
13384 payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF;
13385
13386 /*write req may receive a byte indicating partially written number as well*/
13387 if (p_notify->aux_reply.length)
13388 memcpy(payload->data, p_notify->aux_reply.data,
13389 p_notify->aux_reply.length);
13390
13391 /* success */
13392 ret = p_notify->aux_reply.length;
13393 *operation_result = p_notify->result;
13394 out:
13395 reinit_completion(&adev->dm.dmub_aux_transfer_done);
13396 mutex_unlock(&adev->dm.dpia_aux_lock);
13397 return ret;
13398 }
13399
abort_fused_io(struct dc_context * ctx,const struct dmub_cmd_fused_request * request)13400 static void abort_fused_io(
13401 struct dc_context *ctx,
13402 const struct dmub_cmd_fused_request *request
13403 )
13404 {
13405 union dmub_rb_cmd command = { 0 };
13406 struct dmub_rb_cmd_fused_io *io = &command.fused_io;
13407
13408 io->header.type = DMUB_CMD__FUSED_IO;
13409 io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT;
13410 io->header.payload_bytes = sizeof(*io) - sizeof(io->header);
13411 io->request = *request;
13412 dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT);
13413 }
13414
execute_fused_io(struct amdgpu_device * dev,struct dc_context * ctx,union dmub_rb_cmd * commands,uint8_t count,uint32_t timeout_us)13415 static bool execute_fused_io(
13416 struct amdgpu_device *dev,
13417 struct dc_context *ctx,
13418 union dmub_rb_cmd *commands,
13419 uint8_t count,
13420 uint32_t timeout_us
13421 )
13422 {
13423 const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line;
13424
13425 if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io))
13426 return false;
13427
13428 struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line];
13429 struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io;
13430 const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY)
13431 && first->header.ret_status
13432 && first->request.status == FUSED_REQUEST_STATUS_SUCCESS;
13433
13434 if (!result)
13435 return false;
13436
13437 while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) {
13438 reinit_completion(&sync->replied);
13439
13440 struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data;
13441
13442 static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch");
13443
13444 if (reply->identifier == first->request.identifier) {
13445 first->request = *reply;
13446 return true;
13447 }
13448 }
13449
13450 reinit_completion(&sync->replied);
13451 first->request.status = FUSED_REQUEST_STATUS_TIMEOUT;
13452 abort_fused_io(ctx, &first->request);
13453 return false;
13454 }
13455
amdgpu_dm_execute_fused_io(struct amdgpu_device * dev,struct dc_link * link,union dmub_rb_cmd * commands,uint8_t count,uint32_t timeout_us)13456 bool amdgpu_dm_execute_fused_io(
13457 struct amdgpu_device *dev,
13458 struct dc_link *link,
13459 union dmub_rb_cmd *commands,
13460 uint8_t count,
13461 uint32_t timeout_us)
13462 {
13463 struct amdgpu_display_manager *dm = &dev->dm;
13464
13465 mutex_lock(&dm->dpia_aux_lock);
13466
13467 const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us);
13468
13469 mutex_unlock(&dm->dpia_aux_lock);
13470 return result;
13471 }
13472
amdgpu_dm_process_dmub_set_config_sync(struct dc_context * ctx,unsigned int link_index,struct set_config_cmd_payload * payload,enum set_config_status * operation_result)13473 int amdgpu_dm_process_dmub_set_config_sync(
13474 struct dc_context *ctx,
13475 unsigned int link_index,
13476 struct set_config_cmd_payload *payload,
13477 enum set_config_status *operation_result)
13478 {
13479 struct amdgpu_device *adev = ctx->driver_context;
13480 bool is_cmd_complete;
13481 int ret;
13482
13483 mutex_lock(&adev->dm.dpia_aux_lock);
13484 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc,
13485 link_index, payload, adev->dm.dmub_notify);
13486
13487 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
13488 ret = 0;
13489 *operation_result = adev->dm.dmub_notify->sc_status;
13490 } else {
13491 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
13492 ret = -1;
13493 *operation_result = SET_CONFIG_UNKNOWN_ERROR;
13494 }
13495
13496 if (!is_cmd_complete)
13497 reinit_completion(&adev->dm.dmub_aux_transfer_done);
13498 mutex_unlock(&adev->dm.dpia_aux_lock);
13499 return ret;
13500 }
13501
dm_execute_dmub_cmd(const struct dc_context * ctx,union dmub_rb_cmd * cmd,enum dm_dmub_wait_type wait_type)13502 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
13503 {
13504 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type);
13505 }
13506
dm_execute_dmub_cmd_list(const struct dc_context * ctx,unsigned int count,union dmub_rb_cmd * cmd,enum dm_dmub_wait_type wait_type)13507 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
13508 {
13509 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type);
13510 }
13511
dm_acpi_process_phy_transition_interlock(const struct dc_context * ctx,struct dm_process_phy_transition_init_params process_phy_transition_init_params)13512 void dm_acpi_process_phy_transition_interlock(
13513 const struct dc_context *ctx,
13514 struct dm_process_phy_transition_init_params process_phy_transition_init_params)
13515 {
13516 // Not yet implemented
13517 }
13518