1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29 #include <linux/aperture.h>
30 #include <linux/power_supply.h>
31 #include <linux/kthread.h>
32 #include <linux/module.h>
33 #include <linux/console.h>
34 #include <linux/slab.h>
35 #include <linux/iommu.h>
36 #include <linux/pci.h>
37 #include <linux/pci-p2pdma.h>
38 #include <linux/apple-gmux.h>
39
40 #include <drm/drm_atomic_helper.h>
41 #include <drm/drm_client_event.h>
42 #include <drm/drm_crtc_helper.h>
43 #include <drm/drm_probe_helper.h>
44 #include <drm/amdgpu_drm.h>
45 #include <linux/device.h>
46 #include <linux/vgaarb.h>
47 #include <linux/vga_switcheroo.h>
48 #include <linux/efi.h>
49 #include "amdgpu.h"
50 #include "amdgpu_trace.h"
51 #include "amdgpu_i2c.h"
52 #include "atom.h"
53 #include "amdgpu_atombios.h"
54 #include "amdgpu_atomfirmware.h"
55 #include "amd_pcie.h"
56 #ifdef CONFIG_DRM_AMDGPU_SI
57 #include "si.h"
58 #endif
59 #ifdef CONFIG_DRM_AMDGPU_CIK
60 #include "cik.h"
61 #endif
62 #include "vi.h"
63 #include "soc15.h"
64 #include "nv.h"
65 #include "bif/bif_4_1_d.h"
66 #include <linux/firmware.h>
67 #include "amdgpu_vf_error.h"
68
69 #include "amdgpu_amdkfd.h"
70 #include "amdgpu_pm.h"
71
72 #include "amdgpu_xgmi.h"
73 #include "amdgpu_ras.h"
74 #include "amdgpu_pmu.h"
75 #include "amdgpu_fru_eeprom.h"
76 #include "amdgpu_reset.h"
77 #include "amdgpu_virt.h"
78 #include "amdgpu_dev_coredump.h"
79
80 #include <linux/suspend.h>
81 #include <drm/task_barrier.h>
82 #include <linux/pm_runtime.h>
83
84 #include <drm/drm_drv.h>
85
86 #if IS_ENABLED(CONFIG_X86)
87 #include <asm/intel-family.h>
88 #include <asm/cpu_device_id.h>
89 #endif
90
91 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
92 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
93 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
94 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
95 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
96 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
97 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
98 MODULE_FIRMWARE("amdgpu/cyan_skillfish_gpu_info.bin");
99
100 #define AMDGPU_RESUME_MS 2000
101 #define AMDGPU_MAX_RETRY_LIMIT 2
102 #define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
103 #define AMDGPU_PCIE_INDEX_FALLBACK (0x38 >> 2)
104 #define AMDGPU_PCIE_INDEX_HI_FALLBACK (0x44 >> 2)
105 #define AMDGPU_PCIE_DATA_FALLBACK (0x3C >> 2)
106
107 #define AMDGPU_VBIOS_SKIP (1U << 0)
108 #define AMDGPU_VBIOS_OPTIONAL (1U << 1)
109
110 static const struct drm_driver amdgpu_kms_driver;
111
112 const char *amdgpu_asic_name[] = {
113 "TAHITI",
114 "PITCAIRN",
115 "VERDE",
116 "OLAND",
117 "HAINAN",
118 "BONAIRE",
119 "KAVERI",
120 "KABINI",
121 "HAWAII",
122 "MULLINS",
123 "TOPAZ",
124 "TONGA",
125 "FIJI",
126 "CARRIZO",
127 "STONEY",
128 "POLARIS10",
129 "POLARIS11",
130 "POLARIS12",
131 "VEGAM",
132 "VEGA10",
133 "VEGA12",
134 "VEGA20",
135 "RAVEN",
136 "ARCTURUS",
137 "RENOIR",
138 "ALDEBARAN",
139 "NAVI10",
140 "CYAN_SKILLFISH",
141 "NAVI14",
142 "NAVI12",
143 "SIENNA_CICHLID",
144 "NAVY_FLOUNDER",
145 "VANGOGH",
146 "DIMGREY_CAVEFISH",
147 "BEIGE_GOBY",
148 "YELLOW_CARP",
149 "IP DISCOVERY",
150 "LAST",
151 };
152
153 #define AMDGPU_IP_BLK_MASK_ALL GENMASK(AMD_IP_BLOCK_TYPE_NUM - 1, 0)
154 /*
155 * Default init level where all blocks are expected to be initialized. This is
156 * the level of initialization expected by default and also after a full reset
157 * of the device.
158 */
159 struct amdgpu_init_level amdgpu_init_default = {
160 .level = AMDGPU_INIT_LEVEL_DEFAULT,
161 .hwini_ip_block_mask = AMDGPU_IP_BLK_MASK_ALL,
162 };
163
164 struct amdgpu_init_level amdgpu_init_recovery = {
165 .level = AMDGPU_INIT_LEVEL_RESET_RECOVERY,
166 .hwini_ip_block_mask = AMDGPU_IP_BLK_MASK_ALL,
167 };
168
169 /*
170 * Minimal blocks needed to be initialized before a XGMI hive can be reset. This
171 * is used for cases like reset on initialization where the entire hive needs to
172 * be reset before first use.
173 */
174 struct amdgpu_init_level amdgpu_init_minimal_xgmi = {
175 .level = AMDGPU_INIT_LEVEL_MINIMAL_XGMI,
176 .hwini_ip_block_mask =
177 BIT(AMD_IP_BLOCK_TYPE_GMC) | BIT(AMD_IP_BLOCK_TYPE_SMC) |
178 BIT(AMD_IP_BLOCK_TYPE_COMMON) | BIT(AMD_IP_BLOCK_TYPE_IH) |
179 BIT(AMD_IP_BLOCK_TYPE_PSP)
180 };
181
182 static void amdgpu_device_load_switch_state(struct amdgpu_device *adev);
183
amdgpu_ip_member_of_hwini(struct amdgpu_device * adev,enum amd_ip_block_type block)184 static inline bool amdgpu_ip_member_of_hwini(struct amdgpu_device *adev,
185 enum amd_ip_block_type block)
186 {
187 return (adev->init_lvl->hwini_ip_block_mask & (1U << block)) != 0;
188 }
189
amdgpu_set_init_level(struct amdgpu_device * adev,enum amdgpu_init_lvl_id lvl)190 void amdgpu_set_init_level(struct amdgpu_device *adev,
191 enum amdgpu_init_lvl_id lvl)
192 {
193 switch (lvl) {
194 case AMDGPU_INIT_LEVEL_MINIMAL_XGMI:
195 adev->init_lvl = &amdgpu_init_minimal_xgmi;
196 break;
197 case AMDGPU_INIT_LEVEL_RESET_RECOVERY:
198 adev->init_lvl = &amdgpu_init_recovery;
199 break;
200 case AMDGPU_INIT_LEVEL_DEFAULT:
201 fallthrough;
202 default:
203 adev->init_lvl = &amdgpu_init_default;
204 break;
205 }
206 }
207
208 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev);
209 static int amdgpu_device_pm_notifier(struct notifier_block *nb, unsigned long mode,
210 void *data);
211
212 /**
213 * DOC: pcie_replay_count
214 *
215 * The amdgpu driver provides a sysfs API for reporting the total number
216 * of PCIe replays (NAKs).
217 * The file pcie_replay_count is used for this and returns the total
218 * number of replays as a sum of the NAKs generated and NAKs received.
219 */
220
amdgpu_device_get_pcie_replay_count(struct device * dev,struct device_attribute * attr,char * buf)221 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
222 struct device_attribute *attr, char *buf)
223 {
224 struct drm_device *ddev = dev_get_drvdata(dev);
225 struct amdgpu_device *adev = drm_to_adev(ddev);
226 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
227
228 return sysfs_emit(buf, "%llu\n", cnt);
229 }
230
231 static DEVICE_ATTR(pcie_replay_count, 0444,
232 amdgpu_device_get_pcie_replay_count, NULL);
233
amdgpu_device_attr_sysfs_init(struct amdgpu_device * adev)234 static int amdgpu_device_attr_sysfs_init(struct amdgpu_device *adev)
235 {
236 int ret = 0;
237
238 if (amdgpu_nbio_is_replay_cnt_supported(adev))
239 ret = sysfs_create_file(&adev->dev->kobj,
240 &dev_attr_pcie_replay_count.attr);
241
242 return ret;
243 }
244
amdgpu_device_attr_sysfs_fini(struct amdgpu_device * adev)245 static void amdgpu_device_attr_sysfs_fini(struct amdgpu_device *adev)
246 {
247 if (amdgpu_nbio_is_replay_cnt_supported(adev))
248 sysfs_remove_file(&adev->dev->kobj,
249 &dev_attr_pcie_replay_count.attr);
250 }
251
amdgpu_sysfs_reg_state_get(struct file * f,struct kobject * kobj,const struct bin_attribute * attr,char * buf,loff_t ppos,size_t count)252 static ssize_t amdgpu_sysfs_reg_state_get(struct file *f, struct kobject *kobj,
253 const struct bin_attribute *attr, char *buf,
254 loff_t ppos, size_t count)
255 {
256 struct device *dev = kobj_to_dev(kobj);
257 struct drm_device *ddev = dev_get_drvdata(dev);
258 struct amdgpu_device *adev = drm_to_adev(ddev);
259 ssize_t bytes_read;
260
261 switch (ppos) {
262 case AMDGPU_SYS_REG_STATE_XGMI:
263 bytes_read = amdgpu_asic_get_reg_state(
264 adev, AMDGPU_REG_STATE_TYPE_XGMI, buf, count);
265 break;
266 case AMDGPU_SYS_REG_STATE_WAFL:
267 bytes_read = amdgpu_asic_get_reg_state(
268 adev, AMDGPU_REG_STATE_TYPE_WAFL, buf, count);
269 break;
270 case AMDGPU_SYS_REG_STATE_PCIE:
271 bytes_read = amdgpu_asic_get_reg_state(
272 adev, AMDGPU_REG_STATE_TYPE_PCIE, buf, count);
273 break;
274 case AMDGPU_SYS_REG_STATE_USR:
275 bytes_read = amdgpu_asic_get_reg_state(
276 adev, AMDGPU_REG_STATE_TYPE_USR, buf, count);
277 break;
278 case AMDGPU_SYS_REG_STATE_USR_1:
279 bytes_read = amdgpu_asic_get_reg_state(
280 adev, AMDGPU_REG_STATE_TYPE_USR_1, buf, count);
281 break;
282 default:
283 return -EINVAL;
284 }
285
286 return bytes_read;
287 }
288
289 static const BIN_ATTR(reg_state, 0444, amdgpu_sysfs_reg_state_get, NULL,
290 AMDGPU_SYS_REG_STATE_END);
291
amdgpu_reg_state_sysfs_init(struct amdgpu_device * adev)292 int amdgpu_reg_state_sysfs_init(struct amdgpu_device *adev)
293 {
294 int ret;
295
296 if (!amdgpu_asic_get_reg_state_supported(adev))
297 return 0;
298
299 ret = sysfs_create_bin_file(&adev->dev->kobj, &bin_attr_reg_state);
300
301 return ret;
302 }
303
amdgpu_reg_state_sysfs_fini(struct amdgpu_device * adev)304 void amdgpu_reg_state_sysfs_fini(struct amdgpu_device *adev)
305 {
306 if (!amdgpu_asic_get_reg_state_supported(adev))
307 return;
308 sysfs_remove_bin_file(&adev->dev->kobj, &bin_attr_reg_state);
309 }
310
amdgpu_ip_block_suspend(struct amdgpu_ip_block * ip_block)311 int amdgpu_ip_block_suspend(struct amdgpu_ip_block *ip_block)
312 {
313 int r;
314
315 if (ip_block->version->funcs->suspend) {
316 r = ip_block->version->funcs->suspend(ip_block);
317 if (r) {
318 dev_err(ip_block->adev->dev,
319 "suspend of IP block <%s> failed %d\n",
320 ip_block->version->funcs->name, r);
321 return r;
322 }
323 }
324
325 ip_block->status.hw = false;
326 return 0;
327 }
328
amdgpu_ip_block_resume(struct amdgpu_ip_block * ip_block)329 int amdgpu_ip_block_resume(struct amdgpu_ip_block *ip_block)
330 {
331 int r;
332
333 if (ip_block->version->funcs->resume) {
334 r = ip_block->version->funcs->resume(ip_block);
335 if (r) {
336 dev_err(ip_block->adev->dev,
337 "resume of IP block <%s> failed %d\n",
338 ip_block->version->funcs->name, r);
339 return r;
340 }
341 }
342
343 ip_block->status.hw = true;
344 return 0;
345 }
346
347 /**
348 * DOC: board_info
349 *
350 * The amdgpu driver provides a sysfs API for giving board related information.
351 * It provides the form factor information in the format
352 *
353 * type : form factor
354 *
355 * Possible form factor values
356 *
357 * - "cem" - PCIE CEM card
358 * - "oam" - Open Compute Accelerator Module
359 * - "unknown" - Not known
360 *
361 */
362
amdgpu_device_get_board_info(struct device * dev,struct device_attribute * attr,char * buf)363 static ssize_t amdgpu_device_get_board_info(struct device *dev,
364 struct device_attribute *attr,
365 char *buf)
366 {
367 struct drm_device *ddev = dev_get_drvdata(dev);
368 struct amdgpu_device *adev = drm_to_adev(ddev);
369 enum amdgpu_pkg_type pkg_type = AMDGPU_PKG_TYPE_CEM;
370 const char *pkg;
371
372 if (adev->smuio.funcs && adev->smuio.funcs->get_pkg_type)
373 pkg_type = adev->smuio.funcs->get_pkg_type(adev);
374
375 switch (pkg_type) {
376 case AMDGPU_PKG_TYPE_CEM:
377 pkg = "cem";
378 break;
379 case AMDGPU_PKG_TYPE_OAM:
380 pkg = "oam";
381 break;
382 default:
383 pkg = "unknown";
384 break;
385 }
386
387 return sysfs_emit(buf, "%s : %s\n", "type", pkg);
388 }
389
390 static DEVICE_ATTR(board_info, 0444, amdgpu_device_get_board_info, NULL);
391
392 static struct attribute *amdgpu_board_attrs[] = {
393 &dev_attr_board_info.attr,
394 NULL,
395 };
396
amdgpu_board_attrs_is_visible(struct kobject * kobj,struct attribute * attr,int n)397 static umode_t amdgpu_board_attrs_is_visible(struct kobject *kobj,
398 struct attribute *attr, int n)
399 {
400 struct device *dev = kobj_to_dev(kobj);
401 struct drm_device *ddev = dev_get_drvdata(dev);
402 struct amdgpu_device *adev = drm_to_adev(ddev);
403
404 if (adev->flags & AMD_IS_APU)
405 return 0;
406
407 return attr->mode;
408 }
409
410 static const struct attribute_group amdgpu_board_attrs_group = {
411 .attrs = amdgpu_board_attrs,
412 .is_visible = amdgpu_board_attrs_is_visible
413 };
414
415 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
416
417 /**
418 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
419 *
420 * @adev: amdgpu device pointer
421 *
422 * Returns true if the device is a dGPU with ATPX power control,
423 * otherwise return false.
424 */
amdgpu_device_supports_px(struct amdgpu_device * adev)425 bool amdgpu_device_supports_px(struct amdgpu_device *adev)
426 {
427 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
428 return true;
429 return false;
430 }
431
432 /**
433 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
434 *
435 * @adev: amdgpu device pointer
436 *
437 * Returns true if the device is a dGPU with ACPI power control,
438 * otherwise return false.
439 */
amdgpu_device_supports_boco(struct amdgpu_device * adev)440 bool amdgpu_device_supports_boco(struct amdgpu_device *adev)
441 {
442 if (!IS_ENABLED(CONFIG_HOTPLUG_PCI_PCIE))
443 return false;
444
445 if (adev->has_pr3 ||
446 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
447 return true;
448 return false;
449 }
450
451 /**
452 * amdgpu_device_supports_baco - Does the device support BACO
453 *
454 * @adev: amdgpu device pointer
455 *
456 * Return:
457 * 1 if the device supports BACO;
458 * 3 if the device supports MACO (only works if BACO is supported)
459 * otherwise return 0.
460 */
amdgpu_device_supports_baco(struct amdgpu_device * adev)461 int amdgpu_device_supports_baco(struct amdgpu_device *adev)
462 {
463 return amdgpu_asic_supports_baco(adev);
464 }
465
amdgpu_device_detect_runtime_pm_mode(struct amdgpu_device * adev)466 void amdgpu_device_detect_runtime_pm_mode(struct amdgpu_device *adev)
467 {
468 int bamaco_support;
469
470 adev->pm.rpm_mode = AMDGPU_RUNPM_NONE;
471 bamaco_support = amdgpu_device_supports_baco(adev);
472
473 switch (amdgpu_runtime_pm) {
474 case 2:
475 if (bamaco_support & MACO_SUPPORT) {
476 adev->pm.rpm_mode = AMDGPU_RUNPM_BAMACO;
477 dev_info(adev->dev, "Forcing BAMACO for runtime pm\n");
478 } else if (bamaco_support == BACO_SUPPORT) {
479 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
480 dev_info(adev->dev, "Requested mode BAMACO not available,fallback to use BACO\n");
481 }
482 break;
483 case 1:
484 if (bamaco_support & BACO_SUPPORT) {
485 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
486 dev_info(adev->dev, "Forcing BACO for runtime pm\n");
487 }
488 break;
489 case -1:
490 case -2:
491 if (amdgpu_device_supports_px(adev)) {
492 /* enable PX as runtime mode */
493 adev->pm.rpm_mode = AMDGPU_RUNPM_PX;
494 dev_info(adev->dev, "Using ATPX for runtime pm\n");
495 } else if (amdgpu_device_supports_boco(adev)) {
496 /* enable boco as runtime mode */
497 adev->pm.rpm_mode = AMDGPU_RUNPM_BOCO;
498 dev_info(adev->dev, "Using BOCO for runtime pm\n");
499 } else {
500 if (!bamaco_support)
501 goto no_runtime_pm;
502
503 switch (adev->asic_type) {
504 case CHIP_VEGA20:
505 case CHIP_ARCTURUS:
506 /* BACO are not supported on vega20 and arctrus */
507 break;
508 case CHIP_VEGA10:
509 /* enable BACO as runpm mode if noretry=0 */
510 if (!adev->gmc.noretry && !amdgpu_passthrough(adev))
511 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
512 break;
513 default:
514 /* enable BACO as runpm mode on CI+ */
515 if (!amdgpu_passthrough(adev))
516 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
517 break;
518 }
519
520 if (adev->pm.rpm_mode == AMDGPU_RUNPM_BACO) {
521 if (bamaco_support & MACO_SUPPORT) {
522 adev->pm.rpm_mode = AMDGPU_RUNPM_BAMACO;
523 dev_info(adev->dev, "Using BAMACO for runtime pm\n");
524 } else {
525 dev_info(adev->dev, "Using BACO for runtime pm\n");
526 }
527 }
528 }
529 break;
530 case 0:
531 dev_info(adev->dev, "runtime pm is manually disabled\n");
532 break;
533 default:
534 break;
535 }
536
537 no_runtime_pm:
538 if (adev->pm.rpm_mode == AMDGPU_RUNPM_NONE)
539 dev_info(adev->dev, "Runtime PM not available\n");
540 }
541 /**
542 * amdgpu_device_supports_smart_shift - Is the device dGPU with
543 * smart shift support
544 *
545 * @adev: amdgpu device pointer
546 *
547 * Returns true if the device is a dGPU with Smart Shift support,
548 * otherwise returns false.
549 */
amdgpu_device_supports_smart_shift(struct amdgpu_device * adev)550 bool amdgpu_device_supports_smart_shift(struct amdgpu_device *adev)
551 {
552 return (amdgpu_device_supports_boco(adev) &&
553 amdgpu_acpi_is_power_shift_control_supported());
554 }
555
556 /*
557 * VRAM access helper functions
558 */
559
560 /**
561 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
562 *
563 * @adev: amdgpu_device pointer
564 * @pos: offset of the buffer in vram
565 * @buf: virtual address of the buffer in system memory
566 * @size: read/write size, sizeof(@buf) must > @size
567 * @write: true - write to vram, otherwise - read from vram
568 */
amdgpu_device_mm_access(struct amdgpu_device * adev,loff_t pos,void * buf,size_t size,bool write)569 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
570 void *buf, size_t size, bool write)
571 {
572 unsigned long flags;
573 uint32_t hi = ~0, tmp = 0;
574 uint32_t *data = buf;
575 uint64_t last;
576 int idx;
577
578 if (!drm_dev_enter(adev_to_drm(adev), &idx))
579 return;
580
581 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
582
583 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
584 for (last = pos + size; pos < last; pos += 4) {
585 tmp = pos >> 31;
586
587 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
588 if (tmp != hi) {
589 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
590 hi = tmp;
591 }
592 if (write)
593 WREG32_NO_KIQ(mmMM_DATA, *data++);
594 else
595 *data++ = RREG32_NO_KIQ(mmMM_DATA);
596 }
597
598 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
599 drm_dev_exit(idx);
600 }
601
602 /**
603 * amdgpu_device_aper_access - access vram by vram aperture
604 *
605 * @adev: amdgpu_device pointer
606 * @pos: offset of the buffer in vram
607 * @buf: virtual address of the buffer in system memory
608 * @size: read/write size, sizeof(@buf) must > @size
609 * @write: true - write to vram, otherwise - read from vram
610 *
611 * The return value means how many bytes have been transferred.
612 */
amdgpu_device_aper_access(struct amdgpu_device * adev,loff_t pos,void * buf,size_t size,bool write)613 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
614 void *buf, size_t size, bool write)
615 {
616 #ifdef CONFIG_64BIT
617 void __iomem *addr;
618 size_t count = 0;
619 uint64_t last;
620
621 if (!adev->mman.aper_base_kaddr)
622 return 0;
623
624 last = min(pos + size, adev->gmc.visible_vram_size);
625 if (last > pos) {
626 addr = adev->mman.aper_base_kaddr + pos;
627 count = last - pos;
628
629 if (write) {
630 memcpy_toio(addr, buf, count);
631 /* Make sure HDP write cache flush happens without any reordering
632 * after the system memory contents are sent over PCIe device
633 */
634 mb();
635 amdgpu_device_flush_hdp(adev, NULL);
636 } else {
637 amdgpu_device_invalidate_hdp(adev, NULL);
638 /* Make sure HDP read cache is invalidated before issuing a read
639 * to the PCIe device
640 */
641 mb();
642 memcpy_fromio(buf, addr, count);
643 }
644
645 }
646
647 return count;
648 #else
649 return 0;
650 #endif
651 }
652
653 /**
654 * amdgpu_device_vram_access - read/write a buffer in vram
655 *
656 * @adev: amdgpu_device pointer
657 * @pos: offset of the buffer in vram
658 * @buf: virtual address of the buffer in system memory
659 * @size: read/write size, sizeof(@buf) must > @size
660 * @write: true - write to vram, otherwise - read from vram
661 */
amdgpu_device_vram_access(struct amdgpu_device * adev,loff_t pos,void * buf,size_t size,bool write)662 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
663 void *buf, size_t size, bool write)
664 {
665 size_t count;
666
667 /* try to using vram apreature to access vram first */
668 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
669 size -= count;
670 if (size) {
671 /* using MM to access rest vram */
672 pos += count;
673 buf += count;
674 amdgpu_device_mm_access(adev, pos, buf, size, write);
675 }
676 }
677
678 /*
679 * register access helper functions.
680 */
681
682 /* Check if hw access should be skipped because of hotplug or device error */
amdgpu_device_skip_hw_access(struct amdgpu_device * adev)683 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
684 {
685 if (adev->no_hw_access)
686 return true;
687
688 #ifdef CONFIG_LOCKDEP
689 /*
690 * This is a bit complicated to understand, so worth a comment. What we assert
691 * here is that the GPU reset is not running on another thread in parallel.
692 *
693 * For this we trylock the read side of the reset semaphore, if that succeeds
694 * we know that the reset is not running in parallel.
695 *
696 * If the trylock fails we assert that we are either already holding the read
697 * side of the lock or are the reset thread itself and hold the write side of
698 * the lock.
699 */
700 if (in_task()) {
701 if (down_read_trylock(&adev->reset_domain->sem))
702 up_read(&adev->reset_domain->sem);
703 else
704 lockdep_assert_held(&adev->reset_domain->sem);
705 }
706 #endif
707 return false;
708 }
709
710 /**
711 * amdgpu_device_rreg - read a memory mapped IO or indirect register
712 *
713 * @adev: amdgpu_device pointer
714 * @reg: dword aligned register offset
715 * @acc_flags: access flags which require special behavior
716 *
717 * Returns the 32 bit value from the offset specified.
718 */
amdgpu_device_rreg(struct amdgpu_device * adev,uint32_t reg,uint32_t acc_flags)719 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
720 uint32_t reg, uint32_t acc_flags)
721 {
722 uint32_t ret;
723
724 if (amdgpu_device_skip_hw_access(adev))
725 return 0;
726
727 if ((reg * 4) < adev->rmmio_size) {
728 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
729 amdgpu_sriov_runtime(adev) &&
730 down_read_trylock(&adev->reset_domain->sem)) {
731 ret = amdgpu_kiq_rreg(adev, reg, 0);
732 up_read(&adev->reset_domain->sem);
733 } else {
734 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
735 }
736 } else {
737 ret = adev->pcie_rreg(adev, reg * 4);
738 }
739
740 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
741
742 return ret;
743 }
744
745 /*
746 * MMIO register read with bytes helper functions
747 * @offset:bytes offset from MMIO start
748 */
749
750 /**
751 * amdgpu_mm_rreg8 - read a memory mapped IO register
752 *
753 * @adev: amdgpu_device pointer
754 * @offset: byte aligned register offset
755 *
756 * Returns the 8 bit value from the offset specified.
757 */
amdgpu_mm_rreg8(struct amdgpu_device * adev,uint32_t offset)758 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
759 {
760 if (amdgpu_device_skip_hw_access(adev))
761 return 0;
762
763 if (offset < adev->rmmio_size)
764 return (readb(adev->rmmio + offset));
765 BUG();
766 }
767
768
769 /**
770 * amdgpu_device_xcc_rreg - read a memory mapped IO or indirect register with specific XCC
771 *
772 * @adev: amdgpu_device pointer
773 * @reg: dword aligned register offset
774 * @acc_flags: access flags which require special behavior
775 * @xcc_id: xcc accelerated compute core id
776 *
777 * Returns the 32 bit value from the offset specified.
778 */
amdgpu_device_xcc_rreg(struct amdgpu_device * adev,uint32_t reg,uint32_t acc_flags,uint32_t xcc_id)779 uint32_t amdgpu_device_xcc_rreg(struct amdgpu_device *adev,
780 uint32_t reg, uint32_t acc_flags,
781 uint32_t xcc_id)
782 {
783 uint32_t ret, rlcg_flag;
784
785 if (amdgpu_device_skip_hw_access(adev))
786 return 0;
787
788 if ((reg * 4) < adev->rmmio_size) {
789 if (amdgpu_sriov_vf(adev) &&
790 !amdgpu_sriov_runtime(adev) &&
791 adev->gfx.rlc.rlcg_reg_access_supported &&
792 amdgpu_virt_get_rlcg_reg_access_flag(adev, acc_flags,
793 GC_HWIP, false,
794 &rlcg_flag)) {
795 ret = amdgpu_virt_rlcg_reg_rw(adev, reg, 0, rlcg_flag, GET_INST(GC, xcc_id));
796 } else if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
797 amdgpu_sriov_runtime(adev) &&
798 down_read_trylock(&adev->reset_domain->sem)) {
799 ret = amdgpu_kiq_rreg(adev, reg, xcc_id);
800 up_read(&adev->reset_domain->sem);
801 } else {
802 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
803 }
804 } else {
805 ret = adev->pcie_rreg(adev, reg * 4);
806 }
807
808 return ret;
809 }
810
811 /*
812 * MMIO register write with bytes helper functions
813 * @offset:bytes offset from MMIO start
814 * @value: the value want to be written to the register
815 */
816
817 /**
818 * amdgpu_mm_wreg8 - read a memory mapped IO register
819 *
820 * @adev: amdgpu_device pointer
821 * @offset: byte aligned register offset
822 * @value: 8 bit value to write
823 *
824 * Writes the value specified to the offset specified.
825 */
amdgpu_mm_wreg8(struct amdgpu_device * adev,uint32_t offset,uint8_t value)826 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
827 {
828 if (amdgpu_device_skip_hw_access(adev))
829 return;
830
831 if (offset < adev->rmmio_size)
832 writeb(value, adev->rmmio + offset);
833 else
834 BUG();
835 }
836
837 /**
838 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
839 *
840 * @adev: amdgpu_device pointer
841 * @reg: dword aligned register offset
842 * @v: 32 bit value to write to the register
843 * @acc_flags: access flags which require special behavior
844 *
845 * Writes the value specified to the offset specified.
846 */
amdgpu_device_wreg(struct amdgpu_device * adev,uint32_t reg,uint32_t v,uint32_t acc_flags)847 void amdgpu_device_wreg(struct amdgpu_device *adev,
848 uint32_t reg, uint32_t v,
849 uint32_t acc_flags)
850 {
851 if (amdgpu_device_skip_hw_access(adev))
852 return;
853
854 if ((reg * 4) < adev->rmmio_size) {
855 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
856 amdgpu_sriov_runtime(adev) &&
857 down_read_trylock(&adev->reset_domain->sem)) {
858 amdgpu_kiq_wreg(adev, reg, v, 0);
859 up_read(&adev->reset_domain->sem);
860 } else {
861 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
862 }
863 } else {
864 adev->pcie_wreg(adev, reg * 4, v);
865 }
866
867 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
868 }
869
870 /**
871 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range
872 *
873 * @adev: amdgpu_device pointer
874 * @reg: mmio/rlc register
875 * @v: value to write
876 * @xcc_id: xcc accelerated compute core id
877 *
878 * this function is invoked only for the debugfs register access
879 */
amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device * adev,uint32_t reg,uint32_t v,uint32_t xcc_id)880 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
881 uint32_t reg, uint32_t v,
882 uint32_t xcc_id)
883 {
884 if (amdgpu_device_skip_hw_access(adev))
885 return;
886
887 if (amdgpu_sriov_fullaccess(adev) &&
888 adev->gfx.rlc.funcs &&
889 adev->gfx.rlc.funcs->is_rlcg_access_range) {
890 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
891 return amdgpu_sriov_wreg(adev, reg, v, 0, 0, xcc_id);
892 } else if ((reg * 4) >= adev->rmmio_size) {
893 adev->pcie_wreg(adev, reg * 4, v);
894 } else {
895 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
896 }
897 }
898
899 /**
900 * amdgpu_device_xcc_wreg - write to a memory mapped IO or indirect register with specific XCC
901 *
902 * @adev: amdgpu_device pointer
903 * @reg: dword aligned register offset
904 * @v: 32 bit value to write to the register
905 * @acc_flags: access flags which require special behavior
906 * @xcc_id: xcc accelerated compute core id
907 *
908 * Writes the value specified to the offset specified.
909 */
amdgpu_device_xcc_wreg(struct amdgpu_device * adev,uint32_t reg,uint32_t v,uint32_t acc_flags,uint32_t xcc_id)910 void amdgpu_device_xcc_wreg(struct amdgpu_device *adev,
911 uint32_t reg, uint32_t v,
912 uint32_t acc_flags, uint32_t xcc_id)
913 {
914 uint32_t rlcg_flag;
915
916 if (amdgpu_device_skip_hw_access(adev))
917 return;
918
919 if ((reg * 4) < adev->rmmio_size) {
920 if (amdgpu_sriov_vf(adev) &&
921 !amdgpu_sriov_runtime(adev) &&
922 adev->gfx.rlc.rlcg_reg_access_supported &&
923 amdgpu_virt_get_rlcg_reg_access_flag(adev, acc_flags,
924 GC_HWIP, true,
925 &rlcg_flag)) {
926 amdgpu_virt_rlcg_reg_rw(adev, reg, v, rlcg_flag, GET_INST(GC, xcc_id));
927 } else if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
928 amdgpu_sriov_runtime(adev) &&
929 down_read_trylock(&adev->reset_domain->sem)) {
930 amdgpu_kiq_wreg(adev, reg, v, xcc_id);
931 up_read(&adev->reset_domain->sem);
932 } else {
933 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
934 }
935 } else {
936 adev->pcie_wreg(adev, reg * 4, v);
937 }
938 }
939
940 /**
941 * amdgpu_device_indirect_rreg - read an indirect register
942 *
943 * @adev: amdgpu_device pointer
944 * @reg_addr: indirect register address to read from
945 *
946 * Returns the value of indirect register @reg_addr
947 */
amdgpu_device_indirect_rreg(struct amdgpu_device * adev,u32 reg_addr)948 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
949 u32 reg_addr)
950 {
951 unsigned long flags, pcie_index, pcie_data;
952 void __iomem *pcie_index_offset;
953 void __iomem *pcie_data_offset;
954 u32 r;
955
956 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
957 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
958
959 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
960 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
961 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
962
963 writel(reg_addr, pcie_index_offset);
964 readl(pcie_index_offset);
965 r = readl(pcie_data_offset);
966 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
967
968 return r;
969 }
970
amdgpu_device_indirect_rreg_ext(struct amdgpu_device * adev,u64 reg_addr)971 u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
972 u64 reg_addr)
973 {
974 unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
975 u32 r;
976 void __iomem *pcie_index_offset;
977 void __iomem *pcie_index_hi_offset;
978 void __iomem *pcie_data_offset;
979
980 if (unlikely(!adev->nbio.funcs)) {
981 pcie_index = AMDGPU_PCIE_INDEX_FALLBACK;
982 pcie_data = AMDGPU_PCIE_DATA_FALLBACK;
983 } else {
984 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
985 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
986 }
987
988 if (reg_addr >> 32) {
989 if (unlikely(!adev->nbio.funcs))
990 pcie_index_hi = AMDGPU_PCIE_INDEX_HI_FALLBACK;
991 else
992 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
993 } else {
994 pcie_index_hi = 0;
995 }
996
997 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
998 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
999 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1000 if (pcie_index_hi != 0)
1001 pcie_index_hi_offset = (void __iomem *)adev->rmmio +
1002 pcie_index_hi * 4;
1003
1004 writel(reg_addr, pcie_index_offset);
1005 readl(pcie_index_offset);
1006 if (pcie_index_hi != 0) {
1007 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1008 readl(pcie_index_hi_offset);
1009 }
1010 r = readl(pcie_data_offset);
1011
1012 /* clear the high bits */
1013 if (pcie_index_hi != 0) {
1014 writel(0, pcie_index_hi_offset);
1015 readl(pcie_index_hi_offset);
1016 }
1017
1018 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1019
1020 return r;
1021 }
1022
1023 /**
1024 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
1025 *
1026 * @adev: amdgpu_device pointer
1027 * @reg_addr: indirect register address to read from
1028 *
1029 * Returns the value of indirect register @reg_addr
1030 */
amdgpu_device_indirect_rreg64(struct amdgpu_device * adev,u32 reg_addr)1031 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
1032 u32 reg_addr)
1033 {
1034 unsigned long flags, pcie_index, pcie_data;
1035 void __iomem *pcie_index_offset;
1036 void __iomem *pcie_data_offset;
1037 u64 r;
1038
1039 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1040 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1041
1042 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1043 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1044 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1045
1046 /* read low 32 bits */
1047 writel(reg_addr, pcie_index_offset);
1048 readl(pcie_index_offset);
1049 r = readl(pcie_data_offset);
1050 /* read high 32 bits */
1051 writel(reg_addr + 4, pcie_index_offset);
1052 readl(pcie_index_offset);
1053 r |= ((u64)readl(pcie_data_offset) << 32);
1054 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1055
1056 return r;
1057 }
1058
amdgpu_device_indirect_rreg64_ext(struct amdgpu_device * adev,u64 reg_addr)1059 u64 amdgpu_device_indirect_rreg64_ext(struct amdgpu_device *adev,
1060 u64 reg_addr)
1061 {
1062 unsigned long flags, pcie_index, pcie_data;
1063 unsigned long pcie_index_hi = 0;
1064 void __iomem *pcie_index_offset;
1065 void __iomem *pcie_index_hi_offset;
1066 void __iomem *pcie_data_offset;
1067 u64 r;
1068
1069 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1070 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1071 if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset))
1072 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
1073
1074 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1075 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1076 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1077 if (pcie_index_hi != 0)
1078 pcie_index_hi_offset = (void __iomem *)adev->rmmio +
1079 pcie_index_hi * 4;
1080
1081 /* read low 32 bits */
1082 writel(reg_addr, pcie_index_offset);
1083 readl(pcie_index_offset);
1084 if (pcie_index_hi != 0) {
1085 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1086 readl(pcie_index_hi_offset);
1087 }
1088 r = readl(pcie_data_offset);
1089 /* read high 32 bits */
1090 writel(reg_addr + 4, pcie_index_offset);
1091 readl(pcie_index_offset);
1092 if (pcie_index_hi != 0) {
1093 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1094 readl(pcie_index_hi_offset);
1095 }
1096 r |= ((u64)readl(pcie_data_offset) << 32);
1097
1098 /* clear the high bits */
1099 if (pcie_index_hi != 0) {
1100 writel(0, pcie_index_hi_offset);
1101 readl(pcie_index_hi_offset);
1102 }
1103
1104 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1105
1106 return r;
1107 }
1108
1109 /**
1110 * amdgpu_device_indirect_wreg - write an indirect register address
1111 *
1112 * @adev: amdgpu_device pointer
1113 * @reg_addr: indirect register offset
1114 * @reg_data: indirect register data
1115 *
1116 */
amdgpu_device_indirect_wreg(struct amdgpu_device * adev,u32 reg_addr,u32 reg_data)1117 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
1118 u32 reg_addr, u32 reg_data)
1119 {
1120 unsigned long flags, pcie_index, pcie_data;
1121 void __iomem *pcie_index_offset;
1122 void __iomem *pcie_data_offset;
1123
1124 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1125 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1126
1127 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1128 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1129 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1130
1131 writel(reg_addr, pcie_index_offset);
1132 readl(pcie_index_offset);
1133 writel(reg_data, pcie_data_offset);
1134 readl(pcie_data_offset);
1135 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1136 }
1137
amdgpu_device_indirect_wreg_ext(struct amdgpu_device * adev,u64 reg_addr,u32 reg_data)1138 void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
1139 u64 reg_addr, u32 reg_data)
1140 {
1141 unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
1142 void __iomem *pcie_index_offset;
1143 void __iomem *pcie_index_hi_offset;
1144 void __iomem *pcie_data_offset;
1145
1146 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1147 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1148 if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset))
1149 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
1150 else
1151 pcie_index_hi = 0;
1152
1153 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1154 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1155 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1156 if (pcie_index_hi != 0)
1157 pcie_index_hi_offset = (void __iomem *)adev->rmmio +
1158 pcie_index_hi * 4;
1159
1160 writel(reg_addr, pcie_index_offset);
1161 readl(pcie_index_offset);
1162 if (pcie_index_hi != 0) {
1163 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1164 readl(pcie_index_hi_offset);
1165 }
1166 writel(reg_data, pcie_data_offset);
1167 readl(pcie_data_offset);
1168
1169 /* clear the high bits */
1170 if (pcie_index_hi != 0) {
1171 writel(0, pcie_index_hi_offset);
1172 readl(pcie_index_hi_offset);
1173 }
1174
1175 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1176 }
1177
1178 /**
1179 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
1180 *
1181 * @adev: amdgpu_device pointer
1182 * @reg_addr: indirect register offset
1183 * @reg_data: indirect register data
1184 *
1185 */
amdgpu_device_indirect_wreg64(struct amdgpu_device * adev,u32 reg_addr,u64 reg_data)1186 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
1187 u32 reg_addr, u64 reg_data)
1188 {
1189 unsigned long flags, pcie_index, pcie_data;
1190 void __iomem *pcie_index_offset;
1191 void __iomem *pcie_data_offset;
1192
1193 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1194 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1195
1196 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1197 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1198 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1199
1200 /* write low 32 bits */
1201 writel(reg_addr, pcie_index_offset);
1202 readl(pcie_index_offset);
1203 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
1204 readl(pcie_data_offset);
1205 /* write high 32 bits */
1206 writel(reg_addr + 4, pcie_index_offset);
1207 readl(pcie_index_offset);
1208 writel((u32)(reg_data >> 32), pcie_data_offset);
1209 readl(pcie_data_offset);
1210 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1211 }
1212
amdgpu_device_indirect_wreg64_ext(struct amdgpu_device * adev,u64 reg_addr,u64 reg_data)1213 void amdgpu_device_indirect_wreg64_ext(struct amdgpu_device *adev,
1214 u64 reg_addr, u64 reg_data)
1215 {
1216 unsigned long flags, pcie_index, pcie_data;
1217 unsigned long pcie_index_hi = 0;
1218 void __iomem *pcie_index_offset;
1219 void __iomem *pcie_index_hi_offset;
1220 void __iomem *pcie_data_offset;
1221
1222 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1223 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1224 if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset))
1225 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
1226
1227 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1228 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1229 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1230 if (pcie_index_hi != 0)
1231 pcie_index_hi_offset = (void __iomem *)adev->rmmio +
1232 pcie_index_hi * 4;
1233
1234 /* write low 32 bits */
1235 writel(reg_addr, pcie_index_offset);
1236 readl(pcie_index_offset);
1237 if (pcie_index_hi != 0) {
1238 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1239 readl(pcie_index_hi_offset);
1240 }
1241 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
1242 readl(pcie_data_offset);
1243 /* write high 32 bits */
1244 writel(reg_addr + 4, pcie_index_offset);
1245 readl(pcie_index_offset);
1246 if (pcie_index_hi != 0) {
1247 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1248 readl(pcie_index_hi_offset);
1249 }
1250 writel((u32)(reg_data >> 32), pcie_data_offset);
1251 readl(pcie_data_offset);
1252
1253 /* clear the high bits */
1254 if (pcie_index_hi != 0) {
1255 writel(0, pcie_index_hi_offset);
1256 readl(pcie_index_hi_offset);
1257 }
1258
1259 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1260 }
1261
1262 /**
1263 * amdgpu_device_get_rev_id - query device rev_id
1264 *
1265 * @adev: amdgpu_device pointer
1266 *
1267 * Return device rev_id
1268 */
amdgpu_device_get_rev_id(struct amdgpu_device * adev)1269 u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev)
1270 {
1271 return adev->nbio.funcs->get_rev_id(adev);
1272 }
1273
1274 /**
1275 * amdgpu_invalid_rreg - dummy reg read function
1276 *
1277 * @adev: amdgpu_device pointer
1278 * @reg: offset of register
1279 *
1280 * Dummy register read function. Used for register blocks
1281 * that certain asics don't have (all asics).
1282 * Returns the value in the register.
1283 */
amdgpu_invalid_rreg(struct amdgpu_device * adev,uint32_t reg)1284 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
1285 {
1286 dev_err(adev->dev, "Invalid callback to read register 0x%04X\n", reg);
1287 BUG();
1288 return 0;
1289 }
1290
amdgpu_invalid_rreg_ext(struct amdgpu_device * adev,uint64_t reg)1291 static uint32_t amdgpu_invalid_rreg_ext(struct amdgpu_device *adev, uint64_t reg)
1292 {
1293 dev_err(adev->dev, "Invalid callback to read register 0x%llX\n", reg);
1294 BUG();
1295 return 0;
1296 }
1297
1298 /**
1299 * amdgpu_invalid_wreg - dummy reg write function
1300 *
1301 * @adev: amdgpu_device pointer
1302 * @reg: offset of register
1303 * @v: value to write to the register
1304 *
1305 * Dummy register read function. Used for register blocks
1306 * that certain asics don't have (all asics).
1307 */
amdgpu_invalid_wreg(struct amdgpu_device * adev,uint32_t reg,uint32_t v)1308 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
1309 {
1310 dev_err(adev->dev,
1311 "Invalid callback to write register 0x%04X with 0x%08X\n", reg,
1312 v);
1313 BUG();
1314 }
1315
amdgpu_invalid_wreg_ext(struct amdgpu_device * adev,uint64_t reg,uint32_t v)1316 static void amdgpu_invalid_wreg_ext(struct amdgpu_device *adev, uint64_t reg, uint32_t v)
1317 {
1318 dev_err(adev->dev,
1319 "Invalid callback to write register 0x%llX with 0x%08X\n", reg,
1320 v);
1321 BUG();
1322 }
1323
1324 /**
1325 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
1326 *
1327 * @adev: amdgpu_device pointer
1328 * @reg: offset of register
1329 *
1330 * Dummy register read function. Used for register blocks
1331 * that certain asics don't have (all asics).
1332 * Returns the value in the register.
1333 */
amdgpu_invalid_rreg64(struct amdgpu_device * adev,uint32_t reg)1334 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
1335 {
1336 dev_err(adev->dev, "Invalid callback to read 64 bit register 0x%04X\n",
1337 reg);
1338 BUG();
1339 return 0;
1340 }
1341
amdgpu_invalid_rreg64_ext(struct amdgpu_device * adev,uint64_t reg)1342 static uint64_t amdgpu_invalid_rreg64_ext(struct amdgpu_device *adev, uint64_t reg)
1343 {
1344 dev_err(adev->dev, "Invalid callback to read register 0x%llX\n", reg);
1345 BUG();
1346 return 0;
1347 }
1348
1349 /**
1350 * amdgpu_invalid_wreg64 - dummy reg write function
1351 *
1352 * @adev: amdgpu_device pointer
1353 * @reg: offset of register
1354 * @v: value to write to the register
1355 *
1356 * Dummy register read function. Used for register blocks
1357 * that certain asics don't have (all asics).
1358 */
amdgpu_invalid_wreg64(struct amdgpu_device * adev,uint32_t reg,uint64_t v)1359 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
1360 {
1361 dev_err(adev->dev,
1362 "Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
1363 reg, v);
1364 BUG();
1365 }
1366
amdgpu_invalid_wreg64_ext(struct amdgpu_device * adev,uint64_t reg,uint64_t v)1367 static void amdgpu_invalid_wreg64_ext(struct amdgpu_device *adev, uint64_t reg, uint64_t v)
1368 {
1369 dev_err(adev->dev,
1370 "Invalid callback to write 64 bit register 0x%llX with 0x%08llX\n",
1371 reg, v);
1372 BUG();
1373 }
1374
1375 /**
1376 * amdgpu_block_invalid_rreg - dummy reg read function
1377 *
1378 * @adev: amdgpu_device pointer
1379 * @block: offset of instance
1380 * @reg: offset of register
1381 *
1382 * Dummy register read function. Used for register blocks
1383 * that certain asics don't have (all asics).
1384 * Returns the value in the register.
1385 */
amdgpu_block_invalid_rreg(struct amdgpu_device * adev,uint32_t block,uint32_t reg)1386 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
1387 uint32_t block, uint32_t reg)
1388 {
1389 dev_err(adev->dev,
1390 "Invalid callback to read register 0x%04X in block 0x%04X\n",
1391 reg, block);
1392 BUG();
1393 return 0;
1394 }
1395
1396 /**
1397 * amdgpu_block_invalid_wreg - dummy reg write function
1398 *
1399 * @adev: amdgpu_device pointer
1400 * @block: offset of instance
1401 * @reg: offset of register
1402 * @v: value to write to the register
1403 *
1404 * Dummy register read function. Used for register blocks
1405 * that certain asics don't have (all asics).
1406 */
amdgpu_block_invalid_wreg(struct amdgpu_device * adev,uint32_t block,uint32_t reg,uint32_t v)1407 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
1408 uint32_t block,
1409 uint32_t reg, uint32_t v)
1410 {
1411 dev_err(adev->dev,
1412 "Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
1413 reg, block, v);
1414 BUG();
1415 }
1416
amdgpu_device_get_vbios_flags(struct amdgpu_device * adev)1417 static uint32_t amdgpu_device_get_vbios_flags(struct amdgpu_device *adev)
1418 {
1419 if (hweight32(adev->aid_mask) && (adev->flags & AMD_IS_APU))
1420 return AMDGPU_VBIOS_SKIP;
1421
1422 if (hweight32(adev->aid_mask) && amdgpu_passthrough(adev))
1423 return AMDGPU_VBIOS_OPTIONAL;
1424
1425 return 0;
1426 }
1427
1428 /**
1429 * amdgpu_device_asic_init - Wrapper for atom asic_init
1430 *
1431 * @adev: amdgpu_device pointer
1432 *
1433 * Does any asic specific work and then calls atom asic init.
1434 */
amdgpu_device_asic_init(struct amdgpu_device * adev)1435 static int amdgpu_device_asic_init(struct amdgpu_device *adev)
1436 {
1437 uint32_t flags;
1438 bool optional;
1439 int ret;
1440
1441 amdgpu_asic_pre_asic_init(adev);
1442 flags = amdgpu_device_get_vbios_flags(adev);
1443 optional = !!(flags & (AMDGPU_VBIOS_OPTIONAL | AMDGPU_VBIOS_SKIP));
1444
1445 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) ||
1446 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4) ||
1447 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 5, 0) ||
1448 amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(11, 0, 0)) {
1449 amdgpu_psp_wait_for_bootloader(adev);
1450 if (optional && !adev->bios)
1451 return 0;
1452
1453 ret = amdgpu_atomfirmware_asic_init(adev, true);
1454 return ret;
1455 } else {
1456 if (optional && !adev->bios)
1457 return 0;
1458
1459 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
1460 }
1461
1462 return 0;
1463 }
1464
1465 /**
1466 * amdgpu_device_mem_scratch_init - allocate the VRAM scratch page
1467 *
1468 * @adev: amdgpu_device pointer
1469 *
1470 * Allocates a scratch page of VRAM for use by various things in the
1471 * driver.
1472 */
amdgpu_device_mem_scratch_init(struct amdgpu_device * adev)1473 static int amdgpu_device_mem_scratch_init(struct amdgpu_device *adev)
1474 {
1475 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, PAGE_SIZE,
1476 AMDGPU_GEM_DOMAIN_VRAM |
1477 AMDGPU_GEM_DOMAIN_GTT,
1478 &adev->mem_scratch.robj,
1479 &adev->mem_scratch.gpu_addr,
1480 (void **)&adev->mem_scratch.ptr);
1481 }
1482
1483 /**
1484 * amdgpu_device_mem_scratch_fini - Free the VRAM scratch page
1485 *
1486 * @adev: amdgpu_device pointer
1487 *
1488 * Frees the VRAM scratch page.
1489 */
amdgpu_device_mem_scratch_fini(struct amdgpu_device * adev)1490 static void amdgpu_device_mem_scratch_fini(struct amdgpu_device *adev)
1491 {
1492 amdgpu_bo_free_kernel(&adev->mem_scratch.robj, NULL, NULL);
1493 }
1494
1495 /**
1496 * amdgpu_device_program_register_sequence - program an array of registers.
1497 *
1498 * @adev: amdgpu_device pointer
1499 * @registers: pointer to the register array
1500 * @array_size: size of the register array
1501 *
1502 * Programs an array or registers with and or masks.
1503 * This is a helper for setting golden registers.
1504 */
amdgpu_device_program_register_sequence(struct amdgpu_device * adev,const u32 * registers,const u32 array_size)1505 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1506 const u32 *registers,
1507 const u32 array_size)
1508 {
1509 u32 tmp, reg, and_mask, or_mask;
1510 int i;
1511
1512 if (array_size % 3)
1513 return;
1514
1515 for (i = 0; i < array_size; i += 3) {
1516 reg = registers[i + 0];
1517 and_mask = registers[i + 1];
1518 or_mask = registers[i + 2];
1519
1520 if (and_mask == 0xffffffff) {
1521 tmp = or_mask;
1522 } else {
1523 tmp = RREG32(reg);
1524 tmp &= ~and_mask;
1525 if (adev->family >= AMDGPU_FAMILY_AI)
1526 tmp |= (or_mask & and_mask);
1527 else
1528 tmp |= or_mask;
1529 }
1530 WREG32(reg, tmp);
1531 }
1532 }
1533
1534 /**
1535 * amdgpu_device_pci_config_reset - reset the GPU
1536 *
1537 * @adev: amdgpu_device pointer
1538 *
1539 * Resets the GPU using the pci config reset sequence.
1540 * Only applicable to asics prior to vega10.
1541 */
amdgpu_device_pci_config_reset(struct amdgpu_device * adev)1542 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
1543 {
1544 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1545 }
1546
1547 /**
1548 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1549 *
1550 * @adev: amdgpu_device pointer
1551 *
1552 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1553 */
amdgpu_device_pci_reset(struct amdgpu_device * adev)1554 int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1555 {
1556 return pci_reset_function(adev->pdev);
1557 }
1558
1559 /*
1560 * amdgpu_device_wb_*()
1561 * Writeback is the method by which the GPU updates special pages in memory
1562 * with the status of certain GPU events (fences, ring pointers,etc.).
1563 */
1564
1565 /**
1566 * amdgpu_device_wb_fini - Disable Writeback and free memory
1567 *
1568 * @adev: amdgpu_device pointer
1569 *
1570 * Disables Writeback and frees the Writeback memory (all asics).
1571 * Used at driver shutdown.
1572 */
amdgpu_device_wb_fini(struct amdgpu_device * adev)1573 static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
1574 {
1575 if (adev->wb.wb_obj) {
1576 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1577 &adev->wb.gpu_addr,
1578 (void **)&adev->wb.wb);
1579 adev->wb.wb_obj = NULL;
1580 }
1581 }
1582
1583 /**
1584 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
1585 *
1586 * @adev: amdgpu_device pointer
1587 *
1588 * Initializes writeback and allocates writeback memory (all asics).
1589 * Used at driver startup.
1590 * Returns 0 on success or an -error on failure.
1591 */
amdgpu_device_wb_init(struct amdgpu_device * adev)1592 static int amdgpu_device_wb_init(struct amdgpu_device *adev)
1593 {
1594 int r;
1595
1596 if (adev->wb.wb_obj == NULL) {
1597 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1598 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1599 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1600 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1601 (void **)&adev->wb.wb);
1602 if (r) {
1603 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1604 return r;
1605 }
1606
1607 adev->wb.num_wb = AMDGPU_MAX_WB;
1608 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1609
1610 /* clear wb memory */
1611 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
1612 }
1613
1614 return 0;
1615 }
1616
1617 /**
1618 * amdgpu_device_wb_get - Allocate a wb entry
1619 *
1620 * @adev: amdgpu_device pointer
1621 * @wb: wb index
1622 *
1623 * Allocate a wb slot for use by the driver (all asics).
1624 * Returns 0 on success or -EINVAL on failure.
1625 */
amdgpu_device_wb_get(struct amdgpu_device * adev,u32 * wb)1626 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
1627 {
1628 unsigned long flags, offset;
1629
1630 spin_lock_irqsave(&adev->wb.lock, flags);
1631 offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
1632 if (offset < adev->wb.num_wb) {
1633 __set_bit(offset, adev->wb.used);
1634 spin_unlock_irqrestore(&adev->wb.lock, flags);
1635 *wb = offset << 3; /* convert to dw offset */
1636 return 0;
1637 } else {
1638 spin_unlock_irqrestore(&adev->wb.lock, flags);
1639 return -EINVAL;
1640 }
1641 }
1642
1643 /**
1644 * amdgpu_device_wb_free - Free a wb entry
1645 *
1646 * @adev: amdgpu_device pointer
1647 * @wb: wb index
1648 *
1649 * Free a wb slot allocated for use by the driver (all asics)
1650 */
amdgpu_device_wb_free(struct amdgpu_device * adev,u32 wb)1651 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
1652 {
1653 unsigned long flags;
1654
1655 wb >>= 3;
1656 spin_lock_irqsave(&adev->wb.lock, flags);
1657 if (wb < adev->wb.num_wb)
1658 __clear_bit(wb, adev->wb.used);
1659 spin_unlock_irqrestore(&adev->wb.lock, flags);
1660 }
1661
1662 /**
1663 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1664 *
1665 * @adev: amdgpu_device pointer
1666 *
1667 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1668 * to fail, but if any of the BARs is not accessible after the size we abort
1669 * driver loading by returning -ENODEV.
1670 */
amdgpu_device_resize_fb_bar(struct amdgpu_device * adev)1671 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1672 {
1673 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1674 struct pci_bus *root;
1675 struct resource *res;
1676 unsigned int i;
1677 u16 cmd;
1678 int r;
1679
1680 if (!IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT))
1681 return 0;
1682
1683 /* Bypass for VF */
1684 if (amdgpu_sriov_vf(adev))
1685 return 0;
1686
1687 if (!amdgpu_rebar)
1688 return 0;
1689
1690 /* resizing on Dell G5 SE platforms causes problems with runtime pm */
1691 if ((amdgpu_runtime_pm != 0) &&
1692 adev->pdev->vendor == PCI_VENDOR_ID_ATI &&
1693 adev->pdev->device == 0x731f &&
1694 adev->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
1695 return 0;
1696
1697 /* PCI_EXT_CAP_ID_VNDR extended capability is located at 0x100 */
1698 if (!pci_find_ext_capability(adev->pdev, PCI_EXT_CAP_ID_VNDR))
1699 dev_warn(
1700 adev->dev,
1701 "System can't access extended configuration space, please check!!\n");
1702
1703 /* skip if the bios has already enabled large BAR */
1704 if (adev->gmc.real_vram_size &&
1705 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1706 return 0;
1707
1708 /* Check if the root BUS has 64bit memory resources */
1709 root = adev->pdev->bus;
1710 while (root->parent)
1711 root = root->parent;
1712
1713 pci_bus_for_each_resource(root, res, i) {
1714 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1715 res->start > 0x100000000ull)
1716 break;
1717 }
1718
1719 /* Trying to resize is pointless without a root hub window above 4GB */
1720 if (!res)
1721 return 0;
1722
1723 /* Limit the BAR size to what is available */
1724 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1725 rbar_size);
1726
1727 /* Disable memory decoding while we change the BAR addresses and size */
1728 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1729 pci_write_config_word(adev->pdev, PCI_COMMAND,
1730 cmd & ~PCI_COMMAND_MEMORY);
1731
1732 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
1733 amdgpu_doorbell_fini(adev);
1734 if (adev->asic_type >= CHIP_BONAIRE)
1735 pci_release_resource(adev->pdev, 2);
1736
1737 pci_release_resource(adev->pdev, 0);
1738
1739 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1740 if (r == -ENOSPC)
1741 dev_info(adev->dev,
1742 "Not enough PCI address space for a large BAR.");
1743 else if (r && r != -ENOTSUPP)
1744 dev_err(adev->dev, "Problem resizing BAR0 (%d).", r);
1745
1746 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1747
1748 /* When the doorbell or fb BAR isn't available we have no chance of
1749 * using the device.
1750 */
1751 r = amdgpu_doorbell_init(adev);
1752 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1753 return -ENODEV;
1754
1755 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1756
1757 return 0;
1758 }
1759
1760 /*
1761 * GPU helpers function.
1762 */
1763 /**
1764 * amdgpu_device_need_post - check if the hw need post or not
1765 *
1766 * @adev: amdgpu_device pointer
1767 *
1768 * Check if the asic has been initialized (all asics) at driver startup
1769 * or post is needed if hw reset is performed.
1770 * Returns true if need or false if not.
1771 */
amdgpu_device_need_post(struct amdgpu_device * adev)1772 bool amdgpu_device_need_post(struct amdgpu_device *adev)
1773 {
1774 uint32_t reg, flags;
1775
1776 if (amdgpu_sriov_vf(adev))
1777 return false;
1778
1779 flags = amdgpu_device_get_vbios_flags(adev);
1780 if (flags & AMDGPU_VBIOS_SKIP)
1781 return false;
1782 if ((flags & AMDGPU_VBIOS_OPTIONAL) && !adev->bios)
1783 return false;
1784
1785 if (amdgpu_passthrough(adev)) {
1786 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1787 * some old smc fw still need driver do vPost otherwise gpu hang, while
1788 * those smc fw version above 22.15 doesn't have this flaw, so we force
1789 * vpost executed for smc version below 22.15
1790 */
1791 if (adev->asic_type == CHIP_FIJI) {
1792 int err;
1793 uint32_t fw_ver;
1794
1795 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1796 /* force vPost if error occurred */
1797 if (err)
1798 return true;
1799
1800 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1801 release_firmware(adev->pm.fw);
1802 if (fw_ver < 0x00160e00)
1803 return true;
1804 }
1805 }
1806
1807 /* Don't post if we need to reset whole hive on init */
1808 if (adev->init_lvl->level == AMDGPU_INIT_LEVEL_MINIMAL_XGMI)
1809 return false;
1810
1811 if (adev->has_hw_reset) {
1812 adev->has_hw_reset = false;
1813 return true;
1814 }
1815
1816 /* bios scratch used on CIK+ */
1817 if (adev->asic_type >= CHIP_BONAIRE)
1818 return amdgpu_atombios_scratch_need_asic_init(adev);
1819
1820 /* check MEM_SIZE for older asics */
1821 reg = amdgpu_asic_get_config_memsize(adev);
1822
1823 if ((reg != 0) && (reg != 0xffffffff))
1824 return false;
1825
1826 return true;
1827 }
1828
1829 /*
1830 * Check whether seamless boot is supported.
1831 *
1832 * So far we only support seamless boot on DCE 3.0 or later.
1833 * If users report that it works on older ASICS as well, we may
1834 * loosen this.
1835 */
amdgpu_device_seamless_boot_supported(struct amdgpu_device * adev)1836 bool amdgpu_device_seamless_boot_supported(struct amdgpu_device *adev)
1837 {
1838 switch (amdgpu_seamless) {
1839 case -1:
1840 break;
1841 case 1:
1842 return true;
1843 case 0:
1844 return false;
1845 default:
1846 dev_err(adev->dev, "Invalid value for amdgpu.seamless: %d\n",
1847 amdgpu_seamless);
1848 return false;
1849 }
1850
1851 if (!(adev->flags & AMD_IS_APU))
1852 return false;
1853
1854 if (adev->mman.keep_stolen_vga_memory)
1855 return false;
1856
1857 return amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0);
1858 }
1859
1860 /*
1861 * Intel hosts such as Rocket Lake, Alder Lake, Raptor Lake and Sapphire Rapids
1862 * don't support dynamic speed switching. Until we have confirmation from Intel
1863 * that a specific host supports it, it's safer that we keep it disabled for all.
1864 *
1865 * https://edc.intel.com/content/www/us/en/design/products/platforms/details/raptor-lake-s/13th-generation-core-processors-datasheet-volume-1-of-2/005/pci-express-support/
1866 * https://gitlab.freedesktop.org/drm/amd/-/issues/2663
1867 */
amdgpu_device_pcie_dynamic_switching_supported(struct amdgpu_device * adev)1868 static bool amdgpu_device_pcie_dynamic_switching_supported(struct amdgpu_device *adev)
1869 {
1870 #if IS_ENABLED(CONFIG_X86)
1871 struct cpuinfo_x86 *c = &cpu_data(0);
1872
1873 /* eGPU change speeds based on USB4 fabric conditions */
1874 if (dev_is_removable(adev->dev))
1875 return true;
1876
1877 if (c->x86_vendor == X86_VENDOR_INTEL)
1878 return false;
1879 #endif
1880 return true;
1881 }
1882
amdgpu_device_aspm_support_quirk(struct amdgpu_device * adev)1883 static bool amdgpu_device_aspm_support_quirk(struct amdgpu_device *adev)
1884 {
1885 /* Enabling ASPM causes randoms hangs on Tahiti and Oland on Zen4.
1886 * It's unclear if this is a platform-specific or GPU-specific issue.
1887 * Disable ASPM on SI for the time being.
1888 */
1889 if (adev->family == AMDGPU_FAMILY_SI)
1890 return true;
1891
1892 #if IS_ENABLED(CONFIG_X86)
1893 struct cpuinfo_x86 *c = &cpu_data(0);
1894
1895 if (!(amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(12, 0, 0) ||
1896 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(12, 0, 1)))
1897 return false;
1898
1899 if (c->x86 == 6 &&
1900 adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5) {
1901 switch (c->x86_model) {
1902 case VFM_MODEL(INTEL_ALDERLAKE):
1903 case VFM_MODEL(INTEL_ALDERLAKE_L):
1904 case VFM_MODEL(INTEL_RAPTORLAKE):
1905 case VFM_MODEL(INTEL_RAPTORLAKE_P):
1906 case VFM_MODEL(INTEL_RAPTORLAKE_S):
1907 return true;
1908 default:
1909 return false;
1910 }
1911 } else {
1912 return false;
1913 }
1914 #else
1915 return false;
1916 #endif
1917 }
1918
1919 /**
1920 * amdgpu_device_should_use_aspm - check if the device should program ASPM
1921 *
1922 * @adev: amdgpu_device pointer
1923 *
1924 * Confirm whether the module parameter and pcie bridge agree that ASPM should
1925 * be set for this device.
1926 *
1927 * Returns true if it should be used or false if not.
1928 */
amdgpu_device_should_use_aspm(struct amdgpu_device * adev)1929 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1930 {
1931 switch (amdgpu_aspm) {
1932 case -1:
1933 break;
1934 case 0:
1935 return false;
1936 case 1:
1937 return true;
1938 default:
1939 return false;
1940 }
1941 if (adev->flags & AMD_IS_APU)
1942 return false;
1943 if (amdgpu_device_aspm_support_quirk(adev))
1944 return false;
1945 return pcie_aspm_enabled(adev->pdev);
1946 }
1947
1948 /* if we get transitioned to only one device, take VGA back */
1949 /**
1950 * amdgpu_device_vga_set_decode - enable/disable vga decode
1951 *
1952 * @pdev: PCI device pointer
1953 * @state: enable/disable vga decode
1954 *
1955 * Enable/disable vga decode (all asics).
1956 * Returns VGA resource flags.
1957 */
amdgpu_device_vga_set_decode(struct pci_dev * pdev,bool state)1958 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1959 bool state)
1960 {
1961 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
1962
1963 amdgpu_asic_set_vga_state(adev, state);
1964 if (state)
1965 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1966 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1967 else
1968 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1969 }
1970
1971 /**
1972 * amdgpu_device_check_block_size - validate the vm block size
1973 *
1974 * @adev: amdgpu_device pointer
1975 *
1976 * Validates the vm block size specified via module parameter.
1977 * The vm block size defines number of bits in page table versus page directory,
1978 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1979 * page table and the remaining bits are in the page directory.
1980 */
amdgpu_device_check_block_size(struct amdgpu_device * adev)1981 static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1982 {
1983 /* defines number of bits in page table versus page directory,
1984 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1985 * page table and the remaining bits are in the page directory
1986 */
1987 if (amdgpu_vm_block_size == -1)
1988 return;
1989
1990 if (amdgpu_vm_block_size < 9) {
1991 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1992 amdgpu_vm_block_size);
1993 amdgpu_vm_block_size = -1;
1994 }
1995 }
1996
1997 /**
1998 * amdgpu_device_check_vm_size - validate the vm size
1999 *
2000 * @adev: amdgpu_device pointer
2001 *
2002 * Validates the vm size in GB specified via module parameter.
2003 * The VM size is the size of the GPU virtual memory space in GB.
2004 */
amdgpu_device_check_vm_size(struct amdgpu_device * adev)2005 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
2006 {
2007 /* no need to check the default value */
2008 if (amdgpu_vm_size == -1)
2009 return;
2010
2011 if (amdgpu_vm_size < 1) {
2012 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
2013 amdgpu_vm_size);
2014 amdgpu_vm_size = -1;
2015 }
2016 }
2017
amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device * adev)2018 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
2019 {
2020 struct sysinfo si;
2021 bool is_os_64 = (sizeof(void *) == 8);
2022 uint64_t total_memory;
2023 uint64_t dram_size_seven_GB = 0x1B8000000;
2024 uint64_t dram_size_three_GB = 0xB8000000;
2025
2026 if (amdgpu_smu_memory_pool_size == 0)
2027 return;
2028
2029 if (!is_os_64) {
2030 dev_warn(adev->dev, "Not 64-bit OS, feature not supported\n");
2031 goto def_value;
2032 }
2033 si_meminfo(&si);
2034 total_memory = (uint64_t)si.totalram * si.mem_unit;
2035
2036 if ((amdgpu_smu_memory_pool_size == 1) ||
2037 (amdgpu_smu_memory_pool_size == 2)) {
2038 if (total_memory < dram_size_three_GB)
2039 goto def_value1;
2040 } else if ((amdgpu_smu_memory_pool_size == 4) ||
2041 (amdgpu_smu_memory_pool_size == 8)) {
2042 if (total_memory < dram_size_seven_GB)
2043 goto def_value1;
2044 } else {
2045 dev_warn(adev->dev, "Smu memory pool size not supported\n");
2046 goto def_value;
2047 }
2048 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
2049
2050 return;
2051
2052 def_value1:
2053 dev_warn(adev->dev, "No enough system memory\n");
2054 def_value:
2055 adev->pm.smu_prv_buffer_size = 0;
2056 }
2057
amdgpu_device_init_apu_flags(struct amdgpu_device * adev)2058 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
2059 {
2060 if (!(adev->flags & AMD_IS_APU) ||
2061 adev->asic_type < CHIP_RAVEN)
2062 return 0;
2063
2064 switch (adev->asic_type) {
2065 case CHIP_RAVEN:
2066 if (adev->pdev->device == 0x15dd)
2067 adev->apu_flags |= AMD_APU_IS_RAVEN;
2068 if (adev->pdev->device == 0x15d8)
2069 adev->apu_flags |= AMD_APU_IS_PICASSO;
2070 break;
2071 case CHIP_RENOIR:
2072 if ((adev->pdev->device == 0x1636) ||
2073 (adev->pdev->device == 0x164c))
2074 adev->apu_flags |= AMD_APU_IS_RENOIR;
2075 else
2076 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
2077 break;
2078 case CHIP_VANGOGH:
2079 adev->apu_flags |= AMD_APU_IS_VANGOGH;
2080 break;
2081 case CHIP_YELLOW_CARP:
2082 break;
2083 case CHIP_CYAN_SKILLFISH:
2084 if ((adev->pdev->device == 0x13FE) ||
2085 (adev->pdev->device == 0x143F))
2086 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
2087 break;
2088 default:
2089 break;
2090 }
2091
2092 return 0;
2093 }
2094
2095 /**
2096 * amdgpu_device_check_arguments - validate module params
2097 *
2098 * @adev: amdgpu_device pointer
2099 *
2100 * Validates certain module parameters and updates
2101 * the associated values used by the driver (all asics).
2102 */
amdgpu_device_check_arguments(struct amdgpu_device * adev)2103 static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
2104 {
2105 int i;
2106
2107 if (amdgpu_sched_jobs < 4) {
2108 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
2109 amdgpu_sched_jobs);
2110 amdgpu_sched_jobs = 4;
2111 } else if (!is_power_of_2(amdgpu_sched_jobs)) {
2112 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
2113 amdgpu_sched_jobs);
2114 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
2115 }
2116
2117 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
2118 /* gart size must be greater or equal to 32M */
2119 dev_warn(adev->dev, "gart size (%d) too small\n",
2120 amdgpu_gart_size);
2121 amdgpu_gart_size = -1;
2122 }
2123
2124 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
2125 /* gtt size must be greater or equal to 32M */
2126 dev_warn(adev->dev, "gtt size (%d) too small\n",
2127 amdgpu_gtt_size);
2128 amdgpu_gtt_size = -1;
2129 }
2130
2131 /* valid range is between 4 and 9 inclusive */
2132 if (amdgpu_vm_fragment_size != -1 &&
2133 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
2134 dev_warn(adev->dev, "valid range is between 4 and 9\n");
2135 amdgpu_vm_fragment_size = -1;
2136 }
2137
2138 if (amdgpu_sched_hw_submission < 2) {
2139 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
2140 amdgpu_sched_hw_submission);
2141 amdgpu_sched_hw_submission = 2;
2142 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
2143 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
2144 amdgpu_sched_hw_submission);
2145 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
2146 }
2147
2148 if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
2149 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
2150 amdgpu_reset_method = -1;
2151 }
2152
2153 amdgpu_device_check_smu_prv_buffer_size(adev);
2154
2155 amdgpu_device_check_vm_size(adev);
2156
2157 amdgpu_device_check_block_size(adev);
2158
2159 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
2160
2161 for (i = 0; i < MAX_XCP; i++) {
2162 switch (amdgpu_enforce_isolation) {
2163 case -1:
2164 case 0:
2165 default:
2166 /* disable */
2167 adev->enforce_isolation[i] = AMDGPU_ENFORCE_ISOLATION_DISABLE;
2168 break;
2169 case 1:
2170 /* enable */
2171 adev->enforce_isolation[i] =
2172 AMDGPU_ENFORCE_ISOLATION_ENABLE;
2173 break;
2174 case 2:
2175 /* enable legacy mode */
2176 adev->enforce_isolation[i] =
2177 AMDGPU_ENFORCE_ISOLATION_ENABLE_LEGACY;
2178 break;
2179 case 3:
2180 /* enable only process isolation without submitting cleaner shader */
2181 adev->enforce_isolation[i] =
2182 AMDGPU_ENFORCE_ISOLATION_NO_CLEANER_SHADER;
2183 break;
2184 }
2185 }
2186
2187 return 0;
2188 }
2189
2190 /**
2191 * amdgpu_switcheroo_set_state - set switcheroo state
2192 *
2193 * @pdev: pci dev pointer
2194 * @state: vga_switcheroo state
2195 *
2196 * Callback for the switcheroo driver. Suspends or resumes
2197 * the asics before or after it is powered up using ACPI methods.
2198 */
amdgpu_switcheroo_set_state(struct pci_dev * pdev,enum vga_switcheroo_state state)2199 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
2200 enum vga_switcheroo_state state)
2201 {
2202 struct drm_device *dev = pci_get_drvdata(pdev);
2203 int r;
2204
2205 if (amdgpu_device_supports_px(drm_to_adev(dev)) &&
2206 state == VGA_SWITCHEROO_OFF)
2207 return;
2208
2209 if (state == VGA_SWITCHEROO_ON) {
2210 pr_info("switched on\n");
2211 /* don't suspend or resume card normally */
2212 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
2213
2214 pci_set_power_state(pdev, PCI_D0);
2215 amdgpu_device_load_pci_state(pdev);
2216 r = pci_enable_device(pdev);
2217 if (r)
2218 dev_warn(&pdev->dev, "pci_enable_device failed (%d)\n",
2219 r);
2220 amdgpu_device_resume(dev, true);
2221
2222 dev->switch_power_state = DRM_SWITCH_POWER_ON;
2223 } else {
2224 dev_info(&pdev->dev, "switched off\n");
2225 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
2226 amdgpu_device_prepare(dev);
2227 amdgpu_device_suspend(dev, true);
2228 amdgpu_device_cache_pci_state(pdev);
2229 /* Shut down the device */
2230 pci_disable_device(pdev);
2231 pci_set_power_state(pdev, PCI_D3cold);
2232 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
2233 }
2234 }
2235
2236 /**
2237 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
2238 *
2239 * @pdev: pci dev pointer
2240 *
2241 * Callback for the switcheroo driver. Check of the switcheroo
2242 * state can be changed.
2243 * Returns true if the state can be changed, false if not.
2244 */
amdgpu_switcheroo_can_switch(struct pci_dev * pdev)2245 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
2246 {
2247 struct drm_device *dev = pci_get_drvdata(pdev);
2248
2249 /*
2250 * FIXME: open_count is protected by drm_global_mutex but that would lead to
2251 * locking inversion with the driver load path. And the access here is
2252 * completely racy anyway. So don't bother with locking for now.
2253 */
2254 return atomic_read(&dev->open_count) == 0;
2255 }
2256
2257 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
2258 .set_gpu_state = amdgpu_switcheroo_set_state,
2259 .reprobe = NULL,
2260 .can_switch = amdgpu_switcheroo_can_switch,
2261 };
2262
2263 /**
2264 * amdgpu_device_ip_set_clockgating_state - set the CG state
2265 *
2266 * @dev: amdgpu_device pointer
2267 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
2268 * @state: clockgating state (gate or ungate)
2269 *
2270 * Sets the requested clockgating state for all instances of
2271 * the hardware IP specified.
2272 * Returns the error code from the last instance.
2273 */
amdgpu_device_ip_set_clockgating_state(void * dev,enum amd_ip_block_type block_type,enum amd_clockgating_state state)2274 int amdgpu_device_ip_set_clockgating_state(void *dev,
2275 enum amd_ip_block_type block_type,
2276 enum amd_clockgating_state state)
2277 {
2278 struct amdgpu_device *adev = dev;
2279 int i, r = 0;
2280
2281 for (i = 0; i < adev->num_ip_blocks; i++) {
2282 if (!adev->ip_blocks[i].status.valid)
2283 continue;
2284 if (adev->ip_blocks[i].version->type != block_type)
2285 continue;
2286 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
2287 continue;
2288 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
2289 &adev->ip_blocks[i], state);
2290 if (r)
2291 dev_err(adev->dev,
2292 "set_clockgating_state of IP block <%s> failed %d\n",
2293 adev->ip_blocks[i].version->funcs->name, r);
2294 }
2295 return r;
2296 }
2297
2298 /**
2299 * amdgpu_device_ip_set_powergating_state - set the PG state
2300 *
2301 * @dev: amdgpu_device pointer
2302 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
2303 * @state: powergating state (gate or ungate)
2304 *
2305 * Sets the requested powergating state for all instances of
2306 * the hardware IP specified.
2307 * Returns the error code from the last instance.
2308 */
amdgpu_device_ip_set_powergating_state(void * dev,enum amd_ip_block_type block_type,enum amd_powergating_state state)2309 int amdgpu_device_ip_set_powergating_state(void *dev,
2310 enum amd_ip_block_type block_type,
2311 enum amd_powergating_state state)
2312 {
2313 struct amdgpu_device *adev = dev;
2314 int i, r = 0;
2315
2316 for (i = 0; i < adev->num_ip_blocks; i++) {
2317 if (!adev->ip_blocks[i].status.valid)
2318 continue;
2319 if (adev->ip_blocks[i].version->type != block_type)
2320 continue;
2321 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
2322 continue;
2323 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
2324 &adev->ip_blocks[i], state);
2325 if (r)
2326 dev_err(adev->dev,
2327 "set_powergating_state of IP block <%s> failed %d\n",
2328 adev->ip_blocks[i].version->funcs->name, r);
2329 }
2330 return r;
2331 }
2332
2333 /**
2334 * amdgpu_device_ip_get_clockgating_state - get the CG state
2335 *
2336 * @adev: amdgpu_device pointer
2337 * @flags: clockgating feature flags
2338 *
2339 * Walks the list of IPs on the device and updates the clockgating
2340 * flags for each IP.
2341 * Updates @flags with the feature flags for each hardware IP where
2342 * clockgating is enabled.
2343 */
amdgpu_device_ip_get_clockgating_state(struct amdgpu_device * adev,u64 * flags)2344 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
2345 u64 *flags)
2346 {
2347 int i;
2348
2349 for (i = 0; i < adev->num_ip_blocks; i++) {
2350 if (!adev->ip_blocks[i].status.valid)
2351 continue;
2352 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
2353 adev->ip_blocks[i].version->funcs->get_clockgating_state(
2354 &adev->ip_blocks[i], flags);
2355 }
2356 }
2357
2358 /**
2359 * amdgpu_device_ip_wait_for_idle - wait for idle
2360 *
2361 * @adev: amdgpu_device pointer
2362 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
2363 *
2364 * Waits for the request hardware IP to be idle.
2365 * Returns 0 for success or a negative error code on failure.
2366 */
amdgpu_device_ip_wait_for_idle(struct amdgpu_device * adev,enum amd_ip_block_type block_type)2367 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
2368 enum amd_ip_block_type block_type)
2369 {
2370 int i, r;
2371
2372 for (i = 0; i < adev->num_ip_blocks; i++) {
2373 if (!adev->ip_blocks[i].status.valid)
2374 continue;
2375 if (adev->ip_blocks[i].version->type == block_type) {
2376 if (adev->ip_blocks[i].version->funcs->wait_for_idle) {
2377 r = adev->ip_blocks[i].version->funcs->wait_for_idle(
2378 &adev->ip_blocks[i]);
2379 if (r)
2380 return r;
2381 }
2382 break;
2383 }
2384 }
2385 return 0;
2386
2387 }
2388
2389 /**
2390 * amdgpu_device_ip_is_valid - is the hardware IP enabled
2391 *
2392 * @adev: amdgpu_device pointer
2393 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
2394 *
2395 * Check if the hardware IP is enable or not.
2396 * Returns true if it the IP is enable, false if not.
2397 */
amdgpu_device_ip_is_valid(struct amdgpu_device * adev,enum amd_ip_block_type block_type)2398 bool amdgpu_device_ip_is_valid(struct amdgpu_device *adev,
2399 enum amd_ip_block_type block_type)
2400 {
2401 int i;
2402
2403 for (i = 0; i < adev->num_ip_blocks; i++) {
2404 if (adev->ip_blocks[i].version->type == block_type)
2405 return adev->ip_blocks[i].status.valid;
2406 }
2407 return false;
2408
2409 }
2410
2411 /**
2412 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
2413 *
2414 * @adev: amdgpu_device pointer
2415 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
2416 *
2417 * Returns a pointer to the hardware IP block structure
2418 * if it exists for the asic, otherwise NULL.
2419 */
2420 struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device * adev,enum amd_ip_block_type type)2421 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
2422 enum amd_ip_block_type type)
2423 {
2424 int i;
2425
2426 for (i = 0; i < adev->num_ip_blocks; i++)
2427 if (adev->ip_blocks[i].version->type == type)
2428 return &adev->ip_blocks[i];
2429
2430 return NULL;
2431 }
2432
2433 /**
2434 * amdgpu_device_ip_block_version_cmp
2435 *
2436 * @adev: amdgpu_device pointer
2437 * @type: enum amd_ip_block_type
2438 * @major: major version
2439 * @minor: minor version
2440 *
2441 * return 0 if equal or greater
2442 * return 1 if smaller or the ip_block doesn't exist
2443 */
amdgpu_device_ip_block_version_cmp(struct amdgpu_device * adev,enum amd_ip_block_type type,u32 major,u32 minor)2444 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
2445 enum amd_ip_block_type type,
2446 u32 major, u32 minor)
2447 {
2448 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
2449
2450 if (ip_block && ((ip_block->version->major > major) ||
2451 ((ip_block->version->major == major) &&
2452 (ip_block->version->minor >= minor))))
2453 return 0;
2454
2455 return 1;
2456 }
2457
2458 static const char *ip_block_names[] = {
2459 [AMD_IP_BLOCK_TYPE_COMMON] = "common",
2460 [AMD_IP_BLOCK_TYPE_GMC] = "gmc",
2461 [AMD_IP_BLOCK_TYPE_IH] = "ih",
2462 [AMD_IP_BLOCK_TYPE_SMC] = "smu",
2463 [AMD_IP_BLOCK_TYPE_PSP] = "psp",
2464 [AMD_IP_BLOCK_TYPE_DCE] = "dce",
2465 [AMD_IP_BLOCK_TYPE_GFX] = "gfx",
2466 [AMD_IP_BLOCK_TYPE_SDMA] = "sdma",
2467 [AMD_IP_BLOCK_TYPE_UVD] = "uvd",
2468 [AMD_IP_BLOCK_TYPE_VCE] = "vce",
2469 [AMD_IP_BLOCK_TYPE_ACP] = "acp",
2470 [AMD_IP_BLOCK_TYPE_VCN] = "vcn",
2471 [AMD_IP_BLOCK_TYPE_MES] = "mes",
2472 [AMD_IP_BLOCK_TYPE_JPEG] = "jpeg",
2473 [AMD_IP_BLOCK_TYPE_VPE] = "vpe",
2474 [AMD_IP_BLOCK_TYPE_UMSCH_MM] = "umsch_mm",
2475 [AMD_IP_BLOCK_TYPE_ISP] = "isp",
2476 };
2477
ip_block_name(struct amdgpu_device * adev,enum amd_ip_block_type type)2478 static const char *ip_block_name(struct amdgpu_device *adev, enum amd_ip_block_type type)
2479 {
2480 int idx = (int)type;
2481
2482 return idx < ARRAY_SIZE(ip_block_names) ? ip_block_names[idx] : "unknown";
2483 }
2484
2485 /**
2486 * amdgpu_device_ip_block_add
2487 *
2488 * @adev: amdgpu_device pointer
2489 * @ip_block_version: pointer to the IP to add
2490 *
2491 * Adds the IP block driver information to the collection of IPs
2492 * on the asic.
2493 */
amdgpu_device_ip_block_add(struct amdgpu_device * adev,const struct amdgpu_ip_block_version * ip_block_version)2494 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
2495 const struct amdgpu_ip_block_version *ip_block_version)
2496 {
2497 if (!ip_block_version)
2498 return -EINVAL;
2499
2500 switch (ip_block_version->type) {
2501 case AMD_IP_BLOCK_TYPE_VCN:
2502 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
2503 return 0;
2504 break;
2505 case AMD_IP_BLOCK_TYPE_JPEG:
2506 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
2507 return 0;
2508 break;
2509 default:
2510 break;
2511 }
2512
2513 dev_info(adev->dev, "detected ip block number %d <%s_v%d_%d_%d> (%s)\n",
2514 adev->num_ip_blocks,
2515 ip_block_name(adev, ip_block_version->type),
2516 ip_block_version->major,
2517 ip_block_version->minor,
2518 ip_block_version->rev,
2519 ip_block_version->funcs->name);
2520
2521 adev->ip_blocks[adev->num_ip_blocks].adev = adev;
2522
2523 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
2524
2525 return 0;
2526 }
2527
2528 /**
2529 * amdgpu_device_enable_virtual_display - enable virtual display feature
2530 *
2531 * @adev: amdgpu_device pointer
2532 *
2533 * Enabled the virtual display feature if the user has enabled it via
2534 * the module parameter virtual_display. This feature provides a virtual
2535 * display hardware on headless boards or in virtualized environments.
2536 * This function parses and validates the configuration string specified by
2537 * the user and configures the virtual display configuration (number of
2538 * virtual connectors, crtcs, etc.) specified.
2539 */
amdgpu_device_enable_virtual_display(struct amdgpu_device * adev)2540 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
2541 {
2542 adev->enable_virtual_display = false;
2543
2544 if (amdgpu_virtual_display) {
2545 const char *pci_address_name = pci_name(adev->pdev);
2546 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
2547
2548 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
2549 pciaddstr_tmp = pciaddstr;
2550 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
2551 pciaddname = strsep(&pciaddname_tmp, ",");
2552 if (!strcmp("all", pciaddname)
2553 || !strcmp(pci_address_name, pciaddname)) {
2554 long num_crtc;
2555 int res = -1;
2556
2557 adev->enable_virtual_display = true;
2558
2559 if (pciaddname_tmp)
2560 res = kstrtol(pciaddname_tmp, 10,
2561 &num_crtc);
2562
2563 if (!res) {
2564 if (num_crtc < 1)
2565 num_crtc = 1;
2566 if (num_crtc > 6)
2567 num_crtc = 6;
2568 adev->mode_info.num_crtc = num_crtc;
2569 } else {
2570 adev->mode_info.num_crtc = 1;
2571 }
2572 break;
2573 }
2574 }
2575
2576 dev_info(
2577 adev->dev,
2578 "virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
2579 amdgpu_virtual_display, pci_address_name,
2580 adev->enable_virtual_display, adev->mode_info.num_crtc);
2581
2582 kfree(pciaddstr);
2583 }
2584 }
2585
amdgpu_device_set_sriov_virtual_display(struct amdgpu_device * adev)2586 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev)
2587 {
2588 if (amdgpu_sriov_vf(adev) && !adev->enable_virtual_display) {
2589 adev->mode_info.num_crtc = 1;
2590 adev->enable_virtual_display = true;
2591 dev_info(adev->dev, "virtual_display:%d, num_crtc:%d\n",
2592 adev->enable_virtual_display,
2593 adev->mode_info.num_crtc);
2594 }
2595 }
2596
2597 /**
2598 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
2599 *
2600 * @adev: amdgpu_device pointer
2601 *
2602 * Parses the asic configuration parameters specified in the gpu info
2603 * firmware and makes them available to the driver for use in configuring
2604 * the asic.
2605 * Returns 0 on success, -EINVAL on failure.
2606 */
amdgpu_device_parse_gpu_info_fw(struct amdgpu_device * adev)2607 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
2608 {
2609 const char *chip_name;
2610 int err;
2611 const struct gpu_info_firmware_header_v1_0 *hdr;
2612
2613 adev->firmware.gpu_info_fw = NULL;
2614
2615 switch (adev->asic_type) {
2616 default:
2617 return 0;
2618 case CHIP_VEGA10:
2619 chip_name = "vega10";
2620 break;
2621 case CHIP_VEGA12:
2622 chip_name = "vega12";
2623 break;
2624 case CHIP_RAVEN:
2625 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
2626 chip_name = "raven2";
2627 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
2628 chip_name = "picasso";
2629 else
2630 chip_name = "raven";
2631 break;
2632 case CHIP_ARCTURUS:
2633 chip_name = "arcturus";
2634 break;
2635 case CHIP_NAVI12:
2636 if (adev->mman.discovery_bin)
2637 return 0;
2638 chip_name = "navi12";
2639 break;
2640 case CHIP_CYAN_SKILLFISH:
2641 chip_name = "cyan_skillfish";
2642 break;
2643 }
2644
2645 err = amdgpu_ucode_request(adev, &adev->firmware.gpu_info_fw,
2646 AMDGPU_UCODE_OPTIONAL,
2647 "amdgpu/%s_gpu_info.bin", chip_name);
2648 if (err) {
2649 dev_err(adev->dev,
2650 "Failed to get gpu_info firmware \"%s_gpu_info.bin\"\n",
2651 chip_name);
2652 goto out;
2653 }
2654
2655 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
2656 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
2657
2658 switch (hdr->version_major) {
2659 case 1:
2660 {
2661 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
2662 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
2663 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2664
2665 /*
2666 * Should be dropped when DAL no longer needs it.
2667 */
2668 if (adev->asic_type == CHIP_NAVI12)
2669 goto parse_soc_bounding_box;
2670
2671 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2672 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2673 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2674 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
2675 adev->gfx.config.max_texture_channel_caches =
2676 le32_to_cpu(gpu_info_fw->gc_num_tccs);
2677 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2678 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2679 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2680 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
2681 adev->gfx.config.double_offchip_lds_buf =
2682 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2683 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
2684 adev->gfx.cu_info.max_waves_per_simd =
2685 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2686 adev->gfx.cu_info.max_scratch_slots_per_cu =
2687 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2688 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
2689 if (hdr->version_minor >= 1) {
2690 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2691 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2692 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2693 adev->gfx.config.num_sc_per_sh =
2694 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2695 adev->gfx.config.num_packer_per_sc =
2696 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2697 }
2698
2699 parse_soc_bounding_box:
2700 /*
2701 * soc bounding box info is not integrated in disocovery table,
2702 * we always need to parse it from gpu info firmware if needed.
2703 */
2704 if (hdr->version_minor == 2) {
2705 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2706 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2707 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2708 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2709 }
2710 break;
2711 }
2712 default:
2713 dev_err(adev->dev,
2714 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2715 err = -EINVAL;
2716 goto out;
2717 }
2718 out:
2719 return err;
2720 }
2721
amdgpu_uid_init(struct amdgpu_device * adev)2722 static void amdgpu_uid_init(struct amdgpu_device *adev)
2723 {
2724 /* Initialize the UID for the device */
2725 adev->uid_info = kzalloc(sizeof(struct amdgpu_uid), GFP_KERNEL);
2726 if (!adev->uid_info) {
2727 dev_warn(adev->dev, "Failed to allocate memory for UID\n");
2728 return;
2729 }
2730 adev->uid_info->adev = adev;
2731 }
2732
amdgpu_uid_fini(struct amdgpu_device * adev)2733 static void amdgpu_uid_fini(struct amdgpu_device *adev)
2734 {
2735 /* Free the UID memory */
2736 kfree(adev->uid_info);
2737 adev->uid_info = NULL;
2738 }
2739
2740 /**
2741 * amdgpu_device_ip_early_init - run early init for hardware IPs
2742 *
2743 * @adev: amdgpu_device pointer
2744 *
2745 * Early initialization pass for hardware IPs. The hardware IPs that make
2746 * up each asic are discovered each IP's early_init callback is run. This
2747 * is the first stage in initializing the asic.
2748 * Returns 0 on success, negative error code on failure.
2749 */
amdgpu_device_ip_early_init(struct amdgpu_device * adev)2750 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
2751 {
2752 struct amdgpu_ip_block *ip_block;
2753 struct pci_dev *parent;
2754 bool total, skip_bios;
2755 uint32_t bios_flags;
2756 int i, r;
2757
2758 amdgpu_device_enable_virtual_display(adev);
2759
2760 if (amdgpu_sriov_vf(adev)) {
2761 r = amdgpu_virt_request_full_gpu(adev, true);
2762 if (r)
2763 return r;
2764 }
2765
2766 switch (adev->asic_type) {
2767 #ifdef CONFIG_DRM_AMDGPU_SI
2768 case CHIP_VERDE:
2769 case CHIP_TAHITI:
2770 case CHIP_PITCAIRN:
2771 case CHIP_OLAND:
2772 case CHIP_HAINAN:
2773 adev->family = AMDGPU_FAMILY_SI;
2774 r = si_set_ip_blocks(adev);
2775 if (r)
2776 return r;
2777 break;
2778 #endif
2779 #ifdef CONFIG_DRM_AMDGPU_CIK
2780 case CHIP_BONAIRE:
2781 case CHIP_HAWAII:
2782 case CHIP_KAVERI:
2783 case CHIP_KABINI:
2784 case CHIP_MULLINS:
2785 if (adev->flags & AMD_IS_APU)
2786 adev->family = AMDGPU_FAMILY_KV;
2787 else
2788 adev->family = AMDGPU_FAMILY_CI;
2789
2790 r = cik_set_ip_blocks(adev);
2791 if (r)
2792 return r;
2793 break;
2794 #endif
2795 case CHIP_TOPAZ:
2796 case CHIP_TONGA:
2797 case CHIP_FIJI:
2798 case CHIP_POLARIS10:
2799 case CHIP_POLARIS11:
2800 case CHIP_POLARIS12:
2801 case CHIP_VEGAM:
2802 case CHIP_CARRIZO:
2803 case CHIP_STONEY:
2804 if (adev->flags & AMD_IS_APU)
2805 adev->family = AMDGPU_FAMILY_CZ;
2806 else
2807 adev->family = AMDGPU_FAMILY_VI;
2808
2809 r = vi_set_ip_blocks(adev);
2810 if (r)
2811 return r;
2812 break;
2813 default:
2814 r = amdgpu_discovery_set_ip_blocks(adev);
2815 if (r)
2816 return r;
2817 break;
2818 }
2819
2820 /* Check for IP version 9.4.3 with A0 hardware */
2821 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) &&
2822 !amdgpu_device_get_rev_id(adev)) {
2823 dev_err(adev->dev, "Unsupported A0 hardware\n");
2824 return -ENODEV; /* device unsupported - no device error */
2825 }
2826
2827 if (amdgpu_has_atpx() &&
2828 (amdgpu_is_atpx_hybrid() ||
2829 amdgpu_has_atpx_dgpu_power_cntl()) &&
2830 ((adev->flags & AMD_IS_APU) == 0) &&
2831 !dev_is_removable(&adev->pdev->dev))
2832 adev->flags |= AMD_IS_PX;
2833
2834 if (!(adev->flags & AMD_IS_APU)) {
2835 parent = pcie_find_root_port(adev->pdev);
2836 adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2837 }
2838
2839 adev->pm.pp_feature = amdgpu_pp_feature_mask;
2840 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2841 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2842 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2843 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2844 if (!amdgpu_device_pcie_dynamic_switching_supported(adev))
2845 adev->pm.pp_feature &= ~PP_PCIE_DPM_MASK;
2846
2847 adev->virt.is_xgmi_node_migrate_enabled = false;
2848 if (amdgpu_sriov_vf(adev)) {
2849 adev->virt.is_xgmi_node_migrate_enabled =
2850 amdgpu_ip_version((adev), GC_HWIP, 0) == IP_VERSION(9, 4, 4);
2851 }
2852
2853 total = true;
2854 for (i = 0; i < adev->num_ip_blocks; i++) {
2855 ip_block = &adev->ip_blocks[i];
2856
2857 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2858 dev_warn(adev->dev, "disabled ip block: %d <%s>\n", i,
2859 adev->ip_blocks[i].version->funcs->name);
2860 adev->ip_blocks[i].status.valid = false;
2861 } else if (ip_block->version->funcs->early_init) {
2862 r = ip_block->version->funcs->early_init(ip_block);
2863 if (r == -ENOENT) {
2864 adev->ip_blocks[i].status.valid = false;
2865 } else if (r) {
2866 dev_err(adev->dev,
2867 "early_init of IP block <%s> failed %d\n",
2868 adev->ip_blocks[i].version->funcs->name,
2869 r);
2870 total = false;
2871 } else {
2872 adev->ip_blocks[i].status.valid = true;
2873 }
2874 } else {
2875 adev->ip_blocks[i].status.valid = true;
2876 }
2877 /* get the vbios after the asic_funcs are set up */
2878 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2879 r = amdgpu_device_parse_gpu_info_fw(adev);
2880 if (r)
2881 return r;
2882
2883 bios_flags = amdgpu_device_get_vbios_flags(adev);
2884 skip_bios = !!(bios_flags & AMDGPU_VBIOS_SKIP);
2885 /* Read BIOS */
2886 if (!skip_bios) {
2887 bool optional =
2888 !!(bios_flags & AMDGPU_VBIOS_OPTIONAL);
2889 if (!amdgpu_get_bios(adev) && !optional)
2890 return -EINVAL;
2891
2892 if (optional && !adev->bios)
2893 dev_info(
2894 adev->dev,
2895 "VBIOS image optional, proceeding without VBIOS image");
2896
2897 if (adev->bios) {
2898 r = amdgpu_atombios_init(adev);
2899 if (r) {
2900 dev_err(adev->dev,
2901 "amdgpu_atombios_init failed\n");
2902 amdgpu_vf_error_put(
2903 adev,
2904 AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL,
2905 0, 0);
2906 return r;
2907 }
2908 }
2909 }
2910
2911 /*get pf2vf msg info at it's earliest time*/
2912 if (amdgpu_sriov_vf(adev))
2913 amdgpu_virt_init_data_exchange(adev);
2914
2915 }
2916 }
2917 if (!total)
2918 return -ENODEV;
2919
2920 if (adev->gmc.xgmi.supported)
2921 amdgpu_xgmi_early_init(adev);
2922
2923 if (amdgpu_is_multi_aid(adev))
2924 amdgpu_uid_init(adev);
2925 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
2926 if (ip_block->status.valid != false)
2927 amdgpu_amdkfd_device_probe(adev);
2928
2929 adev->cg_flags &= amdgpu_cg_mask;
2930 adev->pg_flags &= amdgpu_pg_mask;
2931
2932 return 0;
2933 }
2934
amdgpu_device_ip_hw_init_phase1(struct amdgpu_device * adev)2935 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2936 {
2937 int i, r;
2938
2939 for (i = 0; i < adev->num_ip_blocks; i++) {
2940 if (!adev->ip_blocks[i].status.sw)
2941 continue;
2942 if (adev->ip_blocks[i].status.hw)
2943 continue;
2944 if (!amdgpu_ip_member_of_hwini(
2945 adev, adev->ip_blocks[i].version->type))
2946 continue;
2947 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2948 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2949 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2950 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]);
2951 if (r) {
2952 dev_err(adev->dev,
2953 "hw_init of IP block <%s> failed %d\n",
2954 adev->ip_blocks[i].version->funcs->name,
2955 r);
2956 return r;
2957 }
2958 adev->ip_blocks[i].status.hw = true;
2959 }
2960 }
2961
2962 return 0;
2963 }
2964
amdgpu_device_ip_hw_init_phase2(struct amdgpu_device * adev)2965 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2966 {
2967 int i, r;
2968
2969 for (i = 0; i < adev->num_ip_blocks; i++) {
2970 if (!adev->ip_blocks[i].status.sw)
2971 continue;
2972 if (adev->ip_blocks[i].status.hw)
2973 continue;
2974 if (!amdgpu_ip_member_of_hwini(
2975 adev, adev->ip_blocks[i].version->type))
2976 continue;
2977 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]);
2978 if (r) {
2979 dev_err(adev->dev,
2980 "hw_init of IP block <%s> failed %d\n",
2981 adev->ip_blocks[i].version->funcs->name, r);
2982 return r;
2983 }
2984 adev->ip_blocks[i].status.hw = true;
2985 }
2986
2987 return 0;
2988 }
2989
amdgpu_device_fw_loading(struct amdgpu_device * adev)2990 static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2991 {
2992 int r = 0;
2993 int i;
2994 uint32_t smu_version;
2995
2996 if (adev->asic_type >= CHIP_VEGA10) {
2997 for (i = 0; i < adev->num_ip_blocks; i++) {
2998 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2999 continue;
3000
3001 if (!amdgpu_ip_member_of_hwini(adev,
3002 AMD_IP_BLOCK_TYPE_PSP))
3003 break;
3004
3005 if (!adev->ip_blocks[i].status.sw)
3006 continue;
3007
3008 /* no need to do the fw loading again if already done*/
3009 if (adev->ip_blocks[i].status.hw == true)
3010 break;
3011
3012 if (amdgpu_in_reset(adev) || adev->in_suspend) {
3013 r = amdgpu_ip_block_resume(&adev->ip_blocks[i]);
3014 if (r)
3015 return r;
3016 } else {
3017 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]);
3018 if (r) {
3019 dev_err(adev->dev,
3020 "hw_init of IP block <%s> failed %d\n",
3021 adev->ip_blocks[i]
3022 .version->funcs->name,
3023 r);
3024 return r;
3025 }
3026 adev->ip_blocks[i].status.hw = true;
3027 }
3028 break;
3029 }
3030 }
3031
3032 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
3033 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
3034
3035 return r;
3036 }
3037
amdgpu_device_init_schedulers(struct amdgpu_device * adev)3038 static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
3039 {
3040 struct drm_sched_init_args args = {
3041 .ops = &amdgpu_sched_ops,
3042 .num_rqs = DRM_SCHED_PRIORITY_COUNT,
3043 .timeout_wq = adev->reset_domain->wq,
3044 .dev = adev->dev,
3045 };
3046 long timeout;
3047 int r, i;
3048
3049 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
3050 struct amdgpu_ring *ring = adev->rings[i];
3051
3052 /* No need to setup the GPU scheduler for rings that don't need it */
3053 if (!ring || ring->no_scheduler)
3054 continue;
3055
3056 switch (ring->funcs->type) {
3057 case AMDGPU_RING_TYPE_GFX:
3058 timeout = adev->gfx_timeout;
3059 break;
3060 case AMDGPU_RING_TYPE_COMPUTE:
3061 timeout = adev->compute_timeout;
3062 break;
3063 case AMDGPU_RING_TYPE_SDMA:
3064 timeout = adev->sdma_timeout;
3065 break;
3066 default:
3067 timeout = adev->video_timeout;
3068 break;
3069 }
3070
3071 args.timeout = timeout;
3072 args.credit_limit = ring->num_hw_submission;
3073 args.score = ring->sched_score;
3074 args.name = ring->name;
3075
3076 r = drm_sched_init(&ring->sched, &args);
3077 if (r) {
3078 dev_err(adev->dev,
3079 "Failed to create scheduler on ring %s.\n",
3080 ring->name);
3081 return r;
3082 }
3083 r = amdgpu_uvd_entity_init(adev, ring);
3084 if (r) {
3085 dev_err(adev->dev,
3086 "Failed to create UVD scheduling entity on ring %s.\n",
3087 ring->name);
3088 return r;
3089 }
3090 r = amdgpu_vce_entity_init(adev, ring);
3091 if (r) {
3092 dev_err(adev->dev,
3093 "Failed to create VCE scheduling entity on ring %s.\n",
3094 ring->name);
3095 return r;
3096 }
3097 }
3098
3099 if (adev->xcp_mgr)
3100 amdgpu_xcp_update_partition_sched_list(adev);
3101
3102 return 0;
3103 }
3104
3105
3106 /**
3107 * amdgpu_device_ip_init - run init for hardware IPs
3108 *
3109 * @adev: amdgpu_device pointer
3110 *
3111 * Main initialization pass for hardware IPs. The list of all the hardware
3112 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
3113 * are run. sw_init initializes the software state associated with each IP
3114 * and hw_init initializes the hardware associated with each IP.
3115 * Returns 0 on success, negative error code on failure.
3116 */
amdgpu_device_ip_init(struct amdgpu_device * adev)3117 static int amdgpu_device_ip_init(struct amdgpu_device *adev)
3118 {
3119 bool init_badpage;
3120 int i, r;
3121
3122 r = amdgpu_ras_init(adev);
3123 if (r)
3124 return r;
3125
3126 for (i = 0; i < adev->num_ip_blocks; i++) {
3127 if (!adev->ip_blocks[i].status.valid)
3128 continue;
3129 if (adev->ip_blocks[i].version->funcs->sw_init) {
3130 r = adev->ip_blocks[i].version->funcs->sw_init(&adev->ip_blocks[i]);
3131 if (r) {
3132 dev_err(adev->dev,
3133 "sw_init of IP block <%s> failed %d\n",
3134 adev->ip_blocks[i].version->funcs->name,
3135 r);
3136 goto init_failed;
3137 }
3138 }
3139 adev->ip_blocks[i].status.sw = true;
3140
3141 if (!amdgpu_ip_member_of_hwini(
3142 adev, adev->ip_blocks[i].version->type))
3143 continue;
3144
3145 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
3146 /* need to do common hw init early so everything is set up for gmc */
3147 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]);
3148 if (r) {
3149 dev_err(adev->dev, "hw_init %d failed %d\n", i,
3150 r);
3151 goto init_failed;
3152 }
3153 adev->ip_blocks[i].status.hw = true;
3154 } else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
3155 /* need to do gmc hw init early so we can allocate gpu mem */
3156 /* Try to reserve bad pages early */
3157 if (amdgpu_sriov_vf(adev))
3158 amdgpu_virt_exchange_data(adev);
3159
3160 r = amdgpu_device_mem_scratch_init(adev);
3161 if (r) {
3162 dev_err(adev->dev,
3163 "amdgpu_mem_scratch_init failed %d\n",
3164 r);
3165 goto init_failed;
3166 }
3167 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]);
3168 if (r) {
3169 dev_err(adev->dev, "hw_init %d failed %d\n", i,
3170 r);
3171 goto init_failed;
3172 }
3173 r = amdgpu_device_wb_init(adev);
3174 if (r) {
3175 dev_err(adev->dev,
3176 "amdgpu_device_wb_init failed %d\n", r);
3177 goto init_failed;
3178 }
3179 adev->ip_blocks[i].status.hw = true;
3180
3181 /* right after GMC hw init, we create CSA */
3182 if (adev->gfx.mcbp) {
3183 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
3184 AMDGPU_GEM_DOMAIN_VRAM |
3185 AMDGPU_GEM_DOMAIN_GTT,
3186 AMDGPU_CSA_SIZE);
3187 if (r) {
3188 dev_err(adev->dev,
3189 "allocate CSA failed %d\n", r);
3190 goto init_failed;
3191 }
3192 }
3193
3194 r = amdgpu_seq64_init(adev);
3195 if (r) {
3196 dev_err(adev->dev, "allocate seq64 failed %d\n",
3197 r);
3198 goto init_failed;
3199 }
3200 }
3201 }
3202
3203 if (amdgpu_sriov_vf(adev))
3204 amdgpu_virt_init_data_exchange(adev);
3205
3206 r = amdgpu_ib_pool_init(adev);
3207 if (r) {
3208 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
3209 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
3210 goto init_failed;
3211 }
3212
3213 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
3214 if (r)
3215 goto init_failed;
3216
3217 r = amdgpu_device_ip_hw_init_phase1(adev);
3218 if (r)
3219 goto init_failed;
3220
3221 r = amdgpu_device_fw_loading(adev);
3222 if (r)
3223 goto init_failed;
3224
3225 r = amdgpu_device_ip_hw_init_phase2(adev);
3226 if (r)
3227 goto init_failed;
3228
3229 /*
3230 * retired pages will be loaded from eeprom and reserved here,
3231 * it should be called after amdgpu_device_ip_hw_init_phase2 since
3232 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
3233 * for I2C communication which only true at this point.
3234 *
3235 * amdgpu_ras_recovery_init may fail, but the upper only cares the
3236 * failure from bad gpu situation and stop amdgpu init process
3237 * accordingly. For other failed cases, it will still release all
3238 * the resource and print error message, rather than returning one
3239 * negative value to upper level.
3240 *
3241 * Note: theoretically, this should be called before all vram allocations
3242 * to protect retired page from abusing
3243 */
3244 init_badpage = (adev->init_lvl->level != AMDGPU_INIT_LEVEL_MINIMAL_XGMI);
3245 r = amdgpu_ras_recovery_init(adev, init_badpage);
3246 if (r)
3247 goto init_failed;
3248
3249 /**
3250 * In case of XGMI grab extra reference for reset domain for this device
3251 */
3252 if (adev->gmc.xgmi.num_physical_nodes > 1) {
3253 if (amdgpu_xgmi_add_device(adev) == 0) {
3254 if (!amdgpu_sriov_vf(adev)) {
3255 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3256
3257 if (WARN_ON(!hive)) {
3258 r = -ENOENT;
3259 goto init_failed;
3260 }
3261
3262 if (!hive->reset_domain ||
3263 !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
3264 r = -ENOENT;
3265 amdgpu_put_xgmi_hive(hive);
3266 goto init_failed;
3267 }
3268
3269 /* Drop the early temporary reset domain we created for device */
3270 amdgpu_reset_put_reset_domain(adev->reset_domain);
3271 adev->reset_domain = hive->reset_domain;
3272 amdgpu_put_xgmi_hive(hive);
3273 }
3274 }
3275 }
3276
3277 r = amdgpu_device_init_schedulers(adev);
3278 if (r)
3279 goto init_failed;
3280
3281 if (adev->mman.buffer_funcs_ring->sched.ready)
3282 amdgpu_ttm_set_buffer_funcs_status(adev, true);
3283
3284 /* Don't init kfd if whole hive need to be reset during init */
3285 if (adev->init_lvl->level != AMDGPU_INIT_LEVEL_MINIMAL_XGMI) {
3286 kgd2kfd_init_zone_device(adev);
3287 amdgpu_amdkfd_device_init(adev);
3288 }
3289
3290 amdgpu_fru_get_product_info(adev);
3291
3292 if (!amdgpu_sriov_vf(adev) || amdgpu_sriov_ras_cper_en(adev))
3293 r = amdgpu_cper_init(adev);
3294
3295 init_failed:
3296
3297 return r;
3298 }
3299
3300 /**
3301 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
3302 *
3303 * @adev: amdgpu_device pointer
3304 *
3305 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
3306 * this function before a GPU reset. If the value is retained after a
3307 * GPU reset, VRAM has not been lost. Some GPU resets may destroy VRAM contents.
3308 */
amdgpu_device_fill_reset_magic(struct amdgpu_device * adev)3309 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
3310 {
3311 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
3312 }
3313
3314 /**
3315 * amdgpu_device_check_vram_lost - check if vram is valid
3316 *
3317 * @adev: amdgpu_device pointer
3318 *
3319 * Checks the reset magic value written to the gart pointer in VRAM.
3320 * The driver calls this after a GPU reset to see if the contents of
3321 * VRAM is lost or now.
3322 * returns true if vram is lost, false if not.
3323 */
amdgpu_device_check_vram_lost(struct amdgpu_device * adev)3324 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
3325 {
3326 if (memcmp(adev->gart.ptr, adev->reset_magic,
3327 AMDGPU_RESET_MAGIC_NUM))
3328 return true;
3329
3330 if (!amdgpu_in_reset(adev))
3331 return false;
3332
3333 /*
3334 * For all ASICs with baco/mode1 reset, the VRAM is
3335 * always assumed to be lost.
3336 */
3337 switch (amdgpu_asic_reset_method(adev)) {
3338 case AMD_RESET_METHOD_LEGACY:
3339 case AMD_RESET_METHOD_LINK:
3340 case AMD_RESET_METHOD_BACO:
3341 case AMD_RESET_METHOD_MODE1:
3342 return true;
3343 default:
3344 return false;
3345 }
3346 }
3347
3348 /**
3349 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
3350 *
3351 * @adev: amdgpu_device pointer
3352 * @state: clockgating state (gate or ungate)
3353 *
3354 * The list of all the hardware IPs that make up the asic is walked and the
3355 * set_clockgating_state callbacks are run.
3356 * Late initialization pass enabling clockgating for hardware IPs.
3357 * Fini or suspend, pass disabling clockgating for hardware IPs.
3358 * Returns 0 on success, negative error code on failure.
3359 */
3360
amdgpu_device_set_cg_state(struct amdgpu_device * adev,enum amd_clockgating_state state)3361 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
3362 enum amd_clockgating_state state)
3363 {
3364 int i, j, r;
3365
3366 if (amdgpu_emu_mode == 1)
3367 return 0;
3368
3369 for (j = 0; j < adev->num_ip_blocks; j++) {
3370 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
3371 if (!adev->ip_blocks[i].status.late_initialized)
3372 continue;
3373 /* skip CG for GFX, SDMA on S0ix */
3374 if (adev->in_s0ix &&
3375 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3376 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
3377 continue;
3378 /* skip CG for VCE/UVD, it's handled specially */
3379 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
3380 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
3381 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
3382 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
3383 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
3384 /* enable clockgating to save power */
3385 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(&adev->ip_blocks[i],
3386 state);
3387 if (r) {
3388 dev_err(adev->dev,
3389 "set_clockgating_state(gate) of IP block <%s> failed %d\n",
3390 adev->ip_blocks[i].version->funcs->name,
3391 r);
3392 return r;
3393 }
3394 }
3395 }
3396
3397 return 0;
3398 }
3399
amdgpu_device_set_pg_state(struct amdgpu_device * adev,enum amd_powergating_state state)3400 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
3401 enum amd_powergating_state state)
3402 {
3403 int i, j, r;
3404
3405 if (amdgpu_emu_mode == 1)
3406 return 0;
3407
3408 for (j = 0; j < adev->num_ip_blocks; j++) {
3409 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
3410 if (!adev->ip_blocks[i].status.late_initialized)
3411 continue;
3412 /* skip PG for GFX, SDMA on S0ix */
3413 if (adev->in_s0ix &&
3414 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3415 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
3416 continue;
3417 /* skip CG for VCE/UVD/VPE, it's handled specially */
3418 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
3419 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
3420 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
3421 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VPE &&
3422 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
3423 adev->ip_blocks[i].version->funcs->set_powergating_state) {
3424 /* enable powergating to save power */
3425 r = adev->ip_blocks[i].version->funcs->set_powergating_state(&adev->ip_blocks[i],
3426 state);
3427 if (r) {
3428 dev_err(adev->dev,
3429 "set_powergating_state(gate) of IP block <%s> failed %d\n",
3430 adev->ip_blocks[i].version->funcs->name,
3431 r);
3432 return r;
3433 }
3434 }
3435 }
3436 return 0;
3437 }
3438
amdgpu_device_enable_mgpu_fan_boost(void)3439 static int amdgpu_device_enable_mgpu_fan_boost(void)
3440 {
3441 struct amdgpu_gpu_instance *gpu_ins;
3442 struct amdgpu_device *adev;
3443 int i, ret = 0;
3444
3445 mutex_lock(&mgpu_info.mutex);
3446
3447 /*
3448 * MGPU fan boost feature should be enabled
3449 * only when there are two or more dGPUs in
3450 * the system
3451 */
3452 if (mgpu_info.num_dgpu < 2)
3453 goto out;
3454
3455 for (i = 0; i < mgpu_info.num_dgpu; i++) {
3456 gpu_ins = &(mgpu_info.gpu_ins[i]);
3457 adev = gpu_ins->adev;
3458 if (!(adev->flags & AMD_IS_APU || amdgpu_sriov_multi_vf_mode(adev)) &&
3459 !gpu_ins->mgpu_fan_enabled) {
3460 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
3461 if (ret)
3462 break;
3463
3464 gpu_ins->mgpu_fan_enabled = 1;
3465 }
3466 }
3467
3468 out:
3469 mutex_unlock(&mgpu_info.mutex);
3470
3471 return ret;
3472 }
3473
3474 /**
3475 * amdgpu_device_ip_late_init - run late init for hardware IPs
3476 *
3477 * @adev: amdgpu_device pointer
3478 *
3479 * Late initialization pass for hardware IPs. The list of all the hardware
3480 * IPs that make up the asic is walked and the late_init callbacks are run.
3481 * late_init covers any special initialization that an IP requires
3482 * after all of the have been initialized or something that needs to happen
3483 * late in the init process.
3484 * Returns 0 on success, negative error code on failure.
3485 */
amdgpu_device_ip_late_init(struct amdgpu_device * adev)3486 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
3487 {
3488 struct amdgpu_gpu_instance *gpu_instance;
3489 int i = 0, r;
3490
3491 for (i = 0; i < adev->num_ip_blocks; i++) {
3492 if (!adev->ip_blocks[i].status.hw)
3493 continue;
3494 if (adev->ip_blocks[i].version->funcs->late_init) {
3495 r = adev->ip_blocks[i].version->funcs->late_init(&adev->ip_blocks[i]);
3496 if (r) {
3497 dev_err(adev->dev,
3498 "late_init of IP block <%s> failed %d\n",
3499 adev->ip_blocks[i].version->funcs->name,
3500 r);
3501 return r;
3502 }
3503 }
3504 adev->ip_blocks[i].status.late_initialized = true;
3505 }
3506
3507 r = amdgpu_ras_late_init(adev);
3508 if (r) {
3509 dev_err(adev->dev, "amdgpu_ras_late_init failed %d", r);
3510 return r;
3511 }
3512
3513 if (!amdgpu_reset_in_recovery(adev))
3514 amdgpu_ras_set_error_query_ready(adev, true);
3515
3516 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
3517 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
3518
3519 amdgpu_device_fill_reset_magic(adev);
3520
3521 r = amdgpu_device_enable_mgpu_fan_boost();
3522 if (r)
3523 dev_err(adev->dev, "enable mgpu fan boost failed (%d).\n", r);
3524
3525 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
3526 if (amdgpu_passthrough(adev) &&
3527 ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1) ||
3528 adev->asic_type == CHIP_ALDEBARAN))
3529 amdgpu_dpm_handle_passthrough_sbr(adev, true);
3530
3531 if (adev->gmc.xgmi.num_physical_nodes > 1) {
3532 mutex_lock(&mgpu_info.mutex);
3533
3534 /*
3535 * Reset device p-state to low as this was booted with high.
3536 *
3537 * This should be performed only after all devices from the same
3538 * hive get initialized.
3539 *
3540 * However, it's unknown how many device in the hive in advance.
3541 * As this is counted one by one during devices initializations.
3542 *
3543 * So, we wait for all XGMI interlinked devices initialized.
3544 * This may bring some delays as those devices may come from
3545 * different hives. But that should be OK.
3546 */
3547 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
3548 for (i = 0; i < mgpu_info.num_gpu; i++) {
3549 gpu_instance = &(mgpu_info.gpu_ins[i]);
3550 if (gpu_instance->adev->flags & AMD_IS_APU)
3551 continue;
3552
3553 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
3554 AMDGPU_XGMI_PSTATE_MIN);
3555 if (r) {
3556 dev_err(adev->dev,
3557 "pstate setting failed (%d).\n",
3558 r);
3559 break;
3560 }
3561 }
3562 }
3563
3564 mutex_unlock(&mgpu_info.mutex);
3565 }
3566
3567 return 0;
3568 }
3569
amdgpu_ip_block_hw_fini(struct amdgpu_ip_block * ip_block)3570 static void amdgpu_ip_block_hw_fini(struct amdgpu_ip_block *ip_block)
3571 {
3572 struct amdgpu_device *adev = ip_block->adev;
3573 int r;
3574
3575 if (!ip_block->version->funcs->hw_fini) {
3576 dev_err(adev->dev, "hw_fini of IP block <%s> not defined\n",
3577 ip_block->version->funcs->name);
3578 } else {
3579 r = ip_block->version->funcs->hw_fini(ip_block);
3580 /* XXX handle errors */
3581 if (r) {
3582 dev_dbg(adev->dev,
3583 "hw_fini of IP block <%s> failed %d\n",
3584 ip_block->version->funcs->name, r);
3585 }
3586 }
3587
3588 ip_block->status.hw = false;
3589 }
3590
3591 /**
3592 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
3593 *
3594 * @adev: amdgpu_device pointer
3595 *
3596 * For ASICs need to disable SMC first
3597 */
amdgpu_device_smu_fini_early(struct amdgpu_device * adev)3598 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
3599 {
3600 int i;
3601
3602 if (amdgpu_ip_version(adev, GC_HWIP, 0) > IP_VERSION(9, 0, 0))
3603 return;
3604
3605 for (i = 0; i < adev->num_ip_blocks; i++) {
3606 if (!adev->ip_blocks[i].status.hw)
3607 continue;
3608 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3609 amdgpu_ip_block_hw_fini(&adev->ip_blocks[i]);
3610 break;
3611 }
3612 }
3613 }
3614
amdgpu_device_ip_fini_early(struct amdgpu_device * adev)3615 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
3616 {
3617 int i, r;
3618
3619 for (i = 0; i < adev->num_ip_blocks; i++) {
3620 if (!adev->ip_blocks[i].version->funcs->early_fini)
3621 continue;
3622
3623 r = adev->ip_blocks[i].version->funcs->early_fini(&adev->ip_blocks[i]);
3624 if (r) {
3625 dev_dbg(adev->dev,
3626 "early_fini of IP block <%s> failed %d\n",
3627 adev->ip_blocks[i].version->funcs->name, r);
3628 }
3629 }
3630
3631 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
3632 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
3633
3634 amdgpu_amdkfd_suspend(adev, true);
3635 amdgpu_userq_suspend(adev);
3636
3637 /* Workaround for ASICs need to disable SMC first */
3638 amdgpu_device_smu_fini_early(adev);
3639
3640 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3641 if (!adev->ip_blocks[i].status.hw)
3642 continue;
3643
3644 amdgpu_ip_block_hw_fini(&adev->ip_blocks[i]);
3645 }
3646
3647 if (amdgpu_sriov_vf(adev)) {
3648 if (amdgpu_virt_release_full_gpu(adev, false))
3649 dev_err(adev->dev,
3650 "failed to release exclusive mode on fini\n");
3651 }
3652
3653 return 0;
3654 }
3655
3656 /**
3657 * amdgpu_device_ip_fini - run fini for hardware IPs
3658 *
3659 * @adev: amdgpu_device pointer
3660 *
3661 * Main teardown pass for hardware IPs. The list of all the hardware
3662 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
3663 * are run. hw_fini tears down the hardware associated with each IP
3664 * and sw_fini tears down any software state associated with each IP.
3665 * Returns 0 on success, negative error code on failure.
3666 */
amdgpu_device_ip_fini(struct amdgpu_device * adev)3667 static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
3668 {
3669 int i, r;
3670
3671 amdgpu_cper_fini(adev);
3672
3673 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
3674 amdgpu_virt_release_ras_err_handler_data(adev);
3675
3676 if (adev->gmc.xgmi.num_physical_nodes > 1)
3677 amdgpu_xgmi_remove_device(adev);
3678
3679 amdgpu_amdkfd_device_fini_sw(adev);
3680
3681 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3682 if (!adev->ip_blocks[i].status.sw)
3683 continue;
3684
3685 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
3686 amdgpu_ucode_free_bo(adev);
3687 amdgpu_free_static_csa(&adev->virt.csa_obj);
3688 amdgpu_device_wb_fini(adev);
3689 amdgpu_device_mem_scratch_fini(adev);
3690 amdgpu_ib_pool_fini(adev);
3691 amdgpu_seq64_fini(adev);
3692 amdgpu_doorbell_fini(adev);
3693 }
3694 if (adev->ip_blocks[i].version->funcs->sw_fini) {
3695 r = adev->ip_blocks[i].version->funcs->sw_fini(&adev->ip_blocks[i]);
3696 /* XXX handle errors */
3697 if (r) {
3698 dev_dbg(adev->dev,
3699 "sw_fini of IP block <%s> failed %d\n",
3700 adev->ip_blocks[i].version->funcs->name,
3701 r);
3702 }
3703 }
3704 adev->ip_blocks[i].status.sw = false;
3705 adev->ip_blocks[i].status.valid = false;
3706 }
3707
3708 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3709 if (!adev->ip_blocks[i].status.late_initialized)
3710 continue;
3711 if (adev->ip_blocks[i].version->funcs->late_fini)
3712 adev->ip_blocks[i].version->funcs->late_fini(&adev->ip_blocks[i]);
3713 adev->ip_blocks[i].status.late_initialized = false;
3714 }
3715
3716 amdgpu_ras_fini(adev);
3717 amdgpu_uid_fini(adev);
3718
3719 return 0;
3720 }
3721
3722 /**
3723 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
3724 *
3725 * @work: work_struct.
3726 */
amdgpu_device_delayed_init_work_handler(struct work_struct * work)3727 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
3728 {
3729 struct amdgpu_device *adev =
3730 container_of(work, struct amdgpu_device, delayed_init_work.work);
3731 int r;
3732
3733 r = amdgpu_ib_ring_tests(adev);
3734 if (r)
3735 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
3736 }
3737
amdgpu_device_delay_enable_gfx_off(struct work_struct * work)3738 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
3739 {
3740 struct amdgpu_device *adev =
3741 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
3742
3743 WARN_ON_ONCE(adev->gfx.gfx_off_state);
3744 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
3745
3746 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true, 0))
3747 adev->gfx.gfx_off_state = true;
3748 }
3749
3750 /**
3751 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
3752 *
3753 * @adev: amdgpu_device pointer
3754 *
3755 * Main suspend function for hardware IPs. The list of all the hardware
3756 * IPs that make up the asic is walked, clockgating is disabled and the
3757 * suspend callbacks are run. suspend puts the hardware and software state
3758 * in each IP into a state suitable for suspend.
3759 * Returns 0 on success, negative error code on failure.
3760 */
amdgpu_device_ip_suspend_phase1(struct amdgpu_device * adev)3761 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
3762 {
3763 int i, r;
3764
3765 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
3766 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
3767
3768 /*
3769 * Per PMFW team's suggestion, driver needs to handle gfxoff
3770 * and df cstate features disablement for gpu reset(e.g. Mode1Reset)
3771 * scenario. Add the missing df cstate disablement here.
3772 */
3773 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
3774 dev_warn(adev->dev, "Failed to disallow df cstate");
3775
3776 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3777 if (!adev->ip_blocks[i].status.valid)
3778 continue;
3779
3780 /* displays are handled separately */
3781 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
3782 continue;
3783
3784 /* XXX handle errors */
3785 r = amdgpu_ip_block_suspend(&adev->ip_blocks[i]);
3786 if (r)
3787 return r;
3788 }
3789
3790 return 0;
3791 }
3792
3793 /**
3794 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
3795 *
3796 * @adev: amdgpu_device pointer
3797 *
3798 * Main suspend function for hardware IPs. The list of all the hardware
3799 * IPs that make up the asic is walked, clockgating is disabled and the
3800 * suspend callbacks are run. suspend puts the hardware and software state
3801 * in each IP into a state suitable for suspend.
3802 * Returns 0 on success, negative error code on failure.
3803 */
amdgpu_device_ip_suspend_phase2(struct amdgpu_device * adev)3804 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
3805 {
3806 int i, r;
3807
3808 if (adev->in_s0ix)
3809 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
3810
3811 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3812 if (!adev->ip_blocks[i].status.valid)
3813 continue;
3814 /* displays are handled in phase1 */
3815 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
3816 continue;
3817 /* PSP lost connection when err_event_athub occurs */
3818 if (amdgpu_ras_intr_triggered() &&
3819 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3820 adev->ip_blocks[i].status.hw = false;
3821 continue;
3822 }
3823
3824 /* skip unnecessary suspend if we do not initialize them yet */
3825 if (!amdgpu_ip_member_of_hwini(
3826 adev, adev->ip_blocks[i].version->type))
3827 continue;
3828
3829 /* Since we skip suspend for S0i3, we need to cancel the delayed
3830 * idle work here as the suspend callback never gets called.
3831 */
3832 if (adev->in_s0ix &&
3833 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX &&
3834 amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 0, 0))
3835 cancel_delayed_work_sync(&adev->gfx.idle_work);
3836 /* skip suspend of gfx/mes and psp for S0ix
3837 * gfx is in gfxoff state, so on resume it will exit gfxoff just
3838 * like at runtime. PSP is also part of the always on hardware
3839 * so no need to suspend it.
3840 */
3841 if (adev->in_s0ix &&
3842 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
3843 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3844 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_MES))
3845 continue;
3846
3847 /* SDMA 5.x+ is part of GFX power domain so it's covered by GFXOFF */
3848 if (adev->in_s0ix &&
3849 (amdgpu_ip_version(adev, SDMA0_HWIP, 0) >=
3850 IP_VERSION(5, 0, 0)) &&
3851 (adev->ip_blocks[i].version->type ==
3852 AMD_IP_BLOCK_TYPE_SDMA))
3853 continue;
3854
3855 /* Once swPSP provides the IMU, RLC FW binaries to TOS during cold-boot.
3856 * These are in TMR, hence are expected to be reused by PSP-TOS to reload
3857 * from this location and RLC Autoload automatically also gets loaded
3858 * from here based on PMFW -> PSP message during re-init sequence.
3859 * Therefore, the psp suspend & resume should be skipped to avoid destroy
3860 * the TMR and reload FWs again for IMU enabled APU ASICs.
3861 */
3862 if (amdgpu_in_reset(adev) &&
3863 (adev->flags & AMD_IS_APU) && adev->gfx.imu.funcs &&
3864 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3865 continue;
3866
3867 /* XXX handle errors */
3868 r = amdgpu_ip_block_suspend(&adev->ip_blocks[i]);
3869 adev->ip_blocks[i].status.hw = false;
3870
3871 /* handle putting the SMC in the appropriate state */
3872 if (!amdgpu_sriov_vf(adev)) {
3873 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3874 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3875 if (r) {
3876 dev_err(adev->dev,
3877 "SMC failed to set mp1 state %d, %d\n",
3878 adev->mp1_state, r);
3879 return r;
3880 }
3881 }
3882 }
3883 }
3884
3885 return 0;
3886 }
3887
3888 /**
3889 * amdgpu_device_ip_suspend - run suspend for hardware IPs
3890 *
3891 * @adev: amdgpu_device pointer
3892 *
3893 * Main suspend function for hardware IPs. The list of all the hardware
3894 * IPs that make up the asic is walked, clockgating is disabled and the
3895 * suspend callbacks are run. suspend puts the hardware and software state
3896 * in each IP into a state suitable for suspend.
3897 * Returns 0 on success, negative error code on failure.
3898 */
amdgpu_device_ip_suspend(struct amdgpu_device * adev)3899 int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3900 {
3901 int r;
3902
3903 if (amdgpu_sriov_vf(adev)) {
3904 amdgpu_virt_fini_data_exchange(adev);
3905 amdgpu_virt_request_full_gpu(adev, false);
3906 }
3907
3908 amdgpu_ttm_set_buffer_funcs_status(adev, false);
3909
3910 r = amdgpu_device_ip_suspend_phase1(adev);
3911 if (r)
3912 return r;
3913 r = amdgpu_device_ip_suspend_phase2(adev);
3914
3915 if (amdgpu_sriov_vf(adev))
3916 amdgpu_virt_release_full_gpu(adev, false);
3917
3918 return r;
3919 }
3920
amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device * adev)3921 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
3922 {
3923 int i, r;
3924
3925 static enum amd_ip_block_type ip_order[] = {
3926 AMD_IP_BLOCK_TYPE_COMMON,
3927 AMD_IP_BLOCK_TYPE_GMC,
3928 AMD_IP_BLOCK_TYPE_PSP,
3929 AMD_IP_BLOCK_TYPE_IH,
3930 };
3931
3932 for (i = 0; i < adev->num_ip_blocks; i++) {
3933 int j;
3934 struct amdgpu_ip_block *block;
3935
3936 block = &adev->ip_blocks[i];
3937 block->status.hw = false;
3938
3939 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3940
3941 if (block->version->type != ip_order[j] ||
3942 !block->status.valid)
3943 continue;
3944
3945 r = block->version->funcs->hw_init(&adev->ip_blocks[i]);
3946 if (r) {
3947 dev_err(adev->dev, "RE-INIT-early: %s failed\n",
3948 block->version->funcs->name);
3949 return r;
3950 }
3951 block->status.hw = true;
3952 }
3953 }
3954
3955 return 0;
3956 }
3957
amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device * adev)3958 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3959 {
3960 struct amdgpu_ip_block *block;
3961 int i, r = 0;
3962
3963 static enum amd_ip_block_type ip_order[] = {
3964 AMD_IP_BLOCK_TYPE_SMC,
3965 AMD_IP_BLOCK_TYPE_DCE,
3966 AMD_IP_BLOCK_TYPE_GFX,
3967 AMD_IP_BLOCK_TYPE_SDMA,
3968 AMD_IP_BLOCK_TYPE_MES,
3969 AMD_IP_BLOCK_TYPE_UVD,
3970 AMD_IP_BLOCK_TYPE_VCE,
3971 AMD_IP_BLOCK_TYPE_VCN,
3972 AMD_IP_BLOCK_TYPE_JPEG
3973 };
3974
3975 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3976 block = amdgpu_device_ip_get_ip_block(adev, ip_order[i]);
3977
3978 if (!block)
3979 continue;
3980
3981 if (block->status.valid && !block->status.hw) {
3982 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC) {
3983 r = amdgpu_ip_block_resume(block);
3984 } else {
3985 r = block->version->funcs->hw_init(block);
3986 }
3987
3988 if (r) {
3989 dev_err(adev->dev, "RE-INIT-late: %s failed\n",
3990 block->version->funcs->name);
3991 break;
3992 }
3993 block->status.hw = true;
3994 }
3995 }
3996
3997 return r;
3998 }
3999
4000 /**
4001 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
4002 *
4003 * @adev: amdgpu_device pointer
4004 *
4005 * First resume function for hardware IPs. The list of all the hardware
4006 * IPs that make up the asic is walked and the resume callbacks are run for
4007 * COMMON, GMC, and IH. resume puts the hardware into a functional state
4008 * after a suspend and updates the software state as necessary. This
4009 * function is also used for restoring the GPU after a GPU reset.
4010 * Returns 0 on success, negative error code on failure.
4011 */
amdgpu_device_ip_resume_phase1(struct amdgpu_device * adev)4012 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
4013 {
4014 int i, r;
4015
4016 for (i = 0; i < adev->num_ip_blocks; i++) {
4017 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
4018 continue;
4019 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
4020 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
4021 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
4022 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP && amdgpu_sriov_vf(adev))) {
4023
4024 r = amdgpu_ip_block_resume(&adev->ip_blocks[i]);
4025 if (r)
4026 return r;
4027 }
4028 }
4029
4030 return 0;
4031 }
4032
4033 /**
4034 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
4035 *
4036 * @adev: amdgpu_device pointer
4037 *
4038 * Second resume function for hardware IPs. The list of all the hardware
4039 * IPs that make up the asic is walked and the resume callbacks are run for
4040 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
4041 * functional state after a suspend and updates the software state as
4042 * necessary. This function is also used for restoring the GPU after a GPU
4043 * reset.
4044 * Returns 0 on success, negative error code on failure.
4045 */
amdgpu_device_ip_resume_phase2(struct amdgpu_device * adev)4046 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
4047 {
4048 int i, r;
4049
4050 for (i = 0; i < adev->num_ip_blocks; i++) {
4051 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
4052 continue;
4053 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
4054 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
4055 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
4056 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE ||
4057 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
4058 continue;
4059 r = amdgpu_ip_block_resume(&adev->ip_blocks[i]);
4060 if (r)
4061 return r;
4062 }
4063
4064 return 0;
4065 }
4066
4067 /**
4068 * amdgpu_device_ip_resume_phase3 - run resume for hardware IPs
4069 *
4070 * @adev: amdgpu_device pointer
4071 *
4072 * Third resume function for hardware IPs. The list of all the hardware
4073 * IPs that make up the asic is walked and the resume callbacks are run for
4074 * all DCE. resume puts the hardware into a functional state after a suspend
4075 * and updates the software state as necessary. This function is also used
4076 * for restoring the GPU after a GPU reset.
4077 *
4078 * Returns 0 on success, negative error code on failure.
4079 */
amdgpu_device_ip_resume_phase3(struct amdgpu_device * adev)4080 static int amdgpu_device_ip_resume_phase3(struct amdgpu_device *adev)
4081 {
4082 int i, r;
4083
4084 for (i = 0; i < adev->num_ip_blocks; i++) {
4085 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
4086 continue;
4087 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) {
4088 r = amdgpu_ip_block_resume(&adev->ip_blocks[i]);
4089 if (r)
4090 return r;
4091 }
4092 }
4093
4094 return 0;
4095 }
4096
4097 /**
4098 * amdgpu_device_ip_resume - run resume for hardware IPs
4099 *
4100 * @adev: amdgpu_device pointer
4101 *
4102 * Main resume function for hardware IPs. The hardware IPs
4103 * are split into two resume functions because they are
4104 * also used in recovering from a GPU reset and some additional
4105 * steps need to be take between them. In this case (S3/S4) they are
4106 * run sequentially.
4107 * Returns 0 on success, negative error code on failure.
4108 */
amdgpu_device_ip_resume(struct amdgpu_device * adev)4109 static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
4110 {
4111 int r;
4112
4113 r = amdgpu_device_ip_resume_phase1(adev);
4114 if (r)
4115 return r;
4116
4117 r = amdgpu_device_fw_loading(adev);
4118 if (r)
4119 return r;
4120
4121 r = amdgpu_device_ip_resume_phase2(adev);
4122
4123 if (adev->mman.buffer_funcs_ring->sched.ready)
4124 amdgpu_ttm_set_buffer_funcs_status(adev, true);
4125
4126 if (r)
4127 return r;
4128
4129 amdgpu_fence_driver_hw_init(adev);
4130
4131 r = amdgpu_device_ip_resume_phase3(adev);
4132
4133 return r;
4134 }
4135
4136 /**
4137 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
4138 *
4139 * @adev: amdgpu_device pointer
4140 *
4141 * Query the VBIOS data tables to determine if the board supports SR-IOV.
4142 */
amdgpu_device_detect_sriov_bios(struct amdgpu_device * adev)4143 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
4144 {
4145 if (amdgpu_sriov_vf(adev)) {
4146 if (adev->is_atom_fw) {
4147 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
4148 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
4149 } else {
4150 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
4151 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
4152 }
4153
4154 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
4155 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
4156 }
4157 }
4158
4159 /**
4160 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
4161 *
4162 * @pdev : pci device context
4163 * @asic_type: AMD asic type
4164 *
4165 * Check if there is DC (new modesetting infrastructre) support for an asic.
4166 * returns true if DC has support, false if not.
4167 */
amdgpu_device_asic_has_dc_support(struct pci_dev * pdev,enum amd_asic_type asic_type)4168 bool amdgpu_device_asic_has_dc_support(struct pci_dev *pdev,
4169 enum amd_asic_type asic_type)
4170 {
4171 switch (asic_type) {
4172 #ifdef CONFIG_DRM_AMDGPU_SI
4173 case CHIP_HAINAN:
4174 #endif
4175 case CHIP_TOPAZ:
4176 /* chips with no display hardware */
4177 return false;
4178 #if defined(CONFIG_DRM_AMD_DC)
4179 case CHIP_TAHITI:
4180 case CHIP_PITCAIRN:
4181 case CHIP_VERDE:
4182 case CHIP_OLAND:
4183 /*
4184 * We have systems in the wild with these ASICs that require
4185 * LVDS and VGA support which is not supported with DC.
4186 *
4187 * Fallback to the non-DC driver here by default so as not to
4188 * cause regressions.
4189 */
4190 #if defined(CONFIG_DRM_AMD_DC_SI)
4191 return amdgpu_dc > 0;
4192 #else
4193 return false;
4194 #endif
4195 case CHIP_BONAIRE:
4196 case CHIP_KAVERI:
4197 case CHIP_KABINI:
4198 case CHIP_MULLINS:
4199 /*
4200 * We have systems in the wild with these ASICs that require
4201 * VGA support which is not supported with DC.
4202 *
4203 * Fallback to the non-DC driver here by default so as not to
4204 * cause regressions.
4205 */
4206 return amdgpu_dc > 0;
4207 default:
4208 return amdgpu_dc != 0;
4209 #else
4210 default:
4211 if (amdgpu_dc > 0)
4212 dev_info_once(
4213 &pdev->dev,
4214 "Display Core has been requested via kernel parameter but isn't supported by ASIC, ignoring\n");
4215 return false;
4216 #endif
4217 }
4218 }
4219
4220 /**
4221 * amdgpu_device_has_dc_support - check if dc is supported
4222 *
4223 * @adev: amdgpu_device pointer
4224 *
4225 * Returns true for supported, false for not supported
4226 */
amdgpu_device_has_dc_support(struct amdgpu_device * adev)4227 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
4228 {
4229 if (adev->enable_virtual_display ||
4230 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
4231 return false;
4232
4233 return amdgpu_device_asic_has_dc_support(adev->pdev, adev->asic_type);
4234 }
4235
amdgpu_device_xgmi_reset_func(struct work_struct * __work)4236 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
4237 {
4238 struct amdgpu_device *adev =
4239 container_of(__work, struct amdgpu_device, xgmi_reset_work);
4240 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
4241
4242 /* It's a bug to not have a hive within this function */
4243 if (WARN_ON(!hive))
4244 return;
4245
4246 /*
4247 * Use task barrier to synchronize all xgmi reset works across the
4248 * hive. task_barrier_enter and task_barrier_exit will block
4249 * until all the threads running the xgmi reset works reach
4250 * those points. task_barrier_full will do both blocks.
4251 */
4252 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
4253
4254 task_barrier_enter(&hive->tb);
4255 adev->asic_reset_res = amdgpu_device_baco_enter(adev);
4256
4257 if (adev->asic_reset_res)
4258 goto fail;
4259
4260 task_barrier_exit(&hive->tb);
4261 adev->asic_reset_res = amdgpu_device_baco_exit(adev);
4262
4263 if (adev->asic_reset_res)
4264 goto fail;
4265
4266 amdgpu_ras_reset_error_count(adev, AMDGPU_RAS_BLOCK__MMHUB);
4267 } else {
4268
4269 task_barrier_full(&hive->tb);
4270 adev->asic_reset_res = amdgpu_asic_reset(adev);
4271 }
4272
4273 fail:
4274 if (adev->asic_reset_res)
4275 dev_warn(adev->dev,
4276 "ASIC reset failed with error, %d for drm dev, %s",
4277 adev->asic_reset_res, adev_to_drm(adev)->unique);
4278 amdgpu_put_xgmi_hive(hive);
4279 }
4280
amdgpu_device_get_job_timeout_settings(struct amdgpu_device * adev)4281 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
4282 {
4283 char *input = amdgpu_lockup_timeout;
4284 char *timeout_setting = NULL;
4285 int index = 0;
4286 long timeout;
4287 int ret = 0;
4288
4289 /*
4290 * By default timeout for jobs is 10 sec
4291 */
4292 adev->compute_timeout = adev->gfx_timeout = msecs_to_jiffies(10000);
4293 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
4294
4295 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
4296 while ((timeout_setting = strsep(&input, ",")) &&
4297 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
4298 ret = kstrtol(timeout_setting, 0, &timeout);
4299 if (ret)
4300 return ret;
4301
4302 if (timeout == 0) {
4303 index++;
4304 continue;
4305 } else if (timeout < 0) {
4306 timeout = MAX_SCHEDULE_TIMEOUT;
4307 dev_warn(adev->dev, "lockup timeout disabled");
4308 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
4309 } else {
4310 timeout = msecs_to_jiffies(timeout);
4311 }
4312
4313 switch (index++) {
4314 case 0:
4315 adev->gfx_timeout = timeout;
4316 break;
4317 case 1:
4318 adev->compute_timeout = timeout;
4319 break;
4320 case 2:
4321 adev->sdma_timeout = timeout;
4322 break;
4323 case 3:
4324 adev->video_timeout = timeout;
4325 break;
4326 default:
4327 break;
4328 }
4329 }
4330 /*
4331 * There is only one value specified and
4332 * it should apply to all non-compute jobs.
4333 */
4334 if (index == 1) {
4335 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
4336 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
4337 adev->compute_timeout = adev->gfx_timeout;
4338 }
4339 }
4340
4341 return ret;
4342 }
4343
4344 /**
4345 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
4346 *
4347 * @adev: amdgpu_device pointer
4348 *
4349 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
4350 */
amdgpu_device_check_iommu_direct_map(struct amdgpu_device * adev)4351 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
4352 {
4353 struct iommu_domain *domain;
4354
4355 domain = iommu_get_domain_for_dev(adev->dev);
4356 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
4357 adev->ram_is_direct_mapped = true;
4358 }
4359
4360 #if defined(CONFIG_HSA_AMD_P2P)
4361 /**
4362 * amdgpu_device_check_iommu_remap - Check if DMA remapping is enabled.
4363 *
4364 * @adev: amdgpu_device pointer
4365 *
4366 * return if IOMMU remapping bar address
4367 */
amdgpu_device_check_iommu_remap(struct amdgpu_device * adev)4368 static bool amdgpu_device_check_iommu_remap(struct amdgpu_device *adev)
4369 {
4370 struct iommu_domain *domain;
4371
4372 domain = iommu_get_domain_for_dev(adev->dev);
4373 if (domain && (domain->type == IOMMU_DOMAIN_DMA ||
4374 domain->type == IOMMU_DOMAIN_DMA_FQ))
4375 return true;
4376
4377 return false;
4378 }
4379 #endif
4380
amdgpu_device_set_mcbp(struct amdgpu_device * adev)4381 static void amdgpu_device_set_mcbp(struct amdgpu_device *adev)
4382 {
4383 if (amdgpu_mcbp == 1)
4384 adev->gfx.mcbp = true;
4385 else if (amdgpu_mcbp == 0)
4386 adev->gfx.mcbp = false;
4387
4388 if (amdgpu_sriov_vf(adev))
4389 adev->gfx.mcbp = true;
4390
4391 if (adev->gfx.mcbp)
4392 dev_info(adev->dev, "MCBP is enabled\n");
4393 }
4394
4395 /**
4396 * amdgpu_device_init - initialize the driver
4397 *
4398 * @adev: amdgpu_device pointer
4399 * @flags: driver flags
4400 *
4401 * Initializes the driver info and hw (all asics).
4402 * Returns 0 for success or an error on failure.
4403 * Called at driver startup.
4404 */
amdgpu_device_init(struct amdgpu_device * adev,uint32_t flags)4405 int amdgpu_device_init(struct amdgpu_device *adev,
4406 uint32_t flags)
4407 {
4408 struct pci_dev *pdev = adev->pdev;
4409 int r, i;
4410 bool px = false;
4411 u32 max_MBps;
4412 int tmp;
4413
4414 adev->shutdown = false;
4415 adev->flags = flags;
4416
4417 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
4418 adev->asic_type = amdgpu_force_asic_type;
4419 else
4420 adev->asic_type = flags & AMD_ASIC_MASK;
4421
4422 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
4423 if (amdgpu_emu_mode == 1)
4424 adev->usec_timeout *= 10;
4425 adev->gmc.gart_size = 512 * 1024 * 1024;
4426 adev->accel_working = false;
4427 adev->num_rings = 0;
4428 RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub());
4429 adev->mman.buffer_funcs = NULL;
4430 adev->mman.buffer_funcs_ring = NULL;
4431 adev->vm_manager.vm_pte_funcs = NULL;
4432 adev->vm_manager.vm_pte_num_scheds = 0;
4433 adev->gmc.gmc_funcs = NULL;
4434 adev->harvest_ip_mask = 0x0;
4435 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
4436 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
4437
4438 adev->smc_rreg = &amdgpu_invalid_rreg;
4439 adev->smc_wreg = &amdgpu_invalid_wreg;
4440 adev->pcie_rreg = &amdgpu_invalid_rreg;
4441 adev->pcie_wreg = &amdgpu_invalid_wreg;
4442 adev->pcie_rreg_ext = &amdgpu_invalid_rreg_ext;
4443 adev->pcie_wreg_ext = &amdgpu_invalid_wreg_ext;
4444 adev->pciep_rreg = &amdgpu_invalid_rreg;
4445 adev->pciep_wreg = &amdgpu_invalid_wreg;
4446 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
4447 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
4448 adev->pcie_rreg64_ext = &amdgpu_invalid_rreg64_ext;
4449 adev->pcie_wreg64_ext = &amdgpu_invalid_wreg64_ext;
4450 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
4451 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
4452 adev->didt_rreg = &amdgpu_invalid_rreg;
4453 adev->didt_wreg = &amdgpu_invalid_wreg;
4454 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
4455 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
4456 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
4457 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
4458
4459 dev_info(
4460 adev->dev,
4461 "initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
4462 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
4463 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
4464
4465 /* mutex initialization are all done here so we
4466 * can recall function without having locking issues
4467 */
4468 mutex_init(&adev->firmware.mutex);
4469 mutex_init(&adev->pm.mutex);
4470 mutex_init(&adev->gfx.gpu_clock_mutex);
4471 mutex_init(&adev->srbm_mutex);
4472 mutex_init(&adev->gfx.pipe_reserve_mutex);
4473 mutex_init(&adev->gfx.gfx_off_mutex);
4474 mutex_init(&adev->gfx.partition_mutex);
4475 mutex_init(&adev->grbm_idx_mutex);
4476 mutex_init(&adev->mn_lock);
4477 mutex_init(&adev->virt.vf_errors.lock);
4478 hash_init(adev->mn_hash);
4479 mutex_init(&adev->psp.mutex);
4480 mutex_init(&adev->notifier_lock);
4481 mutex_init(&adev->pm.stable_pstate_ctx_lock);
4482 mutex_init(&adev->benchmark_mutex);
4483 mutex_init(&adev->gfx.reset_sem_mutex);
4484 /* Initialize the mutex for cleaner shader isolation between GFX and compute processes */
4485 mutex_init(&adev->enforce_isolation_mutex);
4486 for (i = 0; i < MAX_XCP; ++i) {
4487 adev->isolation[i].spearhead = dma_fence_get_stub();
4488 amdgpu_sync_create(&adev->isolation[i].active);
4489 amdgpu_sync_create(&adev->isolation[i].prev);
4490 }
4491 mutex_init(&adev->gfx.userq_sch_mutex);
4492 mutex_init(&adev->gfx.workload_profile_mutex);
4493 mutex_init(&adev->vcn.workload_profile_mutex);
4494 mutex_init(&adev->userq_mutex);
4495
4496 amdgpu_device_init_apu_flags(adev);
4497
4498 r = amdgpu_device_check_arguments(adev);
4499 if (r)
4500 return r;
4501
4502 spin_lock_init(&adev->mmio_idx_lock);
4503 spin_lock_init(&adev->smc_idx_lock);
4504 spin_lock_init(&adev->pcie_idx_lock);
4505 spin_lock_init(&adev->uvd_ctx_idx_lock);
4506 spin_lock_init(&adev->didt_idx_lock);
4507 spin_lock_init(&adev->gc_cac_idx_lock);
4508 spin_lock_init(&adev->se_cac_idx_lock);
4509 spin_lock_init(&adev->audio_endpt_idx_lock);
4510 spin_lock_init(&adev->mm_stats.lock);
4511 spin_lock_init(&adev->virt.rlcg_reg_lock);
4512 spin_lock_init(&adev->wb.lock);
4513
4514 xa_init_flags(&adev->userq_xa, XA_FLAGS_LOCK_IRQ);
4515
4516 INIT_LIST_HEAD(&adev->reset_list);
4517
4518 INIT_LIST_HEAD(&adev->ras_list);
4519
4520 INIT_LIST_HEAD(&adev->pm.od_kobj_list);
4521
4522 INIT_LIST_HEAD(&adev->userq_mgr_list);
4523
4524 INIT_DELAYED_WORK(&adev->delayed_init_work,
4525 amdgpu_device_delayed_init_work_handler);
4526 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
4527 amdgpu_device_delay_enable_gfx_off);
4528 /*
4529 * Initialize the enforce_isolation work structures for each XCP
4530 * partition. This work handler is responsible for enforcing shader
4531 * isolation on AMD GPUs. It counts the number of emitted fences for
4532 * each GFX and compute ring. If there are any fences, it schedules
4533 * the `enforce_isolation_work` to be run after a delay. If there are
4534 * no fences, it signals the Kernel Fusion Driver (KFD) to resume the
4535 * runqueue.
4536 */
4537 for (i = 0; i < MAX_XCP; i++) {
4538 INIT_DELAYED_WORK(&adev->gfx.enforce_isolation[i].work,
4539 amdgpu_gfx_enforce_isolation_handler);
4540 adev->gfx.enforce_isolation[i].adev = adev;
4541 adev->gfx.enforce_isolation[i].xcp_id = i;
4542 }
4543
4544 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
4545
4546 adev->gfx.gfx_off_req_count = 1;
4547 adev->gfx.gfx_off_residency = 0;
4548 adev->gfx.gfx_off_entrycount = 0;
4549 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
4550
4551 atomic_set(&adev->throttling_logging_enabled, 1);
4552 /*
4553 * If throttling continues, logging will be performed every minute
4554 * to avoid log flooding. "-1" is subtracted since the thermal
4555 * throttling interrupt comes every second. Thus, the total logging
4556 * interval is 59 seconds(retelimited printk interval) + 1(waiting
4557 * for throttling interrupt) = 60 seconds.
4558 */
4559 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
4560
4561 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
4562
4563 /* Registers mapping */
4564 /* TODO: block userspace mapping of io register */
4565 if (adev->asic_type >= CHIP_BONAIRE) {
4566 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
4567 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
4568 } else {
4569 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
4570 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
4571 }
4572
4573 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
4574 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
4575
4576 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
4577 if (!adev->rmmio)
4578 return -ENOMEM;
4579
4580 dev_info(adev->dev, "register mmio base: 0x%08X\n",
4581 (uint32_t)adev->rmmio_base);
4582 dev_info(adev->dev, "register mmio size: %u\n",
4583 (unsigned int)adev->rmmio_size);
4584
4585 /*
4586 * Reset domain needs to be present early, before XGMI hive discovered
4587 * (if any) and initialized to use reset sem and in_gpu reset flag
4588 * early on during init and before calling to RREG32.
4589 */
4590 adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
4591 if (!adev->reset_domain)
4592 return -ENOMEM;
4593
4594 /* detect hw virtualization here */
4595 amdgpu_virt_init(adev);
4596
4597 amdgpu_device_get_pcie_info(adev);
4598
4599 r = amdgpu_device_get_job_timeout_settings(adev);
4600 if (r) {
4601 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4602 return r;
4603 }
4604
4605 amdgpu_device_set_mcbp(adev);
4606
4607 /*
4608 * By default, use default mode where all blocks are expected to be
4609 * initialized. At present a 'swinit' of blocks is required to be
4610 * completed before the need for a different level is detected.
4611 */
4612 amdgpu_set_init_level(adev, AMDGPU_INIT_LEVEL_DEFAULT);
4613 /* early init functions */
4614 r = amdgpu_device_ip_early_init(adev);
4615 if (r)
4616 return r;
4617
4618 /*
4619 * No need to remove conflicting FBs for non-display class devices.
4620 * This prevents the sysfb from being freed accidently.
4621 */
4622 if ((pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA ||
4623 (pdev->class >> 8) == PCI_CLASS_DISPLAY_OTHER) {
4624 /* Get rid of things like offb */
4625 r = aperture_remove_conflicting_pci_devices(adev->pdev, amdgpu_kms_driver.name);
4626 if (r)
4627 return r;
4628 }
4629
4630 /* Enable TMZ based on IP_VERSION */
4631 amdgpu_gmc_tmz_set(adev);
4632
4633 if (amdgpu_sriov_vf(adev) &&
4634 amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0))
4635 /* VF MMIO access (except mailbox range) from CPU
4636 * will be blocked during sriov runtime
4637 */
4638 adev->virt.caps |= AMDGPU_VF_MMIO_ACCESS_PROTECT;
4639
4640 amdgpu_gmc_noretry_set(adev);
4641 /* Need to get xgmi info early to decide the reset behavior*/
4642 if (adev->gmc.xgmi.supported) {
4643 r = adev->gfxhub.funcs->get_xgmi_info(adev);
4644 if (r)
4645 return r;
4646 }
4647
4648 /* enable PCIE atomic ops */
4649 if (amdgpu_sriov_vf(adev)) {
4650 if (adev->virt.fw_reserve.p_pf2vf)
4651 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
4652 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
4653 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4654 /* APUs w/ gfx9 onwards doesn't reply on PCIe atomics, rather it is a
4655 * internal path natively support atomics, set have_atomics_support to true.
4656 */
4657 } else if ((adev->flags & AMD_IS_APU) &&
4658 (amdgpu_ip_version(adev, GC_HWIP, 0) >
4659 IP_VERSION(9, 0, 0))) {
4660 adev->have_atomics_support = true;
4661 } else {
4662 adev->have_atomics_support =
4663 !pci_enable_atomic_ops_to_root(adev->pdev,
4664 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
4665 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4666 }
4667
4668 if (!adev->have_atomics_support)
4669 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
4670
4671 /* doorbell bar mapping and doorbell index init*/
4672 amdgpu_doorbell_init(adev);
4673
4674 if (amdgpu_emu_mode == 1) {
4675 /* post the asic on emulation mode */
4676 emu_soc_asic_init(adev);
4677 goto fence_driver_init;
4678 }
4679
4680 amdgpu_reset_init(adev);
4681
4682 /* detect if we are with an SRIOV vbios */
4683 if (adev->bios)
4684 amdgpu_device_detect_sriov_bios(adev);
4685
4686 /* check if we need to reset the asic
4687 * E.g., driver was not cleanly unloaded previously, etc.
4688 */
4689 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
4690 if (adev->gmc.xgmi.num_physical_nodes) {
4691 dev_info(adev->dev, "Pending hive reset.\n");
4692 amdgpu_set_init_level(adev,
4693 AMDGPU_INIT_LEVEL_MINIMAL_XGMI);
4694 } else if (amdgpu_ip_version(adev, MP1_HWIP, 0) == IP_VERSION(13, 0, 10) &&
4695 !amdgpu_device_has_display_hardware(adev)) {
4696 r = psp_gpu_reset(adev);
4697 } else {
4698 tmp = amdgpu_reset_method;
4699 /* It should do a default reset when loading or reloading the driver,
4700 * regardless of the module parameter reset_method.
4701 */
4702 amdgpu_reset_method = AMD_RESET_METHOD_NONE;
4703 r = amdgpu_asic_reset(adev);
4704 amdgpu_reset_method = tmp;
4705 }
4706
4707 if (r) {
4708 dev_err(adev->dev, "asic reset on init failed\n");
4709 goto failed;
4710 }
4711 }
4712
4713 /* Post card if necessary */
4714 if (amdgpu_device_need_post(adev)) {
4715 if (!adev->bios) {
4716 dev_err(adev->dev, "no vBIOS found\n");
4717 r = -EINVAL;
4718 goto failed;
4719 }
4720 dev_info(adev->dev, "GPU posting now...\n");
4721 r = amdgpu_device_asic_init(adev);
4722 if (r) {
4723 dev_err(adev->dev, "gpu post error!\n");
4724 goto failed;
4725 }
4726 }
4727
4728 if (adev->bios) {
4729 if (adev->is_atom_fw) {
4730 /* Initialize clocks */
4731 r = amdgpu_atomfirmware_get_clock_info(adev);
4732 if (r) {
4733 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
4734 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
4735 goto failed;
4736 }
4737 } else {
4738 /* Initialize clocks */
4739 r = amdgpu_atombios_get_clock_info(adev);
4740 if (r) {
4741 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
4742 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
4743 goto failed;
4744 }
4745 /* init i2c buses */
4746 amdgpu_i2c_init(adev);
4747 }
4748 }
4749
4750 fence_driver_init:
4751 /* Fence driver */
4752 r = amdgpu_fence_driver_sw_init(adev);
4753 if (r) {
4754 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
4755 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
4756 goto failed;
4757 }
4758
4759 /* init the mode config */
4760 drm_mode_config_init(adev_to_drm(adev));
4761
4762 r = amdgpu_device_ip_init(adev);
4763 if (r) {
4764 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
4765 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
4766 goto release_ras_con;
4767 }
4768
4769 amdgpu_fence_driver_hw_init(adev);
4770
4771 dev_info(adev->dev,
4772 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
4773 adev->gfx.config.max_shader_engines,
4774 adev->gfx.config.max_sh_per_se,
4775 adev->gfx.config.max_cu_per_sh,
4776 adev->gfx.cu_info.number);
4777
4778 adev->accel_working = true;
4779
4780 amdgpu_vm_check_compute_bug(adev);
4781
4782 /* Initialize the buffer migration limit. */
4783 if (amdgpu_moverate >= 0)
4784 max_MBps = amdgpu_moverate;
4785 else
4786 max_MBps = 8; /* Allow 8 MB/s. */
4787 /* Get a log2 for easy divisions. */
4788 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
4789
4790 /*
4791 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
4792 * Otherwise the mgpu fan boost feature will be skipped due to the
4793 * gpu instance is counted less.
4794 */
4795 amdgpu_register_gpu_instance(adev);
4796
4797 /* enable clockgating, etc. after ib tests, etc. since some blocks require
4798 * explicit gating rather than handling it automatically.
4799 */
4800 if (adev->init_lvl->level != AMDGPU_INIT_LEVEL_MINIMAL_XGMI) {
4801 r = amdgpu_device_ip_late_init(adev);
4802 if (r) {
4803 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
4804 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
4805 goto release_ras_con;
4806 }
4807 /* must succeed. */
4808 amdgpu_ras_resume(adev);
4809 queue_delayed_work(system_wq, &adev->delayed_init_work,
4810 msecs_to_jiffies(AMDGPU_RESUME_MS));
4811 }
4812
4813 if (amdgpu_sriov_vf(adev)) {
4814 amdgpu_virt_release_full_gpu(adev, true);
4815 flush_delayed_work(&adev->delayed_init_work);
4816 }
4817
4818 /*
4819 * Place those sysfs registering after `late_init`. As some of those
4820 * operations performed in `late_init` might affect the sysfs
4821 * interfaces creating.
4822 */
4823 r = amdgpu_atombios_sysfs_init(adev);
4824 if (r)
4825 drm_err(&adev->ddev,
4826 "registering atombios sysfs failed (%d).\n", r);
4827
4828 r = amdgpu_pm_sysfs_init(adev);
4829 if (r)
4830 dev_err(adev->dev, "registering pm sysfs failed (%d).\n", r);
4831
4832 r = amdgpu_ucode_sysfs_init(adev);
4833 if (r) {
4834 adev->ucode_sysfs_en = false;
4835 dev_err(adev->dev, "Creating firmware sysfs failed (%d).\n", r);
4836 } else
4837 adev->ucode_sysfs_en = true;
4838
4839 r = amdgpu_device_attr_sysfs_init(adev);
4840 if (r)
4841 dev_err(adev->dev, "Could not create amdgpu device attr\n");
4842
4843 r = devm_device_add_group(adev->dev, &amdgpu_board_attrs_group);
4844 if (r)
4845 dev_err(adev->dev,
4846 "Could not create amdgpu board attributes\n");
4847
4848 amdgpu_fru_sysfs_init(adev);
4849 amdgpu_reg_state_sysfs_init(adev);
4850 amdgpu_xcp_sysfs_init(adev);
4851
4852 if (IS_ENABLED(CONFIG_PERF_EVENTS))
4853 r = amdgpu_pmu_init(adev);
4854 if (r)
4855 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
4856
4857 /* Have stored pci confspace at hand for restore in sudden PCI error */
4858 if (amdgpu_device_cache_pci_state(adev->pdev))
4859 pci_restore_state(pdev);
4860
4861 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
4862 /* this will fail for cards that aren't VGA class devices, just
4863 * ignore it
4864 */
4865 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4866 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
4867
4868 px = amdgpu_device_supports_px(adev);
4869
4870 if (px || (!dev_is_removable(&adev->pdev->dev) &&
4871 apple_gmux_detect(NULL, NULL)))
4872 vga_switcheroo_register_client(adev->pdev,
4873 &amdgpu_switcheroo_ops, px);
4874
4875 if (px)
4876 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
4877
4878 if (adev->init_lvl->level == AMDGPU_INIT_LEVEL_MINIMAL_XGMI)
4879 amdgpu_xgmi_reset_on_init(adev);
4880
4881 amdgpu_device_check_iommu_direct_map(adev);
4882
4883 adev->pm_nb.notifier_call = amdgpu_device_pm_notifier;
4884 r = register_pm_notifier(&adev->pm_nb);
4885 if (r)
4886 goto failed;
4887
4888 return 0;
4889
4890 release_ras_con:
4891 if (amdgpu_sriov_vf(adev))
4892 amdgpu_virt_release_full_gpu(adev, true);
4893
4894 /* failed in exclusive mode due to timeout */
4895 if (amdgpu_sriov_vf(adev) &&
4896 !amdgpu_sriov_runtime(adev) &&
4897 amdgpu_virt_mmio_blocked(adev) &&
4898 !amdgpu_virt_wait_reset(adev)) {
4899 dev_err(adev->dev, "VF exclusive mode timeout\n");
4900 /* Don't send request since VF is inactive. */
4901 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
4902 adev->virt.ops = NULL;
4903 r = -EAGAIN;
4904 }
4905 amdgpu_release_ras_context(adev);
4906
4907 failed:
4908 amdgpu_vf_error_trans_all(adev);
4909
4910 return r;
4911 }
4912
amdgpu_device_unmap_mmio(struct amdgpu_device * adev)4913 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
4914 {
4915
4916 /* Clear all CPU mappings pointing to this device */
4917 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
4918
4919 /* Unmap all mapped bars - Doorbell, registers and VRAM */
4920 amdgpu_doorbell_fini(adev);
4921
4922 iounmap(adev->rmmio);
4923 adev->rmmio = NULL;
4924 if (adev->mman.aper_base_kaddr)
4925 iounmap(adev->mman.aper_base_kaddr);
4926 adev->mman.aper_base_kaddr = NULL;
4927
4928 /* Memory manager related */
4929 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
4930 arch_phys_wc_del(adev->gmc.vram_mtrr);
4931 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
4932 }
4933 }
4934
4935 /**
4936 * amdgpu_device_fini_hw - tear down the driver
4937 *
4938 * @adev: amdgpu_device pointer
4939 *
4940 * Tear down the driver info (all asics).
4941 * Called at driver shutdown.
4942 */
amdgpu_device_fini_hw(struct amdgpu_device * adev)4943 void amdgpu_device_fini_hw(struct amdgpu_device *adev)
4944 {
4945 dev_info(adev->dev, "amdgpu: finishing device.\n");
4946 flush_delayed_work(&adev->delayed_init_work);
4947
4948 if (adev->mman.initialized)
4949 drain_workqueue(adev->mman.bdev.wq);
4950 adev->shutdown = true;
4951
4952 unregister_pm_notifier(&adev->pm_nb);
4953
4954 /* make sure IB test finished before entering exclusive mode
4955 * to avoid preemption on IB test
4956 */
4957 if (amdgpu_sriov_vf(adev)) {
4958 amdgpu_virt_request_full_gpu(adev, false);
4959 amdgpu_virt_fini_data_exchange(adev);
4960 }
4961
4962 /* disable all interrupts */
4963 amdgpu_irq_disable_all(adev);
4964 if (adev->mode_info.mode_config_initialized) {
4965 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4966 drm_helper_force_disable_all(adev_to_drm(adev));
4967 else
4968 drm_atomic_helper_shutdown(adev_to_drm(adev));
4969 }
4970 amdgpu_fence_driver_hw_fini(adev);
4971
4972 if (adev->pm.sysfs_initialized)
4973 amdgpu_pm_sysfs_fini(adev);
4974 if (adev->ucode_sysfs_en)
4975 amdgpu_ucode_sysfs_fini(adev);
4976 amdgpu_device_attr_sysfs_fini(adev);
4977 amdgpu_fru_sysfs_fini(adev);
4978
4979 amdgpu_reg_state_sysfs_fini(adev);
4980 amdgpu_xcp_sysfs_fini(adev);
4981
4982 /* disable ras feature must before hw fini */
4983 amdgpu_ras_pre_fini(adev);
4984
4985 amdgpu_ttm_set_buffer_funcs_status(adev, false);
4986
4987 amdgpu_device_ip_fini_early(adev);
4988
4989 amdgpu_irq_fini_hw(adev);
4990
4991 if (adev->mman.initialized)
4992 ttm_device_clear_dma_mappings(&adev->mman.bdev);
4993
4994 amdgpu_gart_dummy_page_fini(adev);
4995
4996 if (drm_dev_is_unplugged(adev_to_drm(adev)))
4997 amdgpu_device_unmap_mmio(adev);
4998
4999 }
5000
amdgpu_device_fini_sw(struct amdgpu_device * adev)5001 void amdgpu_device_fini_sw(struct amdgpu_device *adev)
5002 {
5003 int i, idx;
5004 bool px;
5005
5006 amdgpu_device_ip_fini(adev);
5007 amdgpu_fence_driver_sw_fini(adev);
5008 amdgpu_ucode_release(&adev->firmware.gpu_info_fw);
5009 adev->accel_working = false;
5010 dma_fence_put(rcu_dereference_protected(adev->gang_submit, true));
5011 for (i = 0; i < MAX_XCP; ++i) {
5012 dma_fence_put(adev->isolation[i].spearhead);
5013 amdgpu_sync_free(&adev->isolation[i].active);
5014 amdgpu_sync_free(&adev->isolation[i].prev);
5015 }
5016
5017 amdgpu_reset_fini(adev);
5018
5019 /* free i2c buses */
5020 amdgpu_i2c_fini(adev);
5021
5022 if (adev->bios) {
5023 if (amdgpu_emu_mode != 1)
5024 amdgpu_atombios_fini(adev);
5025 amdgpu_bios_release(adev);
5026 }
5027
5028 kfree(adev->fru_info);
5029 adev->fru_info = NULL;
5030
5031 kfree(adev->xcp_mgr);
5032 adev->xcp_mgr = NULL;
5033
5034 px = amdgpu_device_supports_px(adev);
5035
5036 if (px || (!dev_is_removable(&adev->pdev->dev) &&
5037 apple_gmux_detect(NULL, NULL)))
5038 vga_switcheroo_unregister_client(adev->pdev);
5039
5040 if (px)
5041 vga_switcheroo_fini_domain_pm_ops(adev->dev);
5042
5043 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
5044 vga_client_unregister(adev->pdev);
5045
5046 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
5047
5048 iounmap(adev->rmmio);
5049 adev->rmmio = NULL;
5050 drm_dev_exit(idx);
5051 }
5052
5053 if (IS_ENABLED(CONFIG_PERF_EVENTS))
5054 amdgpu_pmu_fini(adev);
5055 if (adev->mman.discovery_bin)
5056 amdgpu_discovery_fini(adev);
5057
5058 amdgpu_reset_put_reset_domain(adev->reset_domain);
5059 adev->reset_domain = NULL;
5060
5061 kfree(adev->pci_state);
5062 kfree(adev->pcie_reset_ctx.swds_pcistate);
5063 kfree(adev->pcie_reset_ctx.swus_pcistate);
5064 }
5065
5066 /**
5067 * amdgpu_device_evict_resources - evict device resources
5068 * @adev: amdgpu device object
5069 *
5070 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
5071 * of the vram memory type. Mainly used for evicting device resources
5072 * at suspend time.
5073 *
5074 */
amdgpu_device_evict_resources(struct amdgpu_device * adev)5075 static int amdgpu_device_evict_resources(struct amdgpu_device *adev)
5076 {
5077 int ret;
5078
5079 /* No need to evict vram on APUs unless going to S4 */
5080 if (!adev->in_s4 && (adev->flags & AMD_IS_APU))
5081 return 0;
5082
5083 /* No need to evict when going to S5 through S4 callbacks */
5084 if (system_state == SYSTEM_POWER_OFF)
5085 return 0;
5086
5087 ret = amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM);
5088 if (ret) {
5089 dev_warn(adev->dev, "evicting device resources failed\n");
5090 return ret;
5091 }
5092
5093 if (adev->in_s4) {
5094 ret = ttm_device_prepare_hibernation(&adev->mman.bdev);
5095 if (ret)
5096 dev_err(adev->dev, "prepare hibernation failed, %d\n", ret);
5097 }
5098 return ret;
5099 }
5100
5101 /*
5102 * Suspend & resume.
5103 */
5104 /**
5105 * amdgpu_device_pm_notifier - Notification block for Suspend/Hibernate events
5106 * @nb: notifier block
5107 * @mode: suspend mode
5108 * @data: data
5109 *
5110 * This function is called when the system is about to suspend or hibernate.
5111 * It is used to set the appropriate flags so that eviction can be optimized
5112 * in the pm prepare callback.
5113 */
amdgpu_device_pm_notifier(struct notifier_block * nb,unsigned long mode,void * data)5114 static int amdgpu_device_pm_notifier(struct notifier_block *nb, unsigned long mode,
5115 void *data)
5116 {
5117 struct amdgpu_device *adev = container_of(nb, struct amdgpu_device, pm_nb);
5118
5119 switch (mode) {
5120 case PM_HIBERNATION_PREPARE:
5121 adev->in_s4 = true;
5122 break;
5123 case PM_POST_HIBERNATION:
5124 adev->in_s4 = false;
5125 break;
5126 }
5127
5128 return NOTIFY_DONE;
5129 }
5130
5131 /**
5132 * amdgpu_device_prepare - prepare for device suspend
5133 *
5134 * @dev: drm dev pointer
5135 *
5136 * Prepare to put the hw in the suspend state (all asics).
5137 * Returns 0 for success or an error on failure.
5138 * Called at driver suspend.
5139 */
amdgpu_device_prepare(struct drm_device * dev)5140 int amdgpu_device_prepare(struct drm_device *dev)
5141 {
5142 struct amdgpu_device *adev = drm_to_adev(dev);
5143 int i, r;
5144
5145 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
5146 return 0;
5147
5148 /* Evict the majority of BOs before starting suspend sequence */
5149 r = amdgpu_device_evict_resources(adev);
5150 if (r)
5151 return r;
5152
5153 flush_delayed_work(&adev->gfx.gfx_off_delay_work);
5154
5155 for (i = 0; i < adev->num_ip_blocks; i++) {
5156 if (!adev->ip_blocks[i].status.valid)
5157 continue;
5158 if (!adev->ip_blocks[i].version->funcs->prepare_suspend)
5159 continue;
5160 r = adev->ip_blocks[i].version->funcs->prepare_suspend(&adev->ip_blocks[i]);
5161 if (r)
5162 return r;
5163 }
5164
5165 return 0;
5166 }
5167
5168 /**
5169 * amdgpu_device_complete - complete power state transition
5170 *
5171 * @dev: drm dev pointer
5172 *
5173 * Undo the changes from amdgpu_device_prepare. This will be
5174 * called on all resume transitions, including those that failed.
5175 */
amdgpu_device_complete(struct drm_device * dev)5176 void amdgpu_device_complete(struct drm_device *dev)
5177 {
5178 struct amdgpu_device *adev = drm_to_adev(dev);
5179 int i;
5180
5181 for (i = 0; i < adev->num_ip_blocks; i++) {
5182 if (!adev->ip_blocks[i].status.valid)
5183 continue;
5184 if (!adev->ip_blocks[i].version->funcs->complete)
5185 continue;
5186 adev->ip_blocks[i].version->funcs->complete(&adev->ip_blocks[i]);
5187 }
5188 }
5189
5190 /**
5191 * amdgpu_device_suspend - initiate device suspend
5192 *
5193 * @dev: drm dev pointer
5194 * @notify_clients: notify in-kernel DRM clients
5195 *
5196 * Puts the hw in the suspend state (all asics).
5197 * Returns 0 for success or an error on failure.
5198 * Called at driver suspend.
5199 */
amdgpu_device_suspend(struct drm_device * dev,bool notify_clients)5200 int amdgpu_device_suspend(struct drm_device *dev, bool notify_clients)
5201 {
5202 struct amdgpu_device *adev = drm_to_adev(dev);
5203 int r = 0;
5204
5205 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
5206 return 0;
5207
5208 adev->in_suspend = true;
5209
5210 if (amdgpu_sriov_vf(adev)) {
5211 if (!adev->in_runpm)
5212 amdgpu_amdkfd_suspend_process(adev);
5213 amdgpu_virt_fini_data_exchange(adev);
5214 r = amdgpu_virt_request_full_gpu(adev, false);
5215 if (r)
5216 return r;
5217 }
5218
5219 if (amdgpu_acpi_smart_shift_update(adev, AMDGPU_SS_DEV_D3))
5220 dev_warn(adev->dev, "smart shift update failed\n");
5221
5222 if (notify_clients)
5223 drm_client_dev_suspend(adev_to_drm(adev), false);
5224
5225 cancel_delayed_work_sync(&adev->delayed_init_work);
5226
5227 amdgpu_ras_suspend(adev);
5228
5229 amdgpu_device_ip_suspend_phase1(adev);
5230
5231 amdgpu_amdkfd_suspend(adev, !amdgpu_sriov_vf(adev) && !adev->in_runpm);
5232 amdgpu_userq_suspend(adev);
5233
5234 r = amdgpu_device_evict_resources(adev);
5235 if (r)
5236 return r;
5237
5238 amdgpu_ttm_set_buffer_funcs_status(adev, false);
5239
5240 amdgpu_fence_driver_hw_fini(adev);
5241
5242 amdgpu_device_ip_suspend_phase2(adev);
5243
5244 if (amdgpu_sriov_vf(adev))
5245 amdgpu_virt_release_full_gpu(adev, false);
5246
5247 return 0;
5248 }
5249
amdgpu_virt_resume(struct amdgpu_device * adev)5250 static inline int amdgpu_virt_resume(struct amdgpu_device *adev)
5251 {
5252 int r;
5253 unsigned int prev_physical_node_id = adev->gmc.xgmi.physical_node_id;
5254
5255 /* During VM resume, QEMU programming of VF MSIX table (register GFXMSIX_VECT0_ADDR_LO)
5256 * may not work. The access could be blocked by nBIF protection as VF isn't in
5257 * exclusive access mode. Exclusive access is enabled now, disable/enable MSIX
5258 * so that QEMU reprograms MSIX table.
5259 */
5260 amdgpu_restore_msix(adev);
5261
5262 r = adev->gfxhub.funcs->get_xgmi_info(adev);
5263 if (r)
5264 return r;
5265
5266 dev_info(adev->dev, "xgmi node, old id %d, new id %d\n",
5267 prev_physical_node_id, adev->gmc.xgmi.physical_node_id);
5268
5269 adev->vm_manager.vram_base_offset = adev->gfxhub.funcs->get_mc_fb_offset(adev);
5270 adev->vm_manager.vram_base_offset +=
5271 adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
5272
5273 return 0;
5274 }
5275
5276 /**
5277 * amdgpu_device_resume - initiate device resume
5278 *
5279 * @dev: drm dev pointer
5280 * @notify_clients: notify in-kernel DRM clients
5281 *
5282 * Bring the hw back to operating state (all asics).
5283 * Returns 0 for success or an error on failure.
5284 * Called at driver resume.
5285 */
amdgpu_device_resume(struct drm_device * dev,bool notify_clients)5286 int amdgpu_device_resume(struct drm_device *dev, bool notify_clients)
5287 {
5288 struct amdgpu_device *adev = drm_to_adev(dev);
5289 int r = 0;
5290
5291 if (amdgpu_sriov_vf(adev)) {
5292 r = amdgpu_virt_request_full_gpu(adev, true);
5293 if (r)
5294 return r;
5295 }
5296
5297 if (amdgpu_virt_xgmi_migrate_enabled(adev)) {
5298 r = amdgpu_virt_resume(adev);
5299 if (r)
5300 goto exit;
5301 }
5302
5303 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
5304 return 0;
5305
5306 if (adev->in_s0ix)
5307 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
5308
5309 /* post card */
5310 if (amdgpu_device_need_post(adev)) {
5311 r = amdgpu_device_asic_init(adev);
5312 if (r)
5313 dev_err(adev->dev, "amdgpu asic init failed\n");
5314 }
5315
5316 r = amdgpu_device_ip_resume(adev);
5317
5318 if (r) {
5319 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
5320 goto exit;
5321 }
5322
5323 r = amdgpu_amdkfd_resume(adev, !amdgpu_sriov_vf(adev) && !adev->in_runpm);
5324 if (r)
5325 goto exit;
5326
5327 r = amdgpu_userq_resume(adev);
5328 if (r)
5329 goto exit;
5330
5331 r = amdgpu_device_ip_late_init(adev);
5332 if (r)
5333 goto exit;
5334
5335 queue_delayed_work(system_wq, &adev->delayed_init_work,
5336 msecs_to_jiffies(AMDGPU_RESUME_MS));
5337 exit:
5338 if (amdgpu_sriov_vf(adev)) {
5339 amdgpu_virt_init_data_exchange(adev);
5340 amdgpu_virt_release_full_gpu(adev, true);
5341
5342 if (!r && !adev->in_runpm)
5343 r = amdgpu_amdkfd_resume_process(adev);
5344 }
5345
5346 if (r)
5347 return r;
5348
5349 /* Make sure IB tests flushed */
5350 flush_delayed_work(&adev->delayed_init_work);
5351
5352 if (notify_clients)
5353 drm_client_dev_resume(adev_to_drm(adev), false);
5354
5355 amdgpu_ras_resume(adev);
5356
5357 if (adev->mode_info.num_crtc) {
5358 /*
5359 * Most of the connector probing functions try to acquire runtime pm
5360 * refs to ensure that the GPU is powered on when connector polling is
5361 * performed. Since we're calling this from a runtime PM callback,
5362 * trying to acquire rpm refs will cause us to deadlock.
5363 *
5364 * Since we're guaranteed to be holding the rpm lock, it's safe to
5365 * temporarily disable the rpm helpers so this doesn't deadlock us.
5366 */
5367 #ifdef CONFIG_PM
5368 dev->dev->power.disable_depth++;
5369 #endif
5370 if (!adev->dc_enabled)
5371 drm_helper_hpd_irq_event(dev);
5372 else
5373 drm_kms_helper_hotplug_event(dev);
5374 #ifdef CONFIG_PM
5375 dev->dev->power.disable_depth--;
5376 #endif
5377 }
5378
5379 amdgpu_vram_mgr_clear_reset_blocks(adev);
5380 adev->in_suspend = false;
5381
5382 if (amdgpu_acpi_smart_shift_update(adev, AMDGPU_SS_DEV_D0))
5383 dev_warn(adev->dev, "smart shift update failed\n");
5384
5385 return 0;
5386 }
5387
5388 /**
5389 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
5390 *
5391 * @adev: amdgpu_device pointer
5392 *
5393 * The list of all the hardware IPs that make up the asic is walked and
5394 * the check_soft_reset callbacks are run. check_soft_reset determines
5395 * if the asic is still hung or not.
5396 * Returns true if any of the IPs are still in a hung state, false if not.
5397 */
amdgpu_device_ip_check_soft_reset(struct amdgpu_device * adev)5398 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
5399 {
5400 int i;
5401 bool asic_hang = false;
5402
5403 if (amdgpu_sriov_vf(adev))
5404 return true;
5405
5406 if (amdgpu_asic_need_full_reset(adev))
5407 return true;
5408
5409 for (i = 0; i < adev->num_ip_blocks; i++) {
5410 if (!adev->ip_blocks[i].status.valid)
5411 continue;
5412 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
5413 adev->ip_blocks[i].status.hang =
5414 adev->ip_blocks[i].version->funcs->check_soft_reset(
5415 &adev->ip_blocks[i]);
5416 if (adev->ip_blocks[i].status.hang) {
5417 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
5418 asic_hang = true;
5419 }
5420 }
5421 return asic_hang;
5422 }
5423
5424 /**
5425 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
5426 *
5427 * @adev: amdgpu_device pointer
5428 *
5429 * The list of all the hardware IPs that make up the asic is walked and the
5430 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
5431 * handles any IP specific hardware or software state changes that are
5432 * necessary for a soft reset to succeed.
5433 * Returns 0 on success, negative error code on failure.
5434 */
amdgpu_device_ip_pre_soft_reset(struct amdgpu_device * adev)5435 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
5436 {
5437 int i, r = 0;
5438
5439 for (i = 0; i < adev->num_ip_blocks; i++) {
5440 if (!adev->ip_blocks[i].status.valid)
5441 continue;
5442 if (adev->ip_blocks[i].status.hang &&
5443 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
5444 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(&adev->ip_blocks[i]);
5445 if (r)
5446 return r;
5447 }
5448 }
5449
5450 return 0;
5451 }
5452
5453 /**
5454 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
5455 *
5456 * @adev: amdgpu_device pointer
5457 *
5458 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
5459 * reset is necessary to recover.
5460 * Returns true if a full asic reset is required, false if not.
5461 */
amdgpu_device_ip_need_full_reset(struct amdgpu_device * adev)5462 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
5463 {
5464 int i;
5465
5466 if (amdgpu_asic_need_full_reset(adev))
5467 return true;
5468
5469 for (i = 0; i < adev->num_ip_blocks; i++) {
5470 if (!adev->ip_blocks[i].status.valid)
5471 continue;
5472 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
5473 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
5474 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
5475 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
5476 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
5477 if (adev->ip_blocks[i].status.hang) {
5478 dev_info(adev->dev, "Some block need full reset!\n");
5479 return true;
5480 }
5481 }
5482 }
5483 return false;
5484 }
5485
5486 /**
5487 * amdgpu_device_ip_soft_reset - do a soft reset
5488 *
5489 * @adev: amdgpu_device pointer
5490 *
5491 * The list of all the hardware IPs that make up the asic is walked and the
5492 * soft_reset callbacks are run if the block is hung. soft_reset handles any
5493 * IP specific hardware or software state changes that are necessary to soft
5494 * reset the IP.
5495 * Returns 0 on success, negative error code on failure.
5496 */
amdgpu_device_ip_soft_reset(struct amdgpu_device * adev)5497 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
5498 {
5499 int i, r = 0;
5500
5501 for (i = 0; i < adev->num_ip_blocks; i++) {
5502 if (!adev->ip_blocks[i].status.valid)
5503 continue;
5504 if (adev->ip_blocks[i].status.hang &&
5505 adev->ip_blocks[i].version->funcs->soft_reset) {
5506 r = adev->ip_blocks[i].version->funcs->soft_reset(&adev->ip_blocks[i]);
5507 if (r)
5508 return r;
5509 }
5510 }
5511
5512 return 0;
5513 }
5514
5515 /**
5516 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
5517 *
5518 * @adev: amdgpu_device pointer
5519 *
5520 * The list of all the hardware IPs that make up the asic is walked and the
5521 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
5522 * handles any IP specific hardware or software state changes that are
5523 * necessary after the IP has been soft reset.
5524 * Returns 0 on success, negative error code on failure.
5525 */
amdgpu_device_ip_post_soft_reset(struct amdgpu_device * adev)5526 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
5527 {
5528 int i, r = 0;
5529
5530 for (i = 0; i < adev->num_ip_blocks; i++) {
5531 if (!adev->ip_blocks[i].status.valid)
5532 continue;
5533 if (adev->ip_blocks[i].status.hang &&
5534 adev->ip_blocks[i].version->funcs->post_soft_reset)
5535 r = adev->ip_blocks[i].version->funcs->post_soft_reset(&adev->ip_blocks[i]);
5536 if (r)
5537 return r;
5538 }
5539
5540 return 0;
5541 }
5542
5543 /**
5544 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5545 *
5546 * @adev: amdgpu_device pointer
5547 * @reset_context: amdgpu reset context pointer
5548 *
5549 * do VF FLR and reinitialize Asic
5550 * return 0 means succeeded otherwise failed
5551 */
amdgpu_device_reset_sriov(struct amdgpu_device * adev,struct amdgpu_reset_context * reset_context)5552 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
5553 struct amdgpu_reset_context *reset_context)
5554 {
5555 int r;
5556 struct amdgpu_hive_info *hive = NULL;
5557
5558 if (test_bit(AMDGPU_HOST_FLR, &reset_context->flags)) {
5559 if (!amdgpu_ras_get_fed_status(adev))
5560 amdgpu_virt_ready_to_reset(adev);
5561 amdgpu_virt_wait_reset(adev);
5562 clear_bit(AMDGPU_HOST_FLR, &reset_context->flags);
5563 r = amdgpu_virt_request_full_gpu(adev, true);
5564 } else {
5565 r = amdgpu_virt_reset_gpu(adev);
5566 }
5567 if (r)
5568 return r;
5569
5570 amdgpu_ras_clear_err_state(adev);
5571 amdgpu_irq_gpu_reset_resume_helper(adev);
5572
5573 /* some sw clean up VF needs to do before recover */
5574 amdgpu_virt_post_reset(adev);
5575
5576 /* Resume IP prior to SMC */
5577 r = amdgpu_device_ip_reinit_early_sriov(adev);
5578 if (r)
5579 return r;
5580
5581 amdgpu_virt_init_data_exchange(adev);
5582
5583 r = amdgpu_device_fw_loading(adev);
5584 if (r)
5585 return r;
5586
5587 /* now we are okay to resume SMC/CP/SDMA */
5588 r = amdgpu_device_ip_reinit_late_sriov(adev);
5589 if (r)
5590 return r;
5591
5592 hive = amdgpu_get_xgmi_hive(adev);
5593 /* Update PSP FW topology after reset */
5594 if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
5595 r = amdgpu_xgmi_update_topology(hive, adev);
5596 if (hive)
5597 amdgpu_put_xgmi_hive(hive);
5598 if (r)
5599 return r;
5600
5601 r = amdgpu_ib_ring_tests(adev);
5602 if (r)
5603 return r;
5604
5605 if (adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST)
5606 amdgpu_inc_vram_lost(adev);
5607
5608 /* need to be called during full access so we can't do it later like
5609 * bare-metal does.
5610 */
5611 amdgpu_amdkfd_post_reset(adev);
5612 amdgpu_virt_release_full_gpu(adev, true);
5613
5614 /* Aldebaran and gfx_11_0_3 support ras in SRIOV, so need resume ras during reset */
5615 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 2) ||
5616 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) ||
5617 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4) ||
5618 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 5, 0) ||
5619 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(11, 0, 3))
5620 amdgpu_ras_resume(adev);
5621
5622 amdgpu_virt_ras_telemetry_post_reset(adev);
5623
5624 return 0;
5625 }
5626
5627 /**
5628 * amdgpu_device_has_job_running - check if there is any unfinished job
5629 *
5630 * @adev: amdgpu_device pointer
5631 *
5632 * check if there is any job running on the device when guest driver receives
5633 * FLR notification from host driver. If there are still jobs running, then
5634 * the guest driver will not respond the FLR reset. Instead, let the job hit
5635 * the timeout and guest driver then issue the reset request.
5636 */
amdgpu_device_has_job_running(struct amdgpu_device * adev)5637 bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
5638 {
5639 int i;
5640
5641 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5642 struct amdgpu_ring *ring = adev->rings[i];
5643
5644 if (!amdgpu_ring_sched_ready(ring))
5645 continue;
5646
5647 if (amdgpu_fence_count_emitted(ring))
5648 return true;
5649 }
5650 return false;
5651 }
5652
5653 /**
5654 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
5655 *
5656 * @adev: amdgpu_device pointer
5657 *
5658 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
5659 * a hung GPU.
5660 */
amdgpu_device_should_recover_gpu(struct amdgpu_device * adev)5661 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
5662 {
5663
5664 if (amdgpu_gpu_recovery == 0)
5665 goto disabled;
5666
5667 /* Skip soft reset check in fatal error mode */
5668 if (!amdgpu_ras_is_poison_mode_supported(adev))
5669 return true;
5670
5671 if (amdgpu_sriov_vf(adev))
5672 return true;
5673
5674 if (amdgpu_gpu_recovery == -1) {
5675 switch (adev->asic_type) {
5676 #ifdef CONFIG_DRM_AMDGPU_SI
5677 case CHIP_VERDE:
5678 case CHIP_TAHITI:
5679 case CHIP_PITCAIRN:
5680 case CHIP_OLAND:
5681 case CHIP_HAINAN:
5682 #endif
5683 #ifdef CONFIG_DRM_AMDGPU_CIK
5684 case CHIP_KAVERI:
5685 case CHIP_KABINI:
5686 case CHIP_MULLINS:
5687 #endif
5688 case CHIP_CARRIZO:
5689 case CHIP_STONEY:
5690 case CHIP_CYAN_SKILLFISH:
5691 goto disabled;
5692 default:
5693 break;
5694 }
5695 }
5696
5697 return true;
5698
5699 disabled:
5700 dev_info(adev->dev, "GPU recovery disabled.\n");
5701 return false;
5702 }
5703
amdgpu_device_mode1_reset(struct amdgpu_device * adev)5704 int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
5705 {
5706 u32 i;
5707 int ret = 0;
5708
5709 if (adev->bios)
5710 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
5711
5712 dev_info(adev->dev, "GPU mode1 reset\n");
5713
5714 /* Cache the state before bus master disable. The saved config space
5715 * values are used in other cases like restore after mode-2 reset.
5716 */
5717 amdgpu_device_cache_pci_state(adev->pdev);
5718
5719 /* disable BM */
5720 pci_clear_master(adev->pdev);
5721
5722 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
5723 dev_info(adev->dev, "GPU smu mode1 reset\n");
5724 ret = amdgpu_dpm_mode1_reset(adev);
5725 } else {
5726 dev_info(adev->dev, "GPU psp mode1 reset\n");
5727 ret = psp_gpu_reset(adev);
5728 }
5729
5730 if (ret)
5731 goto mode1_reset_failed;
5732
5733 amdgpu_device_load_pci_state(adev->pdev);
5734 ret = amdgpu_psp_wait_for_bootloader(adev);
5735 if (ret)
5736 goto mode1_reset_failed;
5737
5738 /* wait for asic to come out of reset */
5739 for (i = 0; i < adev->usec_timeout; i++) {
5740 u32 memsize = adev->nbio.funcs->get_memsize(adev);
5741
5742 if (memsize != 0xffffffff)
5743 break;
5744 udelay(1);
5745 }
5746
5747 if (i >= adev->usec_timeout) {
5748 ret = -ETIMEDOUT;
5749 goto mode1_reset_failed;
5750 }
5751
5752 if (adev->bios)
5753 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
5754
5755 return 0;
5756
5757 mode1_reset_failed:
5758 dev_err(adev->dev, "GPU mode1 reset failed\n");
5759 return ret;
5760 }
5761
amdgpu_device_link_reset(struct amdgpu_device * adev)5762 int amdgpu_device_link_reset(struct amdgpu_device *adev)
5763 {
5764 int ret = 0;
5765
5766 dev_info(adev->dev, "GPU link reset\n");
5767
5768 if (!amdgpu_reset_in_dpc(adev))
5769 ret = amdgpu_dpm_link_reset(adev);
5770
5771 if (ret)
5772 goto link_reset_failed;
5773
5774 ret = amdgpu_psp_wait_for_bootloader(adev);
5775 if (ret)
5776 goto link_reset_failed;
5777
5778 return 0;
5779
5780 link_reset_failed:
5781 dev_err(adev->dev, "GPU link reset failed\n");
5782 return ret;
5783 }
5784
amdgpu_device_pre_asic_reset(struct amdgpu_device * adev,struct amdgpu_reset_context * reset_context)5785 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
5786 struct amdgpu_reset_context *reset_context)
5787 {
5788 int i, r = 0;
5789 struct amdgpu_job *job = NULL;
5790 struct amdgpu_device *tmp_adev = reset_context->reset_req_dev;
5791 bool need_full_reset =
5792 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5793
5794 if (reset_context->reset_req_dev == adev)
5795 job = reset_context->job;
5796
5797 if (amdgpu_sriov_vf(adev))
5798 amdgpu_virt_pre_reset(adev);
5799
5800 amdgpu_fence_driver_isr_toggle(adev, true);
5801
5802 /* block all schedulers and reset given job's ring */
5803 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5804 struct amdgpu_ring *ring = adev->rings[i];
5805
5806 if (!amdgpu_ring_sched_ready(ring))
5807 continue;
5808
5809 /* Clear job fence from fence drv to avoid force_completion
5810 * leave NULL and vm flush fence in fence drv
5811 */
5812 amdgpu_fence_driver_clear_job_fences(ring);
5813
5814 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
5815 amdgpu_fence_driver_force_completion(ring);
5816 }
5817
5818 amdgpu_fence_driver_isr_toggle(adev, false);
5819
5820 if (job && job->vm)
5821 drm_sched_increase_karma(&job->base);
5822
5823 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
5824 /* If reset handler not implemented, continue; otherwise return */
5825 if (r == -EOPNOTSUPP)
5826 r = 0;
5827 else
5828 return r;
5829
5830 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
5831 if (!amdgpu_sriov_vf(adev)) {
5832
5833 if (!need_full_reset)
5834 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
5835
5836 if (!need_full_reset && amdgpu_gpu_recovery &&
5837 amdgpu_device_ip_check_soft_reset(adev)) {
5838 amdgpu_device_ip_pre_soft_reset(adev);
5839 r = amdgpu_device_ip_soft_reset(adev);
5840 amdgpu_device_ip_post_soft_reset(adev);
5841 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
5842 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
5843 need_full_reset = true;
5844 }
5845 }
5846
5847 if (!test_bit(AMDGPU_SKIP_COREDUMP, &reset_context->flags)) {
5848 dev_info(tmp_adev->dev, "Dumping IP State\n");
5849 /* Trigger ip dump before we reset the asic */
5850 for (i = 0; i < tmp_adev->num_ip_blocks; i++)
5851 if (tmp_adev->ip_blocks[i].version->funcs->dump_ip_state)
5852 tmp_adev->ip_blocks[i].version->funcs
5853 ->dump_ip_state((void *)&tmp_adev->ip_blocks[i]);
5854 dev_info(tmp_adev->dev, "Dumping IP State Completed\n");
5855 }
5856
5857 if (need_full_reset)
5858 r = amdgpu_device_ip_suspend(adev);
5859 if (need_full_reset)
5860 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5861 else
5862 clear_bit(AMDGPU_NEED_FULL_RESET,
5863 &reset_context->flags);
5864 }
5865
5866 return r;
5867 }
5868
amdgpu_device_reinit_after_reset(struct amdgpu_reset_context * reset_context)5869 int amdgpu_device_reinit_after_reset(struct amdgpu_reset_context *reset_context)
5870 {
5871 struct list_head *device_list_handle;
5872 bool full_reset, vram_lost = false;
5873 struct amdgpu_device *tmp_adev;
5874 int r, init_level;
5875
5876 device_list_handle = reset_context->reset_device_list;
5877
5878 if (!device_list_handle)
5879 return -EINVAL;
5880
5881 full_reset = test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5882
5883 /**
5884 * If it's reset on init, it's default init level, otherwise keep level
5885 * as recovery level.
5886 */
5887 if (reset_context->method == AMD_RESET_METHOD_ON_INIT)
5888 init_level = AMDGPU_INIT_LEVEL_DEFAULT;
5889 else
5890 init_level = AMDGPU_INIT_LEVEL_RESET_RECOVERY;
5891
5892 r = 0;
5893 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5894 amdgpu_set_init_level(tmp_adev, init_level);
5895 if (full_reset) {
5896 /* post card */
5897 amdgpu_reset_set_dpc_status(tmp_adev, false);
5898 amdgpu_ras_clear_err_state(tmp_adev);
5899 r = amdgpu_device_asic_init(tmp_adev);
5900 if (r) {
5901 dev_warn(tmp_adev->dev, "asic atom init failed!");
5902 } else {
5903 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
5904
5905 r = amdgpu_device_ip_resume_phase1(tmp_adev);
5906 if (r)
5907 goto out;
5908
5909 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
5910
5911 if (!test_bit(AMDGPU_SKIP_COREDUMP, &reset_context->flags))
5912 amdgpu_coredump(tmp_adev, false, vram_lost, reset_context->job);
5913
5914 if (vram_lost) {
5915 dev_info(
5916 tmp_adev->dev,
5917 "VRAM is lost due to GPU reset!\n");
5918 amdgpu_inc_vram_lost(tmp_adev);
5919 }
5920
5921 r = amdgpu_device_fw_loading(tmp_adev);
5922 if (r)
5923 return r;
5924
5925 r = amdgpu_xcp_restore_partition_mode(
5926 tmp_adev->xcp_mgr);
5927 if (r)
5928 goto out;
5929
5930 r = amdgpu_device_ip_resume_phase2(tmp_adev);
5931 if (r)
5932 goto out;
5933
5934 if (tmp_adev->mman.buffer_funcs_ring->sched.ready)
5935 amdgpu_ttm_set_buffer_funcs_status(tmp_adev, true);
5936
5937 r = amdgpu_device_ip_resume_phase3(tmp_adev);
5938 if (r)
5939 goto out;
5940
5941 if (vram_lost)
5942 amdgpu_device_fill_reset_magic(tmp_adev);
5943
5944 /*
5945 * Add this ASIC as tracked as reset was already
5946 * complete successfully.
5947 */
5948 amdgpu_register_gpu_instance(tmp_adev);
5949
5950 if (!reset_context->hive &&
5951 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
5952 amdgpu_xgmi_add_device(tmp_adev);
5953
5954 r = amdgpu_device_ip_late_init(tmp_adev);
5955 if (r)
5956 goto out;
5957
5958 drm_client_dev_resume(adev_to_drm(tmp_adev), false);
5959
5960 /*
5961 * The GPU enters bad state once faulty pages
5962 * by ECC has reached the threshold, and ras
5963 * recovery is scheduled next. So add one check
5964 * here to break recovery if it indeed exceeds
5965 * bad page threshold, and remind user to
5966 * retire this GPU or setting one bigger
5967 * bad_page_threshold value to fix this once
5968 * probing driver again.
5969 */
5970 if (!amdgpu_ras_is_rma(tmp_adev)) {
5971 /* must succeed. */
5972 amdgpu_ras_resume(tmp_adev);
5973 } else {
5974 r = -EINVAL;
5975 goto out;
5976 }
5977
5978 /* Update PSP FW topology after reset */
5979 if (reset_context->hive &&
5980 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
5981 r = amdgpu_xgmi_update_topology(
5982 reset_context->hive, tmp_adev);
5983 }
5984 }
5985
5986 out:
5987 if (!r) {
5988 /* IP init is complete now, set level as default */
5989 amdgpu_set_init_level(tmp_adev,
5990 AMDGPU_INIT_LEVEL_DEFAULT);
5991 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
5992 r = amdgpu_ib_ring_tests(tmp_adev);
5993 if (r) {
5994 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
5995 r = -EAGAIN;
5996 goto end;
5997 }
5998 }
5999
6000 if (r)
6001 tmp_adev->asic_reset_res = r;
6002 }
6003
6004 end:
6005 return r;
6006 }
6007
amdgpu_do_asic_reset(struct list_head * device_list_handle,struct amdgpu_reset_context * reset_context)6008 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
6009 struct amdgpu_reset_context *reset_context)
6010 {
6011 struct amdgpu_device *tmp_adev = NULL;
6012 bool need_full_reset, skip_hw_reset;
6013 int r = 0;
6014
6015 /* Try reset handler method first */
6016 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
6017 reset_list);
6018
6019 reset_context->reset_device_list = device_list_handle;
6020 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
6021 /* If reset handler not implemented, continue; otherwise return */
6022 if (r == -EOPNOTSUPP)
6023 r = 0;
6024 else
6025 return r;
6026
6027 /* Reset handler not implemented, use the default method */
6028 need_full_reset =
6029 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
6030 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
6031
6032 /*
6033 * ASIC reset has to be done on all XGMI hive nodes ASAP
6034 * to allow proper links negotiation in FW (within 1 sec)
6035 */
6036 if (!skip_hw_reset && need_full_reset) {
6037 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
6038 /* For XGMI run all resets in parallel to speed up the process */
6039 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
6040 if (!queue_work(system_unbound_wq,
6041 &tmp_adev->xgmi_reset_work))
6042 r = -EALREADY;
6043 } else
6044 r = amdgpu_asic_reset(tmp_adev);
6045
6046 if (r) {
6047 dev_err(tmp_adev->dev,
6048 "ASIC reset failed with error, %d for drm dev, %s",
6049 r, adev_to_drm(tmp_adev)->unique);
6050 goto out;
6051 }
6052 }
6053
6054 /* For XGMI wait for all resets to complete before proceed */
6055 if (!r) {
6056 list_for_each_entry(tmp_adev, device_list_handle,
6057 reset_list) {
6058 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
6059 flush_work(&tmp_adev->xgmi_reset_work);
6060 r = tmp_adev->asic_reset_res;
6061 if (r)
6062 break;
6063 }
6064 }
6065 }
6066 }
6067
6068 if (!r && amdgpu_ras_intr_triggered()) {
6069 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
6070 amdgpu_ras_reset_error_count(tmp_adev,
6071 AMDGPU_RAS_BLOCK__MMHUB);
6072 }
6073
6074 amdgpu_ras_intr_cleared();
6075 }
6076
6077 r = amdgpu_device_reinit_after_reset(reset_context);
6078 if (r == -EAGAIN)
6079 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
6080 else
6081 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
6082
6083 out:
6084 return r;
6085 }
6086
amdgpu_device_set_mp1_state(struct amdgpu_device * adev)6087 static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
6088 {
6089
6090 switch (amdgpu_asic_reset_method(adev)) {
6091 case AMD_RESET_METHOD_MODE1:
6092 case AMD_RESET_METHOD_LINK:
6093 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
6094 break;
6095 case AMD_RESET_METHOD_MODE2:
6096 adev->mp1_state = PP_MP1_STATE_RESET;
6097 break;
6098 default:
6099 adev->mp1_state = PP_MP1_STATE_NONE;
6100 break;
6101 }
6102 }
6103
amdgpu_device_unset_mp1_state(struct amdgpu_device * adev)6104 static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
6105 {
6106 amdgpu_vf_error_trans_all(adev);
6107 adev->mp1_state = PP_MP1_STATE_NONE;
6108 }
6109
amdgpu_device_resume_display_audio(struct amdgpu_device * adev)6110 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
6111 {
6112 struct pci_dev *p = NULL;
6113
6114 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
6115 adev->pdev->bus->number, 1);
6116 if (p) {
6117 pm_runtime_enable(&(p->dev));
6118 pm_runtime_resume(&(p->dev));
6119 }
6120
6121 pci_dev_put(p);
6122 }
6123
amdgpu_device_suspend_display_audio(struct amdgpu_device * adev)6124 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
6125 {
6126 enum amd_reset_method reset_method;
6127 struct pci_dev *p = NULL;
6128 u64 expires;
6129
6130 /*
6131 * For now, only BACO and mode1 reset are confirmed
6132 * to suffer the audio issue without proper suspended.
6133 */
6134 reset_method = amdgpu_asic_reset_method(adev);
6135 if ((reset_method != AMD_RESET_METHOD_BACO) &&
6136 (reset_method != AMD_RESET_METHOD_MODE1))
6137 return -EINVAL;
6138
6139 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
6140 adev->pdev->bus->number, 1);
6141 if (!p)
6142 return -ENODEV;
6143
6144 expires = pm_runtime_autosuspend_expiration(&(p->dev));
6145 if (!expires)
6146 /*
6147 * If we cannot get the audio device autosuspend delay,
6148 * a fixed 4S interval will be used. Considering 3S is
6149 * the audio controller default autosuspend delay setting.
6150 * 4S used here is guaranteed to cover that.
6151 */
6152 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
6153
6154 while (!pm_runtime_status_suspended(&(p->dev))) {
6155 if (!pm_runtime_suspend(&(p->dev)))
6156 break;
6157
6158 if (expires < ktime_get_mono_fast_ns()) {
6159 dev_warn(adev->dev, "failed to suspend display audio\n");
6160 pci_dev_put(p);
6161 /* TODO: abort the succeeding gpu reset? */
6162 return -ETIMEDOUT;
6163 }
6164 }
6165
6166 pm_runtime_disable(&(p->dev));
6167
6168 pci_dev_put(p);
6169 return 0;
6170 }
6171
amdgpu_device_stop_pending_resets(struct amdgpu_device * adev)6172 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
6173 {
6174 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
6175
6176 #if defined(CONFIG_DEBUG_FS)
6177 if (!amdgpu_sriov_vf(adev))
6178 cancel_work(&adev->reset_work);
6179 #endif
6180
6181 if (adev->kfd.dev)
6182 cancel_work(&adev->kfd.reset_work);
6183
6184 if (amdgpu_sriov_vf(adev))
6185 cancel_work(&adev->virt.flr_work);
6186
6187 if (con && adev->ras_enabled)
6188 cancel_work(&con->recovery_work);
6189
6190 }
6191
amdgpu_device_health_check(struct list_head * device_list_handle)6192 static int amdgpu_device_health_check(struct list_head *device_list_handle)
6193 {
6194 struct amdgpu_device *tmp_adev;
6195 int ret = 0;
6196
6197 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
6198 ret |= amdgpu_device_bus_status_check(tmp_adev);
6199 }
6200
6201 return ret;
6202 }
6203
amdgpu_device_recovery_prepare(struct amdgpu_device * adev,struct list_head * device_list,struct amdgpu_hive_info * hive)6204 static void amdgpu_device_recovery_prepare(struct amdgpu_device *adev,
6205 struct list_head *device_list,
6206 struct amdgpu_hive_info *hive)
6207 {
6208 struct amdgpu_device *tmp_adev = NULL;
6209
6210 /*
6211 * Build list of devices to reset.
6212 * In case we are in XGMI hive mode, resort the device list
6213 * to put adev in the 1st position.
6214 */
6215 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) {
6216 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
6217 list_add_tail(&tmp_adev->reset_list, device_list);
6218 if (adev->shutdown)
6219 tmp_adev->shutdown = true;
6220 if (amdgpu_reset_in_dpc(adev))
6221 tmp_adev->pcie_reset_ctx.in_link_reset = true;
6222 }
6223 if (!list_is_first(&adev->reset_list, device_list))
6224 list_rotate_to_front(&adev->reset_list, device_list);
6225 } else {
6226 list_add_tail(&adev->reset_list, device_list);
6227 }
6228 }
6229
amdgpu_device_recovery_get_reset_lock(struct amdgpu_device * adev,struct list_head * device_list)6230 static void amdgpu_device_recovery_get_reset_lock(struct amdgpu_device *adev,
6231 struct list_head *device_list)
6232 {
6233 struct amdgpu_device *tmp_adev = NULL;
6234
6235 if (list_empty(device_list))
6236 return;
6237 tmp_adev =
6238 list_first_entry(device_list, struct amdgpu_device, reset_list);
6239 amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
6240 }
6241
amdgpu_device_recovery_put_reset_lock(struct amdgpu_device * adev,struct list_head * device_list)6242 static void amdgpu_device_recovery_put_reset_lock(struct amdgpu_device *adev,
6243 struct list_head *device_list)
6244 {
6245 struct amdgpu_device *tmp_adev = NULL;
6246
6247 if (list_empty(device_list))
6248 return;
6249 tmp_adev =
6250 list_first_entry(device_list, struct amdgpu_device, reset_list);
6251 amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
6252 }
6253
amdgpu_device_halt_activities(struct amdgpu_device * adev,struct amdgpu_job * job,struct amdgpu_reset_context * reset_context,struct list_head * device_list,struct amdgpu_hive_info * hive,bool need_emergency_restart)6254 static void amdgpu_device_halt_activities(struct amdgpu_device *adev,
6255 struct amdgpu_job *job,
6256 struct amdgpu_reset_context *reset_context,
6257 struct list_head *device_list,
6258 struct amdgpu_hive_info *hive,
6259 bool need_emergency_restart)
6260 {
6261 struct amdgpu_device *tmp_adev = NULL;
6262 int i;
6263
6264 /* block all schedulers and reset given job's ring */
6265 list_for_each_entry(tmp_adev, device_list, reset_list) {
6266 amdgpu_device_set_mp1_state(tmp_adev);
6267
6268 /*
6269 * Try to put the audio codec into suspend state
6270 * before gpu reset started.
6271 *
6272 * Due to the power domain of the graphics device
6273 * is shared with AZ power domain. Without this,
6274 * we may change the audio hardware from behind
6275 * the audio driver's back. That will trigger
6276 * some audio codec errors.
6277 */
6278 if (!amdgpu_device_suspend_display_audio(tmp_adev))
6279 tmp_adev->pcie_reset_ctx.audio_suspended = true;
6280
6281 amdgpu_ras_set_error_query_ready(tmp_adev, false);
6282
6283 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
6284
6285 amdgpu_amdkfd_pre_reset(tmp_adev, reset_context);
6286
6287 /*
6288 * Mark these ASICs to be reset as untracked first
6289 * And add them back after reset completed
6290 */
6291 amdgpu_unregister_gpu_instance(tmp_adev);
6292
6293 drm_client_dev_suspend(adev_to_drm(tmp_adev), false);
6294
6295 /* disable ras on ALL IPs */
6296 if (!need_emergency_restart && !amdgpu_reset_in_dpc(adev) &&
6297 amdgpu_device_ip_need_full_reset(tmp_adev))
6298 amdgpu_ras_suspend(tmp_adev);
6299
6300 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
6301 struct amdgpu_ring *ring = tmp_adev->rings[i];
6302
6303 if (!amdgpu_ring_sched_ready(ring))
6304 continue;
6305
6306 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
6307
6308 if (need_emergency_restart)
6309 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
6310 }
6311 atomic_inc(&tmp_adev->gpu_reset_counter);
6312 }
6313 }
6314
amdgpu_device_asic_reset(struct amdgpu_device * adev,struct list_head * device_list,struct amdgpu_reset_context * reset_context)6315 static int amdgpu_device_asic_reset(struct amdgpu_device *adev,
6316 struct list_head *device_list,
6317 struct amdgpu_reset_context *reset_context)
6318 {
6319 struct amdgpu_device *tmp_adev = NULL;
6320 int retry_limit = AMDGPU_MAX_RETRY_LIMIT;
6321 int r = 0;
6322
6323 retry: /* Rest of adevs pre asic reset from XGMI hive. */
6324 list_for_each_entry(tmp_adev, device_list, reset_list) {
6325 r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
6326 /*TODO Should we stop ?*/
6327 if (r) {
6328 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
6329 r, adev_to_drm(tmp_adev)->unique);
6330 tmp_adev->asic_reset_res = r;
6331 }
6332 }
6333
6334 /* Actual ASIC resets if needed.*/
6335 /* Host driver will handle XGMI hive reset for SRIOV */
6336 if (amdgpu_sriov_vf(adev)) {
6337
6338 /* Bail out of reset early */
6339 if (amdgpu_ras_is_rma(adev))
6340 return -ENODEV;
6341
6342 if (amdgpu_ras_get_fed_status(adev) || amdgpu_virt_rcvd_ras_interrupt(adev)) {
6343 dev_dbg(adev->dev, "Detected RAS error, wait for FLR completion\n");
6344 amdgpu_ras_set_fed(adev, true);
6345 set_bit(AMDGPU_HOST_FLR, &reset_context->flags);
6346 }
6347
6348 r = amdgpu_device_reset_sriov(adev, reset_context);
6349 if (AMDGPU_RETRY_SRIOV_RESET(r) && (retry_limit--) > 0) {
6350 amdgpu_virt_release_full_gpu(adev, true);
6351 goto retry;
6352 }
6353 if (r)
6354 adev->asic_reset_res = r;
6355 } else {
6356 r = amdgpu_do_asic_reset(device_list, reset_context);
6357 if (r && r == -EAGAIN)
6358 goto retry;
6359 }
6360
6361 list_for_each_entry(tmp_adev, device_list, reset_list) {
6362 /*
6363 * Drop any pending non scheduler resets queued before reset is done.
6364 * Any reset scheduled after this point would be valid. Scheduler resets
6365 * were already dropped during drm_sched_stop and no new ones can come
6366 * in before drm_sched_start.
6367 */
6368 amdgpu_device_stop_pending_resets(tmp_adev);
6369 }
6370
6371 return r;
6372 }
6373
amdgpu_device_sched_resume(struct list_head * device_list,struct amdgpu_reset_context * reset_context,bool job_signaled)6374 static int amdgpu_device_sched_resume(struct list_head *device_list,
6375 struct amdgpu_reset_context *reset_context,
6376 bool job_signaled)
6377 {
6378 struct amdgpu_device *tmp_adev = NULL;
6379 int i, r = 0;
6380
6381 /* Post ASIC reset for all devs .*/
6382 list_for_each_entry(tmp_adev, device_list, reset_list) {
6383
6384 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
6385 struct amdgpu_ring *ring = tmp_adev->rings[i];
6386
6387 if (!amdgpu_ring_sched_ready(ring))
6388 continue;
6389
6390 drm_sched_start(&ring->sched, 0);
6391 }
6392
6393 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled)
6394 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
6395
6396 if (tmp_adev->asic_reset_res) {
6397 /* bad news, how to tell it to userspace ?
6398 * for ras error, we should report GPU bad status instead of
6399 * reset failure
6400 */
6401 if (reset_context->src != AMDGPU_RESET_SRC_RAS ||
6402 !amdgpu_ras_eeprom_check_err_threshold(tmp_adev))
6403 dev_info(
6404 tmp_adev->dev,
6405 "GPU reset(%d) failed with error %d \n",
6406 atomic_read(
6407 &tmp_adev->gpu_reset_counter),
6408 tmp_adev->asic_reset_res);
6409 amdgpu_vf_error_put(tmp_adev,
6410 AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0,
6411 tmp_adev->asic_reset_res);
6412 if (!r)
6413 r = tmp_adev->asic_reset_res;
6414 tmp_adev->asic_reset_res = 0;
6415 } else {
6416 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n",
6417 atomic_read(&tmp_adev->gpu_reset_counter));
6418 if (amdgpu_acpi_smart_shift_update(tmp_adev,
6419 AMDGPU_SS_DEV_D0))
6420 dev_warn(tmp_adev->dev,
6421 "smart shift update failed\n");
6422 }
6423 }
6424
6425 return r;
6426 }
6427
amdgpu_device_gpu_resume(struct amdgpu_device * adev,struct list_head * device_list,bool need_emergency_restart)6428 static void amdgpu_device_gpu_resume(struct amdgpu_device *adev,
6429 struct list_head *device_list,
6430 bool need_emergency_restart)
6431 {
6432 struct amdgpu_device *tmp_adev = NULL;
6433
6434 list_for_each_entry(tmp_adev, device_list, reset_list) {
6435 /* unlock kfd: SRIOV would do it separately */
6436 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
6437 amdgpu_amdkfd_post_reset(tmp_adev);
6438
6439 /* kfd_post_reset will do nothing if kfd device is not initialized,
6440 * need to bring up kfd here if it's not be initialized before
6441 */
6442 if (!adev->kfd.init_complete)
6443 amdgpu_amdkfd_device_init(adev);
6444
6445 if (tmp_adev->pcie_reset_ctx.audio_suspended)
6446 amdgpu_device_resume_display_audio(tmp_adev);
6447
6448 amdgpu_device_unset_mp1_state(tmp_adev);
6449
6450 amdgpu_ras_set_error_query_ready(tmp_adev, true);
6451
6452 }
6453 }
6454
6455
6456 /**
6457 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
6458 *
6459 * @adev: amdgpu_device pointer
6460 * @job: which job trigger hang
6461 * @reset_context: amdgpu reset context pointer
6462 *
6463 * Attempt to reset the GPU if it has hung (all asics).
6464 * Attempt to do soft-reset or full-reset and reinitialize Asic
6465 * Returns 0 for success or an error on failure.
6466 */
6467
amdgpu_device_gpu_recover(struct amdgpu_device * adev,struct amdgpu_job * job,struct amdgpu_reset_context * reset_context)6468 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
6469 struct amdgpu_job *job,
6470 struct amdgpu_reset_context *reset_context)
6471 {
6472 struct list_head device_list;
6473 bool job_signaled = false;
6474 struct amdgpu_hive_info *hive = NULL;
6475 int r = 0;
6476 bool need_emergency_restart = false;
6477
6478 /*
6479 * If it reaches here because of hang/timeout and a RAS error is
6480 * detected at the same time, let RAS recovery take care of it.
6481 */
6482 if (amdgpu_ras_is_err_state(adev, AMDGPU_RAS_BLOCK__ANY) &&
6483 !amdgpu_sriov_vf(adev) &&
6484 reset_context->src != AMDGPU_RESET_SRC_RAS) {
6485 dev_dbg(adev->dev,
6486 "Gpu recovery from source: %d yielding to RAS error recovery handling",
6487 reset_context->src);
6488 return 0;
6489 }
6490
6491 /*
6492 * Special case: RAS triggered and full reset isn't supported
6493 */
6494 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
6495
6496 /*
6497 * Flush RAM to disk so that after reboot
6498 * the user can read log and see why the system rebooted.
6499 */
6500 if (need_emergency_restart && amdgpu_ras_get_context(adev) &&
6501 amdgpu_ras_get_context(adev)->reboot) {
6502 dev_warn(adev->dev, "Emergency reboot.");
6503
6504 ksys_sync_helper();
6505 emergency_restart();
6506 }
6507
6508 dev_info(adev->dev, "GPU %s begin!. Source: %d\n",
6509 need_emergency_restart ? "jobs stop" : "reset",
6510 reset_context->src);
6511
6512 if (!amdgpu_sriov_vf(adev))
6513 hive = amdgpu_get_xgmi_hive(adev);
6514 if (hive)
6515 mutex_lock(&hive->hive_lock);
6516
6517 reset_context->job = job;
6518 reset_context->hive = hive;
6519 INIT_LIST_HEAD(&device_list);
6520
6521 amdgpu_device_recovery_prepare(adev, &device_list, hive);
6522
6523 if (!amdgpu_sriov_vf(adev)) {
6524 r = amdgpu_device_health_check(&device_list);
6525 if (r)
6526 goto end_reset;
6527 }
6528
6529 /* We need to lock reset domain only once both for XGMI and single device */
6530 amdgpu_device_recovery_get_reset_lock(adev, &device_list);
6531
6532 amdgpu_device_halt_activities(adev, job, reset_context, &device_list,
6533 hive, need_emergency_restart);
6534 if (need_emergency_restart)
6535 goto skip_sched_resume;
6536 /*
6537 * Must check guilty signal here since after this point all old
6538 * HW fences are force signaled.
6539 *
6540 * job->base holds a reference to parent fence
6541 */
6542 if (job && dma_fence_is_signaled(&job->hw_fence.base)) {
6543 job_signaled = true;
6544 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
6545 goto skip_hw_reset;
6546 }
6547
6548 r = amdgpu_device_asic_reset(adev, &device_list, reset_context);
6549 if (r)
6550 goto reset_unlock;
6551 skip_hw_reset:
6552 r = amdgpu_device_sched_resume(&device_list, reset_context, job_signaled);
6553 if (r)
6554 goto reset_unlock;
6555 skip_sched_resume:
6556 amdgpu_device_gpu_resume(adev, &device_list, need_emergency_restart);
6557 reset_unlock:
6558 amdgpu_device_recovery_put_reset_lock(adev, &device_list);
6559 end_reset:
6560 if (hive) {
6561 mutex_unlock(&hive->hive_lock);
6562 amdgpu_put_xgmi_hive(hive);
6563 }
6564
6565 if (r)
6566 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
6567
6568 atomic_set(&adev->reset_domain->reset_res, r);
6569
6570 if (!r) {
6571 struct amdgpu_task_info *ti = NULL;
6572
6573 if (job)
6574 ti = amdgpu_vm_get_task_info_pasid(adev, job->pasid);
6575
6576 drm_dev_wedged_event(adev_to_drm(adev), DRM_WEDGE_RECOVERY_NONE,
6577 ti ? &ti->task : NULL);
6578
6579 amdgpu_vm_put_task_info(ti);
6580 }
6581
6582 return r;
6583 }
6584
6585 /**
6586 * amdgpu_device_partner_bandwidth - find the bandwidth of appropriate partner
6587 *
6588 * @adev: amdgpu_device pointer
6589 * @speed: pointer to the speed of the link
6590 * @width: pointer to the width of the link
6591 *
6592 * Evaluate the hierarchy to find the speed and bandwidth capabilities of the
6593 * first physical partner to an AMD dGPU.
6594 * This will exclude any virtual switches and links.
6595 */
amdgpu_device_partner_bandwidth(struct amdgpu_device * adev,enum pci_bus_speed * speed,enum pcie_link_width * width)6596 static void amdgpu_device_partner_bandwidth(struct amdgpu_device *adev,
6597 enum pci_bus_speed *speed,
6598 enum pcie_link_width *width)
6599 {
6600 struct pci_dev *parent = adev->pdev;
6601
6602 if (!speed || !width)
6603 return;
6604
6605 *speed = PCI_SPEED_UNKNOWN;
6606 *width = PCIE_LNK_WIDTH_UNKNOWN;
6607
6608 if (amdgpu_device_pcie_dynamic_switching_supported(adev)) {
6609 while ((parent = pci_upstream_bridge(parent))) {
6610 /* skip upstream/downstream switches internal to dGPU*/
6611 if (parent->vendor == PCI_VENDOR_ID_ATI)
6612 continue;
6613 *speed = pcie_get_speed_cap(parent);
6614 *width = pcie_get_width_cap(parent);
6615 break;
6616 }
6617 } else {
6618 /* use the current speeds rather than max if switching is not supported */
6619 pcie_bandwidth_available(adev->pdev, NULL, speed, width);
6620 }
6621 }
6622
6623 /**
6624 * amdgpu_device_gpu_bandwidth - find the bandwidth of the GPU
6625 *
6626 * @adev: amdgpu_device pointer
6627 * @speed: pointer to the speed of the link
6628 * @width: pointer to the width of the link
6629 *
6630 * Evaluate the hierarchy to find the speed and bandwidth capabilities of the
6631 * AMD dGPU which may be a virtual upstream bridge.
6632 */
amdgpu_device_gpu_bandwidth(struct amdgpu_device * adev,enum pci_bus_speed * speed,enum pcie_link_width * width)6633 static void amdgpu_device_gpu_bandwidth(struct amdgpu_device *adev,
6634 enum pci_bus_speed *speed,
6635 enum pcie_link_width *width)
6636 {
6637 struct pci_dev *parent = adev->pdev;
6638
6639 if (!speed || !width)
6640 return;
6641
6642 parent = pci_upstream_bridge(parent);
6643 if (parent && parent->vendor == PCI_VENDOR_ID_ATI) {
6644 /* use the upstream/downstream switches internal to dGPU */
6645 *speed = pcie_get_speed_cap(parent);
6646 *width = pcie_get_width_cap(parent);
6647 while ((parent = pci_upstream_bridge(parent))) {
6648 if (parent->vendor == PCI_VENDOR_ID_ATI) {
6649 /* use the upstream/downstream switches internal to dGPU */
6650 *speed = pcie_get_speed_cap(parent);
6651 *width = pcie_get_width_cap(parent);
6652 }
6653 }
6654 } else {
6655 /* use the device itself */
6656 *speed = pcie_get_speed_cap(adev->pdev);
6657 *width = pcie_get_width_cap(adev->pdev);
6658 }
6659 }
6660
6661 /**
6662 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
6663 *
6664 * @adev: amdgpu_device pointer
6665 *
6666 * Fetches and stores in the driver the PCIE capabilities (gen speed
6667 * and lanes) of the slot the device is in. Handles APUs and
6668 * virtualized environments where PCIE config space may not be available.
6669 */
amdgpu_device_get_pcie_info(struct amdgpu_device * adev)6670 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
6671 {
6672 enum pci_bus_speed speed_cap, platform_speed_cap;
6673 enum pcie_link_width platform_link_width, link_width;
6674
6675 if (amdgpu_pcie_gen_cap)
6676 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
6677
6678 if (amdgpu_pcie_lane_cap)
6679 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
6680
6681 /* covers APUs as well */
6682 if (pci_is_root_bus(adev->pdev->bus) && !amdgpu_passthrough(adev)) {
6683 if (adev->pm.pcie_gen_mask == 0)
6684 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
6685 if (adev->pm.pcie_mlw_mask == 0)
6686 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
6687 return;
6688 }
6689
6690 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
6691 return;
6692
6693 amdgpu_device_partner_bandwidth(adev, &platform_speed_cap,
6694 &platform_link_width);
6695 amdgpu_device_gpu_bandwidth(adev, &speed_cap, &link_width);
6696
6697 if (adev->pm.pcie_gen_mask == 0) {
6698 /* asic caps */
6699 if (speed_cap == PCI_SPEED_UNKNOWN) {
6700 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6701 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6702 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
6703 } else {
6704 if (speed_cap == PCIE_SPEED_32_0GT)
6705 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6706 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6707 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
6708 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
6709 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
6710 else if (speed_cap == PCIE_SPEED_16_0GT)
6711 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6712 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6713 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
6714 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
6715 else if (speed_cap == PCIE_SPEED_8_0GT)
6716 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6717 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6718 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
6719 else if (speed_cap == PCIE_SPEED_5_0GT)
6720 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6721 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
6722 else
6723 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
6724 }
6725 /* platform caps */
6726 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
6727 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6728 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
6729 } else {
6730 if (platform_speed_cap == PCIE_SPEED_32_0GT)
6731 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6732 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6733 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
6734 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
6735 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
6736 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
6737 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6738 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6739 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
6740 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
6741 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
6742 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6743 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6744 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
6745 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
6746 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6747 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
6748 else
6749 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
6750
6751 }
6752 }
6753 if (adev->pm.pcie_mlw_mask == 0) {
6754 /* asic caps */
6755 if (link_width == PCIE_LNK_WIDTH_UNKNOWN) {
6756 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_ASIC_PCIE_MLW_MASK;
6757 } else {
6758 switch (link_width) {
6759 case PCIE_LNK_X32:
6760 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X32 |
6761 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X16 |
6762 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X12 |
6763 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 |
6764 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 |
6765 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 |
6766 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1);
6767 break;
6768 case PCIE_LNK_X16:
6769 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X16 |
6770 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X12 |
6771 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 |
6772 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 |
6773 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 |
6774 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1);
6775 break;
6776 case PCIE_LNK_X12:
6777 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X12 |
6778 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 |
6779 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 |
6780 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 |
6781 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1);
6782 break;
6783 case PCIE_LNK_X8:
6784 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 |
6785 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 |
6786 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 |
6787 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1);
6788 break;
6789 case PCIE_LNK_X4:
6790 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 |
6791 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 |
6792 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1);
6793 break;
6794 case PCIE_LNK_X2:
6795 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 |
6796 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1);
6797 break;
6798 case PCIE_LNK_X1:
6799 adev->pm.pcie_mlw_mask |= CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1;
6800 break;
6801 default:
6802 break;
6803 }
6804 }
6805 /* platform caps */
6806 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
6807 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
6808 } else {
6809 switch (platform_link_width) {
6810 case PCIE_LNK_X32:
6811 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
6812 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
6813 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
6814 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
6815 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6816 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6817 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6818 break;
6819 case PCIE_LNK_X16:
6820 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
6821 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
6822 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
6823 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6824 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6825 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6826 break;
6827 case PCIE_LNK_X12:
6828 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
6829 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
6830 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6831 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6832 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6833 break;
6834 case PCIE_LNK_X8:
6835 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
6836 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6837 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6838 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6839 break;
6840 case PCIE_LNK_X4:
6841 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6842 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6843 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6844 break;
6845 case PCIE_LNK_X2:
6846 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6847 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6848 break;
6849 case PCIE_LNK_X1:
6850 adev->pm.pcie_mlw_mask |= CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
6851 break;
6852 default:
6853 break;
6854 }
6855 }
6856 }
6857 }
6858
6859 /**
6860 * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
6861 *
6862 * @adev: amdgpu_device pointer
6863 * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
6864 *
6865 * Return true if @peer_adev can access (DMA) @adev through the PCIe
6866 * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
6867 * @peer_adev.
6868 */
amdgpu_device_is_peer_accessible(struct amdgpu_device * adev,struct amdgpu_device * peer_adev)6869 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
6870 struct amdgpu_device *peer_adev)
6871 {
6872 #ifdef CONFIG_HSA_AMD_P2P
6873 bool p2p_access =
6874 !adev->gmc.xgmi.connected_to_cpu &&
6875 !(pci_p2pdma_distance(adev->pdev, peer_adev->dev, false) < 0);
6876 if (!p2p_access)
6877 dev_info(adev->dev, "PCIe P2P access from peer device %s is not supported by the chipset\n",
6878 pci_name(peer_adev->pdev));
6879
6880 bool is_large_bar = adev->gmc.visible_vram_size &&
6881 adev->gmc.real_vram_size == adev->gmc.visible_vram_size;
6882 bool p2p_addressable = amdgpu_device_check_iommu_remap(peer_adev);
6883
6884 if (!p2p_addressable) {
6885 uint64_t address_mask = peer_adev->dev->dma_mask ?
6886 ~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
6887 resource_size_t aper_limit =
6888 adev->gmc.aper_base + adev->gmc.aper_size - 1;
6889
6890 p2p_addressable = !(adev->gmc.aper_base & address_mask ||
6891 aper_limit & address_mask);
6892 }
6893 return pcie_p2p && is_large_bar && p2p_access && p2p_addressable;
6894 #else
6895 return false;
6896 #endif
6897 }
6898
amdgpu_device_baco_enter(struct amdgpu_device * adev)6899 int amdgpu_device_baco_enter(struct amdgpu_device *adev)
6900 {
6901 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
6902
6903 if (!amdgpu_device_supports_baco(adev))
6904 return -ENOTSUPP;
6905
6906 if (ras && adev->ras_enabled &&
6907 adev->nbio.funcs->enable_doorbell_interrupt)
6908 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
6909
6910 return amdgpu_dpm_baco_enter(adev);
6911 }
6912
amdgpu_device_baco_exit(struct amdgpu_device * adev)6913 int amdgpu_device_baco_exit(struct amdgpu_device *adev)
6914 {
6915 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
6916 int ret = 0;
6917
6918 if (!amdgpu_device_supports_baco(adev))
6919 return -ENOTSUPP;
6920
6921 ret = amdgpu_dpm_baco_exit(adev);
6922 if (ret)
6923 return ret;
6924
6925 if (ras && adev->ras_enabled &&
6926 adev->nbio.funcs->enable_doorbell_interrupt)
6927 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
6928
6929 if (amdgpu_passthrough(adev) && adev->nbio.funcs &&
6930 adev->nbio.funcs->clear_doorbell_interrupt)
6931 adev->nbio.funcs->clear_doorbell_interrupt(adev);
6932
6933 return 0;
6934 }
6935
6936 /**
6937 * amdgpu_pci_error_detected - Called when a PCI error is detected.
6938 * @pdev: PCI device struct
6939 * @state: PCI channel state
6940 *
6941 * Description: Called when a PCI error is detected.
6942 *
6943 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
6944 */
amdgpu_pci_error_detected(struct pci_dev * pdev,pci_channel_state_t state)6945 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
6946 {
6947 struct drm_device *dev = pci_get_drvdata(pdev);
6948 struct amdgpu_device *adev = drm_to_adev(dev);
6949 struct amdgpu_hive_info *hive __free(xgmi_put_hive) =
6950 amdgpu_get_xgmi_hive(adev);
6951 struct amdgpu_reset_context reset_context;
6952 struct list_head device_list;
6953
6954 dev_info(adev->dev, "PCI error: detected callback!!\n");
6955
6956 adev->pci_channel_state = state;
6957
6958 switch (state) {
6959 case pci_channel_io_normal:
6960 dev_info(adev->dev, "pci_channel_io_normal: state(%d)!!\n", state);
6961 return PCI_ERS_RESULT_CAN_RECOVER;
6962 case pci_channel_io_frozen:
6963 /* Fatal error, prepare for slot reset */
6964 dev_info(adev->dev, "pci_channel_io_frozen: state(%d)!!\n", state);
6965 if (hive) {
6966 /* Hive devices should be able to support FW based
6967 * link reset on other devices, if not return.
6968 */
6969 if (!amdgpu_dpm_is_link_reset_supported(adev)) {
6970 dev_warn(adev->dev,
6971 "No support for XGMI hive yet...\n");
6972 return PCI_ERS_RESULT_DISCONNECT;
6973 }
6974 /* Set dpc status only if device is part of hive
6975 * Non-hive devices should be able to recover after
6976 * link reset.
6977 */
6978 amdgpu_reset_set_dpc_status(adev, true);
6979
6980 mutex_lock(&hive->hive_lock);
6981 }
6982 memset(&reset_context, 0, sizeof(reset_context));
6983 INIT_LIST_HEAD(&device_list);
6984
6985 amdgpu_device_recovery_prepare(adev, &device_list, hive);
6986 amdgpu_device_recovery_get_reset_lock(adev, &device_list);
6987 amdgpu_device_halt_activities(adev, NULL, &reset_context, &device_list,
6988 hive, false);
6989 if (hive)
6990 mutex_unlock(&hive->hive_lock);
6991 return PCI_ERS_RESULT_NEED_RESET;
6992 case pci_channel_io_perm_failure:
6993 /* Permanent error, prepare for device removal */
6994 dev_info(adev->dev, "pci_channel_io_perm_failure: state(%d)!!\n", state);
6995 return PCI_ERS_RESULT_DISCONNECT;
6996 }
6997
6998 return PCI_ERS_RESULT_NEED_RESET;
6999 }
7000
7001 /**
7002 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
7003 * @pdev: pointer to PCI device
7004 */
amdgpu_pci_mmio_enabled(struct pci_dev * pdev)7005 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
7006 {
7007 struct drm_device *dev = pci_get_drvdata(pdev);
7008 struct amdgpu_device *adev = drm_to_adev(dev);
7009
7010 dev_info(adev->dev, "PCI error: mmio enabled callback!!\n");
7011
7012 /* TODO - dump whatever for debugging purposes */
7013
7014 /* This called only if amdgpu_pci_error_detected returns
7015 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
7016 * works, no need to reset slot.
7017 */
7018
7019 return PCI_ERS_RESULT_RECOVERED;
7020 }
7021
7022 /**
7023 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
7024 * @pdev: PCI device struct
7025 *
7026 * Description: This routine is called by the pci error recovery
7027 * code after the PCI slot has been reset, just before we
7028 * should resume normal operations.
7029 */
amdgpu_pci_slot_reset(struct pci_dev * pdev)7030 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
7031 {
7032 struct drm_device *dev = pci_get_drvdata(pdev);
7033 struct amdgpu_device *adev = drm_to_adev(dev);
7034 struct amdgpu_reset_context reset_context;
7035 struct amdgpu_device *tmp_adev;
7036 struct amdgpu_hive_info *hive;
7037 struct list_head device_list;
7038 struct pci_dev *link_dev;
7039 int r = 0, i, timeout;
7040 u32 memsize;
7041 u16 status;
7042
7043 dev_info(adev->dev, "PCI error: slot reset callback!!\n");
7044
7045 memset(&reset_context, 0, sizeof(reset_context));
7046
7047 if (adev->pcie_reset_ctx.swus)
7048 link_dev = adev->pcie_reset_ctx.swus;
7049 else
7050 link_dev = adev->pdev;
7051 /* wait for asic to come out of reset, timeout = 10s */
7052 timeout = 10000;
7053 do {
7054 usleep_range(10000, 10500);
7055 r = pci_read_config_word(link_dev, PCI_VENDOR_ID, &status);
7056 timeout -= 10;
7057 } while (timeout > 0 && (status != PCI_VENDOR_ID_ATI) &&
7058 (status != PCI_VENDOR_ID_AMD));
7059
7060 if ((status != PCI_VENDOR_ID_ATI) && (status != PCI_VENDOR_ID_AMD)) {
7061 r = -ETIME;
7062 goto out;
7063 }
7064
7065 amdgpu_device_load_switch_state(adev);
7066 /* Restore PCI confspace */
7067 amdgpu_device_load_pci_state(pdev);
7068
7069 /* confirm ASIC came out of reset */
7070 for (i = 0; i < adev->usec_timeout; i++) {
7071 memsize = amdgpu_asic_get_config_memsize(adev);
7072
7073 if (memsize != 0xffffffff)
7074 break;
7075 udelay(1);
7076 }
7077 if (memsize == 0xffffffff) {
7078 r = -ETIME;
7079 goto out;
7080 }
7081
7082 reset_context.method = AMD_RESET_METHOD_NONE;
7083 reset_context.reset_req_dev = adev;
7084 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
7085 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags);
7086 INIT_LIST_HEAD(&device_list);
7087
7088 hive = amdgpu_get_xgmi_hive(adev);
7089 if (hive) {
7090 mutex_lock(&hive->hive_lock);
7091 reset_context.hive = hive;
7092 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
7093 tmp_adev->pcie_reset_ctx.in_link_reset = true;
7094 list_add_tail(&tmp_adev->reset_list, &device_list);
7095 }
7096 } else {
7097 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
7098 list_add_tail(&adev->reset_list, &device_list);
7099 }
7100
7101 r = amdgpu_device_asic_reset(adev, &device_list, &reset_context);
7102 out:
7103 if (!r) {
7104 if (amdgpu_device_cache_pci_state(adev->pdev))
7105 pci_restore_state(adev->pdev);
7106 dev_info(adev->dev, "PCIe error recovery succeeded\n");
7107 } else {
7108 dev_err(adev->dev, "PCIe error recovery failed, err:%d\n", r);
7109 if (hive) {
7110 list_for_each_entry(tmp_adev, &device_list, reset_list)
7111 amdgpu_device_unset_mp1_state(tmp_adev);
7112 }
7113 amdgpu_device_recovery_put_reset_lock(adev, &device_list);
7114 }
7115
7116 if (hive) {
7117 mutex_unlock(&hive->hive_lock);
7118 amdgpu_put_xgmi_hive(hive);
7119 }
7120
7121 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
7122 }
7123
7124 /**
7125 * amdgpu_pci_resume() - resume normal ops after PCI reset
7126 * @pdev: pointer to PCI device
7127 *
7128 * Called when the error recovery driver tells us that its
7129 * OK to resume normal operation.
7130 */
amdgpu_pci_resume(struct pci_dev * pdev)7131 void amdgpu_pci_resume(struct pci_dev *pdev)
7132 {
7133 struct drm_device *dev = pci_get_drvdata(pdev);
7134 struct amdgpu_device *adev = drm_to_adev(dev);
7135 struct list_head device_list;
7136 struct amdgpu_hive_info *hive = NULL;
7137 struct amdgpu_device *tmp_adev = NULL;
7138
7139 dev_info(adev->dev, "PCI error: resume callback!!\n");
7140
7141 /* Only continue execution for the case of pci_channel_io_frozen */
7142 if (adev->pci_channel_state != pci_channel_io_frozen)
7143 return;
7144
7145 INIT_LIST_HEAD(&device_list);
7146
7147 hive = amdgpu_get_xgmi_hive(adev);
7148 if (hive) {
7149 mutex_lock(&hive->hive_lock);
7150 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
7151 tmp_adev->pcie_reset_ctx.in_link_reset = false;
7152 list_add_tail(&tmp_adev->reset_list, &device_list);
7153 }
7154 } else
7155 list_add_tail(&adev->reset_list, &device_list);
7156
7157 amdgpu_device_sched_resume(&device_list, NULL, NULL);
7158 amdgpu_device_gpu_resume(adev, &device_list, false);
7159 amdgpu_device_recovery_put_reset_lock(adev, &device_list);
7160
7161 if (hive) {
7162 mutex_unlock(&hive->hive_lock);
7163 amdgpu_put_xgmi_hive(hive);
7164 }
7165 }
7166
amdgpu_device_cache_switch_state(struct amdgpu_device * adev)7167 static void amdgpu_device_cache_switch_state(struct amdgpu_device *adev)
7168 {
7169 struct pci_dev *swus, *swds;
7170 int r;
7171
7172 swds = pci_upstream_bridge(adev->pdev);
7173 if (!swds || swds->vendor != PCI_VENDOR_ID_ATI ||
7174 pci_pcie_type(swds) != PCI_EXP_TYPE_DOWNSTREAM)
7175 return;
7176 swus = pci_upstream_bridge(swds);
7177 if (!swus ||
7178 (swus->vendor != PCI_VENDOR_ID_ATI &&
7179 swus->vendor != PCI_VENDOR_ID_AMD) ||
7180 pci_pcie_type(swus) != PCI_EXP_TYPE_UPSTREAM)
7181 return;
7182
7183 /* If already saved, return */
7184 if (adev->pcie_reset_ctx.swus)
7185 return;
7186 /* Upstream bridge is ATI, assume it's SWUS/DS architecture */
7187 r = pci_save_state(swds);
7188 if (r)
7189 return;
7190 adev->pcie_reset_ctx.swds_pcistate = pci_store_saved_state(swds);
7191
7192 r = pci_save_state(swus);
7193 if (r)
7194 return;
7195 adev->pcie_reset_ctx.swus_pcistate = pci_store_saved_state(swus);
7196
7197 adev->pcie_reset_ctx.swus = swus;
7198 }
7199
amdgpu_device_load_switch_state(struct amdgpu_device * adev)7200 static void amdgpu_device_load_switch_state(struct amdgpu_device *adev)
7201 {
7202 struct pci_dev *pdev;
7203 int r;
7204
7205 if (!adev->pcie_reset_ctx.swds_pcistate ||
7206 !adev->pcie_reset_ctx.swus_pcistate)
7207 return;
7208
7209 pdev = adev->pcie_reset_ctx.swus;
7210 r = pci_load_saved_state(pdev, adev->pcie_reset_ctx.swus_pcistate);
7211 if (!r) {
7212 pci_restore_state(pdev);
7213 } else {
7214 dev_warn(adev->dev, "Failed to load SWUS state, err:%d\n", r);
7215 return;
7216 }
7217
7218 pdev = pci_upstream_bridge(adev->pdev);
7219 r = pci_load_saved_state(pdev, adev->pcie_reset_ctx.swds_pcistate);
7220 if (!r)
7221 pci_restore_state(pdev);
7222 else
7223 dev_warn(adev->dev, "Failed to load SWDS state, err:%d\n", r);
7224 }
7225
amdgpu_device_cache_pci_state(struct pci_dev * pdev)7226 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
7227 {
7228 struct drm_device *dev = pci_get_drvdata(pdev);
7229 struct amdgpu_device *adev = drm_to_adev(dev);
7230 int r;
7231
7232 if (amdgpu_sriov_vf(adev))
7233 return false;
7234
7235 r = pci_save_state(pdev);
7236 if (!r) {
7237 kfree(adev->pci_state);
7238
7239 adev->pci_state = pci_store_saved_state(pdev);
7240
7241 if (!adev->pci_state) {
7242 dev_err(adev->dev, "Failed to store PCI saved state");
7243 return false;
7244 }
7245 } else {
7246 dev_warn(adev->dev, "Failed to save PCI state, err:%d\n", r);
7247 return false;
7248 }
7249
7250 amdgpu_device_cache_switch_state(adev);
7251
7252 return true;
7253 }
7254
amdgpu_device_load_pci_state(struct pci_dev * pdev)7255 bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
7256 {
7257 struct drm_device *dev = pci_get_drvdata(pdev);
7258 struct amdgpu_device *adev = drm_to_adev(dev);
7259 int r;
7260
7261 if (!adev->pci_state)
7262 return false;
7263
7264 r = pci_load_saved_state(pdev, adev->pci_state);
7265
7266 if (!r) {
7267 pci_restore_state(pdev);
7268 } else {
7269 dev_warn(adev->dev, "Failed to load PCI state, err:%d\n", r);
7270 return false;
7271 }
7272
7273 return true;
7274 }
7275
amdgpu_device_flush_hdp(struct amdgpu_device * adev,struct amdgpu_ring * ring)7276 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
7277 struct amdgpu_ring *ring)
7278 {
7279 #ifdef CONFIG_X86_64
7280 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
7281 return;
7282 #endif
7283 if (adev->gmc.xgmi.connected_to_cpu)
7284 return;
7285
7286 if (ring && ring->funcs->emit_hdp_flush)
7287 amdgpu_ring_emit_hdp_flush(ring);
7288 else
7289 amdgpu_asic_flush_hdp(adev, ring);
7290 }
7291
amdgpu_device_invalidate_hdp(struct amdgpu_device * adev,struct amdgpu_ring * ring)7292 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
7293 struct amdgpu_ring *ring)
7294 {
7295 #ifdef CONFIG_X86_64
7296 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
7297 return;
7298 #endif
7299 if (adev->gmc.xgmi.connected_to_cpu)
7300 return;
7301
7302 amdgpu_asic_invalidate_hdp(adev, ring);
7303 }
7304
amdgpu_in_reset(struct amdgpu_device * adev)7305 int amdgpu_in_reset(struct amdgpu_device *adev)
7306 {
7307 return atomic_read(&adev->reset_domain->in_gpu_reset);
7308 }
7309
7310 /**
7311 * amdgpu_device_halt() - bring hardware to some kind of halt state
7312 *
7313 * @adev: amdgpu_device pointer
7314 *
7315 * Bring hardware to some kind of halt state so that no one can touch it
7316 * any more. It will help to maintain error context when error occurred.
7317 * Compare to a simple hang, the system will keep stable at least for SSH
7318 * access. Then it should be trivial to inspect the hardware state and
7319 * see what's going on. Implemented as following:
7320 *
7321 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
7322 * clears all CPU mappings to device, disallows remappings through page faults
7323 * 2. amdgpu_irq_disable_all() disables all interrupts
7324 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
7325 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
7326 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
7327 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
7328 * flush any in flight DMA operations
7329 */
amdgpu_device_halt(struct amdgpu_device * adev)7330 void amdgpu_device_halt(struct amdgpu_device *adev)
7331 {
7332 struct pci_dev *pdev = adev->pdev;
7333 struct drm_device *ddev = adev_to_drm(adev);
7334
7335 amdgpu_xcp_dev_unplug(adev);
7336 drm_dev_unplug(ddev);
7337
7338 amdgpu_irq_disable_all(adev);
7339
7340 amdgpu_fence_driver_hw_fini(adev);
7341
7342 adev->no_hw_access = true;
7343
7344 amdgpu_device_unmap_mmio(adev);
7345
7346 pci_disable_device(pdev);
7347 pci_wait_for_pending_transaction(pdev);
7348 }
7349
amdgpu_device_pcie_port_rreg(struct amdgpu_device * adev,u32 reg)7350 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
7351 u32 reg)
7352 {
7353 unsigned long flags, address, data;
7354 u32 r;
7355
7356 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
7357 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
7358
7359 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
7360 WREG32(address, reg * 4);
7361 (void)RREG32(address);
7362 r = RREG32(data);
7363 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
7364 return r;
7365 }
7366
amdgpu_device_pcie_port_wreg(struct amdgpu_device * adev,u32 reg,u32 v)7367 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
7368 u32 reg, u32 v)
7369 {
7370 unsigned long flags, address, data;
7371
7372 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
7373 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
7374
7375 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
7376 WREG32(address, reg * 4);
7377 (void)RREG32(address);
7378 WREG32(data, v);
7379 (void)RREG32(data);
7380 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
7381 }
7382
7383 /**
7384 * amdgpu_device_get_gang - return a reference to the current gang
7385 * @adev: amdgpu_device pointer
7386 *
7387 * Returns: A new reference to the current gang leader.
7388 */
amdgpu_device_get_gang(struct amdgpu_device * adev)7389 struct dma_fence *amdgpu_device_get_gang(struct amdgpu_device *adev)
7390 {
7391 struct dma_fence *fence;
7392
7393 rcu_read_lock();
7394 fence = dma_fence_get_rcu_safe(&adev->gang_submit);
7395 rcu_read_unlock();
7396 return fence;
7397 }
7398
7399 /**
7400 * amdgpu_device_switch_gang - switch to a new gang
7401 * @adev: amdgpu_device pointer
7402 * @gang: the gang to switch to
7403 *
7404 * Try to switch to a new gang.
7405 * Returns: NULL if we switched to the new gang or a reference to the current
7406 * gang leader.
7407 */
amdgpu_device_switch_gang(struct amdgpu_device * adev,struct dma_fence * gang)7408 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
7409 struct dma_fence *gang)
7410 {
7411 struct dma_fence *old = NULL;
7412
7413 dma_fence_get(gang);
7414 do {
7415 dma_fence_put(old);
7416 old = amdgpu_device_get_gang(adev);
7417 if (old == gang)
7418 break;
7419
7420 if (!dma_fence_is_signaled(old)) {
7421 dma_fence_put(gang);
7422 return old;
7423 }
7424
7425 } while (cmpxchg((struct dma_fence __force **)&adev->gang_submit,
7426 old, gang) != old);
7427
7428 /*
7429 * Drop it once for the exchanged reference in adev and once for the
7430 * thread local reference acquired in amdgpu_device_get_gang().
7431 */
7432 dma_fence_put(old);
7433 dma_fence_put(old);
7434 return NULL;
7435 }
7436
7437 /**
7438 * amdgpu_device_enforce_isolation - enforce HW isolation
7439 * @adev: the amdgpu device pointer
7440 * @ring: the HW ring the job is supposed to run on
7441 * @job: the job which is about to be pushed to the HW ring
7442 *
7443 * Makes sure that only one client at a time can use the GFX block.
7444 * Returns: The dependency to wait on before the job can be pushed to the HW.
7445 * The function is called multiple times until NULL is returned.
7446 */
amdgpu_device_enforce_isolation(struct amdgpu_device * adev,struct amdgpu_ring * ring,struct amdgpu_job * job)7447 struct dma_fence *amdgpu_device_enforce_isolation(struct amdgpu_device *adev,
7448 struct amdgpu_ring *ring,
7449 struct amdgpu_job *job)
7450 {
7451 struct amdgpu_isolation *isolation = &adev->isolation[ring->xcp_id];
7452 struct drm_sched_fence *f = job->base.s_fence;
7453 struct dma_fence *dep;
7454 void *owner;
7455 int r;
7456
7457 /*
7458 * For now enforce isolation only for the GFX block since we only need
7459 * the cleaner shader on those rings.
7460 */
7461 if (ring->funcs->type != AMDGPU_RING_TYPE_GFX &&
7462 ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
7463 return NULL;
7464
7465 /*
7466 * All submissions where enforce isolation is false are handled as if
7467 * they come from a single client. Use ~0l as the owner to distinct it
7468 * from kernel submissions where the owner is NULL.
7469 */
7470 owner = job->enforce_isolation ? f->owner : (void *)~0l;
7471
7472 mutex_lock(&adev->enforce_isolation_mutex);
7473
7474 /*
7475 * The "spearhead" submission is the first one which changes the
7476 * ownership to its client. We always need to wait for it to be
7477 * pushed to the HW before proceeding with anything.
7478 */
7479 if (&f->scheduled != isolation->spearhead &&
7480 !dma_fence_is_signaled(isolation->spearhead)) {
7481 dep = isolation->spearhead;
7482 goto out_grab_ref;
7483 }
7484
7485 if (isolation->owner != owner) {
7486
7487 /*
7488 * Wait for any gang to be assembled before switching to a
7489 * different owner or otherwise we could deadlock the
7490 * submissions.
7491 */
7492 if (!job->gang_submit) {
7493 dep = amdgpu_device_get_gang(adev);
7494 if (!dma_fence_is_signaled(dep))
7495 goto out_return_dep;
7496 dma_fence_put(dep);
7497 }
7498
7499 dma_fence_put(isolation->spearhead);
7500 isolation->spearhead = dma_fence_get(&f->scheduled);
7501 amdgpu_sync_move(&isolation->active, &isolation->prev);
7502 trace_amdgpu_isolation(isolation->owner, owner);
7503 isolation->owner = owner;
7504 }
7505
7506 /*
7507 * Specifying the ring here helps to pipeline submissions even when
7508 * isolation is enabled. If that is not desired for testing NULL can be
7509 * used instead of the ring to enforce a CPU round trip while switching
7510 * between clients.
7511 */
7512 dep = amdgpu_sync_peek_fence(&isolation->prev, ring);
7513 r = amdgpu_sync_fence(&isolation->active, &f->finished, GFP_NOWAIT);
7514 if (r)
7515 dev_warn(adev->dev, "OOM tracking isolation\n");
7516
7517 out_grab_ref:
7518 dma_fence_get(dep);
7519 out_return_dep:
7520 mutex_unlock(&adev->enforce_isolation_mutex);
7521 return dep;
7522 }
7523
amdgpu_device_has_display_hardware(struct amdgpu_device * adev)7524 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev)
7525 {
7526 switch (adev->asic_type) {
7527 #ifdef CONFIG_DRM_AMDGPU_SI
7528 case CHIP_HAINAN:
7529 #endif
7530 case CHIP_TOPAZ:
7531 /* chips with no display hardware */
7532 return false;
7533 #ifdef CONFIG_DRM_AMDGPU_SI
7534 case CHIP_TAHITI:
7535 case CHIP_PITCAIRN:
7536 case CHIP_VERDE:
7537 case CHIP_OLAND:
7538 #endif
7539 #ifdef CONFIG_DRM_AMDGPU_CIK
7540 case CHIP_BONAIRE:
7541 case CHIP_HAWAII:
7542 case CHIP_KAVERI:
7543 case CHIP_KABINI:
7544 case CHIP_MULLINS:
7545 #endif
7546 case CHIP_TONGA:
7547 case CHIP_FIJI:
7548 case CHIP_POLARIS10:
7549 case CHIP_POLARIS11:
7550 case CHIP_POLARIS12:
7551 case CHIP_VEGAM:
7552 case CHIP_CARRIZO:
7553 case CHIP_STONEY:
7554 /* chips with display hardware */
7555 return true;
7556 default:
7557 /* IP discovery */
7558 if (!amdgpu_ip_version(adev, DCE_HWIP, 0) ||
7559 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
7560 return false;
7561 return true;
7562 }
7563 }
7564
amdgpu_device_wait_on_rreg(struct amdgpu_device * adev,uint32_t inst,uint32_t reg_addr,char reg_name[],uint32_t expected_value,uint32_t mask)7565 uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
7566 uint32_t inst, uint32_t reg_addr, char reg_name[],
7567 uint32_t expected_value, uint32_t mask)
7568 {
7569 uint32_t ret = 0;
7570 uint32_t old_ = 0;
7571 uint32_t tmp_ = RREG32(reg_addr);
7572 uint32_t loop = adev->usec_timeout;
7573
7574 while ((tmp_ & (mask)) != (expected_value)) {
7575 if (old_ != tmp_) {
7576 loop = adev->usec_timeout;
7577 old_ = tmp_;
7578 } else
7579 udelay(1);
7580 tmp_ = RREG32(reg_addr);
7581 loop--;
7582 if (!loop) {
7583 dev_warn(
7584 adev->dev,
7585 "Register(%d) [%s] failed to reach value 0x%08x != 0x%08xn",
7586 inst, reg_name, (uint32_t)expected_value,
7587 (uint32_t)(tmp_ & (mask)));
7588 ret = -ETIMEDOUT;
7589 break;
7590 }
7591 }
7592 return ret;
7593 }
7594
amdgpu_get_soft_full_reset_mask(struct amdgpu_ring * ring)7595 ssize_t amdgpu_get_soft_full_reset_mask(struct amdgpu_ring *ring)
7596 {
7597 ssize_t size = 0;
7598
7599 if (!ring || !ring->adev)
7600 return size;
7601
7602 if (amdgpu_device_should_recover_gpu(ring->adev))
7603 size |= AMDGPU_RESET_TYPE_FULL;
7604
7605 if (unlikely(!ring->adev->debug_disable_soft_recovery) &&
7606 !amdgpu_sriov_vf(ring->adev) && ring->funcs->soft_recovery)
7607 size |= AMDGPU_RESET_TYPE_SOFT_RESET;
7608
7609 return size;
7610 }
7611
amdgpu_show_reset_mask(char * buf,uint32_t supported_reset)7612 ssize_t amdgpu_show_reset_mask(char *buf, uint32_t supported_reset)
7613 {
7614 ssize_t size = 0;
7615
7616 if (supported_reset == 0) {
7617 size += sysfs_emit_at(buf, size, "unsupported");
7618 size += sysfs_emit_at(buf, size, "\n");
7619 return size;
7620
7621 }
7622
7623 if (supported_reset & AMDGPU_RESET_TYPE_SOFT_RESET)
7624 size += sysfs_emit_at(buf, size, "soft ");
7625
7626 if (supported_reset & AMDGPU_RESET_TYPE_PER_QUEUE)
7627 size += sysfs_emit_at(buf, size, "queue ");
7628
7629 if (supported_reset & AMDGPU_RESET_TYPE_PER_PIPE)
7630 size += sysfs_emit_at(buf, size, "pipe ");
7631
7632 if (supported_reset & AMDGPU_RESET_TYPE_FULL)
7633 size += sysfs_emit_at(buf, size, "full ");
7634
7635 size += sysfs_emit_at(buf, size, "\n");
7636 return size;
7637 }
7638
amdgpu_device_set_uid(struct amdgpu_uid * uid_info,enum amdgpu_uid_type type,uint8_t inst,uint64_t uid)7639 void amdgpu_device_set_uid(struct amdgpu_uid *uid_info,
7640 enum amdgpu_uid_type type, uint8_t inst,
7641 uint64_t uid)
7642 {
7643 if (!uid_info)
7644 return;
7645
7646 if (type >= AMDGPU_UID_TYPE_MAX) {
7647 dev_err_once(uid_info->adev->dev, "Invalid UID type %d\n",
7648 type);
7649 return;
7650 }
7651
7652 if (inst >= AMDGPU_UID_INST_MAX) {
7653 dev_err_once(uid_info->adev->dev, "Invalid UID instance %d\n",
7654 inst);
7655 return;
7656 }
7657
7658 if (uid_info->uid[type][inst] != 0) {
7659 dev_warn_once(
7660 uid_info->adev->dev,
7661 "Overwriting existing UID %llu for type %d instance %d\n",
7662 uid_info->uid[type][inst], type, inst);
7663 }
7664
7665 uid_info->uid[type][inst] = uid;
7666 }
7667
amdgpu_device_get_uid(struct amdgpu_uid * uid_info,enum amdgpu_uid_type type,uint8_t inst)7668 u64 amdgpu_device_get_uid(struct amdgpu_uid *uid_info,
7669 enum amdgpu_uid_type type, uint8_t inst)
7670 {
7671 if (!uid_info)
7672 return 0;
7673
7674 if (type >= AMDGPU_UID_TYPE_MAX) {
7675 dev_err_once(uid_info->adev->dev, "Invalid UID type %d\n",
7676 type);
7677 return 0;
7678 }
7679
7680 if (inst >= AMDGPU_UID_INST_MAX) {
7681 dev_err_once(uid_info->adev->dev, "Invalid UID instance %d\n",
7682 inst);
7683 return 0;
7684 }
7685
7686 return uid_info->uid[type][inst];
7687 }
7688