1 /* SPDX-License-Identifier: (GPL-2.0 OR MIT)
2 * Google virtual Ethernet (gve) driver
3 *
4 * Copyright (C) 2015-2021 Google, Inc.
5 */
6
7 #ifndef _GVE_DQO_H_
8 #define _GVE_DQO_H_
9
10 #include "gve_adminq.h"
11
12 #define GVE_ITR_ENABLE_BIT_DQO BIT(0)
13 #define GVE_ITR_CLEAR_PBA_BIT_DQO BIT(1)
14 #define GVE_ITR_NO_UPDATE_DQO (3 << 3)
15
16 #define GVE_ITR_INTERVAL_DQO_SHIFT 5
17 #define GVE_ITR_INTERVAL_DQO_MASK ((1 << 12) - 1)
18
19 #define GVE_TX_IRQ_RATELIMIT_US_DQO 50
20 #define GVE_RX_IRQ_RATELIMIT_US_DQO 20
21 #define GVE_MAX_ITR_INTERVAL_DQO (GVE_ITR_INTERVAL_DQO_MASK * 2)
22
23 /* Timeout in seconds to wait for a reinjection completion after receiving
24 * its corresponding miss completion.
25 */
26 #define GVE_REINJECT_COMPL_TIMEOUT 1
27
28 /* Timeout in seconds to deallocate the completion tag for a packet that was
29 * prematurely freed for not receiving a valid completion. This should be large
30 * enough to rule out the possibility of receiving the corresponding valid
31 * completion after this interval.
32 */
33 #define GVE_DEALLOCATE_COMPL_TIMEOUT 60
34
35 netdev_tx_t gve_tx_dqo(struct sk_buff *skb, struct net_device *dev);
36 netdev_features_t gve_features_check_dqo(struct sk_buff *skb,
37 struct net_device *dev,
38 netdev_features_t features);
39 bool gve_tx_poll_dqo(struct gve_notify_block *block, bool do_clean);
40 int gve_rx_poll_dqo(struct gve_notify_block *block, int budget);
41 int gve_tx_alloc_rings_dqo(struct gve_priv *priv,
42 struct gve_tx_alloc_rings_cfg *cfg);
43 void gve_tx_free_rings_dqo(struct gve_priv *priv,
44 struct gve_tx_alloc_rings_cfg *cfg);
45 void gve_tx_start_ring_dqo(struct gve_priv *priv, int idx);
46 void gve_tx_stop_ring_dqo(struct gve_priv *priv, int idx);
47 int gve_rx_alloc_ring_dqo(struct gve_priv *priv,
48 struct gve_rx_alloc_rings_cfg *cfg,
49 struct gve_rx_ring *rx,
50 int idx);
51 void gve_rx_free_ring_dqo(struct gve_priv *priv, struct gve_rx_ring *rx,
52 struct gve_rx_alloc_rings_cfg *cfg);
53 int gve_rx_alloc_rings_dqo(struct gve_priv *priv,
54 struct gve_rx_alloc_rings_cfg *cfg);
55 void gve_rx_free_rings_dqo(struct gve_priv *priv,
56 struct gve_rx_alloc_rings_cfg *cfg);
57 void gve_rx_start_ring_dqo(struct gve_priv *priv, int idx);
58 void gve_rx_stop_ring_dqo(struct gve_priv *priv, int idx);
59 int gve_clean_tx_done_dqo(struct gve_priv *priv, struct gve_tx_ring *tx,
60 struct napi_struct *napi);
61 void gve_rx_post_buffers_dqo(struct gve_rx_ring *rx);
62 void gve_rx_write_doorbell_dqo(const struct gve_priv *priv, int queue_idx);
63
64 static inline void
gve_tx_put_doorbell_dqo(const struct gve_priv * priv,const struct gve_queue_resources * q_resources,u32 val)65 gve_tx_put_doorbell_dqo(const struct gve_priv *priv,
66 const struct gve_queue_resources *q_resources, u32 val)
67 {
68 u64 index;
69
70 index = be32_to_cpu(q_resources->db_index);
71 iowrite32(val, &priv->db_bar2[index]);
72 }
73
74 /* Builds register value to write to DQO IRQ doorbell to enable with specified
75 * ITR interval.
76 */
gve_setup_itr_interval_dqo(u32 interval_us)77 static inline u32 gve_setup_itr_interval_dqo(u32 interval_us)
78 {
79 u32 result = GVE_ITR_ENABLE_BIT_DQO;
80
81 /* Interval has 2us granularity. */
82 interval_us >>= 1;
83
84 interval_us &= GVE_ITR_INTERVAL_DQO_MASK;
85 result |= (interval_us << GVE_ITR_INTERVAL_DQO_SHIFT);
86
87 return result;
88 }
89
90 static inline void
gve_write_irq_doorbell_dqo(const struct gve_priv * priv,const struct gve_notify_block * block,u32 val)91 gve_write_irq_doorbell_dqo(const struct gve_priv *priv,
92 const struct gve_notify_block *block, u32 val)
93 {
94 u32 index = be32_to_cpu(*block->irq_db_index);
95
96 iowrite32(val, &priv->db_bar2[index]);
97 }
98
99 /* Sets interrupt throttling interval and enables interrupt
100 * by writing to IRQ doorbell.
101 */
102 static inline void
gve_set_itr_coalesce_usecs_dqo(struct gve_priv * priv,struct gve_notify_block * block,u32 usecs)103 gve_set_itr_coalesce_usecs_dqo(struct gve_priv *priv,
104 struct gve_notify_block *block,
105 u32 usecs)
106 {
107 gve_write_irq_doorbell_dqo(priv, block,
108 gve_setup_itr_interval_dqo(usecs));
109 }
110
111 int gve_napi_poll_dqo(struct napi_struct *napi, int budget);
112 #endif /* _GVE_DQO_H_ */
113