xref: /linux/include/dt-bindings/clock/renesas,r8a779h0-cpg-mssr.h (revision 79790b6818e96c58fe2bffee1b418c16e64e7b80)
1 /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2 /*
3  * Copyright (C) 2023 Renesas Electronics Corp.
4  */
5 #ifndef __DT_BINDINGS_CLOCK_RENESAS_R8A779H0_CPG_MSSR_H__
6 #define __DT_BINDINGS_CLOCK_RENESAS_R8A779H0_CPG_MSSR_H__
7 
8 #include <dt-bindings/clock/renesas-cpg-mssr.h>
9 
10 /* r8a779h0 CPG Core Clocks */
11 
12 #define R8A779H0_CLK_ZX			0
13 #define R8A779H0_CLK_ZD			1
14 #define R8A779H0_CLK_ZS			2
15 #define R8A779H0_CLK_ZT			3
16 #define R8A779H0_CLK_ZTR		4
17 #define R8A779H0_CLK_S0D2		5
18 #define R8A779H0_CLK_S0D3		6
19 #define R8A779H0_CLK_S0D4		7
20 #define R8A779H0_CLK_S0D1_VIO		8
21 #define R8A779H0_CLK_S0D2_VIO		9
22 #define R8A779H0_CLK_S0D4_VIO		10
23 #define R8A779H0_CLK_S0D8_VIO		11
24 #define R8A779H0_CLK_VIOBUSD1		12
25 #define R8A779H0_CLK_VIOBUSD2		13
26 #define R8A779H0_CLK_S0D1_VC		14
27 #define R8A779H0_CLK_S0D2_VC		15
28 #define R8A779H0_CLK_S0D4_VC		16
29 #define R8A779H0_CLK_VCBUSD1		17
30 #define R8A779H0_CLK_VCBUSD2		18
31 #define R8A779H0_CLK_S0D2_MM		19
32 #define R8A779H0_CLK_S0D4_MM		20
33 #define R8A779H0_CLK_S0D2_U3DG		21
34 #define R8A779H0_CLK_S0D4_U3DG		22
35 #define R8A779H0_CLK_S0D2_RT		23
36 #define R8A779H0_CLK_S0D3_RT		24
37 #define R8A779H0_CLK_S0D4_RT		25
38 #define R8A779H0_CLK_S0D6_RT		26
39 #define R8A779H0_CLK_S0D2_PER		27
40 #define R8A779H0_CLK_S0D3_PER		28
41 #define R8A779H0_CLK_S0D4_PER		29
42 #define R8A779H0_CLK_S0D6_PER		30
43 #define R8A779H0_CLK_S0D12_PER		31
44 #define R8A779H0_CLK_S0D24_PER		32
45 #define R8A779H0_CLK_S0D1_HSC		33
46 #define R8A779H0_CLK_S0D2_HSC		34
47 #define R8A779H0_CLK_S0D4_HSC		35
48 #define R8A779H0_CLK_S0D8_HSC		36
49 #define R8A779H0_CLK_SVD1_IR		37
50 #define R8A779H0_CLK_SVD2_IR		38
51 #define R8A779H0_CLK_IMPAD1		39
52 #define R8A779H0_CLK_IMPAD4		40
53 #define R8A779H0_CLK_IMPB		41
54 #define R8A779H0_CLK_SVD1_VIP		42
55 #define R8A779H0_CLK_SVD2_VIP		43
56 #define R8A779H0_CLK_CL			44
57 #define R8A779H0_CLK_CL16M		45
58 #define R8A779H0_CLK_CL16M_MM		46
59 #define R8A779H0_CLK_CL16M_RT		47
60 #define R8A779H0_CLK_CL16M_PER		48
61 #define R8A779H0_CLK_CL16M_HSC		49
62 #define R8A779H0_CLK_ZC0		50
63 #define R8A779H0_CLK_ZC1		51
64 #define R8A779H0_CLK_ZC2		52
65 #define R8A779H0_CLK_ZC3		53
66 #define R8A779H0_CLK_ZB3		54
67 #define R8A779H0_CLK_ZB3D2		55
68 #define R8A779H0_CLK_ZB3D4		56
69 #define R8A779H0_CLK_ZG			57
70 #define R8A779H0_CLK_SD0H		58
71 #define R8A779H0_CLK_SD0		59
72 #define R8A779H0_CLK_RPC		60
73 #define R8A779H0_CLK_RPCD2		61
74 #define R8A779H0_CLK_MSO		62
75 #define R8A779H0_CLK_CANFD		63
76 #define R8A779H0_CLK_CSI		64
77 #define R8A779H0_CLK_FRAY		65
78 #define R8A779H0_CLK_IPC		66
79 #define R8A779H0_CLK_SASYNCRT		67
80 #define R8A779H0_CLK_SASYNCPERD1	68
81 #define R8A779H0_CLK_SASYNCPERD2	69
82 #define R8A779H0_CLK_SASYNCPERD4	70
83 #define R8A779H0_CLK_DSIEXT		71
84 #define R8A779H0_CLK_DSIREF		72
85 #define R8A779H0_CLK_ADGH		73
86 #define R8A779H0_CLK_OSC		74
87 #define R8A779H0_CLK_ZR0		75
88 #define R8A779H0_CLK_ZR1		76
89 #define R8A779H0_CLK_ZR2		77
90 #define R8A779H0_CLK_RGMII		78
91 #define R8A779H0_CLK_CPEX		79
92 #define R8A779H0_CLK_CP			80
93 #define R8A779H0_CLK_CBFUSA		81
94 #define R8A779H0_CLK_R			82
95 
96 #endif /* __DT_BINDINGS_CLOCK_RENESAS_R8A779H0_CPG_MSSR_H__ */
97