1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3 * Copyright (C) 2012 ARM Ltd.
4 */
5 #ifndef __ASM_CPUTYPE_H
6 #define __ASM_CPUTYPE_H
7
8 #define INVALID_HWID ULONG_MAX
9
10 #define MPIDR_UP_BITMASK (0x1 << 30)
11 #define MPIDR_MT_BITMASK (0x1 << 24)
12 #define MPIDR_HWID_BITMASK UL(0xff00ffffff)
13
14 #define MPIDR_LEVEL_BITS_SHIFT 3
15 #define MPIDR_LEVEL_BITS (1 << MPIDR_LEVEL_BITS_SHIFT)
16 #define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
17
18 #define MPIDR_LEVEL_SHIFT(level) \
19 (((1 << level) >> 1) << MPIDR_LEVEL_BITS_SHIFT)
20
21 #define MPIDR_AFFINITY_LEVEL(mpidr, level) \
22 ((mpidr >> MPIDR_LEVEL_SHIFT(level)) & MPIDR_LEVEL_MASK)
23
24 #define MIDR_REVISION_MASK 0xf
25 #define MIDR_REVISION(midr) ((midr) & MIDR_REVISION_MASK)
26 #define MIDR_PARTNUM_SHIFT 4
27 #define MIDR_PARTNUM_MASK (0xfff << MIDR_PARTNUM_SHIFT)
28 #define MIDR_PARTNUM(midr) \
29 (((midr) & MIDR_PARTNUM_MASK) >> MIDR_PARTNUM_SHIFT)
30 #define MIDR_ARCHITECTURE_SHIFT 16
31 #define MIDR_ARCHITECTURE_MASK (0xf << MIDR_ARCHITECTURE_SHIFT)
32 #define MIDR_ARCHITECTURE(midr) \
33 (((midr) & MIDR_ARCHITECTURE_MASK) >> MIDR_ARCHITECTURE_SHIFT)
34 #define MIDR_VARIANT_SHIFT 20
35 #define MIDR_VARIANT_MASK (0xf << MIDR_VARIANT_SHIFT)
36 #define MIDR_VARIANT(midr) \
37 (((midr) & MIDR_VARIANT_MASK) >> MIDR_VARIANT_SHIFT)
38 #define MIDR_IMPLEMENTOR_SHIFT 24
39 #define MIDR_IMPLEMENTOR_MASK (0xffU << MIDR_IMPLEMENTOR_SHIFT)
40 #define MIDR_IMPLEMENTOR(midr) \
41 (((midr) & MIDR_IMPLEMENTOR_MASK) >> MIDR_IMPLEMENTOR_SHIFT)
42
43 #define MIDR_CPU_MODEL(imp, partnum) \
44 ((_AT(u32, imp) << MIDR_IMPLEMENTOR_SHIFT) | \
45 (0xf << MIDR_ARCHITECTURE_SHIFT) | \
46 ((partnum) << MIDR_PARTNUM_SHIFT))
47
48 #define MIDR_CPU_VAR_REV(var, rev) \
49 (((var) << MIDR_VARIANT_SHIFT) | (rev))
50
51 #define MIDR_CPU_MODEL_MASK (MIDR_IMPLEMENTOR_MASK | MIDR_PARTNUM_MASK | \
52 MIDR_ARCHITECTURE_MASK)
53
54 #define ARM_CPU_IMP_ARM 0x41
55 #define ARM_CPU_IMP_APM 0x50
56 #define ARM_CPU_IMP_CAVIUM 0x43
57 #define ARM_CPU_IMP_BRCM 0x42
58 #define ARM_CPU_IMP_QCOM 0x51
59 #define ARM_CPU_IMP_NVIDIA 0x4E
60 #define ARM_CPU_IMP_FUJITSU 0x46
61 #define ARM_CPU_IMP_HISI 0x48
62 #define ARM_CPU_IMP_APPLE 0x61
63 #define ARM_CPU_IMP_AMPERE 0xC0
64 #define ARM_CPU_IMP_MICROSOFT 0x6D
65
66 #define ARM_CPU_PART_AEM_V8 0xD0F
67 #define ARM_CPU_PART_FOUNDATION 0xD00
68 #define ARM_CPU_PART_CORTEX_A57 0xD07
69 #define ARM_CPU_PART_CORTEX_A72 0xD08
70 #define ARM_CPU_PART_CORTEX_A53 0xD03
71 #define ARM_CPU_PART_CORTEX_A73 0xD09
72 #define ARM_CPU_PART_CORTEX_A75 0xD0A
73 #define ARM_CPU_PART_CORTEX_A35 0xD04
74 #define ARM_CPU_PART_CORTEX_A55 0xD05
75 #define ARM_CPU_PART_CORTEX_A76 0xD0B
76 #define ARM_CPU_PART_NEOVERSE_N1 0xD0C
77 #define ARM_CPU_PART_CORTEX_A77 0xD0D
78 #define ARM_CPU_PART_CORTEX_A76AE 0xD0E
79 #define ARM_CPU_PART_NEOVERSE_V1 0xD40
80 #define ARM_CPU_PART_CORTEX_A78 0xD41
81 #define ARM_CPU_PART_CORTEX_A78AE 0xD42
82 #define ARM_CPU_PART_CORTEX_X1 0xD44
83 #define ARM_CPU_PART_CORTEX_A510 0xD46
84 #define ARM_CPU_PART_CORTEX_X1C 0xD4C
85 #define ARM_CPU_PART_CORTEX_A520 0xD80
86 #define ARM_CPU_PART_CORTEX_A710 0xD47
87 #define ARM_CPU_PART_CORTEX_A715 0xD4D
88 #define ARM_CPU_PART_CORTEX_X2 0xD48
89 #define ARM_CPU_PART_NEOVERSE_N2 0xD49
90 #define ARM_CPU_PART_CORTEX_A78C 0xD4B
91 #define ARM_CPU_PART_CORTEX_X1C 0xD4C
92 #define ARM_CPU_PART_CORTEX_X3 0xD4E
93 #define ARM_CPU_PART_NEOVERSE_V2 0xD4F
94 #define ARM_CPU_PART_CORTEX_A720 0xD81
95 #define ARM_CPU_PART_CORTEX_X4 0xD82
96 #define ARM_CPU_PART_NEOVERSE_V3 0xD84
97 #define ARM_CPU_PART_CORTEX_X925 0xD85
98 #define ARM_CPU_PART_CORTEX_A725 0xD87
99 #define ARM_CPU_PART_NEOVERSE_N3 0xD8E
100
101 #define APM_CPU_PART_XGENE 0x000
102 #define APM_CPU_VAR_POTENZA 0x00
103
104 #define CAVIUM_CPU_PART_THUNDERX 0x0A1
105 #define CAVIUM_CPU_PART_THUNDERX_81XX 0x0A2
106 #define CAVIUM_CPU_PART_THUNDERX_83XX 0x0A3
107 #define CAVIUM_CPU_PART_THUNDERX2 0x0AF
108 /* OcteonTx2 series */
109 #define CAVIUM_CPU_PART_OCTX2_98XX 0x0B1
110 #define CAVIUM_CPU_PART_OCTX2_96XX 0x0B2
111 #define CAVIUM_CPU_PART_OCTX2_95XX 0x0B3
112 #define CAVIUM_CPU_PART_OCTX2_95XXN 0x0B4
113 #define CAVIUM_CPU_PART_OCTX2_95XXMM 0x0B5
114 #define CAVIUM_CPU_PART_OCTX2_95XXO 0x0B6
115
116 #define BRCM_CPU_PART_BRAHMA_B53 0x100
117 #define BRCM_CPU_PART_VULCAN 0x516
118
119 #define QCOM_CPU_PART_FALKOR_V1 0x800
120 #define QCOM_CPU_PART_FALKOR 0xC00
121 #define QCOM_CPU_PART_KRYO 0x200
122 #define QCOM_CPU_PART_KRYO_2XX_GOLD 0x800
123 #define QCOM_CPU_PART_KRYO_2XX_SILVER 0x801
124 #define QCOM_CPU_PART_KRYO_3XX_GOLD 0x802
125 #define QCOM_CPU_PART_KRYO_3XX_SILVER 0x803
126 #define QCOM_CPU_PART_KRYO_4XX_GOLD 0x804
127 #define QCOM_CPU_PART_KRYO_4XX_SILVER 0x805
128 #define QCOM_CPU_PART_ORYON_X1 0x001
129
130 #define NVIDIA_CPU_PART_DENVER 0x003
131 #define NVIDIA_CPU_PART_CARMEL 0x004
132
133 #define FUJITSU_CPU_PART_A64FX 0x001
134
135 #define HISI_CPU_PART_TSV110 0xD01
136 #define HISI_CPU_PART_HIP09 0xD02
137 #define HISI_CPU_PART_HIP12 0xD06
138
139 #define APPLE_CPU_PART_M1_ICESTORM 0x022
140 #define APPLE_CPU_PART_M1_FIRESTORM 0x023
141 #define APPLE_CPU_PART_M1_ICESTORM_PRO 0x024
142 #define APPLE_CPU_PART_M1_FIRESTORM_PRO 0x025
143 #define APPLE_CPU_PART_M1_ICESTORM_MAX 0x028
144 #define APPLE_CPU_PART_M1_FIRESTORM_MAX 0x029
145 #define APPLE_CPU_PART_M2_BLIZZARD 0x032
146 #define APPLE_CPU_PART_M2_AVALANCHE 0x033
147 #define APPLE_CPU_PART_M2_BLIZZARD_PRO 0x034
148 #define APPLE_CPU_PART_M2_AVALANCHE_PRO 0x035
149 #define APPLE_CPU_PART_M2_BLIZZARD_MAX 0x038
150 #define APPLE_CPU_PART_M2_AVALANCHE_MAX 0x039
151
152 #define AMPERE_CPU_PART_AMPERE1 0xAC3
153 #define AMPERE_CPU_PART_AMPERE1A 0xAC4
154
155 #define MICROSOFT_CPU_PART_AZURE_COBALT_100 0xD49 /* Based on r0p0 of ARM Neoverse N2 */
156
157 #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53)
158 #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57)
159 #define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72)
160 #define MIDR_CORTEX_A73 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A73)
161 #define MIDR_CORTEX_A75 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A75)
162 #define MIDR_CORTEX_A35 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A35)
163 #define MIDR_CORTEX_A55 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A55)
164 #define MIDR_CORTEX_A76 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A76)
165 #define MIDR_NEOVERSE_N1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N1)
166 #define MIDR_CORTEX_A77 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A77)
167 #define MIDR_CORTEX_A76AE MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A76AE)
168 #define MIDR_NEOVERSE_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_V1)
169 #define MIDR_CORTEX_A78 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A78)
170 #define MIDR_CORTEX_A78AE MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A78AE)
171 #define MIDR_CORTEX_X1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X1)
172 #define MIDR_CORTEX_A510 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A510)
173 #define MIDR_CORTEX_X1C MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X1C)
174 #define MIDR_CORTEX_A520 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A520)
175 #define MIDR_CORTEX_A710 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A710)
176 #define MIDR_CORTEX_A715 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A715)
177 #define MIDR_CORTEX_X2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X2)
178 #define MIDR_NEOVERSE_N2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N2)
179 #define MIDR_CORTEX_A78C MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A78C)
180 #define MIDR_CORTEX_X1C MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X1C)
181 #define MIDR_CORTEX_X3 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X3)
182 #define MIDR_NEOVERSE_V2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_V2)
183 #define MIDR_CORTEX_A720 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A720)
184 #define MIDR_CORTEX_X4 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X4)
185 #define MIDR_NEOVERSE_V3 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_V3)
186 #define MIDR_CORTEX_X925 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X925)
187 #define MIDR_CORTEX_A725 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A725)
188 #define MIDR_NEOVERSE_N3 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N3)
189 #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX)
190 #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX)
191 #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX)
192 #define MIDR_OCTX2_98XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_98XX)
193 #define MIDR_OCTX2_96XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_96XX)
194 #define MIDR_OCTX2_95XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XX)
195 #define MIDR_OCTX2_95XXN MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXN)
196 #define MIDR_OCTX2_95XXMM MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXMM)
197 #define MIDR_OCTX2_95XXO MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXO)
198 #define MIDR_CAVIUM_THUNDERX2 MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX2)
199 #define MIDR_BRAHMA_B53 MIDR_CPU_MODEL(ARM_CPU_IMP_BRCM, BRCM_CPU_PART_BRAHMA_B53)
200 #define MIDR_BRCM_VULCAN MIDR_CPU_MODEL(ARM_CPU_IMP_BRCM, BRCM_CPU_PART_VULCAN)
201 #define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1)
202 #define MIDR_QCOM_FALKOR MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR)
203 #define MIDR_QCOM_KRYO MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO)
204 #define MIDR_QCOM_KRYO_2XX_GOLD MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_2XX_GOLD)
205 #define MIDR_QCOM_KRYO_2XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_2XX_SILVER)
206 #define MIDR_QCOM_KRYO_3XX_GOLD MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_3XX_GOLD)
207 #define MIDR_QCOM_KRYO_3XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_3XX_SILVER)
208 #define MIDR_QCOM_KRYO_4XX_GOLD MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_4XX_GOLD)
209 #define MIDR_QCOM_KRYO_4XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_4XX_SILVER)
210 #define MIDR_QCOM_ORYON_X1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_ORYON_X1)
211
212 /*
213 * NOTES:
214 * - Qualcomm Kryo 5XX Prime / Gold ID themselves as MIDR_CORTEX_A77
215 * - Qualcomm Kryo 5XX Silver IDs itself as MIDR_QCOM_KRYO_4XX_SILVER
216 * - Qualcomm Kryo 6XX Prime IDs itself as MIDR_CORTEX_X1
217 * - Qualcomm Kryo 6XX Gold IDs itself as ARM_CPU_PART_CORTEX_A78
218 * - Qualcomm Kryo 6XX Silver IDs itself as MIDR_CORTEX_A55
219 */
220
221 #define MIDR_NVIDIA_DENVER MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_DENVER)
222 #define MIDR_NVIDIA_CARMEL MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_CARMEL)
223 #define MIDR_FUJITSU_A64FX MIDR_CPU_MODEL(ARM_CPU_IMP_FUJITSU, FUJITSU_CPU_PART_A64FX)
224 #define MIDR_HISI_TSV110 MIDR_CPU_MODEL(ARM_CPU_IMP_HISI, HISI_CPU_PART_TSV110)
225 #define MIDR_HISI_HIP09 MIDR_CPU_MODEL(ARM_CPU_IMP_HISI, HISI_CPU_PART_HIP09)
226 #define MIDR_HISI_HIP12 MIDR_CPU_MODEL(ARM_CPU_IMP_HISI, HISI_CPU_PART_HIP12)
227 #define MIDR_APPLE_M1_ICESTORM MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_ICESTORM)
228 #define MIDR_APPLE_M1_FIRESTORM MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_FIRESTORM)
229 #define MIDR_APPLE_M1_ICESTORM_PRO MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_ICESTORM_PRO)
230 #define MIDR_APPLE_M1_FIRESTORM_PRO MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_FIRESTORM_PRO)
231 #define MIDR_APPLE_M1_ICESTORM_MAX MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_ICESTORM_MAX)
232 #define MIDR_APPLE_M1_FIRESTORM_MAX MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_FIRESTORM_MAX)
233 #define MIDR_APPLE_M2_BLIZZARD MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M2_BLIZZARD)
234 #define MIDR_APPLE_M2_AVALANCHE MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M2_AVALANCHE)
235 #define MIDR_APPLE_M2_BLIZZARD_PRO MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M2_BLIZZARD_PRO)
236 #define MIDR_APPLE_M2_AVALANCHE_PRO MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M2_AVALANCHE_PRO)
237 #define MIDR_APPLE_M2_BLIZZARD_MAX MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M2_BLIZZARD_MAX)
238 #define MIDR_APPLE_M2_AVALANCHE_MAX MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M2_AVALANCHE_MAX)
239 #define MIDR_AMPERE1 MIDR_CPU_MODEL(ARM_CPU_IMP_AMPERE, AMPERE_CPU_PART_AMPERE1)
240 #define MIDR_AMPERE1A MIDR_CPU_MODEL(ARM_CPU_IMP_AMPERE, AMPERE_CPU_PART_AMPERE1A)
241 #define MIDR_MICROSOFT_AZURE_COBALT_100 MIDR_CPU_MODEL(ARM_CPU_IMP_MICROSOFT, MICROSOFT_CPU_PART_AZURE_COBALT_100)
242
243 /* Fujitsu Erratum 010001 affects A64FX 1.0 and 1.1, (v0r0 and v1r0) */
244 #define MIDR_FUJITSU_ERRATUM_010001 MIDR_FUJITSU_A64FX
245 #define MIDR_FUJITSU_ERRATUM_010001_MASK (~MIDR_CPU_VAR_REV(1, 0))
246 #define TCR_CLEAR_FUJITSU_ERRATUM_010001 (TCR_NFD1 | TCR_NFD0)
247
248 #ifndef __ASSEMBLY__
249
250 #include <asm/sysreg.h>
251
252 #define read_cpuid(reg) read_sysreg_s(SYS_ ## reg)
253
254 /*
255 * The CPU ID never changes at run time, so we might as well tell the
256 * compiler that it's constant. Use this function to read the CPU ID
257 * rather than directly reading processor_id or read_cpuid() directly.
258 */
read_cpuid_id(void)259 static inline u32 __attribute_const__ read_cpuid_id(void)
260 {
261 return read_cpuid(MIDR_EL1);
262 }
263
264 /*
265 * Represent a range of MIDR values for a given CPU model and a
266 * range of variant/revision values.
267 *
268 * @model - CPU model as defined by MIDR_CPU_MODEL
269 * @rv_min - Minimum value for the revision/variant as defined by
270 * MIDR_CPU_VAR_REV
271 * @rv_max - Maximum value for the variant/revision for the range.
272 */
273 struct midr_range {
274 u32 model;
275 u32 rv_min;
276 u32 rv_max;
277 };
278
279 #define MIDR_RANGE(m, v_min, r_min, v_max, r_max) \
280 { \
281 .model = m, \
282 .rv_min = MIDR_CPU_VAR_REV(v_min, r_min), \
283 .rv_max = MIDR_CPU_VAR_REV(v_max, r_max), \
284 }
285
286 #define MIDR_REV_RANGE(m, v, r_min, r_max) MIDR_RANGE(m, v, r_min, v, r_max)
287 #define MIDR_REV(m, v, r) MIDR_RANGE(m, v, r, v, r)
288 #define MIDR_ALL_VERSIONS(m) MIDR_RANGE(m, 0, 0, 0xf, 0xf)
289
midr_is_cpu_model_range(u32 midr,u32 model,u32 rv_min,u32 rv_max)290 static inline bool midr_is_cpu_model_range(u32 midr, u32 model, u32 rv_min,
291 u32 rv_max)
292 {
293 u32 _model = midr & MIDR_CPU_MODEL_MASK;
294 u32 rv = midr & (MIDR_REVISION_MASK | MIDR_VARIANT_MASK);
295
296 return _model == model && rv >= rv_min && rv <= rv_max;
297 }
298
299 struct target_impl_cpu {
300 u64 midr;
301 u64 revidr;
302 u64 aidr;
303 };
304
305 bool cpu_errata_set_target_impl(u64 num, void *impl_cpus);
306 bool is_midr_in_range_list(struct midr_range const *ranges);
307
read_cpuid_mpidr(void)308 static inline u64 __attribute_const__ read_cpuid_mpidr(void)
309 {
310 return read_cpuid(MPIDR_EL1);
311 }
312
read_cpuid_implementor(void)313 static inline unsigned int __attribute_const__ read_cpuid_implementor(void)
314 {
315 return MIDR_IMPLEMENTOR(read_cpuid_id());
316 }
317
read_cpuid_part_number(void)318 static inline unsigned int __attribute_const__ read_cpuid_part_number(void)
319 {
320 return MIDR_PARTNUM(read_cpuid_id());
321 }
322
read_cpuid_cachetype(void)323 static inline u32 __attribute_const__ read_cpuid_cachetype(void)
324 {
325 return read_cpuid(CTR_EL0);
326 }
327 #endif /* __ASSEMBLY__ */
328
329 #endif
330