xref: /linux/drivers/net/ethernet/amd/xgbe/xgbe-common.h (revision 8be4d31cb8aaeea27bde4b7ddb26e28a89062ebf)
1 // SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-3-Clause)
2 /*
3  * Copyright (c) 2014-2025, Advanced Micro Devices, Inc.
4  * Copyright (c) 2014, Synopsys, Inc.
5  * All rights reserved
6  */
7 
8 #ifndef __XGBE_COMMON_H__
9 #define __XGBE_COMMON_H__
10 
11 /* DMA register offsets */
12 #define DMA_MR				0x3000
13 #define DMA_SBMR			0x3004
14 #define DMA_ISR				0x3008
15 #define DMA_AXIARCR			0x3010
16 #define DMA_AXIAWCR			0x3018
17 #define DMA_AXIAWARCR			0x301c
18 #define DMA_DSR0			0x3020
19 #define DMA_DSR1			0x3024
20 #define DMA_TXEDMACR			0x3040
21 #define DMA_RXEDMACR			0x3044
22 
23 /* DMA register entry bit positions and sizes */
24 #define DMA_ISR_MACIS_INDEX		17
25 #define DMA_ISR_MACIS_WIDTH		1
26 #define DMA_ISR_MTLIS_INDEX		16
27 #define DMA_ISR_MTLIS_WIDTH		1
28 #define DMA_MR_INTM_INDEX		12
29 #define DMA_MR_INTM_WIDTH		2
30 #define DMA_MR_SWR_INDEX		0
31 #define DMA_MR_SWR_WIDTH		1
32 #define DMA_RXEDMACR_RDPS_INDEX		0
33 #define DMA_RXEDMACR_RDPS_WIDTH		3
34 #define DMA_SBMR_AAL_INDEX		12
35 #define DMA_SBMR_AAL_WIDTH		1
36 #define DMA_SBMR_EAME_INDEX		11
37 #define DMA_SBMR_EAME_WIDTH		1
38 #define DMA_SBMR_BLEN_INDEX		1
39 #define DMA_SBMR_BLEN_WIDTH		7
40 #define DMA_SBMR_RD_OSR_LMT_INDEX	16
41 #define DMA_SBMR_RD_OSR_LMT_WIDTH	6
42 #define DMA_SBMR_UNDEF_INDEX		0
43 #define DMA_SBMR_UNDEF_WIDTH		1
44 #define DMA_SBMR_WR_OSR_LMT_INDEX	24
45 #define DMA_SBMR_WR_OSR_LMT_WIDTH	6
46 #define DMA_TXEDMACR_TDPS_INDEX		0
47 #define DMA_TXEDMACR_TDPS_WIDTH		3
48 
49 /* DMA register values */
50 #define DMA_SBMR_BLEN_256		256
51 #define DMA_SBMR_BLEN_128		128
52 #define DMA_SBMR_BLEN_64		64
53 #define DMA_SBMR_BLEN_32		32
54 #define DMA_SBMR_BLEN_16		16
55 #define DMA_SBMR_BLEN_8			8
56 #define DMA_SBMR_BLEN_4			4
57 #define DMA_DSR_RPS_WIDTH		4
58 #define DMA_DSR_TPS_WIDTH		4
59 #define DMA_DSR_Q_WIDTH			(DMA_DSR_RPS_WIDTH + DMA_DSR_TPS_WIDTH)
60 #define DMA_DSR0_RPS_START		8
61 #define DMA_DSR0_TPS_START		12
62 #define DMA_DSRX_FIRST_QUEUE		3
63 #define DMA_DSRX_INC			4
64 #define DMA_DSRX_QPR			4
65 #define DMA_DSRX_RPS_START		0
66 #define DMA_DSRX_TPS_START		4
67 #define DMA_TPS_STOPPED			0x00
68 #define DMA_TPS_SUSPENDED		0x06
69 
70 /* DMA channel register offsets
71  *   Multiple channels can be active.  The first channel has registers
72  *   that begin at 0x3100.  Each subsequent channel has registers that
73  *   are accessed using an offset of 0x80 from the previous channel.
74  */
75 #define DMA_CH_BASE			0x3100
76 #define DMA_CH_INC			0x80
77 
78 #define DMA_CH_CR			0x00
79 #define DMA_CH_TCR			0x04
80 #define DMA_CH_RCR			0x08
81 #define DMA_CH_TDLR_HI			0x10
82 #define DMA_CH_TDLR_LO			0x14
83 #define DMA_CH_RDLR_HI			0x18
84 #define DMA_CH_RDLR_LO			0x1c
85 #define DMA_CH_TDTR_LO			0x24
86 #define DMA_CH_RDTR_LO			0x2c
87 #define DMA_CH_TDRLR			0x30
88 #define DMA_CH_RDRLR			0x34
89 #define DMA_CH_IER			0x38
90 #define DMA_CH_RIWT			0x3c
91 #define DMA_CH_CATDR_LO			0x44
92 #define DMA_CH_CARDR_LO			0x4c
93 #define DMA_CH_CATBR_HI			0x50
94 #define DMA_CH_CATBR_LO			0x54
95 #define DMA_CH_CARBR_HI			0x58
96 #define DMA_CH_CARBR_LO			0x5c
97 #define DMA_CH_SR			0x60
98 
99 /* DMA channel register entry bit positions and sizes */
100 #define DMA_CH_CR_PBLX8_INDEX		16
101 #define DMA_CH_CR_PBLX8_WIDTH		1
102 #define DMA_CH_CR_SPH_INDEX		24
103 #define DMA_CH_CR_SPH_WIDTH		1
104 #define DMA_CH_IER_AIE20_INDEX		15
105 #define DMA_CH_IER_AIE20_WIDTH		1
106 #define DMA_CH_IER_AIE_INDEX		14
107 #define DMA_CH_IER_AIE_WIDTH		1
108 #define DMA_CH_IER_FBEE_INDEX		12
109 #define DMA_CH_IER_FBEE_WIDTH		1
110 #define DMA_CH_IER_NIE20_INDEX		16
111 #define DMA_CH_IER_NIE20_WIDTH		1
112 #define DMA_CH_IER_NIE_INDEX		15
113 #define DMA_CH_IER_NIE_WIDTH		1
114 #define DMA_CH_IER_RBUE_INDEX		7
115 #define DMA_CH_IER_RBUE_WIDTH		1
116 #define DMA_CH_IER_RIE_INDEX		6
117 #define DMA_CH_IER_RIE_WIDTH		1
118 #define DMA_CH_IER_RSE_INDEX		8
119 #define DMA_CH_IER_RSE_WIDTH		1
120 #define DMA_CH_IER_TBUE_INDEX		2
121 #define DMA_CH_IER_TBUE_WIDTH		1
122 #define DMA_CH_IER_TIE_INDEX		0
123 #define DMA_CH_IER_TIE_WIDTH		1
124 #define DMA_CH_IER_TXSE_INDEX		1
125 #define DMA_CH_IER_TXSE_WIDTH		1
126 #define DMA_CH_RCR_PBL_INDEX		16
127 #define DMA_CH_RCR_PBL_WIDTH		6
128 #define DMA_CH_RCR_RBSZ_INDEX		1
129 #define DMA_CH_RCR_RBSZ_WIDTH		14
130 #define DMA_CH_RCR_SR_INDEX		0
131 #define DMA_CH_RCR_SR_WIDTH		1
132 #define DMA_CH_RIWT_RWT_INDEX		0
133 #define DMA_CH_RIWT_RWT_WIDTH		8
134 #define DMA_CH_SR_FBE_INDEX		12
135 #define DMA_CH_SR_FBE_WIDTH		1
136 #define DMA_CH_SR_RBU_INDEX		7
137 #define DMA_CH_SR_RBU_WIDTH		1
138 #define DMA_CH_SR_RI_INDEX		6
139 #define DMA_CH_SR_RI_WIDTH		1
140 #define DMA_CH_SR_RPS_INDEX		8
141 #define DMA_CH_SR_RPS_WIDTH		1
142 #define DMA_CH_SR_TBU_INDEX		2
143 #define DMA_CH_SR_TBU_WIDTH		1
144 #define DMA_CH_SR_TI_INDEX		0
145 #define DMA_CH_SR_TI_WIDTH		1
146 #define DMA_CH_SR_TPS_INDEX		1
147 #define DMA_CH_SR_TPS_WIDTH		1
148 #define DMA_CH_TCR_OSP_INDEX		4
149 #define DMA_CH_TCR_OSP_WIDTH		1
150 #define DMA_CH_TCR_PBL_INDEX		16
151 #define DMA_CH_TCR_PBL_WIDTH		6
152 #define DMA_CH_TCR_ST_INDEX		0
153 #define DMA_CH_TCR_ST_WIDTH		1
154 #define DMA_CH_TCR_TSE_INDEX		12
155 #define DMA_CH_TCR_TSE_WIDTH		1
156 
157 /* DMA channel register values */
158 #define DMA_OSP_DISABLE			0x00
159 #define DMA_OSP_ENABLE			0x01
160 #define DMA_PBL_1			1
161 #define DMA_PBL_2			2
162 #define DMA_PBL_4			4
163 #define DMA_PBL_8			8
164 #define DMA_PBL_16			16
165 #define DMA_PBL_32			32
166 #define DMA_PBL_64			64      /* 8 x 8 */
167 #define DMA_PBL_128			128     /* 8 x 16 */
168 #define DMA_PBL_256			256     /* 8 x 32 */
169 #define DMA_PBL_X8_DISABLE		0x00
170 #define DMA_PBL_X8_ENABLE		0x01
171 
172 /* MAC register offsets */
173 #define MAC_TCR				0x0000
174 #define MAC_RCR				0x0004
175 #define MAC_PFR				0x0008
176 #define MAC_WTR				0x000c
177 #define MAC_HTR0			0x0010
178 #define MAC_VLANTR			0x0050
179 #define MAC_VLANHTR			0x0058
180 #define MAC_VLANIR			0x0060
181 #define MAC_IVLANIR			0x0064
182 #define MAC_RETMR			0x006c
183 #define MAC_Q0TFCR			0x0070
184 #define MAC_RFCR			0x0090
185 #define MAC_RQC0R			0x00a0
186 #define MAC_RQC1R			0x00a4
187 #define MAC_RQC2R			0x00a8
188 #define MAC_RQC3R			0x00ac
189 #define MAC_ISR				0x00b0
190 #define MAC_IER				0x00b4
191 #define MAC_RTSR			0x00b8
192 #define MAC_PMTCSR			0x00c0
193 #define MAC_RWKPFR			0x00c4
194 #define MAC_LPICSR			0x00d0
195 #define MAC_LPITCR			0x00d4
196 #define MAC_TIR				0x00e0
197 #define MAC_VR				0x0110
198 #define MAC_DR				0x0114
199 #define MAC_HWF0R			0x011c
200 #define MAC_HWF1R			0x0120
201 #define MAC_HWF2R			0x0124
202 #define MAC_MDIOSCAR			0x0200
203 #define MAC_MDIOSCCDR			0x0204
204 #define MAC_MDIOISR			0x0214
205 #define MAC_MDIOIER			0x0218
206 #define MAC_MDIOCL22R			0x0220
207 #define MAC_GPIOCR			0x0278
208 #define MAC_GPIOSR			0x027c
209 #define MAC_MACA0HR			0x0300
210 #define MAC_MACA0LR			0x0304
211 #define MAC_MACA1HR			0x0308
212 #define MAC_MACA1LR			0x030c
213 #define MAC_RSSCR			0x0c80
214 #define MAC_RSSAR			0x0c88
215 #define MAC_RSSDR			0x0c8c
216 #define MAC_TSCR			0x0d00
217 #define MAC_SSIR			0x0d04
218 #define MAC_STSR			0x0d08
219 #define MAC_STNR			0x0d0c
220 #define MAC_STSUR			0x0d10
221 #define MAC_STNUR			0x0d14
222 #define MAC_TSAR			0x0d18
223 #define MAC_TSSR			0x0d20
224 #define MAC_TXSNR			0x0d30
225 #define MAC_TXSSR			0x0d34
226 #define MAC_TICNR                       0x0d58
227 #define MAC_TICSNR                      0x0d5C
228 #define MAC_TECNR                       0x0d60
229 #define MAC_TECSNR                      0x0d64
230 
231 #define MAC_QTFCR_INC			4
232 #define MAC_MACA_INC			4
233 #define MAC_HTR_INC			4
234 
235 #define MAC_RQC2_INC			4
236 #define MAC_RQC2_Q_PER_REG		4
237 
238 /* MAC register entry bit positions and sizes */
239 #define MAC_HWF0R_ADDMACADRSEL_INDEX	18
240 #define MAC_HWF0R_ADDMACADRSEL_WIDTH	5
241 #define MAC_HWF0R_ARPOFFSEL_INDEX	9
242 #define MAC_HWF0R_ARPOFFSEL_WIDTH	1
243 #define MAC_HWF0R_EEESEL_INDEX		13
244 #define MAC_HWF0R_EEESEL_WIDTH		1
245 #define MAC_HWF0R_GMIISEL_INDEX		1
246 #define MAC_HWF0R_GMIISEL_WIDTH		1
247 #define MAC_HWF0R_MGKSEL_INDEX		7
248 #define MAC_HWF0R_MGKSEL_WIDTH		1
249 #define MAC_HWF0R_MMCSEL_INDEX		8
250 #define MAC_HWF0R_MMCSEL_WIDTH		1
251 #define MAC_HWF0R_RWKSEL_INDEX		6
252 #define MAC_HWF0R_RWKSEL_WIDTH		1
253 #define MAC_HWF0R_RXCOESEL_INDEX	16
254 #define MAC_HWF0R_RXCOESEL_WIDTH	1
255 #define MAC_HWF0R_SAVLANINS_INDEX	27
256 #define MAC_HWF0R_SAVLANINS_WIDTH	1
257 #define MAC_HWF0R_SMASEL_INDEX		5
258 #define MAC_HWF0R_SMASEL_WIDTH		1
259 #define MAC_HWF0R_TSSEL_INDEX		12
260 #define MAC_HWF0R_TSSEL_WIDTH		1
261 #define MAC_HWF0R_TSSTSSEL_INDEX	25
262 #define MAC_HWF0R_TSSTSSEL_WIDTH	2
263 #define MAC_HWF0R_TXCOESEL_INDEX	14
264 #define MAC_HWF0R_TXCOESEL_WIDTH	1
265 #define MAC_HWF0R_VLHASH_INDEX		4
266 #define MAC_HWF0R_VLHASH_WIDTH		1
267 #define MAC_HWF0R_VXN_INDEX		29
268 #define MAC_HWF0R_VXN_WIDTH		1
269 #define MAC_HWF1R_ADDR64_INDEX		14
270 #define MAC_HWF1R_ADDR64_WIDTH		2
271 #define MAC_HWF1R_ADVTHWORD_INDEX	13
272 #define MAC_HWF1R_ADVTHWORD_WIDTH	1
273 #define MAC_HWF1R_DBGMEMA_INDEX		19
274 #define MAC_HWF1R_DBGMEMA_WIDTH		1
275 #define MAC_HWF1R_DCBEN_INDEX		16
276 #define MAC_HWF1R_DCBEN_WIDTH		1
277 #define MAC_HWF1R_HASHTBLSZ_INDEX	24
278 #define MAC_HWF1R_HASHTBLSZ_WIDTH	3
279 #define MAC_HWF1R_L3L4FNUM_INDEX	27
280 #define MAC_HWF1R_L3L4FNUM_WIDTH	4
281 #define MAC_HWF1R_NUMTC_INDEX		21
282 #define MAC_HWF1R_NUMTC_WIDTH		3
283 #define MAC_HWF1R_RSSEN_INDEX		20
284 #define MAC_HWF1R_RSSEN_WIDTH		1
285 #define MAC_HWF1R_RXFIFOSIZE_INDEX	0
286 #define MAC_HWF1R_RXFIFOSIZE_WIDTH	5
287 #define MAC_HWF1R_SPHEN_INDEX		17
288 #define MAC_HWF1R_SPHEN_WIDTH		1
289 #define MAC_HWF1R_TSOEN_INDEX		18
290 #define MAC_HWF1R_TSOEN_WIDTH		1
291 #define MAC_HWF1R_TXFIFOSIZE_INDEX	6
292 #define MAC_HWF1R_TXFIFOSIZE_WIDTH	5
293 #define MAC_HWF2R_AUXSNAPNUM_INDEX	28
294 #define MAC_HWF2R_AUXSNAPNUM_WIDTH	3
295 #define MAC_HWF2R_PPSOUTNUM_INDEX	24
296 #define MAC_HWF2R_PPSOUTNUM_WIDTH	3
297 #define MAC_HWF2R_RXCHCNT_INDEX		12
298 #define MAC_HWF2R_RXCHCNT_WIDTH		4
299 #define MAC_HWF2R_RXQCNT_INDEX		0
300 #define MAC_HWF2R_RXQCNT_WIDTH		4
301 #define MAC_HWF2R_TXCHCNT_INDEX		18
302 #define MAC_HWF2R_TXCHCNT_WIDTH		4
303 #define MAC_HWF2R_TXQCNT_INDEX		6
304 #define MAC_HWF2R_TXQCNT_WIDTH		4
305 #define MAC_IER_TSIE_INDEX		12
306 #define MAC_IER_TSIE_WIDTH		1
307 #define MAC_ISR_MMCRXIS_INDEX		9
308 #define MAC_ISR_MMCRXIS_WIDTH		1
309 #define MAC_ISR_MMCTXIS_INDEX		10
310 #define MAC_ISR_MMCTXIS_WIDTH		1
311 #define MAC_ISR_PMTIS_INDEX		4
312 #define MAC_ISR_PMTIS_WIDTH		1
313 #define MAC_ISR_SMI_INDEX		1
314 #define MAC_ISR_SMI_WIDTH		1
315 #define MAC_ISR_TSIS_INDEX		12
316 #define MAC_ISR_TSIS_WIDTH		1
317 #define MAC_MACA1HR_AE_INDEX		31
318 #define MAC_MACA1HR_AE_WIDTH		1
319 #define MAC_MDIOIER_SNGLCOMPIE_INDEX	12
320 #define MAC_MDIOIER_SNGLCOMPIE_WIDTH	1
321 #define MAC_MDIOISR_SNGLCOMPINT_INDEX	12
322 #define MAC_MDIOISR_SNGLCOMPINT_WIDTH	1
323 #define MAC_MDIOSCAR_DA_INDEX		21
324 #define MAC_MDIOSCAR_DA_WIDTH		5
325 #define MAC_MDIOSCAR_PA_INDEX		16
326 #define MAC_MDIOSCAR_PA_WIDTH		5
327 #define MAC_MDIOSCAR_RA_INDEX		0
328 #define MAC_MDIOSCAR_RA_WIDTH		16
329 #define MAC_MDIOSCCDR_BUSY_INDEX	22
330 #define MAC_MDIOSCCDR_BUSY_WIDTH	1
331 #define MAC_MDIOSCCDR_CMD_INDEX		16
332 #define MAC_MDIOSCCDR_CMD_WIDTH		2
333 #define MAC_MDIOSCCDR_CR_INDEX		19
334 #define MAC_MDIOSCCDR_CR_WIDTH		3
335 #define MAC_MDIOSCCDR_DATA_INDEX	0
336 #define MAC_MDIOSCCDR_DATA_WIDTH	16
337 #define MAC_MDIOSCCDR_SADDR_INDEX	18
338 #define MAC_MDIOSCCDR_SADDR_WIDTH	1
339 #define MAC_PFR_HMC_INDEX		2
340 #define MAC_PFR_HMC_WIDTH		1
341 #define MAC_PFR_HPF_INDEX		10
342 #define MAC_PFR_HPF_WIDTH		1
343 #define MAC_PFR_HUC_INDEX		1
344 #define MAC_PFR_HUC_WIDTH		1
345 #define MAC_PFR_PM_INDEX		4
346 #define MAC_PFR_PM_WIDTH		1
347 #define MAC_PFR_PR_INDEX		0
348 #define MAC_PFR_PR_WIDTH		1
349 #define MAC_PFR_VTFE_INDEX		16
350 #define MAC_PFR_VTFE_WIDTH		1
351 #define MAC_PFR_VUCC_INDEX		22
352 #define MAC_PFR_VUCC_WIDTH		1
353 #define MAC_PMTCSR_MGKPKTEN_INDEX	1
354 #define MAC_PMTCSR_MGKPKTEN_WIDTH	1
355 #define MAC_PMTCSR_PWRDWN_INDEX		0
356 #define MAC_PMTCSR_PWRDWN_WIDTH		1
357 #define MAC_PMTCSR_RWKFILTRST_INDEX	31
358 #define MAC_PMTCSR_RWKFILTRST_WIDTH	1
359 #define MAC_PMTCSR_RWKPKTEN_INDEX	2
360 #define MAC_PMTCSR_RWKPKTEN_WIDTH	1
361 #define MAC_Q0TFCR_PT_INDEX		16
362 #define MAC_Q0TFCR_PT_WIDTH		16
363 #define MAC_Q0TFCR_TFE_INDEX		1
364 #define MAC_Q0TFCR_TFE_WIDTH		1
365 #define MAC_RCR_ACS_INDEX		1
366 #define MAC_RCR_ACS_WIDTH		1
367 #define MAC_RCR_CST_INDEX		2
368 #define MAC_RCR_CST_WIDTH		1
369 #define MAC_RCR_DCRCC_INDEX		3
370 #define MAC_RCR_DCRCC_WIDTH		1
371 #define MAC_RCR_GPSLCE_INDEX		6
372 #define MAC_RCR_GPSLCE_WIDTH		1
373 #define MAC_RCR_WD_INDEX		7
374 #define MAC_RCR_WD_WIDTH		1
375 #define MAC_RCR_HDSMS_INDEX		12
376 #define MAC_RCR_HDSMS_WIDTH		3
377 #define MAC_RCR_IPC_INDEX		9
378 #define MAC_RCR_IPC_WIDTH		1
379 #define MAC_RCR_JE_INDEX		8
380 #define MAC_RCR_JE_WIDTH		1
381 #define MAC_RCR_LM_INDEX		10
382 #define MAC_RCR_LM_WIDTH		1
383 #define MAC_RCR_RE_INDEX		0
384 #define MAC_RCR_RE_WIDTH		1
385 #define MAC_RCR_GPSL_INDEX		16
386 #define MAC_RCR_GPSL_WIDTH		14
387 #define MAC_RFCR_PFCE_INDEX		8
388 #define MAC_RFCR_PFCE_WIDTH		1
389 #define MAC_RFCR_RFE_INDEX		0
390 #define MAC_RFCR_RFE_WIDTH		1
391 #define MAC_RFCR_UP_INDEX		1
392 #define MAC_RFCR_UP_WIDTH		1
393 #define MAC_RQC0R_RXQ0EN_INDEX		0
394 #define MAC_RQC0R_RXQ0EN_WIDTH		2
395 #define MAC_RSSAR_ADDRT_INDEX		2
396 #define MAC_RSSAR_ADDRT_WIDTH		1
397 #define MAC_RSSAR_CT_INDEX		1
398 #define MAC_RSSAR_CT_WIDTH		1
399 #define MAC_RSSAR_OB_INDEX		0
400 #define MAC_RSSAR_OB_WIDTH		1
401 #define MAC_RSSAR_RSSIA_INDEX		8
402 #define MAC_RSSAR_RSSIA_WIDTH		8
403 #define MAC_RSSCR_IP2TE_INDEX		1
404 #define MAC_RSSCR_IP2TE_WIDTH		1
405 #define MAC_RSSCR_RSSE_INDEX		0
406 #define MAC_RSSCR_RSSE_WIDTH		1
407 #define MAC_RSSCR_TCP4TE_INDEX		2
408 #define MAC_RSSCR_TCP4TE_WIDTH		1
409 #define MAC_RSSCR_UDP4TE_INDEX		3
410 #define MAC_RSSCR_UDP4TE_WIDTH		1
411 #define MAC_RSSDR_DMCH_INDEX		0
412 #define MAC_RSSDR_DMCH_WIDTH		4
413 #define MAC_SSIR_SNSINC_INDEX		8
414 #define MAC_SSIR_SNSINC_WIDTH		8
415 #define MAC_SSIR_SSINC_INDEX		16
416 #define MAC_SSIR_SSINC_WIDTH		8
417 #define MAC_TCR_SS_INDEX		29
418 #define MAC_TCR_SS_WIDTH		2
419 #define MAC_TCR_TE_INDEX		0
420 #define MAC_TCR_TE_WIDTH		1
421 #define MAC_TCR_VNE_INDEX		24
422 #define MAC_TCR_VNE_WIDTH		1
423 #define MAC_TCR_VNM_INDEX		25
424 #define MAC_TCR_VNM_WIDTH		1
425 #define MAC_TCR_JD_INDEX		16
426 #define MAC_TCR_JD_WIDTH		1
427 #define MAC_TIR_TNID_INDEX		0
428 #define MAC_TIR_TNID_WIDTH		16
429 #define MAC_TSCR_AV8021ASMEN_INDEX	28
430 #define MAC_TSCR_AV8021ASMEN_WIDTH	1
431 #define MAC_TSCR_SNAPTYPSEL_INDEX	16
432 #define MAC_TSCR_SNAPTYPSEL_WIDTH	2
433 #define MAC_TSCR_TSADDREG_INDEX		5
434 #define MAC_TSCR_TSADDREG_WIDTH		1
435 #define MAC_TSCR_TSUPDT_INDEX		3
436 #define MAC_TSCR_TSUPDT_WIDTH		1
437 #define MAC_TSCR_TSCFUPDT_INDEX		1
438 #define MAC_TSCR_TSCFUPDT_WIDTH		1
439 #define MAC_TSCR_TSCTRLSSR_INDEX	9
440 #define MAC_TSCR_TSCTRLSSR_WIDTH	1
441 #define MAC_TSCR_TSENA_INDEX		0
442 #define MAC_TSCR_TSENA_WIDTH		1
443 #define MAC_TSCR_TSENALL_INDEX		8
444 #define MAC_TSCR_TSENALL_WIDTH		1
445 #define MAC_TSCR_TSEVNTENA_INDEX	14
446 #define MAC_TSCR_TSEVNTENA_WIDTH	1
447 #define MAC_TSCR_TSINIT_INDEX		2
448 #define MAC_TSCR_TSINIT_WIDTH		1
449 #define MAC_TSCR_TSIPENA_INDEX		11
450 #define MAC_TSCR_TSIPENA_WIDTH		1
451 #define MAC_TSCR_TSIPV4ENA_INDEX	13
452 #define MAC_TSCR_TSIPV4ENA_WIDTH	1
453 #define MAC_TSCR_TSIPV6ENA_INDEX	12
454 #define MAC_TSCR_TSIPV6ENA_WIDTH	1
455 #define MAC_TSCR_TSMSTRENA_INDEX	15
456 #define MAC_TSCR_TSMSTRENA_WIDTH	1
457 #define MAC_TSCR_TSVER2ENA_INDEX	10
458 #define MAC_TSCR_TSVER2ENA_WIDTH	1
459 #define MAC_TSCR_TXTSSTSM_INDEX		24
460 #define MAC_TSCR_TXTSSTSM_WIDTH		1
461 #define MAC_TSSR_TXTSC_INDEX		15
462 #define MAC_TSSR_TXTSC_WIDTH		1
463 #define MAC_TXSNR_TXTSSTSMIS_INDEX	31
464 #define MAC_TXSNR_TXTSSTSMIS_WIDTH	1
465 #define MAC_TICSNR_TSICSNS_INDEX	8
466 #define MAC_TICSNR_TSICSNS_WIDTH	8
467 #define MAC_TECSNR_TSECSNS_INDEX	8
468 #define MAC_TECSNR_TSECSNS_WIDTH	8
469 #define MAC_VLANHTR_VLHT_INDEX		0
470 #define MAC_VLANHTR_VLHT_WIDTH		16
471 #define MAC_VLANIR_VLTI_INDEX		20
472 #define MAC_VLANIR_VLTI_WIDTH		1
473 #define MAC_VLANIR_CSVL_INDEX		19
474 #define MAC_VLANIR_CSVL_WIDTH		1
475 #define MAC_VLANTR_DOVLTC_INDEX		20
476 #define MAC_VLANTR_DOVLTC_WIDTH		1
477 #define MAC_VLANTR_ERSVLM_INDEX		19
478 #define MAC_VLANTR_ERSVLM_WIDTH		1
479 #define MAC_VLANTR_ESVL_INDEX		18
480 #define MAC_VLANTR_ESVL_WIDTH		1
481 #define MAC_VLANTR_ETV_INDEX		16
482 #define MAC_VLANTR_ETV_WIDTH		1
483 #define MAC_VLANTR_EVLS_INDEX		21
484 #define MAC_VLANTR_EVLS_WIDTH		2
485 #define MAC_VLANTR_EVLRXS_INDEX		24
486 #define MAC_VLANTR_EVLRXS_WIDTH		1
487 #define MAC_VLANTR_VL_INDEX		0
488 #define MAC_VLANTR_VL_WIDTH		16
489 #define MAC_VLANTR_VTHM_INDEX		25
490 #define MAC_VLANTR_VTHM_WIDTH		1
491 #define MAC_VLANTR_VTIM_INDEX		17
492 #define MAC_VLANTR_VTIM_WIDTH		1
493 #define MAC_VR_DEVID_INDEX		8
494 #define MAC_VR_DEVID_WIDTH		8
495 #define MAC_VR_SNPSVER_INDEX		0
496 #define MAC_VR_SNPSVER_WIDTH		8
497 #define MAC_VR_USERVER_INDEX		16
498 #define MAC_VR_USERVER_WIDTH		8
499 
500 /* MMC register offsets */
501 #define MMC_CR				0x0800
502 #define MMC_RISR			0x0804
503 #define MMC_TISR			0x0808
504 #define MMC_RIER			0x080c
505 #define MMC_TIER			0x0810
506 #define MMC_TXOCTETCOUNT_GB_LO		0x0814
507 #define MMC_TXOCTETCOUNT_GB_HI		0x0818
508 #define MMC_TXFRAMECOUNT_GB_LO		0x081c
509 #define MMC_TXFRAMECOUNT_GB_HI		0x0820
510 #define MMC_TXBROADCASTFRAMES_G_LO	0x0824
511 #define MMC_TXBROADCASTFRAMES_G_HI	0x0828
512 #define MMC_TXMULTICASTFRAMES_G_LO	0x082c
513 #define MMC_TXMULTICASTFRAMES_G_HI	0x0830
514 #define MMC_TX64OCTETS_GB_LO		0x0834
515 #define MMC_TX64OCTETS_GB_HI		0x0838
516 #define MMC_TX65TO127OCTETS_GB_LO	0x083c
517 #define MMC_TX65TO127OCTETS_GB_HI	0x0840
518 #define MMC_TX128TO255OCTETS_GB_LO	0x0844
519 #define MMC_TX128TO255OCTETS_GB_HI	0x0848
520 #define MMC_TX256TO511OCTETS_GB_LO	0x084c
521 #define MMC_TX256TO511OCTETS_GB_HI	0x0850
522 #define MMC_TX512TO1023OCTETS_GB_LO	0x0854
523 #define MMC_TX512TO1023OCTETS_GB_HI	0x0858
524 #define MMC_TX1024TOMAXOCTETS_GB_LO	0x085c
525 #define MMC_TX1024TOMAXOCTETS_GB_HI	0x0860
526 #define MMC_TXUNICASTFRAMES_GB_LO	0x0864
527 #define MMC_TXUNICASTFRAMES_GB_HI	0x0868
528 #define MMC_TXMULTICASTFRAMES_GB_LO	0x086c
529 #define MMC_TXMULTICASTFRAMES_GB_HI	0x0870
530 #define MMC_TXBROADCASTFRAMES_GB_LO	0x0874
531 #define MMC_TXBROADCASTFRAMES_GB_HI	0x0878
532 #define MMC_TXUNDERFLOWERROR_LO		0x087c
533 #define MMC_TXUNDERFLOWERROR_HI		0x0880
534 #define MMC_TXOCTETCOUNT_G_LO		0x0884
535 #define MMC_TXOCTETCOUNT_G_HI		0x0888
536 #define MMC_TXFRAMECOUNT_G_LO		0x088c
537 #define MMC_TXFRAMECOUNT_G_HI		0x0890
538 #define MMC_TXPAUSEFRAMES_LO		0x0894
539 #define MMC_TXPAUSEFRAMES_HI		0x0898
540 #define MMC_TXVLANFRAMES_G_LO		0x089c
541 #define MMC_TXVLANFRAMES_G_HI		0x08a0
542 #define MMC_RXFRAMECOUNT_GB_LO		0x0900
543 #define MMC_RXFRAMECOUNT_GB_HI		0x0904
544 #define MMC_RXOCTETCOUNT_GB_LO		0x0908
545 #define MMC_RXOCTETCOUNT_GB_HI		0x090c
546 #define MMC_RXOCTETCOUNT_G_LO		0x0910
547 #define MMC_RXOCTETCOUNT_G_HI		0x0914
548 #define MMC_RXBROADCASTFRAMES_G_LO	0x0918
549 #define MMC_RXBROADCASTFRAMES_G_HI	0x091c
550 #define MMC_RXMULTICASTFRAMES_G_LO	0x0920
551 #define MMC_RXMULTICASTFRAMES_G_HI	0x0924
552 #define MMC_RXCRCERROR_LO		0x0928
553 #define MMC_RXCRCERROR_HI		0x092c
554 #define MMC_RXRUNTERROR			0x0930
555 #define MMC_RXJABBERERROR		0x0934
556 #define MMC_RXUNDERSIZE_G		0x0938
557 #define MMC_RXOVERSIZE_G		0x093c
558 #define MMC_RX64OCTETS_GB_LO		0x0940
559 #define MMC_RX64OCTETS_GB_HI		0x0944
560 #define MMC_RX65TO127OCTETS_GB_LO	0x0948
561 #define MMC_RX65TO127OCTETS_GB_HI	0x094c
562 #define MMC_RX128TO255OCTETS_GB_LO	0x0950
563 #define MMC_RX128TO255OCTETS_GB_HI	0x0954
564 #define MMC_RX256TO511OCTETS_GB_LO	0x0958
565 #define MMC_RX256TO511OCTETS_GB_HI	0x095c
566 #define MMC_RX512TO1023OCTETS_GB_LO	0x0960
567 #define MMC_RX512TO1023OCTETS_GB_HI	0x0964
568 #define MMC_RX1024TOMAXOCTETS_GB_LO	0x0968
569 #define MMC_RX1024TOMAXOCTETS_GB_HI	0x096c
570 #define MMC_RXUNICASTFRAMES_G_LO	0x0970
571 #define MMC_RXUNICASTFRAMES_G_HI	0x0974
572 #define MMC_RXLENGTHERROR_LO		0x0978
573 #define MMC_RXLENGTHERROR_HI		0x097c
574 #define MMC_RXOUTOFRANGETYPE_LO		0x0980
575 #define MMC_RXOUTOFRANGETYPE_HI		0x0984
576 #define MMC_RXPAUSEFRAMES_LO		0x0988
577 #define MMC_RXPAUSEFRAMES_HI		0x098c
578 #define MMC_RXFIFOOVERFLOW_LO		0x0990
579 #define MMC_RXFIFOOVERFLOW_HI		0x0994
580 #define MMC_RXVLANFRAMES_GB_LO		0x0998
581 #define MMC_RXVLANFRAMES_GB_HI		0x099c
582 #define MMC_RXWATCHDOGERROR		0x09a0
583 
584 /* MMC register entry bit positions and sizes */
585 #define MMC_CR_CR_INDEX				0
586 #define MMC_CR_CR_WIDTH				1
587 #define MMC_CR_CSR_INDEX			1
588 #define MMC_CR_CSR_WIDTH			1
589 #define MMC_CR_ROR_INDEX			2
590 #define MMC_CR_ROR_WIDTH			1
591 #define MMC_CR_MCF_INDEX			3
592 #define MMC_CR_MCF_WIDTH			1
593 #define MMC_CR_MCT_INDEX			4
594 #define MMC_CR_MCT_WIDTH			2
595 #define MMC_RIER_ALL_INTERRUPTS_INDEX		0
596 #define MMC_RIER_ALL_INTERRUPTS_WIDTH		23
597 #define MMC_RISR_RXFRAMECOUNT_GB_INDEX		0
598 #define MMC_RISR_RXFRAMECOUNT_GB_WIDTH		1
599 #define MMC_RISR_RXOCTETCOUNT_GB_INDEX		1
600 #define MMC_RISR_RXOCTETCOUNT_GB_WIDTH		1
601 #define MMC_RISR_RXOCTETCOUNT_G_INDEX		2
602 #define MMC_RISR_RXOCTETCOUNT_G_WIDTH		1
603 #define MMC_RISR_RXBROADCASTFRAMES_G_INDEX	3
604 #define MMC_RISR_RXBROADCASTFRAMES_G_WIDTH	1
605 #define MMC_RISR_RXMULTICASTFRAMES_G_INDEX	4
606 #define MMC_RISR_RXMULTICASTFRAMES_G_WIDTH	1
607 #define MMC_RISR_RXCRCERROR_INDEX		5
608 #define MMC_RISR_RXCRCERROR_WIDTH		1
609 #define MMC_RISR_RXRUNTERROR_INDEX		6
610 #define MMC_RISR_RXRUNTERROR_WIDTH		1
611 #define MMC_RISR_RXJABBERERROR_INDEX		7
612 #define MMC_RISR_RXJABBERERROR_WIDTH		1
613 #define MMC_RISR_RXUNDERSIZE_G_INDEX		8
614 #define MMC_RISR_RXUNDERSIZE_G_WIDTH		1
615 #define MMC_RISR_RXOVERSIZE_G_INDEX		9
616 #define MMC_RISR_RXOVERSIZE_G_WIDTH		1
617 #define MMC_RISR_RX64OCTETS_GB_INDEX		10
618 #define MMC_RISR_RX64OCTETS_GB_WIDTH		1
619 #define MMC_RISR_RX65TO127OCTETS_GB_INDEX	11
620 #define MMC_RISR_RX65TO127OCTETS_GB_WIDTH	1
621 #define MMC_RISR_RX128TO255OCTETS_GB_INDEX	12
622 #define MMC_RISR_RX128TO255OCTETS_GB_WIDTH	1
623 #define MMC_RISR_RX256TO511OCTETS_GB_INDEX	13
624 #define MMC_RISR_RX256TO511OCTETS_GB_WIDTH	1
625 #define MMC_RISR_RX512TO1023OCTETS_GB_INDEX	14
626 #define MMC_RISR_RX512TO1023OCTETS_GB_WIDTH	1
627 #define MMC_RISR_RX1024TOMAXOCTETS_GB_INDEX	15
628 #define MMC_RISR_RX1024TOMAXOCTETS_GB_WIDTH	1
629 #define MMC_RISR_RXUNICASTFRAMES_G_INDEX	16
630 #define MMC_RISR_RXUNICASTFRAMES_G_WIDTH	1
631 #define MMC_RISR_RXLENGTHERROR_INDEX		17
632 #define MMC_RISR_RXLENGTHERROR_WIDTH		1
633 #define MMC_RISR_RXOUTOFRANGETYPE_INDEX		18
634 #define MMC_RISR_RXOUTOFRANGETYPE_WIDTH		1
635 #define MMC_RISR_RXPAUSEFRAMES_INDEX		19
636 #define MMC_RISR_RXPAUSEFRAMES_WIDTH		1
637 #define MMC_RISR_RXFIFOOVERFLOW_INDEX		20
638 #define MMC_RISR_RXFIFOOVERFLOW_WIDTH		1
639 #define MMC_RISR_RXVLANFRAMES_GB_INDEX		21
640 #define MMC_RISR_RXVLANFRAMES_GB_WIDTH		1
641 #define MMC_RISR_RXWATCHDOGERROR_INDEX		22
642 #define MMC_RISR_RXWATCHDOGERROR_WIDTH		1
643 #define MMC_TIER_ALL_INTERRUPTS_INDEX		0
644 #define MMC_TIER_ALL_INTERRUPTS_WIDTH		18
645 #define MMC_TISR_TXOCTETCOUNT_GB_INDEX		0
646 #define MMC_TISR_TXOCTETCOUNT_GB_WIDTH		1
647 #define MMC_TISR_TXFRAMECOUNT_GB_INDEX		1
648 #define MMC_TISR_TXFRAMECOUNT_GB_WIDTH		1
649 #define MMC_TISR_TXBROADCASTFRAMES_G_INDEX	2
650 #define MMC_TISR_TXBROADCASTFRAMES_G_WIDTH	1
651 #define MMC_TISR_TXMULTICASTFRAMES_G_INDEX	3
652 #define MMC_TISR_TXMULTICASTFRAMES_G_WIDTH	1
653 #define MMC_TISR_TX64OCTETS_GB_INDEX		4
654 #define MMC_TISR_TX64OCTETS_GB_WIDTH		1
655 #define MMC_TISR_TX65TO127OCTETS_GB_INDEX	5
656 #define MMC_TISR_TX65TO127OCTETS_GB_WIDTH	1
657 #define MMC_TISR_TX128TO255OCTETS_GB_INDEX	6
658 #define MMC_TISR_TX128TO255OCTETS_GB_WIDTH	1
659 #define MMC_TISR_TX256TO511OCTETS_GB_INDEX	7
660 #define MMC_TISR_TX256TO511OCTETS_GB_WIDTH	1
661 #define MMC_TISR_TX512TO1023OCTETS_GB_INDEX	8
662 #define MMC_TISR_TX512TO1023OCTETS_GB_WIDTH	1
663 #define MMC_TISR_TX1024TOMAXOCTETS_GB_INDEX	9
664 #define MMC_TISR_TX1024TOMAXOCTETS_GB_WIDTH	1
665 #define MMC_TISR_TXUNICASTFRAMES_GB_INDEX	10
666 #define MMC_TISR_TXUNICASTFRAMES_GB_WIDTH	1
667 #define MMC_TISR_TXMULTICASTFRAMES_GB_INDEX	11
668 #define MMC_TISR_TXMULTICASTFRAMES_GB_WIDTH	1
669 #define MMC_TISR_TXBROADCASTFRAMES_GB_INDEX	12
670 #define MMC_TISR_TXBROADCASTFRAMES_GB_WIDTH	1
671 #define MMC_TISR_TXUNDERFLOWERROR_INDEX		13
672 #define MMC_TISR_TXUNDERFLOWERROR_WIDTH		1
673 #define MMC_TISR_TXOCTETCOUNT_G_INDEX		14
674 #define MMC_TISR_TXOCTETCOUNT_G_WIDTH		1
675 #define MMC_TISR_TXFRAMECOUNT_G_INDEX		15
676 #define MMC_TISR_TXFRAMECOUNT_G_WIDTH		1
677 #define MMC_TISR_TXPAUSEFRAMES_INDEX		16
678 #define MMC_TISR_TXPAUSEFRAMES_WIDTH		1
679 #define MMC_TISR_TXVLANFRAMES_G_INDEX		17
680 #define MMC_TISR_TXVLANFRAMES_G_WIDTH		1
681 
682 /* MTL register offsets */
683 #define MTL_OMR				0x1000
684 #define MTL_FDCR			0x1008
685 #define MTL_FDSR			0x100c
686 #define MTL_FDDR			0x1010
687 #define MTL_ISR				0x1020
688 #define MTL_RQDCM0R			0x1030
689 #define MTL_TCPM0R			0x1040
690 #define MTL_TCPM1R			0x1044
691 
692 #define MTL_RQDCM_INC			4
693 #define MTL_RQDCM_Q_PER_REG		4
694 #define MTL_TCPM_INC			4
695 #define MTL_TCPM_TC_PER_REG		4
696 
697 /* MTL register entry bit positions and sizes */
698 #define MTL_OMR_ETSALG_INDEX		5
699 #define MTL_OMR_ETSALG_WIDTH		2
700 #define MTL_OMR_RAA_INDEX		2
701 #define MTL_OMR_RAA_WIDTH		1
702 
703 /* MTL queue register offsets
704  *   Multiple queues can be active.  The first queue has registers
705  *   that begin at 0x1100.  Each subsequent queue has registers that
706  *   are accessed using an offset of 0x80 from the previous queue.
707  */
708 #define MTL_Q_BASE			0x1100
709 #define MTL_Q_INC			0x80
710 
711 #define MTL_Q_TQOMR			0x00
712 #define MTL_Q_TQUR			0x04
713 #define MTL_Q_TQDR			0x08
714 #define MTL_Q_RQOMR			0x40
715 #define MTL_Q_RQMPOCR			0x44
716 #define MTL_Q_RQDR			0x48
717 #define MTL_Q_RQFCR			0x50
718 #define MTL_Q_IER			0x70
719 #define MTL_Q_ISR			0x74
720 
721 /* MTL queue register entry bit positions and sizes */
722 #define MTL_Q_RQDR_PRXQ_INDEX		16
723 #define MTL_Q_RQDR_PRXQ_WIDTH		14
724 #define MTL_Q_RQDR_RXQSTS_INDEX		4
725 #define MTL_Q_RQDR_RXQSTS_WIDTH		2
726 #define MTL_Q_RQFCR_RFA_INDEX		1
727 #define MTL_Q_RQFCR_RFA_WIDTH		6
728 #define MTL_Q_RQFCR_RFD_INDEX		17
729 #define MTL_Q_RQFCR_RFD_WIDTH		6
730 #define MTL_Q_RQOMR_EHFC_INDEX		7
731 #define MTL_Q_RQOMR_EHFC_WIDTH		1
732 #define MTL_Q_RQOMR_RQS_INDEX		16
733 #define MTL_Q_RQOMR_RQS_WIDTH		9
734 #define MTL_Q_RQOMR_RSF_INDEX		5
735 #define MTL_Q_RQOMR_RSF_WIDTH		1
736 #define MTL_Q_RQOMR_RTC_INDEX		0
737 #define MTL_Q_RQOMR_RTC_WIDTH		2
738 #define MTL_Q_TQDR_TRCSTS_INDEX		1
739 #define MTL_Q_TQDR_TRCSTS_WIDTH		2
740 #define MTL_Q_TQDR_TXQSTS_INDEX		4
741 #define MTL_Q_TQDR_TXQSTS_WIDTH		1
742 #define MTL_Q_TQOMR_FTQ_INDEX		0
743 #define MTL_Q_TQOMR_FTQ_WIDTH		1
744 #define MTL_Q_TQOMR_Q2TCMAP_INDEX	8
745 #define MTL_Q_TQOMR_Q2TCMAP_WIDTH	3
746 #define MTL_Q_TQOMR_TQS_INDEX		16
747 #define MTL_Q_TQOMR_TQS_WIDTH		10
748 #define MTL_Q_TQOMR_TSF_INDEX		1
749 #define MTL_Q_TQOMR_TSF_WIDTH		1
750 #define MTL_Q_TQOMR_TTC_INDEX		4
751 #define MTL_Q_TQOMR_TTC_WIDTH		3
752 #define MTL_Q_TQOMR_TXQEN_INDEX		2
753 #define MTL_Q_TQOMR_TXQEN_WIDTH		2
754 
755 /* MTL queue register value */
756 #define MTL_RSF_DISABLE			0x00
757 #define MTL_RSF_ENABLE			0x01
758 #define MTL_TSF_DISABLE			0x00
759 #define MTL_TSF_ENABLE			0x01
760 
761 #define MTL_RX_THRESHOLD_64		0x00
762 #define MTL_RX_THRESHOLD_96		0x02
763 #define MTL_RX_THRESHOLD_128		0x03
764 #define MTL_TX_THRESHOLD_32		0x01
765 #define MTL_TX_THRESHOLD_64		0x00
766 #define MTL_TX_THRESHOLD_96		0x02
767 #define MTL_TX_THRESHOLD_128		0x03
768 #define MTL_TX_THRESHOLD_192		0x04
769 #define MTL_TX_THRESHOLD_256		0x05
770 #define MTL_TX_THRESHOLD_384		0x06
771 #define MTL_TX_THRESHOLD_512		0x07
772 
773 #define MTL_ETSALG_WRR			0x00
774 #define MTL_ETSALG_WFQ			0x01
775 #define MTL_ETSALG_DWRR			0x02
776 #define MTL_RAA_SP			0x00
777 #define MTL_RAA_WSP			0x01
778 
779 #define MTL_Q_DISABLED			0x00
780 #define MTL_Q_ENABLED			0x02
781 
782 /* MTL traffic class register offsets
783  *   Multiple traffic classes can be active.  The first class has registers
784  *   that begin at 0x1100.  Each subsequent queue has registers that
785  *   are accessed using an offset of 0x80 from the previous queue.
786  */
787 #define MTL_TC_BASE			MTL_Q_BASE
788 #define MTL_TC_INC			MTL_Q_INC
789 
790 #define MTL_TC_ETSCR			0x10
791 #define MTL_TC_ETSSR			0x14
792 #define MTL_TC_QWR			0x18
793 
794 /* MTL traffic class register entry bit positions and sizes */
795 #define MTL_TC_ETSCR_TSA_INDEX		0
796 #define MTL_TC_ETSCR_TSA_WIDTH		2
797 #define MTL_TC_QWR_QW_INDEX		0
798 #define MTL_TC_QWR_QW_WIDTH		21
799 
800 /* MTL traffic class register value */
801 #define MTL_TSA_SP			0x00
802 #define MTL_TSA_ETS			0x02
803 
804 /* PCS register offsets */
805 #define PCS_V1_WINDOW_SELECT		0x03fc
806 #define PCS_V2_WINDOW_DEF		0x9060
807 #define PCS_V2_WINDOW_SELECT		0x9064
808 #define PCS_V2_RV_WINDOW_DEF		0x1060
809 #define PCS_V2_RV_WINDOW_SELECT		0x1064
810 #define PCS_V2_YC_WINDOW_DEF		0x18060
811 #define PCS_V2_YC_WINDOW_SELECT		0x18064
812 #define PCS_V3_RN_WINDOW_DEF		0xf8078
813 #define PCS_V3_RN_WINDOW_SELECT		0xf807c
814 
815 #define PCS_RN_SMN_BASE_ADDR		0x11e00000
816 #define PCS_RN_PORT_ADDR_SIZE		0x100000
817 
818 /* PCS register entry bit positions and sizes */
819 #define PCS_V2_WINDOW_DEF_OFFSET_INDEX	6
820 #define PCS_V2_WINDOW_DEF_OFFSET_WIDTH	14
821 #define PCS_V2_WINDOW_DEF_SIZE_INDEX	2
822 #define PCS_V2_WINDOW_DEF_SIZE_WIDTH	4
823 
824 /* SerDes integration register offsets */
825 #define SIR0_KR_RT_1			0x002c
826 #define SIR0_STATUS			0x0040
827 #define SIR1_SPEED			0x0000
828 
829 /* SerDes integration register entry bit positions and sizes */
830 #define SIR0_KR_RT_1_RESET_INDEX	11
831 #define SIR0_KR_RT_1_RESET_WIDTH	1
832 #define SIR0_STATUS_RX_READY_INDEX	0
833 #define SIR0_STATUS_RX_READY_WIDTH	1
834 #define SIR0_STATUS_TX_READY_INDEX	8
835 #define SIR0_STATUS_TX_READY_WIDTH	1
836 #define SIR1_SPEED_CDR_RATE_INDEX	12
837 #define SIR1_SPEED_CDR_RATE_WIDTH	4
838 #define SIR1_SPEED_DATARATE_INDEX	4
839 #define SIR1_SPEED_DATARATE_WIDTH	2
840 #define SIR1_SPEED_PLLSEL_INDEX		3
841 #define SIR1_SPEED_PLLSEL_WIDTH		1
842 #define SIR1_SPEED_RATECHANGE_INDEX	6
843 #define SIR1_SPEED_RATECHANGE_WIDTH	1
844 #define SIR1_SPEED_TXAMP_INDEX		8
845 #define SIR1_SPEED_TXAMP_WIDTH		4
846 #define SIR1_SPEED_WORDMODE_INDEX	0
847 #define SIR1_SPEED_WORDMODE_WIDTH	3
848 
849 /* SerDes RxTx register offsets */
850 #define RXTX_REG6			0x0018
851 #define RXTX_REG20			0x0050
852 #define RXTX_REG22			0x0058
853 #define RXTX_REG114			0x01c8
854 #define RXTX_REG129			0x0204
855 
856 /* SerDes RxTx register entry bit positions and sizes */
857 #define RXTX_REG6_RESETB_RXD_INDEX	8
858 #define RXTX_REG6_RESETB_RXD_WIDTH	1
859 #define RXTX_REG20_BLWC_ENA_INDEX	2
860 #define RXTX_REG20_BLWC_ENA_WIDTH	1
861 #define RXTX_REG114_PQ_REG_INDEX	9
862 #define RXTX_REG114_PQ_REG_WIDTH	7
863 #define RXTX_REG129_RXDFE_CONFIG_INDEX	14
864 #define RXTX_REG129_RXDFE_CONFIG_WIDTH	2
865 
866 /* MAC Control register offsets */
867 #define XP_PROP_0			0x0000
868 #define XP_PROP_1			0x0004
869 #define XP_PROP_2			0x0008
870 #define XP_PROP_3			0x000c
871 #define XP_PROP_4			0x0010
872 #define XP_PROP_5			0x0014
873 #define XP_MAC_ADDR_LO			0x0020
874 #define XP_MAC_ADDR_HI			0x0024
875 #define XP_ECC_ISR			0x0030
876 #define XP_ECC_IER			0x0034
877 #define XP_ECC_CNT0			0x003c
878 #define XP_ECC_CNT1			0x0040
879 #define XP_DRIVER_INT_REQ		0x0060
880 #define XP_DRIVER_INT_RO		0x0064
881 #define XP_DRIVER_SCRATCH_0		0x0068
882 #define XP_DRIVER_SCRATCH_1		0x006c
883 #define XP_INT_REISSUE_EN		0x0074
884 #define XP_INT_EN			0x0078
885 #define XP_I2C_MUTEX			0x0080
886 #define XP_MDIO_MUTEX			0x0084
887 
888 /* MAC Control register entry bit positions and sizes */
889 #define XP_DRIVER_INT_REQ_REQUEST_INDEX		0
890 #define XP_DRIVER_INT_REQ_REQUEST_WIDTH		1
891 #define XP_DRIVER_INT_RO_STATUS_INDEX		0
892 #define XP_DRIVER_INT_RO_STATUS_WIDTH		1
893 #define XP_DRIVER_SCRATCH_0_COMMAND_INDEX	0
894 #define XP_DRIVER_SCRATCH_0_COMMAND_WIDTH	8
895 #define XP_DRIVER_SCRATCH_0_SUB_COMMAND_INDEX	8
896 #define XP_DRIVER_SCRATCH_0_SUB_COMMAND_WIDTH	8
897 #define XP_ECC_CNT0_RX_DED_INDEX		24
898 #define XP_ECC_CNT0_RX_DED_WIDTH		8
899 #define XP_ECC_CNT0_RX_SEC_INDEX		16
900 #define XP_ECC_CNT0_RX_SEC_WIDTH		8
901 #define XP_ECC_CNT0_TX_DED_INDEX		8
902 #define XP_ECC_CNT0_TX_DED_WIDTH		8
903 #define XP_ECC_CNT0_TX_SEC_INDEX		0
904 #define XP_ECC_CNT0_TX_SEC_WIDTH		8
905 #define XP_ECC_CNT1_DESC_DED_INDEX		8
906 #define XP_ECC_CNT1_DESC_DED_WIDTH		8
907 #define XP_ECC_CNT1_DESC_SEC_INDEX		0
908 #define XP_ECC_CNT1_DESC_SEC_WIDTH		8
909 #define XP_ECC_IER_DESC_DED_INDEX		5
910 #define XP_ECC_IER_DESC_DED_WIDTH		1
911 #define XP_ECC_IER_DESC_SEC_INDEX		4
912 #define XP_ECC_IER_DESC_SEC_WIDTH		1
913 #define XP_ECC_IER_RX_DED_INDEX			3
914 #define XP_ECC_IER_RX_DED_WIDTH			1
915 #define XP_ECC_IER_RX_SEC_INDEX			2
916 #define XP_ECC_IER_RX_SEC_WIDTH			1
917 #define XP_ECC_IER_TX_DED_INDEX			1
918 #define XP_ECC_IER_TX_DED_WIDTH			1
919 #define XP_ECC_IER_TX_SEC_INDEX			0
920 #define XP_ECC_IER_TX_SEC_WIDTH			1
921 #define XP_ECC_ISR_DESC_DED_INDEX		5
922 #define XP_ECC_ISR_DESC_DED_WIDTH		1
923 #define XP_ECC_ISR_DESC_SEC_INDEX		4
924 #define XP_ECC_ISR_DESC_SEC_WIDTH		1
925 #define XP_ECC_ISR_RX_DED_INDEX			3
926 #define XP_ECC_ISR_RX_DED_WIDTH			1
927 #define XP_ECC_ISR_RX_SEC_INDEX			2
928 #define XP_ECC_ISR_RX_SEC_WIDTH			1
929 #define XP_ECC_ISR_TX_DED_INDEX			1
930 #define XP_ECC_ISR_TX_DED_WIDTH			1
931 #define XP_ECC_ISR_TX_SEC_INDEX			0
932 #define XP_ECC_ISR_TX_SEC_WIDTH			1
933 #define XP_I2C_MUTEX_BUSY_INDEX			31
934 #define XP_I2C_MUTEX_BUSY_WIDTH			1
935 #define XP_I2C_MUTEX_ID_INDEX			29
936 #define XP_I2C_MUTEX_ID_WIDTH			2
937 #define XP_I2C_MUTEX_ACTIVE_INDEX		0
938 #define XP_I2C_MUTEX_ACTIVE_WIDTH		1
939 #define XP_MAC_ADDR_HI_VALID_INDEX		31
940 #define XP_MAC_ADDR_HI_VALID_WIDTH		1
941 #define XP_PROP_0_CONN_TYPE_INDEX		28
942 #define XP_PROP_0_CONN_TYPE_WIDTH		3
943 #define XP_PROP_0_MDIO_ADDR_INDEX		16
944 #define XP_PROP_0_MDIO_ADDR_WIDTH		5
945 #define XP_PROP_0_PORT_ID_INDEX			0
946 #define XP_PROP_0_PORT_ID_WIDTH			8
947 #define XP_PROP_0_PORT_MODE_INDEX		8
948 #define XP_PROP_0_PORT_MODE_WIDTH		4
949 #define XP_PROP_0_PORT_SPEEDS_INDEX		22
950 #define XP_PROP_0_PORT_SPEEDS_WIDTH		5
951 #define XP_PROP_1_MAX_RX_DMA_INDEX		24
952 #define XP_PROP_1_MAX_RX_DMA_WIDTH		5
953 #define XP_PROP_1_MAX_RX_QUEUES_INDEX		8
954 #define XP_PROP_1_MAX_RX_QUEUES_WIDTH		5
955 #define XP_PROP_1_MAX_TX_DMA_INDEX		16
956 #define XP_PROP_1_MAX_TX_DMA_WIDTH		5
957 #define XP_PROP_1_MAX_TX_QUEUES_INDEX		0
958 #define XP_PROP_1_MAX_TX_QUEUES_WIDTH		5
959 #define XP_PROP_2_RX_FIFO_SIZE_INDEX		16
960 #define XP_PROP_2_RX_FIFO_SIZE_WIDTH		16
961 #define XP_PROP_2_TX_FIFO_SIZE_INDEX		0
962 #define XP_PROP_2_TX_FIFO_SIZE_WIDTH		16
963 #define XP_PROP_3_GPIO_MASK_INDEX		28
964 #define XP_PROP_3_GPIO_MASK_WIDTH		4
965 #define XP_PROP_3_GPIO_MOD_ABS_INDEX		20
966 #define XP_PROP_3_GPIO_MOD_ABS_WIDTH		4
967 #define XP_PROP_3_GPIO_RATE_SELECT_INDEX	16
968 #define XP_PROP_3_GPIO_RATE_SELECT_WIDTH	4
969 #define XP_PROP_3_GPIO_RX_LOS_INDEX		24
970 #define XP_PROP_3_GPIO_RX_LOS_WIDTH		4
971 #define XP_PROP_3_GPIO_TX_FAULT_INDEX		12
972 #define XP_PROP_3_GPIO_TX_FAULT_WIDTH		4
973 #define XP_PROP_3_GPIO_ADDR_INDEX		8
974 #define XP_PROP_3_GPIO_ADDR_WIDTH		3
975 #define XP_PROP_3_MDIO_RESET_INDEX		0
976 #define XP_PROP_3_MDIO_RESET_WIDTH		2
977 #define XP_PROP_3_MDIO_RESET_I2C_ADDR_INDEX	8
978 #define XP_PROP_3_MDIO_RESET_I2C_ADDR_WIDTH	3
979 #define XP_PROP_3_MDIO_RESET_I2C_GPIO_INDEX	12
980 #define XP_PROP_3_MDIO_RESET_I2C_GPIO_WIDTH	4
981 #define XP_PROP_3_MDIO_RESET_INT_GPIO_INDEX	4
982 #define XP_PROP_3_MDIO_RESET_INT_GPIO_WIDTH	2
983 #define XP_PROP_4_MUX_ADDR_HI_INDEX		8
984 #define XP_PROP_4_MUX_ADDR_HI_WIDTH		5
985 #define XP_PROP_4_MUX_ADDR_LO_INDEX		0
986 #define XP_PROP_4_MUX_ADDR_LO_WIDTH		3
987 #define XP_PROP_4_MUX_CHAN_INDEX		4
988 #define XP_PROP_4_MUX_CHAN_WIDTH		3
989 #define XP_PROP_4_REDRV_ADDR_INDEX		16
990 #define XP_PROP_4_REDRV_ADDR_WIDTH		7
991 #define XP_PROP_4_REDRV_IF_INDEX		23
992 #define XP_PROP_4_REDRV_IF_WIDTH		1
993 #define XP_PROP_4_REDRV_LANE_INDEX		24
994 #define XP_PROP_4_REDRV_LANE_WIDTH		3
995 #define XP_PROP_4_REDRV_MODEL_INDEX		28
996 #define XP_PROP_4_REDRV_MODEL_WIDTH		3
997 #define XP_PROP_4_REDRV_PRESENT_INDEX		31
998 #define XP_PROP_4_REDRV_PRESENT_WIDTH		1
999 
1000 /* I2C Control register offsets */
1001 #define IC_CON					0x0000
1002 #define IC_TAR					0x0004
1003 #define IC_DATA_CMD				0x0010
1004 #define IC_INTR_STAT				0x002c
1005 #define IC_INTR_MASK				0x0030
1006 #define IC_RAW_INTR_STAT			0x0034
1007 #define IC_CLR_INTR				0x0040
1008 #define IC_CLR_TX_ABRT				0x0054
1009 #define IC_CLR_STOP_DET				0x0060
1010 #define IC_ENABLE				0x006c
1011 #define IC_TXFLR				0x0074
1012 #define IC_RXFLR				0x0078
1013 #define IC_TX_ABRT_SOURCE			0x0080
1014 #define IC_ENABLE_STATUS			0x009c
1015 #define IC_COMP_PARAM_1				0x00f4
1016 
1017 /* I2C Control register entry bit positions and sizes */
1018 #define IC_COMP_PARAM_1_MAX_SPEED_MODE_INDEX	2
1019 #define IC_COMP_PARAM_1_MAX_SPEED_MODE_WIDTH	2
1020 #define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_INDEX	8
1021 #define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_WIDTH	8
1022 #define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_INDEX	16
1023 #define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_WIDTH	8
1024 #define IC_CON_MASTER_MODE_INDEX		0
1025 #define IC_CON_MASTER_MODE_WIDTH		1
1026 #define IC_CON_RESTART_EN_INDEX			5
1027 #define IC_CON_RESTART_EN_WIDTH			1
1028 #define IC_CON_RX_FIFO_FULL_HOLD_INDEX		9
1029 #define IC_CON_RX_FIFO_FULL_HOLD_WIDTH		1
1030 #define IC_CON_SLAVE_DISABLE_INDEX		6
1031 #define IC_CON_SLAVE_DISABLE_WIDTH		1
1032 #define IC_CON_SPEED_INDEX			1
1033 #define IC_CON_SPEED_WIDTH			2
1034 #define IC_DATA_CMD_CMD_INDEX			8
1035 #define IC_DATA_CMD_CMD_WIDTH			1
1036 #define IC_DATA_CMD_STOP_INDEX			9
1037 #define IC_DATA_CMD_STOP_WIDTH			1
1038 #define IC_ENABLE_ABORT_INDEX			1
1039 #define IC_ENABLE_ABORT_WIDTH			1
1040 #define IC_ENABLE_EN_INDEX			0
1041 #define IC_ENABLE_EN_WIDTH			1
1042 #define IC_ENABLE_STATUS_EN_INDEX		0
1043 #define IC_ENABLE_STATUS_EN_WIDTH		1
1044 #define IC_INTR_MASK_TX_EMPTY_INDEX		4
1045 #define IC_INTR_MASK_TX_EMPTY_WIDTH		1
1046 #define IC_RAW_INTR_STAT_RX_FULL_INDEX		2
1047 #define IC_RAW_INTR_STAT_RX_FULL_WIDTH		1
1048 #define IC_RAW_INTR_STAT_STOP_DET_INDEX		9
1049 #define IC_RAW_INTR_STAT_STOP_DET_WIDTH		1
1050 #define IC_RAW_INTR_STAT_TX_ABRT_INDEX		6
1051 #define IC_RAW_INTR_STAT_TX_ABRT_WIDTH		1
1052 #define IC_RAW_INTR_STAT_TX_EMPTY_INDEX		4
1053 #define IC_RAW_INTR_STAT_TX_EMPTY_WIDTH		1
1054 
1055 /* I2C Control register value */
1056 #define IC_TX_ABRT_7B_ADDR_NOACK		0x0001
1057 #define IC_TX_ABRT_ARB_LOST			0x1000
1058 
1059 /* Descriptor/Packet entry bit positions and sizes */
1060 #define RX_PACKET_ERRORS_CRC_INDEX		2
1061 #define RX_PACKET_ERRORS_CRC_WIDTH		1
1062 #define RX_PACKET_ERRORS_FRAME_INDEX		3
1063 #define RX_PACKET_ERRORS_FRAME_WIDTH		1
1064 #define RX_PACKET_ERRORS_LENGTH_INDEX		0
1065 #define RX_PACKET_ERRORS_LENGTH_WIDTH		1
1066 #define RX_PACKET_ERRORS_OVERRUN_INDEX		1
1067 #define RX_PACKET_ERRORS_OVERRUN_WIDTH		1
1068 
1069 #define RX_PACKET_ATTRIBUTES_CSUM_DONE_INDEX	0
1070 #define RX_PACKET_ATTRIBUTES_CSUM_DONE_WIDTH	1
1071 #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX	1
1072 #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH	1
1073 #define RX_PACKET_ATTRIBUTES_LAST_INDEX		2
1074 #define RX_PACKET_ATTRIBUTES_LAST_WIDTH		1
1075 #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_INDEX	3
1076 #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_WIDTH	1
1077 #define RX_PACKET_ATTRIBUTES_CONTEXT_INDEX	4
1078 #define RX_PACKET_ATTRIBUTES_CONTEXT_WIDTH	1
1079 #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_INDEX	5
1080 #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_WIDTH	1
1081 #define RX_PACKET_ATTRIBUTES_RSS_HASH_INDEX	6
1082 #define RX_PACKET_ATTRIBUTES_RSS_HASH_WIDTH	1
1083 #define RX_PACKET_ATTRIBUTES_FIRST_INDEX	7
1084 #define RX_PACKET_ATTRIBUTES_FIRST_WIDTH	1
1085 #define RX_PACKET_ATTRIBUTES_TNP_INDEX		8
1086 #define RX_PACKET_ATTRIBUTES_TNP_WIDTH		1
1087 #define RX_PACKET_ATTRIBUTES_TNPCSUM_DONE_INDEX	9
1088 #define RX_PACKET_ATTRIBUTES_TNPCSUM_DONE_WIDTH	1
1089 
1090 #define RX_NORMAL_DESC0_OVT_INDEX		0
1091 #define RX_NORMAL_DESC0_OVT_WIDTH		16
1092 #define RX_NORMAL_DESC2_HL_INDEX		0
1093 #define RX_NORMAL_DESC2_HL_WIDTH		10
1094 #define RX_NORMAL_DESC2_TNP_INDEX		11
1095 #define RX_NORMAL_DESC2_TNP_WIDTH		1
1096 #define RX_NORMAL_DESC3_CDA_INDEX		27
1097 #define RX_NORMAL_DESC3_CDA_WIDTH		1
1098 #define RX_NORMAL_DESC3_CTXT_INDEX		30
1099 #define RX_NORMAL_DESC3_CTXT_WIDTH		1
1100 #define RX_NORMAL_DESC3_ES_INDEX		15
1101 #define RX_NORMAL_DESC3_ES_WIDTH		1
1102 #define RX_NORMAL_DESC3_ETLT_INDEX		16
1103 #define RX_NORMAL_DESC3_ETLT_WIDTH		4
1104 #define RX_NORMAL_DESC3_FD_INDEX		29
1105 #define RX_NORMAL_DESC3_FD_WIDTH		1
1106 #define RX_NORMAL_DESC3_INTE_INDEX		30
1107 #define RX_NORMAL_DESC3_INTE_WIDTH		1
1108 #define RX_NORMAL_DESC3_L34T_INDEX		20
1109 #define RX_NORMAL_DESC3_L34T_WIDTH		4
1110 #define RX_NORMAL_DESC3_LD_INDEX		28
1111 #define RX_NORMAL_DESC3_LD_WIDTH		1
1112 #define RX_NORMAL_DESC3_OWN_INDEX		31
1113 #define RX_NORMAL_DESC3_OWN_WIDTH		1
1114 #define RX_NORMAL_DESC3_PL_INDEX		0
1115 #define RX_NORMAL_DESC3_PL_WIDTH		14
1116 #define RX_NORMAL_DESC3_RSV_INDEX		26
1117 #define RX_NORMAL_DESC3_RSV_WIDTH		1
1118 
1119 #define RX_DESC3_L34T_IPV4_TCP			1
1120 #define RX_DESC3_L34T_IPV4_UDP			2
1121 #define RX_DESC3_L34T_IPV4_ICMP			3
1122 #define RX_DESC3_L34T_IPV4_UNKNOWN		7
1123 #define RX_DESC3_L34T_IPV6_TCP			9
1124 #define RX_DESC3_L34T_IPV6_UDP			10
1125 #define RX_DESC3_L34T_IPV6_ICMP			11
1126 #define RX_DESC3_L34T_IPV6_UNKNOWN		15
1127 
1128 #define RX_CONTEXT_DESC3_TSA_INDEX		4
1129 #define RX_CONTEXT_DESC3_TSA_WIDTH		1
1130 #define RX_CONTEXT_DESC3_TSD_INDEX		6
1131 #define RX_CONTEXT_DESC3_TSD_WIDTH		1
1132 
1133 #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_INDEX	0
1134 #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_WIDTH	1
1135 #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_INDEX	1
1136 #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_WIDTH	1
1137 #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX	2
1138 #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH	1
1139 #define TX_PACKET_ATTRIBUTES_PTP_INDEX		3
1140 #define TX_PACKET_ATTRIBUTES_PTP_WIDTH		1
1141 #define TX_PACKET_ATTRIBUTES_VXLAN_INDEX	4
1142 #define TX_PACKET_ATTRIBUTES_VXLAN_WIDTH	1
1143 
1144 #define TX_CONTEXT_DESC2_MSS_INDEX		0
1145 #define TX_CONTEXT_DESC2_MSS_WIDTH		15
1146 #define TX_CONTEXT_DESC3_CTXT_INDEX		30
1147 #define TX_CONTEXT_DESC3_CTXT_WIDTH		1
1148 #define TX_CONTEXT_DESC3_TCMSSV_INDEX		26
1149 #define TX_CONTEXT_DESC3_TCMSSV_WIDTH		1
1150 #define TX_CONTEXT_DESC3_VLTV_INDEX		16
1151 #define TX_CONTEXT_DESC3_VLTV_WIDTH		1
1152 #define TX_CONTEXT_DESC3_VT_INDEX		0
1153 #define TX_CONTEXT_DESC3_VT_WIDTH		16
1154 
1155 #define TX_NORMAL_DESC2_HL_B1L_INDEX		0
1156 #define TX_NORMAL_DESC2_HL_B1L_WIDTH		14
1157 #define TX_NORMAL_DESC2_IC_INDEX		31
1158 #define TX_NORMAL_DESC2_IC_WIDTH		1
1159 #define TX_NORMAL_DESC2_TTSE_INDEX		30
1160 #define TX_NORMAL_DESC2_TTSE_WIDTH		1
1161 #define TX_NORMAL_DESC2_VTIR_INDEX		14
1162 #define TX_NORMAL_DESC2_VTIR_WIDTH		2
1163 #define TX_NORMAL_DESC3_CIC_INDEX		16
1164 #define TX_NORMAL_DESC3_CIC_WIDTH		2
1165 #define TX_NORMAL_DESC3_CPC_INDEX		26
1166 #define TX_NORMAL_DESC3_CPC_WIDTH		2
1167 #define TX_NORMAL_DESC3_CTXT_INDEX		30
1168 #define TX_NORMAL_DESC3_CTXT_WIDTH		1
1169 #define TX_NORMAL_DESC3_FD_INDEX		29
1170 #define TX_NORMAL_DESC3_FD_WIDTH		1
1171 #define TX_NORMAL_DESC3_FL_INDEX		0
1172 #define TX_NORMAL_DESC3_FL_WIDTH		15
1173 #define TX_NORMAL_DESC3_LD_INDEX		28
1174 #define TX_NORMAL_DESC3_LD_WIDTH		1
1175 #define TX_NORMAL_DESC3_OWN_INDEX		31
1176 #define TX_NORMAL_DESC3_OWN_WIDTH		1
1177 #define TX_NORMAL_DESC3_TCPHDRLEN_INDEX		19
1178 #define TX_NORMAL_DESC3_TCPHDRLEN_WIDTH		4
1179 #define TX_NORMAL_DESC3_TCPPL_INDEX		0
1180 #define TX_NORMAL_DESC3_TCPPL_WIDTH		18
1181 #define TX_NORMAL_DESC3_TSE_INDEX		18
1182 #define TX_NORMAL_DESC3_TSE_WIDTH		1
1183 #define TX_NORMAL_DESC3_VNP_INDEX		23
1184 #define TX_NORMAL_DESC3_VNP_WIDTH		3
1185 
1186 #define TX_NORMAL_DESC2_VLAN_INSERT		0x2
1187 #define TX_NORMAL_DESC3_VXLAN_PACKET		0x3
1188 
1189 /* MDIO undefined or vendor specific registers */
1190 #ifndef MDIO_PMA_10GBR_PMD_CTRL
1191 #define MDIO_PMA_10GBR_PMD_CTRL		0x0096
1192 #endif
1193 
1194 #ifndef MDIO_PMA_10GBR_FECCTRL
1195 #define MDIO_PMA_10GBR_FECCTRL		0x00ab
1196 #endif
1197 
1198 #ifndef MDIO_PMA_RX_CTRL1
1199 #define MDIO_PMA_RX_CTRL1		0x8051
1200 #endif
1201 
1202 #ifndef MDIO_PMA_RX_LSTS
1203 #define MDIO_PMA_RX_LSTS		0x018020
1204 #endif
1205 
1206 #ifndef MDIO_PMA_RX_EQ_CTRL4
1207 #define MDIO_PMA_RX_EQ_CTRL4		0x0001805C
1208 #endif
1209 
1210 #ifndef MDIO_PMA_MP_MISC_STS
1211 #define MDIO_PMA_MP_MISC_STS		0x0078
1212 #endif
1213 
1214 #ifndef MDIO_PMA_PHY_RX_EQ_CEU
1215 #define MDIO_PMA_PHY_RX_EQ_CEU		0x1800E
1216 #endif
1217 
1218 #ifndef MDIO_PCS_DIG_CTRL
1219 #define MDIO_PCS_DIG_CTRL		0x8000
1220 #endif
1221 
1222 #ifndef MDIO_PCS_DIGITAL_STAT
1223 #define MDIO_PCS_DIGITAL_STAT		0x8010
1224 #endif
1225 
1226 #ifndef MDIO_AN_XNP
1227 #define MDIO_AN_XNP			0x0016
1228 #endif
1229 
1230 #ifndef MDIO_AN_LPX
1231 #define MDIO_AN_LPX			0x0019
1232 #endif
1233 
1234 #ifndef MDIO_AN_COMP_STAT
1235 #define MDIO_AN_COMP_STAT		0x0030
1236 #endif
1237 
1238 #ifndef MDIO_AN_INTMASK
1239 #define MDIO_AN_INTMASK			0x8001
1240 #endif
1241 
1242 #ifndef MDIO_AN_INT
1243 #define MDIO_AN_INT			0x8002
1244 #endif
1245 
1246 #ifndef MDIO_VEND2_AN_ADVERTISE
1247 #define MDIO_VEND2_AN_ADVERTISE		0x0004
1248 #endif
1249 
1250 #ifndef MDIO_VEND2_AN_LP_ABILITY
1251 #define MDIO_VEND2_AN_LP_ABILITY	0x0005
1252 #endif
1253 
1254 #ifndef MDIO_VEND2_AN_CTRL
1255 #define MDIO_VEND2_AN_CTRL		0x8001
1256 #endif
1257 
1258 #ifndef MDIO_VEND2_AN_STAT
1259 #define MDIO_VEND2_AN_STAT		0x8002
1260 #endif
1261 
1262 #ifndef MDIO_VEND2_PMA_CDR_CONTROL
1263 #define MDIO_VEND2_PMA_CDR_CONTROL	0x8056
1264 #endif
1265 
1266 #ifndef MDIO_VEND2_PMA_MISC_CTRL0
1267 #define MDIO_VEND2_PMA_MISC_CTRL0	0x8090
1268 #endif
1269 
1270 #ifndef MDIO_CTRL1_SPEED1G
1271 #define MDIO_CTRL1_SPEED1G		(MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100)
1272 #endif
1273 
1274 #ifndef MDIO_VEND2_CTRL1_AN_ENABLE
1275 #define MDIO_VEND2_CTRL1_AN_ENABLE	BIT(12)
1276 #endif
1277 
1278 #ifndef MDIO_VEND2_CTRL1_AN_RESTART
1279 #define MDIO_VEND2_CTRL1_AN_RESTART	BIT(9)
1280 #endif
1281 
1282 #ifndef MDIO_VEND2_CTRL1_SS6
1283 #define MDIO_VEND2_CTRL1_SS6		BIT(6)
1284 #endif
1285 
1286 #ifndef MDIO_VEND2_CTRL1_SS13
1287 #define MDIO_VEND2_CTRL1_SS13		BIT(13)
1288 #endif
1289 
1290 #define XGBE_VEND2_MAC_AUTO_SW		BIT(9)
1291 
1292 /* MDIO mask values */
1293 #define XGBE_AN_CL73_INT_CMPLT		BIT(0)
1294 #define XGBE_AN_CL73_INC_LINK		BIT(1)
1295 #define XGBE_AN_CL73_PG_RCV		BIT(2)
1296 #define XGBE_AN_CL73_INT_MASK		0x07
1297 
1298 #define XGBE_XNP_MCF_NULL_MESSAGE	0x001
1299 #define XGBE_XNP_ACK_PROCESSED		BIT(12)
1300 #define XGBE_XNP_MP_FORMATTED		BIT(13)
1301 #define XGBE_XNP_NP_EXCHANGE		BIT(15)
1302 
1303 #define XGBE_KR_TRAINING_START		BIT(0)
1304 #define XGBE_KR_TRAINING_ENABLE		BIT(1)
1305 
1306 #define XGBE_PCS_CL37_BP		BIT(12)
1307 #define XGBE_PCS_PSEQ_STATE_MASK	0x1c
1308 #define XGBE_PCS_PSEQ_STATE_POWER_GOOD	0x10
1309 
1310 #define XGBE_AN_CL37_INT_CMPLT		BIT(0)
1311 #define XGBE_AN_CL37_INT_MASK		0x01
1312 
1313 #define XGBE_AN_CL37_HD_MASK		0x40
1314 #define XGBE_AN_CL37_FD_MASK		0x20
1315 
1316 #define XGBE_AN_CL37_PCS_MODE_MASK	0x06
1317 #define XGBE_AN_CL37_PCS_MODE_BASEX	0x00
1318 #define XGBE_AN_CL37_PCS_MODE_SGMII	0x04
1319 #define XGBE_AN_CL37_TX_CONFIG_MASK	0x08
1320 #define XGBE_AN_CL37_MII_CTRL_8BIT	0x0100
1321 
1322 #define XGBE_PMA_CDR_TRACK_EN_MASK	0x01
1323 #define XGBE_PMA_CDR_TRACK_EN_OFF	0x00
1324 #define XGBE_PMA_CDR_TRACK_EN_ON	0x01
1325 
1326 #define XGBE_PMA_RX_RST_0_MASK		BIT(4)
1327 #define XGBE_PMA_RX_RST_0_RESET_ON	0x10
1328 #define XGBE_PMA_RX_RST_0_RESET_OFF	0x00
1329 
1330 #define XGBE_PMA_RX_SIG_DET_0_MASK	BIT(4)
1331 #define XGBE_PMA_RX_SIG_DET_0_ENABLE	BIT(4)
1332 #define XGBE_PMA_RX_SIG_DET_0_DISABLE	0x0000
1333 
1334 #define XGBE_PMA_RX_VALID_0_MASK	BIT(12)
1335 #define XGBE_PMA_RX_VALID_0_ENABLE	BIT(12)
1336 #define XGBE_PMA_RX_VALID_0_DISABLE	0x0000
1337 
1338 #define XGBE_PMA_RX_AD_REQ_MASK		BIT(12)
1339 #define XGBE_PMA_RX_AD_REQ_ENABLE	BIT(12)
1340 #define XGBE_PMA_RX_AD_REQ_DISABLE	0x0000
1341 
1342 #define XGBE_PMA_RX_ADPT_ACK_MASK	BIT(12)
1343 #define XGBE_PMA_RX_ADPT_ACK		BIT(12)
1344 
1345 #define XGBE_PMA_CFF_UPDTM1_VLD		BIT(8)
1346 #define XGBE_PMA_CFF_UPDT0_VLD		BIT(9)
1347 #define XGBE_PMA_CFF_UPDT1_VLD		BIT(10)
1348 #define XGBE_PMA_CFF_UPDT_MASK		(XGBE_PMA_CFF_UPDTM1_VLD |\
1349 					 XGBE_PMA_CFF_UPDT0_VLD | \
1350 					 XGBE_PMA_CFF_UPDT1_VLD)
1351 
1352 #define XGBE_PMA_PLL_CTRL_MASK		BIT(15)
1353 #define XGBE_PMA_PLL_CTRL_ENABLE	BIT(15)
1354 #define XGBE_PMA_PLL_CTRL_DISABLE	0x0000
1355 
1356 /* Bit setting and getting macros
1357  *  The get macro will extract the current bit field value from within
1358  *  the variable
1359  *
1360  *  The set macro will clear the current bit field value within the
1361  *  variable and then set the bit field of the variable to the
1362  *  specified value
1363  */
1364 #define GET_BITS(_var, _index, _width)					\
1365 	(((_var) >> (_index)) & ((0x1 << (_width)) - 1))
1366 
1367 #define SET_BITS(_var, _index, _width, _val)				\
1368 do {									\
1369 	(_var) &= ~(((0x1 << (_width)) - 1) << (_index));		\
1370 	(_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index));	\
1371 } while (0)
1372 
1373 #define GET_BITS_LE(_var, _index, _width)				\
1374 	((le32_to_cpu((_var)) >> (_index)) & ((0x1 << (_width)) - 1))
1375 
1376 #define SET_BITS_LE(_var, _index, _width, _val)				\
1377 do {									\
1378 	(_var) &= cpu_to_le32(~(((0x1 << (_width)) - 1) << (_index)));	\
1379 	(_var) |= cpu_to_le32((((_val) &				\
1380 			      ((0x1 << (_width)) - 1)) << (_index)));	\
1381 } while (0)
1382 
1383 /* Bit setting and getting macros based on register fields
1384  *  The get macro uses the bit field definitions formed using the input
1385  *  names to extract the current bit field value from within the
1386  *  variable
1387  *
1388  *  The set macro uses the bit field definitions formed using the input
1389  *  names to set the bit field of the variable to the specified value
1390  */
1391 #define XGMAC_GET_BITS(_var, _prefix, _field)				\
1392 	GET_BITS((_var),						\
1393 		 _prefix##_##_field##_INDEX,				\
1394 		 _prefix##_##_field##_WIDTH)
1395 
1396 #define XGMAC_SET_BITS(_var, _prefix, _field, _val)			\
1397 	SET_BITS((_var),						\
1398 		 _prefix##_##_field##_INDEX,				\
1399 		 _prefix##_##_field##_WIDTH, (_val))
1400 
1401 #define XGMAC_GET_BITS_LE(_var, _prefix, _field)			\
1402 	GET_BITS_LE((_var),						\
1403 		 _prefix##_##_field##_INDEX,				\
1404 		 _prefix##_##_field##_WIDTH)
1405 
1406 #define XGMAC_SET_BITS_LE(_var, _prefix, _field, _val)			\
1407 	SET_BITS_LE((_var),						\
1408 		 _prefix##_##_field##_INDEX,				\
1409 		 _prefix##_##_field##_WIDTH, (_val))
1410 
1411 /* Macros for reading or writing registers
1412  *  The ioread macros will get bit fields or full values using the
1413  *  register definitions formed using the input names
1414  *
1415  *  The iowrite macros will set bit fields or full values using the
1416  *  register definitions formed using the input names
1417  */
1418 #define XGMAC_IOREAD(_pdata, _reg)					\
1419 	ioread32((_pdata)->xgmac_regs + _reg)
1420 
1421 #define XGMAC_IOREAD_BITS(_pdata, _reg, _field)				\
1422 	GET_BITS(XGMAC_IOREAD((_pdata), _reg),				\
1423 		 _reg##_##_field##_INDEX,				\
1424 		 _reg##_##_field##_WIDTH)
1425 
1426 #define XGMAC_IOWRITE(_pdata, _reg, _val)				\
1427 	iowrite32((_val), (_pdata)->xgmac_regs + _reg)
1428 
1429 #define XGMAC_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
1430 do {									\
1431 	u32 reg_val = XGMAC_IOREAD((_pdata), _reg);			\
1432 	SET_BITS(reg_val,						\
1433 		 _reg##_##_field##_INDEX,				\
1434 		 _reg##_##_field##_WIDTH, (_val));			\
1435 	XGMAC_IOWRITE((_pdata), _reg, reg_val);				\
1436 } while (0)
1437 
1438 /* Macros for reading or writing MTL queue or traffic class registers
1439  *  Similar to the standard read and write macros except that the
1440  *  base register value is calculated by the queue or traffic class number
1441  */
1442 #define XGMAC_MTL_IOREAD(_pdata, _n, _reg)				\
1443 	ioread32((_pdata)->xgmac_regs +					\
1444 		 MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
1445 
1446 #define XGMAC_MTL_IOREAD_BITS(_pdata, _n, _reg, _field)			\
1447 	GET_BITS(XGMAC_MTL_IOREAD((_pdata), (_n), _reg),		\
1448 		 _reg##_##_field##_INDEX,				\
1449 		 _reg##_##_field##_WIDTH)
1450 
1451 #define XGMAC_MTL_IOWRITE(_pdata, _n, _reg, _val)			\
1452 	iowrite32((_val), (_pdata)->xgmac_regs +			\
1453 		  MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
1454 
1455 #define XGMAC_MTL_IOWRITE_BITS(_pdata, _n, _reg, _field, _val)		\
1456 do {									\
1457 	u32 reg_val = XGMAC_MTL_IOREAD((_pdata), (_n), _reg);		\
1458 	SET_BITS(reg_val,						\
1459 		 _reg##_##_field##_INDEX,				\
1460 		 _reg##_##_field##_WIDTH, (_val));			\
1461 	XGMAC_MTL_IOWRITE((_pdata), (_n), _reg, reg_val);		\
1462 } while (0)
1463 
1464 /* Macros for reading or writing DMA channel registers
1465  *  Similar to the standard read and write macros except that the
1466  *  base register value is obtained from the ring
1467  */
1468 #define XGMAC_DMA_IOREAD(_channel, _reg)				\
1469 	ioread32((_channel)->dma_regs + _reg)
1470 
1471 #define XGMAC_DMA_IOREAD_BITS(_channel, _reg, _field)			\
1472 	GET_BITS(XGMAC_DMA_IOREAD((_channel), _reg),			\
1473 		 _reg##_##_field##_INDEX,				\
1474 		 _reg##_##_field##_WIDTH)
1475 
1476 #define XGMAC_DMA_IOWRITE(_channel, _reg, _val)				\
1477 	iowrite32((_val), (_channel)->dma_regs + _reg)
1478 
1479 #define XGMAC_DMA_IOWRITE_BITS(_channel, _reg, _field, _val)		\
1480 do {									\
1481 	u32 reg_val = XGMAC_DMA_IOREAD((_channel), _reg);		\
1482 	SET_BITS(reg_val,						\
1483 		 _reg##_##_field##_INDEX,				\
1484 		 _reg##_##_field##_WIDTH, (_val));			\
1485 	XGMAC_DMA_IOWRITE((_channel), _reg, reg_val);			\
1486 } while (0)
1487 
1488 /* Macros for building, reading or writing register values or bits
1489  * within the register values of XPCS registers.
1490  */
1491 #define XPCS_GET_BITS(_var, _prefix, _field)				\
1492 	GET_BITS((_var),                                                \
1493 		 _prefix##_##_field##_INDEX,                            \
1494 		 _prefix##_##_field##_WIDTH)
1495 
1496 #define XPCS_SET_BITS(_var, _prefix, _field, _val)                      \
1497 	SET_BITS((_var),                                                \
1498 		 _prefix##_##_field##_INDEX,                            \
1499 		 _prefix##_##_field##_WIDTH, (_val))
1500 
1501 #define XPCS32_IOWRITE(_pdata, _off, _val)				\
1502 	iowrite32(_val, (_pdata)->xpcs_regs + (_off))
1503 
1504 #define XPCS32_IOREAD(_pdata, _off)					\
1505 	ioread32((_pdata)->xpcs_regs + (_off))
1506 
1507 #define XPCS16_IOWRITE(_pdata, _off, _val)				\
1508 	iowrite16(_val, (_pdata)->xpcs_regs + (_off))
1509 
1510 #define XPCS16_IOREAD(_pdata, _off)					\
1511 	ioread16((_pdata)->xpcs_regs + (_off))
1512 
1513 /* Macros for building, reading or writing register values or bits
1514  * within the register values of SerDes integration registers.
1515  */
1516 #define XSIR_GET_BITS(_var, _prefix, _field)                            \
1517 	GET_BITS((_var),                                                \
1518 		 _prefix##_##_field##_INDEX,                            \
1519 		 _prefix##_##_field##_WIDTH)
1520 
1521 #define XSIR_SET_BITS(_var, _prefix, _field, _val)                      \
1522 	SET_BITS((_var),                                                \
1523 		 _prefix##_##_field##_INDEX,                            \
1524 		 _prefix##_##_field##_WIDTH, (_val))
1525 
1526 #define XSIR0_IOREAD(_pdata, _reg)					\
1527 	ioread16((_pdata)->sir0_regs + _reg)
1528 
1529 #define XSIR0_IOREAD_BITS(_pdata, _reg, _field)				\
1530 	GET_BITS(XSIR0_IOREAD((_pdata), _reg),				\
1531 		 _reg##_##_field##_INDEX,				\
1532 		 _reg##_##_field##_WIDTH)
1533 
1534 #define XSIR0_IOWRITE(_pdata, _reg, _val)				\
1535 	iowrite16((_val), (_pdata)->sir0_regs + _reg)
1536 
1537 #define XSIR0_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
1538 do {									\
1539 	u16 reg_val = XSIR0_IOREAD((_pdata), _reg);			\
1540 	SET_BITS(reg_val,						\
1541 		 _reg##_##_field##_INDEX,				\
1542 		 _reg##_##_field##_WIDTH, (_val));			\
1543 	XSIR0_IOWRITE((_pdata), _reg, reg_val);				\
1544 } while (0)
1545 
1546 #define XSIR1_IOREAD(_pdata, _reg)					\
1547 	ioread16((_pdata)->sir1_regs + _reg)
1548 
1549 #define XSIR1_IOREAD_BITS(_pdata, _reg, _field)				\
1550 	GET_BITS(XSIR1_IOREAD((_pdata), _reg),				\
1551 		 _reg##_##_field##_INDEX,				\
1552 		 _reg##_##_field##_WIDTH)
1553 
1554 #define XSIR1_IOWRITE(_pdata, _reg, _val)				\
1555 	iowrite16((_val), (_pdata)->sir1_regs + _reg)
1556 
1557 #define XSIR1_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
1558 do {									\
1559 	u16 reg_val = XSIR1_IOREAD((_pdata), _reg);			\
1560 	SET_BITS(reg_val,						\
1561 		 _reg##_##_field##_INDEX,				\
1562 		 _reg##_##_field##_WIDTH, (_val));			\
1563 	XSIR1_IOWRITE((_pdata), _reg, reg_val);				\
1564 } while (0)
1565 
1566 /* Macros for building, reading or writing register values or bits
1567  * within the register values of SerDes RxTx registers.
1568  */
1569 #define XRXTX_IOREAD(_pdata, _reg)					\
1570 	ioread16((_pdata)->rxtx_regs + _reg)
1571 
1572 #define XRXTX_IOREAD_BITS(_pdata, _reg, _field)				\
1573 	GET_BITS(XRXTX_IOREAD((_pdata), _reg),				\
1574 		 _reg##_##_field##_INDEX,				\
1575 		 _reg##_##_field##_WIDTH)
1576 
1577 #define XRXTX_IOWRITE(_pdata, _reg, _val)				\
1578 	iowrite16((_val), (_pdata)->rxtx_regs + _reg)
1579 
1580 #define XRXTX_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
1581 do {									\
1582 	u16 reg_val = XRXTX_IOREAD((_pdata), _reg);			\
1583 	SET_BITS(reg_val,						\
1584 		 _reg##_##_field##_INDEX,				\
1585 		 _reg##_##_field##_WIDTH, (_val));			\
1586 	XRXTX_IOWRITE((_pdata), _reg, reg_val);				\
1587 } while (0)
1588 
1589 /* Macros for building, reading or writing register values or bits
1590  * within the register values of MAC Control registers.
1591  */
1592 #define XP_GET_BITS(_var, _prefix, _field)				\
1593 	GET_BITS((_var),						\
1594 		 _prefix##_##_field##_INDEX,				\
1595 		 _prefix##_##_field##_WIDTH)
1596 
1597 #define XP_SET_BITS(_var, _prefix, _field, _val)			\
1598 	SET_BITS((_var),						\
1599 		 _prefix##_##_field##_INDEX,				\
1600 		 _prefix##_##_field##_WIDTH, (_val))
1601 
1602 #define XP_IOREAD(_pdata, _reg)						\
1603 	ioread32((_pdata)->xprop_regs + (_reg))
1604 
1605 #define XP_IOREAD_BITS(_pdata, _reg, _field)				\
1606 	GET_BITS(XP_IOREAD((_pdata), (_reg)),				\
1607 		 _reg##_##_field##_INDEX,				\
1608 		 _reg##_##_field##_WIDTH)
1609 
1610 #define XP_IOWRITE(_pdata, _reg, _val)					\
1611 	iowrite32((_val), (_pdata)->xprop_regs + (_reg))
1612 
1613 #define XP_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
1614 do {									\
1615 	u32 reg_val = XP_IOREAD((_pdata), (_reg));			\
1616 	SET_BITS(reg_val,						\
1617 		 _reg##_##_field##_INDEX,				\
1618 		 _reg##_##_field##_WIDTH, (_val));			\
1619 	XP_IOWRITE((_pdata), (_reg), reg_val);				\
1620 } while (0)
1621 
1622 /* Macros for building, reading or writing register values or bits
1623  * within the register values of I2C Control registers.
1624  */
1625 #define XI2C_GET_BITS(_var, _prefix, _field)				\
1626 	GET_BITS((_var),						\
1627 		 _prefix##_##_field##_INDEX,				\
1628 		 _prefix##_##_field##_WIDTH)
1629 
1630 #define XI2C_SET_BITS(_var, _prefix, _field, _val)			\
1631 	SET_BITS((_var),						\
1632 		 _prefix##_##_field##_INDEX,				\
1633 		 _prefix##_##_field##_WIDTH, (_val))
1634 
1635 #define XI2C_IOREAD(_pdata, _reg)					\
1636 	ioread32((_pdata)->xi2c_regs + (_reg))
1637 
1638 #define XI2C_IOREAD_BITS(_pdata, _reg, _field)				\
1639 	GET_BITS(XI2C_IOREAD((_pdata), (_reg)),				\
1640 		 _reg##_##_field##_INDEX,				\
1641 		 _reg##_##_field##_WIDTH)
1642 
1643 #define XI2C_IOWRITE(_pdata, _reg, _val)				\
1644 	iowrite32((_val), (_pdata)->xi2c_regs + (_reg))
1645 
1646 #define XI2C_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
1647 do {									\
1648 	u32 reg_val = XI2C_IOREAD((_pdata), (_reg));			\
1649 	SET_BITS(reg_val,						\
1650 		 _reg##_##_field##_INDEX,				\
1651 		 _reg##_##_field##_WIDTH, (_val));			\
1652 	XI2C_IOWRITE((_pdata), (_reg), reg_val);			\
1653 } while (0)
1654 
1655 /* Macros for building, reading or writing register values or bits
1656  * using MDIO.
1657  */
1658 
1659 #define XGBE_ADDR_C45 BIT(30)
1660 
1661 #define XMDIO_READ(_pdata, _mmd, _reg)					\
1662 	((_pdata)->hw_if.read_mmd_regs((_pdata), 0,			\
1663 		XGBE_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff)))
1664 
1665 #define XMDIO_READ_BITS(_pdata, _mmd, _reg, _mask)			\
1666 	(XMDIO_READ((_pdata), _mmd, _reg) & _mask)
1667 
1668 #define XMDIO_WRITE(_pdata, _mmd, _reg, _val)				\
1669 	((_pdata)->hw_if.write_mmd_regs((_pdata), 0,			\
1670 		XGBE_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff), (_val)))
1671 
1672 #define XMDIO_WRITE_BITS(_pdata, _mmd, _reg, _mask, _val)		\
1673 do {									\
1674 	u32 mmd_val = XMDIO_READ((_pdata), _mmd, _reg);			\
1675 	mmd_val &= ~_mask;						\
1676 	mmd_val |= (_val);						\
1677 	XMDIO_WRITE((_pdata), _mmd, _reg, mmd_val);			\
1678 } while (0)
1679 
1680 #endif
1681