xref: /linux/arch/riscv/include/asm/insn-def.h (revision 119b1e61a769aa98e68599f44721661a4d8c55f3)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #ifndef __ASM_INSN_DEF_H
4 #define __ASM_INSN_DEF_H
5 
6 #include <asm/asm.h>
7 
8 #define INSN_R_FUNC7_SHIFT		25
9 #define INSN_R_RS2_SHIFT		20
10 #define INSN_R_RS1_SHIFT		15
11 #define INSN_R_FUNC3_SHIFT		12
12 #define INSN_R_RD_SHIFT			 7
13 #define INSN_R_OPCODE_SHIFT		 0
14 
15 #define INSN_I_SIMM12_SHIFT		20
16 #define INSN_I_RS1_SHIFT		15
17 #define INSN_I_FUNC3_SHIFT		12
18 #define INSN_I_RD_SHIFT			 7
19 #define INSN_I_OPCODE_SHIFT		 0
20 
21 #define INSN_S_SIMM7_SHIFT		25
22 #define INSN_S_RS2_SHIFT		20
23 #define INSN_S_RS1_SHIFT		15
24 #define INSN_S_FUNC3_SHIFT		12
25 #define INSN_S_SIMM5_SHIFT		 7
26 #define INSN_S_OPCODE_SHIFT		 0
27 
28 #ifdef __ASSEMBLY__
29 
30 #ifdef CONFIG_AS_HAS_INSN
31 
32 	.macro insn_r, opcode, func3, func7, rd, rs1, rs2
33 	.insn	r \opcode, \func3, \func7, \rd, \rs1, \rs2
34 	.endm
35 
36 	.macro insn_i, opcode, func3, rd, rs1, simm12
37 	.insn	i \opcode, \func3, \rd, \rs1, \simm12
38 	.endm
39 
40 	.macro insn_s, opcode, func3, rs2, simm12, rs1
41 	.insn	s \opcode, \func3, \rs2, \simm12(\rs1)
42 	.endm
43 
44 #else
45 
46 #include <asm/gpr-num.h>
47 
48 	.macro insn_r, opcode, func3, func7, rd, rs1, rs2
49 	.4byte	((\opcode << INSN_R_OPCODE_SHIFT) |		\
50 		 (\func3 << INSN_R_FUNC3_SHIFT) |		\
51 		 (\func7 << INSN_R_FUNC7_SHIFT) |		\
52 		 (.L__gpr_num_\rd << INSN_R_RD_SHIFT) |		\
53 		 (.L__gpr_num_\rs1 << INSN_R_RS1_SHIFT) |	\
54 		 (.L__gpr_num_\rs2 << INSN_R_RS2_SHIFT))
55 	.endm
56 
57 	.macro insn_i, opcode, func3, rd, rs1, simm12
58 	.4byte	((\opcode << INSN_I_OPCODE_SHIFT) |		\
59 		 (\func3 << INSN_I_FUNC3_SHIFT) |		\
60 		 (.L__gpr_num_\rd << INSN_I_RD_SHIFT) |		\
61 		 (.L__gpr_num_\rs1 << INSN_I_RS1_SHIFT) |	\
62 		 (\simm12 << INSN_I_SIMM12_SHIFT))
63 	.endm
64 
65 	.macro insn_s, opcode, func3, rs2, simm12, rs1
66 	.4byte	((\opcode << INSN_S_OPCODE_SHIFT) |		\
67 		 (\func3 << INSN_S_FUNC3_SHIFT) |		\
68 		 (.L__gpr_num_\rs2 << INSN_S_RS2_SHIFT) |	\
69 		 (.L__gpr_num_\rs1 << INSN_S_RS1_SHIFT) |	\
70 		 ((\simm12 & 0x1f) << INSN_S_SIMM5_SHIFT) |	\
71 		 (((\simm12 >> 5) & 0x7f) << INSN_S_SIMM7_SHIFT))
72 	.endm
73 
74 #endif
75 
76 #define __INSN_R(...)	insn_r __VA_ARGS__
77 #define __INSN_I(...)	insn_i __VA_ARGS__
78 #define __INSN_S(...)	insn_s __VA_ARGS__
79 
80 #else /* ! __ASSEMBLY__ */
81 
82 #ifdef CONFIG_AS_HAS_INSN
83 
84 #define __INSN_R(opcode, func3, func7, rd, rs1, rs2)	\
85 	".insn	r " opcode ", " func3 ", " func7 ", " rd ", " rs1 ", " rs2 "\n"
86 
87 #define __INSN_I(opcode, func3, rd, rs1, simm12)	\
88 	".insn	i " opcode ", " func3 ", " rd ", " rs1 ", " simm12 "\n"
89 
90 #define __INSN_S(opcode, func3, rs2, simm12, rs1)	\
91 	".insn	s " opcode ", " func3 ", " rs2 ", " simm12 "(" rs1 ")\n"
92 
93 #else
94 
95 #include <linux/stringify.h>
96 #include <asm/gpr-num.h>
97 
98 #define DEFINE_INSN_R							\
99 	__DEFINE_ASM_GPR_NUMS						\
100 "	.macro insn_r, opcode, func3, func7, rd, rs1, rs2\n"		\
101 "	.4byte	((\\opcode << " __stringify(INSN_R_OPCODE_SHIFT) ") |"	\
102 "		 (\\func3 << " __stringify(INSN_R_FUNC3_SHIFT) ") |"	\
103 "		 (\\func7 << " __stringify(INSN_R_FUNC7_SHIFT) ") |"	\
104 "		 (.L__gpr_num_\\rd << " __stringify(INSN_R_RD_SHIFT) ") |"    \
105 "		 (.L__gpr_num_\\rs1 << " __stringify(INSN_R_RS1_SHIFT) ") |"  \
106 "		 (.L__gpr_num_\\rs2 << " __stringify(INSN_R_RS2_SHIFT) "))\n" \
107 "	.endm\n"
108 
109 #define DEFINE_INSN_I							\
110 	__DEFINE_ASM_GPR_NUMS						\
111 "	.macro insn_i, opcode, func3, rd, rs1, simm12\n"		\
112 "	.4byte	((\\opcode << " __stringify(INSN_I_OPCODE_SHIFT) ") |"	\
113 "		 (\\func3 << " __stringify(INSN_I_FUNC3_SHIFT) ") |"	\
114 "		 (.L__gpr_num_\\rd << " __stringify(INSN_I_RD_SHIFT) ") |"   \
115 "		 (.L__gpr_num_\\rs1 << " __stringify(INSN_I_RS1_SHIFT) ") |" \
116 "		 (\\simm12 << " __stringify(INSN_I_SIMM12_SHIFT) "))\n"	\
117 "	.endm\n"
118 
119 #define DEFINE_INSN_S							\
120 	__DEFINE_ASM_GPR_NUMS						\
121 "	.macro insn_s, opcode, func3, rs2, simm12, rs1\n"		\
122 "	.4byte	((\\opcode << " __stringify(INSN_S_OPCODE_SHIFT) ") |"	\
123 "		 (\\func3 << " __stringify(INSN_S_FUNC3_SHIFT) ") |"	\
124 "		 (.L__gpr_num_\\rs2 << " __stringify(INSN_S_RS2_SHIFT) ") |" \
125 "		 (.L__gpr_num_\\rs1 << " __stringify(INSN_S_RS1_SHIFT) ") |" \
126 "		 ((\\simm12 & 0x1f) << " __stringify(INSN_S_SIMM5_SHIFT) ") |" \
127 "		 (((\\simm12 >> 5) & 0x7f) << " __stringify(INSN_S_SIMM7_SHIFT) "))\n" \
128 "	.endm\n"
129 
130 #define UNDEFINE_INSN_R							\
131 "	.purgem insn_r\n"
132 
133 #define UNDEFINE_INSN_I							\
134 "	.purgem insn_i\n"
135 
136 #define UNDEFINE_INSN_S							\
137 "	.purgem insn_s\n"
138 
139 #define __INSN_R(opcode, func3, func7, rd, rs1, rs2)			\
140 	DEFINE_INSN_R							\
141 	"insn_r " opcode ", " func3 ", " func7 ", " rd ", " rs1 ", " rs2 "\n" \
142 	UNDEFINE_INSN_R
143 
144 #define __INSN_I(opcode, func3, rd, rs1, simm12)			\
145 	DEFINE_INSN_I							\
146 	"insn_i " opcode ", " func3 ", " rd ", " rs1 ", " simm12 "\n" \
147 	UNDEFINE_INSN_I
148 
149 #define __INSN_S(opcode, func3, rs2, simm12, rs1)			\
150 	DEFINE_INSN_S							\
151 	"insn_s " opcode ", " func3 ", " rs2 ", " simm12 ", " rs1 "\n"	\
152 	UNDEFINE_INSN_S
153 
154 #endif
155 
156 #endif /* ! __ASSEMBLY__ */
157 
158 #define INSN_R(opcode, func3, func7, rd, rs1, rs2)		\
159 	__INSN_R(RV_##opcode, RV_##func3, RV_##func7,		\
160 		 RV_##rd, RV_##rs1, RV_##rs2)
161 
162 #define INSN_I(opcode, func3, rd, rs1, simm12)			\
163 	__INSN_I(RV_##opcode, RV_##func3, RV_##rd,		\
164 		 RV_##rs1, RV_##simm12)
165 
166 #define INSN_S(opcode, func3, rs2, simm12, rs1)			\
167 	__INSN_S(RV_##opcode, RV_##func3, RV_##rs2,		\
168 		 RV_##simm12, RV_##rs1)
169 
170 #define RV_OPCODE(v)		__ASM_STR(v)
171 #define RV_FUNC3(v)		__ASM_STR(v)
172 #define RV_FUNC7(v)		__ASM_STR(v)
173 #define RV_SIMM12(v)		__ASM_STR(v)
174 #define RV_RD(v)		__ASM_STR(v)
175 #define RV_RS1(v)		__ASM_STR(v)
176 #define RV_RS2(v)		__ASM_STR(v)
177 #define __RV_REG(v)		__ASM_STR(x ## v)
178 #define RV___RD(v)		__RV_REG(v)
179 #define RV___RS1(v)		__RV_REG(v)
180 #define RV___RS2(v)		__RV_REG(v)
181 
182 #define RV_OPCODE_MISC_MEM	RV_OPCODE(15)
183 #define RV_OPCODE_OP_IMM	RV_OPCODE(19)
184 #define RV_OPCODE_SYSTEM	RV_OPCODE(115)
185 
186 #define HFENCE_VVMA(vaddr, asid)				\
187 	INSN_R(OPCODE_SYSTEM, FUNC3(0), FUNC7(17),		\
188 	       __RD(0), RS1(vaddr), RS2(asid))
189 
190 #define HFENCE_GVMA(gaddr, vmid)				\
191 	INSN_R(OPCODE_SYSTEM, FUNC3(0), FUNC7(49),		\
192 	       __RD(0), RS1(gaddr), RS2(vmid))
193 
194 #define HLVX_HU(dest, addr)					\
195 	INSN_R(OPCODE_SYSTEM, FUNC3(4), FUNC7(50),		\
196 	       RD(dest), RS1(addr), __RS2(3))
197 
198 #define HLV_W(dest, addr)					\
199 	INSN_R(OPCODE_SYSTEM, FUNC3(4), FUNC7(52),		\
200 	       RD(dest), RS1(addr), __RS2(0))
201 
202 #ifdef CONFIG_64BIT
203 #define HLV_D(dest, addr)					\
204 	INSN_R(OPCODE_SYSTEM, FUNC3(4), FUNC7(54),		\
205 	       RD(dest), RS1(addr), __RS2(0))
206 #else
207 #define HLV_D(dest, addr)					\
208 	__ASM_STR(.error "hlv.d requires 64-bit support")
209 #endif
210 
211 #define SINVAL_VMA(vaddr, asid)					\
212 	INSN_R(OPCODE_SYSTEM, FUNC3(0), FUNC7(11),		\
213 	       __RD(0), RS1(vaddr), RS2(asid))
214 
215 #define SFENCE_W_INVAL()					\
216 	INSN_R(OPCODE_SYSTEM, FUNC3(0), FUNC7(12),		\
217 	       __RD(0), __RS1(0), __RS2(0))
218 
219 #define SFENCE_INVAL_IR()					\
220 	INSN_R(OPCODE_SYSTEM, FUNC3(0), FUNC7(12),		\
221 	       __RD(0), __RS1(0), __RS2(1))
222 
223 #define HINVAL_VVMA(vaddr, asid)				\
224 	INSN_R(OPCODE_SYSTEM, FUNC3(0), FUNC7(19),		\
225 	       __RD(0), RS1(vaddr), RS2(asid))
226 
227 #define HINVAL_GVMA(gaddr, vmid)				\
228 	INSN_R(OPCODE_SYSTEM, FUNC3(0), FUNC7(51),		\
229 	       __RD(0), RS1(gaddr), RS2(vmid))
230 
231 #define CBO_INVAL(base)						\
232 	INSN_I(OPCODE_MISC_MEM, FUNC3(2), __RD(0),		\
233 	       RS1(base), SIMM12(0))
234 
235 #define CBO_CLEAN(base)						\
236 	INSN_I(OPCODE_MISC_MEM, FUNC3(2), __RD(0),		\
237 	       RS1(base), SIMM12(1))
238 
239 #define CBO_FLUSH(base)						\
240 	INSN_I(OPCODE_MISC_MEM, FUNC3(2), __RD(0),		\
241 	       RS1(base), SIMM12(2))
242 
243 #define CBO_ZERO(base)						\
244 	INSN_I(OPCODE_MISC_MEM, FUNC3(2), __RD(0),		\
245 	       RS1(base), SIMM12(4))
246 
247 #define PREFETCH_I(base, offset)				\
248 	INSN_S(OPCODE_OP_IMM, FUNC3(6), __RS2(0),		\
249 	       SIMM12((offset) & 0xfe0), RS1(base))
250 
251 #define PREFETCH_R(base, offset)				\
252 	INSN_S(OPCODE_OP_IMM, FUNC3(6), __RS2(1),		\
253 	       SIMM12((offset) & 0xfe0), RS1(base))
254 
255 #define PREFETCH_W(base, offset)				\
256 	INSN_S(OPCODE_OP_IMM, FUNC3(6), __RS2(3),		\
257 	       SIMM12((offset) & 0xfe0), RS1(base))
258 
259 #define RISCV_PAUSE	".4byte 0x100000f"
260 #define ZAWRS_WRS_NTO	".4byte 0x00d00073"
261 #define ZAWRS_WRS_STO	".4byte 0x01d00073"
262 #define RISCV_NOP4	".4byte 0x00000013"
263 
264 #define RISCV_INSN_NOP4	_AC(0x00000013, U)
265 
266 #ifndef __ASSEMBLY__
267 #define nop()           __asm__ __volatile__ ("nop")
268 #define __nops(n)       ".rept  " #n "\nnop\n.endr\n"
269 #define nops(n)         __asm__ __volatile__ (__nops(n))
270 #endif
271 
272 #endif /* __ASM_INSN_DEF_H */
273