Lines Matching +full:average +full:- +full:on
4 "MetricExpr": "cstate_pkg@c2\\-residency@ / TSC",
11 "MetricExpr": "cstate_core@c3\\-residency@ / TSC",
18 "MetricExpr": "cstate_pkg@c3\\-residency@ / TSC",
25 "MetricExpr": "cstate_core@c6\\-residency@ / TSC",
32 "MetricExpr": "cstate_pkg@c6\\-residency@ / TSC",
39 "MetricExpr": "cstate_core@c7\\-residency@ / TSC",
46 "MetricExpr": "cstate_pkg@c7\\-residency@ / TSC",
59 "MetricExpr": "((msr@aperf@ - cycles) / msr@aperf@ if msr@smi@ > 0 else 0)",
78 …sible; which incur a few cycles load re-issue. However; the short re-issue duration is often hidde…
82 …"BriefDescription": "This metric represents Core fraction of cycles CPU dispatched uops on executi…
96 …-cases for operations that cannot be handled natively by the execution pipeline. For example; when…
102 "MetricExpr": "1 - (tma_frontend_bound + tma_bad_speculation + tma_retiring)",
107 …-of-order scheduler dispatches ready uops into their respective execution units; and once complete…
112 …"MetricExpr": "(UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * (INT_MISC.RECOVERY_CYCLES_ANY / …
117 …s for which the issue-pipeline was blocked due to recovery from earlier incorrect speculation. For…
128 …etched from an incorrectly speculated program path; or stalls when the out-of-order part of the ma…
137 … corrected path; following all sorts of miss-predicted branches. For example; branchy code with lo…
143 "MetricExpr": "max(0, tma_microcode_sequencer - tma_assists)",
147 … as in the case of read-modify-write as an example. Since these instructions require multiple uops…
157 …ata written by one Logical Processor are read by another Logical Processor on a different Physical…
161 …"BriefDescription": "This metric represents fraction of slots where Core non-memory issues were of…
163 "MetricExpr": "tma_backend_bound - tma_memory_bound",
168 …-memory issues were of a bottleneck. Shortage in hardware compute resources; or dependencies in s…
172 …n of cycles while the memory subsystem was handling synchronizations due to data-sharing accesses",
178 … cycles while the memory subsystem was handling synchronizations due to data-sharing accesses. Dat…
191 …"BriefDescription": "This metric estimates how often the CPU was stalled on accesses to external m…
193 …"MetricExpr": "(1 - MEM_LOAD_UOPS_RETIRED.L3_HIT / (MEM_LOAD_UOPS_RETIRED.L3_HIT + 7 * MEM_LOAD_UO…
197 …"PublicDescription": "This metric estimates how often the CPU was stalled on accesses to external …
202 …"MetricExpr": "(IDQ.ALL_DSB_CYCLES_ANY_UOPS - IDQ.ALL_DSB_CYCLES_4_UOPS) / tma_info_core_core_clks…
215 …o switches from DSB to MITE pipelines. The DSB (decoded i-cache) is a Uop Cache where the front-en…
224 …-aside Buffers) are processor caches for recently used entries out of the Page Tables that are use…
228 …: "This metric roughly estimates the fraction of cycles spent handling first-level data TLB store …
233 …-level data TLB store misses. As with ordinary data caching; focus on improving data locality and…
242 …a multithreading hiccup; where multiple Logical Processors contend on different data-elements mapp…
252 …the misses are satisfied from (metric values >1 are valid). Often it hints on approaching bandwidt…
257 "MetricExpr": "tma_frontend_bound - tma_fetch_latency",
272 …he CPU was stalled due to Frontend latency issues. For example; instruction-cache misses; iTLB mi…
282 …on by the Backend part. Within the Frontend; a branch predictor predicts the next address to fetch…
286 … slots where the CPU was retiring heavy-weight operations -- instructions that require two or more…
292 …he CPU was retiring heavy-weight operations -- instructions that require two or more uops or micro…
311 …"BriefDescription": "Number of Instructions per non-speculative Branch Misprediction (JEClear) (lo…
318 …"BriefDescription": "Core actual clocks when any Logical Processor is active on the Physical Core",
324 "BriefDescription": "Instructions Per Cycle across hyper-threads (per physical core)",
330 …efDescription": "Instruction-Level-Parallelism (average number of uops executed when there is exec…
405 "BriefDescription": "Average per-core data fill bandwidth to the L1 data cache [GB / sec]",
411 "BriefDescription": "Average per-core data fill bandwidth to the L2 cache [GB / sec]",
417 "BriefDescription": "Average per-core data fill bandwidth to the L3 cache [GB / sec]",
423 … "BriefDescription": "Average per-thread data fill bandwidth to the L1 data cache [GB / sec]",
435 "BriefDescription": "Average per-thread data fill bandwidth to the L2 cache [GB / sec]",
453 "BriefDescription": "Average per-thread data fill bandwidth to the L3 cache [GB / sec]",
465 "BriefDescription": "Average Parallel L2 cache miss data reads",
471 "BriefDescription": "Average Latency for L2 cache miss demand Loads",
477 "BriefDescription": "Average Parallel L2 cache miss demand Loads",
483 …"BriefDescription": "Actual Average Latency for L1 data-cache miss demand load operations (in core…
490 …"BriefDescription": "Memory-Level-Parallelism (average number of L1 miss demand load when there is…
495 …ublicDescription": "Memory-Level-Parallelism (average number of L1 miss demand load when there is …
505 …"BriefDescription": "Average number of Uops retired in cycles where at least one uop has retired.",
511 "BriefDescription": "Measured Average Core Frequency for unhalted processors [GHz]",
517 "BriefDescription": "Average CPU Utilization (percentage)",
523 "BriefDescription": "Average number of utilized CPUs",
529 "BriefDescription": "Average external Memory Bandwidth Use for reads and writes [GB / sec]",
533 …"PublicDescription": "Average external Memory Bandwidth Use for reads and writes [GB / sec]. Relat…
564 "MetricExpr": "power@energy\\-pkg@ * 61 / (tma_info_system_time * 1e6)",
570 …"MetricExpr": "(1 - CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / (CPU_CLK_UNHALTED.REF_XCLK_ANY / 2) if #S…
575 "BriefDescription": "Socket actual clocks when any core is active on that socket",
588 "BriefDescription": "Average Frequency Utilization relative nominal frequency",
594 … "BriefDescription": "Per-Logical Processor actual clocks when the Logical Processor is active.",
612 …"BriefDescription": "Total issue-pipeline slots (per-Physical Core till ICL; per-Logical Processor…
642 …"MetricExpr": "max((min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.STALLS_LDM_PENDING) - CYCLE_ACTIVI…
646 …on older stores; a load might suffer due to high latency even though it is being satisfied by the …
651 …"MetricExpr": "(CYCLE_ACTIVITY.STALLS_L1D_PENDING - CYCLE_ACTIVITY.STALLS_L2_PENDING) / tma_info_t…
688 …slots where the CPU was retiring light-weight operations -- instructions that require no more than…
689 "MetricExpr": "tma_retiring - tma_heavy_operations",
694 …-weight operations -- instructions that require no more than one uop (micro-operation). This corre…
698 …"BriefDescription": "This metric represents Core fraction of cycles CPU dispatched uops on executi…
700 …HED_PORT.PORT_2 + UOPS_DISPATCHED_PORT.PORT_3 + UOPS_DISPATCHED_PORT.PORT_7 - UOPS_DISPATCHED_PORT…
704 …"PublicDescription": "This metric represents Core fraction of cycles CPU dispatched uops on execut…
720 "MetricExpr": "tma_bad_speculation - tma_branch_mispredicts",
725 …-of-order portion of the machine needs to recover its state after the clear. For example; this can…
729 …as likely hurt due to approaching bandwidth limits of external memory - DRAM ([SPR-HBM] and/or HBM…
734 …- DRAM ([SPR-HBM] and/or HBM). The underlying heuristic assumes that a similar off-core traffic i…
738 …e the performance was likely hurt due to latency from external memory - DRAM ([SPR-HBM] and/or HBM…
739 …EAD, OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD) / tma_info_thread_clks - tma_mem_bandwidth",
743 …e the performance was likely hurt due to latency from external memory - DRAM ([SPR-HBM] and/or HBM…
749 …- (cpu@UOPS_EXECUTED.CORE\\,cmask\\=3@ if tma_info_thread_ipc > 1.8 else cpu@UOPS_EXECUTED.CORE\\,…
754 …-completed in-flight memory demand loads which coincides with execution units starvation; in addit…
768 …"MetricExpr": "(IDQ.ALL_MITE_CYCLES_ANY_UOPS - IDQ.ALL_MITE_CYCLES_4_UOPS) / tma_info_core_core_cl…
772 …the legacy decode pipeline). This pipeline is used for code that was not pre-cached in the DSB or …
781 … Commonly used instructions are optimized for delivery by the DSB (decoded i-cache) or MITE (legac…
785 …"BriefDescription": "This metric represents Core fraction of cycles CPU dispatched uops on executi…
790 …"PublicDescription": "This metric represents Core fraction of cycles CPU dispatched uops on execut…
794 …"BriefDescription": "This metric represents Core fraction of cycles CPU dispatched uops on executi…
799 …"PublicDescription": "This metric represents Core fraction of cycles CPU dispatched uops on execut…
803 …represents Core fraction of cycles CPU dispatched uops on execution port 2 ([SNB+]Loads and Store-…
808 …represents Core fraction of cycles CPU dispatched uops on execution port 2 ([SNB+]Loads and Store-…
812 …represents Core fraction of cycles CPU dispatched uops on execution port 3 ([SNB+]Loads and Store-…
817 …represents Core fraction of cycles CPU dispatched uops on execution port 3 ([SNB+]Loads and Store-…
821 …is metric represents Core fraction of cycles CPU dispatched uops on execution port 4 (Store-data)",
826 … metric represents Core fraction of cycles CPU dispatched uops on execution port 4 (Store-data). S…
830 …"BriefDescription": "This metric represents Core fraction of cycles CPU dispatched uops on executi…
835 …"PublicDescription": "This metric represents Core fraction of cycles CPU dispatched uops on execut…
839 …"BriefDescription": "This metric represents Core fraction of cycles CPU dispatched uops on executi…
844 …"PublicDescription": "This metric represents Core fraction of cycles CPU dispatched uops on execut…
848 … represents Core fraction of cycles CPU dispatched uops on execution port 7 ([HSW+]simple Store-ad…
853 … represents Core fraction of cycles CPU dispatched uops on execution port 7 ([HSW+]simple Store-ad…
857 … the CPU performance was potentially limited due to Core computation issues (non divider-related)",
859 …- (cpu@UOPS_EXECUTED.CORE\\,cmask\\=3@ if tma_info_thread_ipc > 1.8 else cpu@UOPS_EXECUTED.CORE\\,…
863 …-related). Two distinct categories can be attributed into this metric: (1) heavy data-dependency …
867 …"BriefDescription": "This metric represents fraction of cycles CPU executed no uops on any executi…
868 …SMT_on else (min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.CYCLES_NO_EXECUTE) - (RS_EVENTS.EMPTY_CYC…
872 …cycles CPU executed no uops on any execution port (Logical Processor cycles since ICL, Physical Co…
876 …resents fraction of cycles where the CPU executed total of 1 uop per cycle on all execution ports …
877 …_EXECUTED.CORE\\,cmask\\=1@ - cpu@UOPS_EXECUTED.CORE\\,cmask\\=2@) / 2 if #SMT_on else (cpu@UOPS_E…
881 …on all execution ports (Logical Processor cycles since ICL, Physical Core cycles otherwise). This …
885 …etric represents fraction of cycles CPU executed total of 2 uops per cycle on all execution ports …
886 …_EXECUTED.CORE\\,cmask\\=2@ - cpu@UOPS_EXECUTED.CORE\\,cmask\\=3@) / 2 if #SMT_on else (cpu@UOPS_E…
890 …on all execution ports (Logical Processor cycles since ICL, Physical Core cycles otherwise). Loop…
894 …presents fraction of cycles CPU executed total of 3 or more uops per cycle on all execution ports …
908 …ions-per-cycle (see IPC metric). Note that a high Retiring value does not necessary mean there is …
912 … estimates fraction of cycles handling memory load split accesses - load that cross 64-byte cache …
918 … estimates fraction of cycles handling memory load split accesses - load that cross 64-byte cache …
927 …resents rate of split store accesses. Consider aligning your data to the 64-byte cache line granu…
931 …f cycles where the Super Queue (SQ) was full taking into account all request-types and both hardwa…
936 …f cycles where the Super Queue (SQ) was full taking into account all request-types and both hardwa…
940 … CPU was stalled due to RFO store memory accesses; RFO store issue a read-for-ownership request b…
945 …ses; RFO store issue a read-for-ownership request before the write. Even though store accesses do …
954 …perations in the pipeline; a load can avoid waiting for memory if a prior in-flight store is writi…
960 …"MetricExpr": "(L2_RQSTS.RFO_HIT * 9 * (1 - MEM_UOPS_RETIRED.LOCK_LOADS / MEM_UOPS_RETIRED.ALL_STO…
964 …-of-order core performance; however; holding resources for longer time can lead into undesired imp…
968 …"BriefDescription": "This metric represents Core fraction of cycles CPU dispatched uops on executi…