Lines Matching +full:3 +full:- +full:5
4 "Counter": "0,1,2,3,4,5,6,7",
15 "Counter": "0,1,2,3,4,5",
25 "Counter": "0,1,2,3,4,5,6,7",
29 "PublicDescription": "Counts cycles when divide unit is busy executing divide or square root operations. Accounts for integer and floating-point operations.",
36 "Counter": "0,1,2,3,4,5",
45 "Counter": "0,1,2,3,4,5",
54 "Counter": "0,1,2,3,4,5,6,7",
65 "Counter": "0,1,2,3,4,5",
75 "Counter": "0,1,2,3,4,5,6,7",
85 "Counter": "0,1,2,3,4,5",
94 "Counter": "0,1,2,3,4,5",
103 "Counter": "0,1,2,3,4,5,6,7",
114 "Counter": "0,1,2,3,4,5,6,7",
124 "Counter": "0,1,2,3,4,5",
133 "Counter": "0,1,2,3,4,5,6,7",
142 "Counter": "0,1,2,3,4,5",
152 "Counter": "0,1,2,3,4,5",
161 "Counter": "0,1,2,3,4,5,6,7",
171 "Counter": "0,1,2,3,4,5,6,7",
181 "Counter": "0,1,2,3,4,5",
190 "Counter": "0,1,2,3,4,5,6,7",
200 "Counter": "0,1,2,3,4,5",
209 "Counter": "0,1,2,3,4,5,6,7",
219 "Counter": "0,1,2,3,4,5",
228 "Counter": "0,1,2,3,4,5,6,7",
238 "Counter": "0,1,2,3,4,5",
247 "Counter": "0,1,2,3,4,5",
257 "Counter": "0,1,2,3,4,5",
267 "Counter": "0,1,2,3,4,5",
276 "Counter": "0,1,2,3,4,5,6,7",
286 "Counter": "0,1,2,3,4,5",
295 "Counter": "0,1,2,3,4,5,6,7",
305 "Counter": "0,1,2,3,4,5",
314 "Counter": "0,1,2,3,4,5,6,7",
324 "Counter": "0,1,2,3,4,5",
334 "Counter": "0,1,2,3,4,5",
343 "Counter": "0,1,2,3,4,5",
353 "Counter": "0,1,2,3,4,5",
363 "Counter": "0,1,2,3,4,5",
366 "PublicDescription": "Counts the total number of mispredicted branch instructions retired. All branch type instructions are accounted for. Prediction of the branch target address enables the processor to begin executing instructions before the non-speculative execution path is known. The branch prediction unit (BPU) predicts the target address based on the instruction pointer (IP) of the branch and on the execution path through which execution reached this IP. A branch misprediction occurs when the prediction is wrong, and results in discarding all instructions executed in the speculative path and re-fetching from the correct path.",
372 "Counter": "0,1,2,3,4,5,6,7",
381 "Counter": "0,1,2,3,4,5",
390 "Counter": "0,1,2,3,4,5,6,7",
399 "BriefDescription": "Mispredicted non-taken conditional branch instructions retired.",
400 "Counter": "0,1,2,3,4,5,6,7",
410 "Counter": "0,1,2,3,4,5",
419 "Counter": "0,1,2,3,4,5,6,7",
429 "Counter": "0,1,2,3,4,5",
437 "BriefDescription": "Miss-predicted near indirect branch instructions retired (excluding returns)",
438 "Counter": "0,1,2,3,4,5,6,7",
441 "PublicDescription": "Counts miss-predicted near indirect branch instructions retired excluding returns. TSX abort is an indirect branch.",
448 "Counter": "0,1,2,3,4,5",
457 "Counter": "0,1,2,3,4,5,6,7",
467 "Counter": "0,1,2,3,4,5",
477 "Counter": "0,1,2,3,4,5",
487 "Counter": "0,1,2,3,4,5",
496 "Counter": "0,1,2,3,4,5,6,7",
506 "Counter": "0,1,2,3,4,5",
516 "Counter": "0,1,2,3,4,5,6,7",
519 "PublicDescription": "This is a non-precise version (that is, does not use PEBS) of the event that counts mispredicted return instructions retired.",
526 "Counter": "0,1,2,3,4,5",
535 "Counter": "0,1,2,3,4,5",
544 "BriefDescription": "Core clocks when the thread is in the C0.1 light-weight slower wakeup time but more power saving optimized state.",
545 "Counter": "0,1,2,3,4,5,6,7",
548 "PublicDescription": "Counts core clocks when the thread is in the C0.1 light-weight slower wakeup time but more power saving optimized state. This state can be entered via the TPAUSE or UMWAIT instructions.",
554 "BriefDescription": "Core clocks when the thread is in the C0.2 light-weight faster wakeup time but less power saving optimized state.",
555 "Counter": "0,1,2,3,4,5,6,7",
558 "PublicDescription": "Counts core clocks when the thread is in the C0.2 light-weight faster wakeup time but less power saving optimized state. This state can be entered via the TPAUSE or UMWAIT instructions.",
565 "Counter": "0,1,2,3,4,5,6,7",
584 "Counter": "0,1,2,3,4,5",
593 "Counter": "0,1,2,3,4,5,6,7",
603 "Counter": "0,1,2,3,4,5,6,7",
613 "Counter": "0,1,2,3,4,5,6,7",
622 "Counter": "0,1,2,3,4,5,6,7",
633 "Counter": "0,1,2,3,4,5",
643 "Counter": "0,1,2,3,4,5,6,7",
646 "PublicDescription": "This event distributes Core crystal clock cycle counts between active hyperthreads, i.e., those in C0 sleep-state. A hyperthread becomes inactive when it executes the HLT or MWAIT instructions. If one thread is active in a core, all counts are attributed to this hyperthread. To obtain the full count when the Core is active, sum the counts from each hyperthread.",
671 "Counter": "0,1,2,3,4,5",
681 "Counter": "0,1,2,3,4,5,6,7",
709 "Counter": "0,1,2,3,4,5",
718 "Counter": "0,1,2,3,4,5,6,7",
727 "Counter": "0,1,2,3",
737 "Counter": "0,1,2,3",
747 "Counter": "0,1,2,3,4,5,6,7",
757 "Counter": "0,1,2,3",
767 "Counter": "0,1,2,3",
768 "CounterMask": "5",
777 "Counter": "0,1,2,3,4,5,6,7",
787 "Counter": "0,1,2,3,4,5,6,7",
796 "BriefDescription": "Cycles total of 2 or 3 uops are executed on all ports and Reservation Station (RS) was not empty.",
797 "Counter": "0,1,2,3,4,5,6,7",
806 "Counter": "0,1,2,3,4,5,6,7",
815 "BriefDescription": "Cycles total of 3 uops are executed on all ports and Reservation Station was not empty.",
816 "Counter": "0,1,2,3,4,5,6,7",
818 "EventName": "EXE_ACTIVITY.3_PORTS_UTIL",
819 "PublicDescription": "Cycles total of 3 uops are executed on all ports and Reservation Station (RS) was not empty.",
826 "Counter": "0,1,2,3,4,5,6,7",
836 "Counter": "0,1,2,3,4,5,6,7",
837 "CounterMask": "5",
846 "Counter": "0,1,2,3,4,5,6,7",
857 "Counter": "0,1,2,3,4,5,6,7",
867 "Counter": "0,1,2,3",
885 "BriefDescription": "Number of instructions retired. Fixed Counter - architectural event",
888 "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter.",
895 "Counter": "0,1,2,3,4,5",
903 "BriefDescription": "Number of instructions retired. General Counter - architectural event",
904 "Counter": "0,1,2,3,4,5,6,7",
907 "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter.",
913 "Counter": "0,1,2,3,4,5,6,7",
922 "Counter": "0,1,2,3,4,5,6,7",
931 "BriefDescription": "Precise instruction retired with PEBS precise-distribution",
941 "Counter": "0,1,2,3,4,5,6,7",
944 "PublicDescription": "Number of iterations of Repeat (REP) string retired instructions such as MOVS, CMPS, and SCAS. Each has a byte, word, and doubleword version and string instructions can be repeated using a repetition prefix, REP, that allows their architectural execution to be repeated a number of times as specified by the RCX register. Note the number of iterations is implementation-dependent.",
951 "Counter": "0,1,2,3,4,5,6,7",
963 "Counter": "0,1,2,3,4,5,6,7",
973 "Counter": "0,1,2,3,4,5,6,7",
983 "Counter": "0,1,2,3,4,5,6,7",
994 "Counter": "0,1,2,3,4,5,6,7",
997 "PublicDescription": "Estimated number of Top-down Microarchitecture Analysis slots that got dropped due to non front-end reasons",
1004 "Counter": "0,1,2,3,4,5,6,7",
1013 "Counter": "0,1,2,3,4,5,6,7",
1021 "BriefDescription": "integer ADD, SUB, SAD 128-bit vector instructions.",
1022 "Counter": "0,1,2,3,4,5,6,7",
1025 "PublicDescription": "Number of retired integer ADD/SUB (regular or horizontal), SAD 128-bit vector instructions.",
1031 "BriefDescription": "integer ADD, SUB, SAD 256-bit vector instructions.",
1032 "Counter": "0,1,2,3,4,5,6,7",
1035 "PublicDescription": "Number of retired integer ADD/SUB (regular or horizontal), SAD 256-bit vector instructions.",
1042 "Counter": "0,1,2,3,4,5,6,7",
1051 "Counter": "0,1,2,3,4,5,6,7",
1060 "Counter": "0,1,2,3,4,5,6,7",
1069 "Counter": "0,1,2,3,4,5,6,7",
1078 "Counter": "0,1,2,3,4,5",
1088 "Counter": "0,1,2,3,4,5",
1097 "Counter": "0,1,2,3",
1107 "Counter": "0,1,2,3,4,5",
1116 "Counter": "0,1,2,3",
1126 "Counter": "0,1,2,3",
1136 "Counter": "0,1,2,3",
1139 "PublicDescription": "Counts all not software-prefetch load dispatches that hit the fill buffer (FB) allocated for the software prefetch. It can also be incremented by some lock instructions. So it should only be used with profiling so that the locks can be excluded by ASM (Assembly File) inspection of the nearby instructions.",
1146 "Counter": "0,1,2,3,4,5,6,7",
1150 "PublicDescription": "Counts the cycles when at least one uop is delivered by the LSD (Loop-stream detector).",
1157 "Counter": "0,1,2,3,4,5,6,7",
1161 "PublicDescription": "Counts the cycles when optimal number of uops is delivered by the LSD (Loop-stream detector).",
1168 "Counter": "0,1,2,3,4,5,6,7",
1171 "PublicDescription": "Counts the number of uops delivered to the back-end by the LSD(Loop Stream Detector).",
1178 "Counter": "0,1,2,3,4,5,6,7",
1190 "Counter": "0,1,2,3,4,5",
1199 "Counter": "0,1,2,3,4,5",
1207 "BriefDescription": "Counts the number of machine clears due to a page fault. Counts both I-Side and D-Side (Loads/Stores) page faults. A page fault occurs when either the page is not present, or an access violation occurs.",
1208 "Counter": "0,1,2,3,4,5",
1217 "Counter": "0,1,2,3,4,5",
1226 "Counter": "0,1,2,3,4,5",
1234 "BriefDescription": "Self-modifying code (SMC) detected.",
1235 "Counter": "0,1,2,3,4,5,6,7",
1238 "PublicDescription": "Counts self-modifying code (SMC) detected, which causes a machine clear.",
1245 "Counter": "0,1,2,3,4,5,6,7",
1255 "Counter": "0,1,2,3,4,5",
1265 "Counter": "0,1,2,3,4,5,6,7",
1275 "Counter": "0,1,2,3,4,5,6,7",
1278 "PublicDescription": "Counts allocation stall cycles caused by the store buffer (SB) being full. This counts cycles that the pipeline back-end blocked uop delivery from the front-end.",
1285 "Counter": "0,1,2,3,4,5,6,7",
1293 "BriefDescription": "Counts the number of issue slots not consumed by the backend due to a micro-sequencer (MS) scoreboard, which stalls the front-end from issuing from the UROM until a specified older uop retires.",
1294 "Counter": "0,1,2,3,4,5",
1297 "PublicDescription": "Counts the number of issue slots not consumed by the backend due to a micro-sequencer (MS) scoreboard, which stalls the front-end from issuing from the UROM until a specified older uop retires. The most commonly executed instruction with an MS scoreboard is PAUSE.",
1303 "BriefDescription": "TMA slots where no uops were being issued due to lack of back-end resources.",
1304 "Counter": "0,1,2,3,4,5,6,7",
1307 "PublicDescription": "Number of slots in TMA method where no micro-operations were being issued from front-end to back-end of the machine due to lack of back-end resources.",
1317 "PublicDescription": "Number of slots of TMA method that were wasted due to incorrect speculation. It covers all types of control-flow or data-related mis-speculations.",
1327 "PublicDescription": "Number of TMA slots that were wasted due to incorrect speculation by (any type of) branch mispredictions. This event estimates number of speculative operations that were issued but not retired as well as the out-of-order engine recovery past a branch misprediction.",
1334 "Counter": "0,1,2,3,4,5,6,7",
1342 "BriefDescription": "TMA slots available for an unhalted logical processor. Fixed counter - architectural event",
1343 "Counter": "Fixed counter 3",
1345 "PublicDescription": "Number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method (TMA). The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core. Software can use this event as the denominator for the top-level metrics of the TMA method. This architectural event is counted on a designated fixed counter (Fixed Counter 3).",
1351 "BriefDescription": "TMA slots available for an unhalted logical processor. General counter - architectural event",
1352 "Counter": "0,1,2,3,4,5,6,7",
1355 "PublicDescription": "Counts the number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method. The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core.",
1362 "Counter": "0,1,2,3,4,5",
1371 "Counter": "0,1,2,3,4,5",
1380 "Counter": "0,1,2,3,4,5",
1389 "Counter": "0,1,2,3,4,5",
1398 "Counter": "0,1,2,3,4,5",
1407 "Counter": "0,1,2,3,4,5",
1415 "Counter": "0,1,2,3,4,5",
1424 "Counter": "0,1,2,3,4,5",
1433 "Counter": "0,1,2,3,4,5",
1442 "Counter": "0,1,2,3,4,5",
1451 "Counter": "0,1,2,3,4,5",
1460 "Counter": "0,1,2,3,4,5",
1469 "Counter": "0,1,2,3,4,5",
1477 "Counter": "0,1,2,3,4,5",
1487 "Counter": "0,1,2,3,4,5",
1497 "Counter": "0,1,2,3,4,5",
1506 "Counter": "0,1,2,3,4,5",
1515 "Counter": "0,1,2,3,4,5",
1524 "Counter": "0,1,2,3,4,5",
1533 "Counter": "0,1,2,3,4,5",
1543 "Counter": "0,1,2,3,4,5",
1552 "Counter": "0,1,2,3,4,5",
1561 "Counter": "0,1,2,3,4,5",
1569 "Counter": "0,1,2,3",
1578 "Counter": "0,1,2,3,4,5,6,7",
1588 "Counter": "0,1,2,3,4,5,6,7",
1597 "BriefDescription": "Uops executed on ports 2, 3 and 10",
1598 "Counter": "0,1,2,3,4,5,6,7",
1601 "PublicDescription": "Number of uops dispatch to execution ports 2, 3 and 10",
1608 "Counter": "0,1,2,3,4,5,6,7",
1617 "BriefDescription": "Uops executed on ports 5 and 11",
1618 "Counter": "0,1,2,3,4,5,6,7",
1621 "PublicDescription": "Number of uops dispatch to execution ports 5 and 11",
1628 "Counter": "0,1,2,3,4,5,6,7",
1638 "Counter": "0,1,2,3,4,5,6,7",
1647 "BriefDescription": "Cycles at least 1 micro-op is executed from any thread on physical core.",
1648 "Counter": "0,1,2,3,4,5,6,7",
1652 "PublicDescription": "Counts cycles when at least 1 micro-op is executed from any thread on physical core.",
1658 "BriefDescription": "Cycles at least 2 micro-op is executed from any thread on physical core.",
1659 "Counter": "0,1,2,3,4,5,6,7",
1663 "PublicDescription": "Counts cycles when at least 2 micro-ops are executed from any thread on physical core.",
1669 "BriefDescription": "Cycles at least 3 micro-op is executed from any thread on physical core.",
1670 "Counter": "0,1,2,3,4,5,6,7",
1671 "CounterMask": "3",
1674 "PublicDescription": "Counts cycles when at least 3 micro-ops are executed from any thread on physical core.",
1680 "BriefDescription": "Cycles at least 4 micro-op is executed from any thread on physical core.",
1681 "Counter": "0,1,2,3,4,5,6,7",
1685 "PublicDescription": "Counts cycles when at least 4 micro-ops are executed from any thread on physical core.",
1691 "BriefDescription": "Cycles where at least 1 uop was executed per-thread",
1692 "Counter": "0,1,2,3,4,5,6,7",
1696 "PublicDescription": "Cycles where at least 1 uop was executed per-thread.",
1702 "BriefDescription": "Cycles where at least 2 uops were executed per-thread",
1703 "Counter": "0,1,2,3,4,5,6,7",
1707 "PublicDescription": "Cycles where at least 2 uops were executed per-thread.",
1713 "BriefDescription": "Cycles where at least 3 uops were executed per-thread",
1714 "Counter": "0,1,2,3,4,5,6,7",
1715 "CounterMask": "3",
1718 "PublicDescription": "Cycles where at least 3 uops were executed per-thread.",
1724 "BriefDescription": "Cycles where at least 4 uops were executed per-thread",
1725 "Counter": "0,1,2,3,4,5,6,7",
1729 "PublicDescription": "Cycles where at least 4 uops were executed per-thread.",
1736 "Counter": "0,1,2,3,4,5,6,7",
1748 "Counter": "0,1,2,3,4,5,6,7",
1759 "BriefDescription": "Counts the number of uops to be executed per-thread each cycle.",
1760 "Counter": "0,1,2,3,4,5,6,7",
1769 "Counter": "0,1,2,3,4,5,6,7",
1779 "Counter": "0,1,2,3,4,5",
1782 "PublicDescription": "Counts the number of uops issued by the front end every cycle. When 4-uops are requested and only 2-uops are delivered, the event counts 2. Uops_issued correlates to the number of ROB entries. If uop takes 2 ROB slots it counts as 2 uops_issued.",
1788 "Counter": "0,1,2,3,4,5,6,7",
1798 "Counter": "0,1,2,3,4,5,6,7",
1808 "Counter": "0,1,2,3,4,5",
1816 "Counter": "0,1,2,3,4,5,6,7",
1827 "Counter": "0,1,2,3,4,5,6,7",
1830 "PublicDescription": "Counts the number of retired micro-operations (uops) except the last uop of each instruction. An instruction that is decoded into less than two uops does not contribute to the count.",
1837 "Counter": "0,1,2,3,4,5",
1845 "BriefDescription": "Counts the number of uops that are from complex flows issued by the micro-sequencer (MS).",
1846 "Counter": "0,1,2,3,4,5",
1856 "Counter": "0,1,2,3,4,5,6,7",
1867 "Counter": "0,1,2,3,4,5,6,7",
1877 "Counter": "0,1,2,3,4,5,6,7",
1889 "Counter": "0,1,2,3,4,5,6,7",
1901 "Counter": "0,1,2,3,4,5",