Lines Matching refs:TWL4030_ADJUSTABLE_LDO
456 #define TWL4030_ADJUSTABLE_LDO(label, offset, num, turnon_delay, remap_conf) \ macro
518 TWL4030_ADJUSTABLE_LDO(VAUX1, 0x17, 1, 100, 0x08);
519 TWL4030_ADJUSTABLE_LDO(VAUX2_4030, 0x1b, 2, 100, 0x08);
520 TWL4030_ADJUSTABLE_LDO(VAUX2, 0x1b, 2, 100, 0x08);
521 TWL4030_ADJUSTABLE_LDO(VAUX3, 0x1f, 3, 100, 0x08);
522 TWL4030_ADJUSTABLE_LDO(VAUX4, 0x23, 4, 100, 0x08);
523 TWL4030_ADJUSTABLE_LDO(VMMC1, 0x27, 5, 100, 0x08);
524 TWL4030_ADJUSTABLE_LDO(VMMC2, 0x2b, 6, 100, 0x08);
525 TWL4030_ADJUSTABLE_LDO(VPLL1, 0x2f, 7, 100, 0x00);
526 TWL4030_ADJUSTABLE_LDO(VPLL2, 0x33, 8, 100, 0x08);
527 TWL4030_ADJUSTABLE_LDO(VSIM, 0x37, 9, 100, 0x00);
528 TWL4030_ADJUSTABLE_LDO(VDAC, 0x3b, 10, 100, 0x08);
529 TWL4030_ADJUSTABLE_LDO(VINTANA2, 0x43, 12, 100, 0x08);
530 TWL4030_ADJUSTABLE_LDO(VIO, 0x4b, 14, 1000, 0x08);