Lines Matching +full:refclk +full:- +full:pad +full:- +full:mode
1 // SPDX-License-Identifier: GPL-2.0
3 * pci-j721e - PCIe controller driver for TI's J721E SoCs
5 * Copyright (C) 2020 Texas Instruments Incorporated - http://www.ti.com
10 #include <linux/clk-provider.h>
26 #include "pcie-cadence.h"
58 struct clk *refclk; member
59 u32 mode; member
74 enum j721e_pcie_mode mode; member
85 return readl(pcie->user_cfg_base + offset); in j721e_pcie_user_readl()
91 writel(value, pcie->user_cfg_base + offset); in j721e_pcie_user_writel()
96 return readl(pcie->intd_cfg_base + offset); in j721e_pcie_intd_readl()
102 writel(value, pcie->intd_cfg_base + offset); in j721e_pcie_intd_writel()
108 struct device *dev = pcie->cdns_pcie->dev; in j721e_pcie_link_irq_handler()
112 if (!(reg & pcie->linkdown_irq_regfield)) in j721e_pcie_link_irq_handler()
117 j721e_pcie_intd_writel(pcie, STATUS_CLR_REG_SYS_2, pcie->linkdown_irq_regfield); in j721e_pcie_link_irq_handler()
126 reg |= pcie->linkdown_irq_regfield; in j721e_pcie_disable_link_irq()
135 reg |= pcie->linkdown_irq_regfield; in j721e_pcie_config_link_irq()
141 struct j721e_pcie *pcie = dev_get_drvdata(cdns_pcie->dev); in j721e_pcie_start_link()
153 struct j721e_pcie *pcie = dev_get_drvdata(cdns_pcie->dev); in j721e_pcie_stop_link()
163 struct j721e_pcie *pcie = dev_get_drvdata(cdns_pcie->dev); in j721e_pcie_link_up()
179 struct device *dev = pcie->cdns_pcie->dev; in j721e_pcie_set_mode()
181 u32 mode = pcie->mode; in j721e_pcie_set_mode() local
185 if (mode == PCI_MODE_RC) in j721e_pcie_set_mode()
190 dev_err(dev, "failed to set pcie mode\n"); in j721e_pcie_set_mode()
198 struct device *dev = pcie->cdns_pcie->dev; in j721e_pcie_set_link_speed()
199 struct device_node *np = dev->of_node; in j721e_pcie_set_link_speed()
208 val = link_speed - 1; in j721e_pcie_set_link_speed()
219 struct device *dev = pcie->cdns_pcie->dev; in j721e_pcie_set_lane_count()
220 u32 lanes = pcie->num_lanes; in j721e_pcie_set_lane_count()
225 if (pcie->max_lanes == 4) in j721e_pcie_set_lane_count()
228 val = LANE_COUNT(lanes - 1); in j721e_pcie_set_lane_count()
239 struct device *dev = pcie->cdns_pcie->dev; in j721e_enable_acspcie_refclk()
240 struct device_node *node = dev->of_node; in j721e_enable_acspcie_refclk()
247 "ti,syscon-acspcie-proxy-ctrl", in j721e_enable_acspcie_refclk()
251 "ti,syscon-acspcie-proxy-ctrl has invalid arguments\n"); in j721e_enable_acspcie_refclk()
255 /* Clear PAD IO disable bits to enable refclk output */ in j721e_enable_acspcie_refclk()
259 dev_err(dev, "failed to enable ACSPCIE refclk: %d\n", ret); in j721e_enable_acspcie_refclk()
268 struct device *dev = pcie->cdns_pcie->dev; in j721e_pcie_ctrl_init()
269 struct device_node *node = dev->of_node; in j721e_pcie_ctrl_init()
275 syscon = syscon_regmap_lookup_by_phandle(node, "ti,syscon-pcie-ctrl"); in j721e_pcie_ctrl_init()
277 dev_err(dev, "Unable to get ti,syscon-pcie-ctrl regmap\n"); in j721e_pcie_ctrl_init()
282 ret = of_parse_phandle_with_fixed_args(node, "ti,syscon-pcie-ctrl", 1, in j721e_pcie_ctrl_init()
288 * The PCIe Controller's registers have different "reset-values" in j721e_pcie_ctrl_init()
290 * register within the CTRL_MMR memory-mapped register space. in j721e_pcie_ctrl_init()
291 * The registers latch onto a "reset-value" based on the "strap" in j721e_pcie_ctrl_init()
293 * To ensure that the "reset-values" are sampled accurately, power in j721e_pcie_ctrl_init()
308 dev_err(dev, "Failed to set pci mode\n"); in j721e_pcie_ctrl_init()
320 dev_err(dev, "Failed to set num-lanes\n"); in j721e_pcie_ctrl_init()
330 /* Enable ACSPCIE refclk output if the optional property exists */ in j721e_pcie_ctrl_init()
332 "ti,syscon-acspcie-proxy-ctrl"); in j721e_pcie_ctrl_init()
366 .mode = PCI_MODE_RC,
374 .mode = PCI_MODE_EP,
380 .mode = PCI_MODE_RC,
388 .mode = PCI_MODE_EP,
396 .mode = PCI_MODE_RC,
403 .mode = PCI_MODE_EP,
409 .mode = PCI_MODE_RC,
417 .mode = PCI_MODE_EP,
423 .mode = PCI_MODE_RC,
431 .compatible = "ti,j721e-pcie-host",
435 .compatible = "ti,j721e-pcie-ep",
439 .compatible = "ti,j7200-pcie-host",
443 .compatible = "ti,j7200-pcie-ep",
447 .compatible = "ti,am64-pcie-host",
451 .compatible = "ti,am64-pcie-ep",
455 .compatible = "ti,j784s4-pcie-host",
459 .compatible = "ti,j784s4-pcie-ep",
463 .compatible = "ti,j722s-pcie-host",
472 struct device *dev = &pdev->dev; in j721e_pcie_probe()
473 struct device_node *node = dev->of_node; in j721e_pcie_probe()
484 u32 mode; in j721e_pcie_probe() local
490 return -EINVAL; in j721e_pcie_probe()
492 mode = (u32)data->mode; in j721e_pcie_probe()
496 return -ENOMEM; in j721e_pcie_probe()
498 switch (mode) { in j721e_pcie_probe()
501 return -ENODEV; in j721e_pcie_probe()
505 return -ENOMEM; in j721e_pcie_probe()
507 if (!data->byte_access_allowed) in j721e_pcie_probe()
508 bridge->ops = &cdns_ti_pcie_host_ops; in j721e_pcie_probe()
510 rc->quirk_retrain_flag = data->quirk_retrain_flag; in j721e_pcie_probe()
511 rc->quirk_detect_quiet_flag = data->quirk_detect_quiet_flag; in j721e_pcie_probe()
513 cdns_pcie = &rc->pcie; in j721e_pcie_probe()
514 cdns_pcie->dev = dev; in j721e_pcie_probe()
515 cdns_pcie->ops = &j721e_pcie_ops; in j721e_pcie_probe()
516 pcie->cdns_pcie = cdns_pcie; in j721e_pcie_probe()
520 return -ENODEV; in j721e_pcie_probe()
524 return -ENOMEM; in j721e_pcie_probe()
526 ep->quirk_detect_quiet_flag = data->quirk_detect_quiet_flag; in j721e_pcie_probe()
527 ep->quirk_disable_flr = data->quirk_disable_flr; in j721e_pcie_probe()
529 cdns_pcie = &ep->pcie; in j721e_pcie_probe()
530 cdns_pcie->dev = dev; in j721e_pcie_probe()
531 cdns_pcie->ops = &j721e_pcie_ops; in j721e_pcie_probe()
532 pcie->cdns_pcie = cdns_pcie; in j721e_pcie_probe()
535 dev_err(dev, "INVALID device type %d\n", mode); in j721e_pcie_probe()
539 pcie->mode = mode; in j721e_pcie_probe()
540 pcie->linkdown_irq_regfield = data->linkdown_irq_regfield; in j721e_pcie_probe()
545 pcie->intd_cfg_base = base; in j721e_pcie_probe()
550 pcie->user_cfg_base = base; in j721e_pcie_probe()
552 ret = of_property_read_u32(node, "num-lanes", &num_lanes); in j721e_pcie_probe()
553 if (ret || num_lanes > data->max_lanes) { in j721e_pcie_probe()
554 dev_warn(dev, "num-lanes property not provided or invalid, setting num-lanes to 1\n"); in j721e_pcie_probe()
558 pcie->num_lanes = num_lanes; in j721e_pcie_probe()
559 pcie->max_lanes = data->max_lanes; in j721e_pcie_probe()
562 return -EINVAL; in j721e_pcie_probe()
583 "j721e-pcie-link-down-irq", pcie); in j721e_pcie_probe()
591 switch (mode) { in j721e_pcie_probe()
598 pcie->reset_gpio = gpiod; in j721e_pcie_probe()
617 pcie->refclk = clk; in j721e_pcie_probe()
633 clk_disable_unprepare(pcie->refclk); in j721e_pcie_probe()
667 struct cdns_pcie *cdns_pcie = pcie->cdns_pcie; in j721e_pcie_remove()
668 struct device *dev = &pdev->dev; in j721e_pcie_remove()
672 if (pcie->mode == PCI_MODE_RC) { in j721e_pcie_remove()
680 gpiod_set_value_cansleep(pcie->reset_gpio, 0); in j721e_pcie_remove()
682 clk_disable_unprepare(pcie->refclk); in j721e_pcie_remove()
693 if (pcie->mode == PCI_MODE_RC) { in j721e_pcie_suspend_noirq()
694 gpiod_set_value_cansleep(pcie->reset_gpio, 0); in j721e_pcie_suspend_noirq()
695 clk_disable_unprepare(pcie->refclk); in j721e_pcie_suspend_noirq()
698 cdns_pcie_disable_phy(pcie->cdns_pcie); in j721e_pcie_suspend_noirq()
706 struct cdns_pcie *cdns_pcie = pcie->cdns_pcie; in j721e_pcie_resume_noirq()
719 ret = cdns_pcie_enable_phy(pcie->cdns_pcie); in j721e_pcie_resume_noirq()
723 if (pcie->mode == PCI_MODE_RC) { in j721e_pcie_resume_noirq()
726 ret = clk_prepare_enable(pcie->refclk); in j721e_pcie_resume_noirq()
737 if (pcie->reset_gpio) { in j721e_pcie_resume_noirq()
739 gpiod_set_value_cansleep(pcie->reset_gpio, 1); in j721e_pcie_resume_noirq()
744 clk_disable_unprepare(pcie->refclk); in j721e_pcie_resume_noirq()
753 rc->avail_ib_bar[bar] = true; in j721e_pcie_resume_noirq()
757 clk_disable_unprepare(pcie->refclk); in j721e_pcie_resume_noirq()
773 .name = "j721e-pcie",