Lines Matching +full:14 +full:- +full:bit
1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2019-2020 Realtek Corporation
9 #define B_AX_AUTOLOAD_SUS BIT(5)
12 #define B_AX_PWC_EV2EF_MASK GENMASK(15, 14)
13 #define B_AX_PWC_EV2EF_B15 BIT(15)
14 #define B_AX_PWC_EV2EF_B14 BIT(14)
15 #define B_AX_ISO_EB2CORE BIT(8)
18 #define B_AX_FEN_BB_GLB_RSTN BIT(1)
19 #define B_AX_FEN_BBRSTB BIT(0)
22 #define B_AX_SOP_ASWRM BIT(31)
23 #define B_AX_SOP_PWMM_DSWR BIT(29)
24 #define B_AX_XTAL_OFF_A_DIE BIT(22)
25 #define B_AX_DIS_WLBT_PDNSUSEN_SOPC BIT(18)
26 #define B_AX_RDY_SYSPWR BIT(17)
27 #define B_AX_EN_WLON BIT(16)
28 #define B_AX_APDM_HPDN BIT(15)
29 #define B_AX_PSUS_OFF_CAPC_EN BIT(14)
30 #define B_AX_AFSM_PCIE_SUS_EN BIT(12)
31 #define B_AX_AFSM_WLSUS_EN BIT(11)
32 #define B_AX_APFM_SWLPS BIT(10)
33 #define B_AX_APFM_OFFMAC BIT(9)
34 #define B_AX_APFN_ONMAC BIT(8)
37 #define B_AX_CPU_CLK_EN BIT(14)
40 #define B_AX_SYM_CTRL_SPS_PWMFREQ BIT(10)
43 #define B_AX_SYM_PADPDN_WL_PTA_1P3 BIT(6)
44 #define B_AX_SYM_PADPDN_WL_RFC_1P3 BIT(5)
47 #define B_AX_R_DIS_PRST BIT(6)
48 #define B_AX_WLOCK_1C_BIT6 BIT(5)
51 #define B_AX_AON_OFF_PC_EN BIT(23)
55 #define B_AX_EF_RDT BIT(27)
58 #define B_AX_EF_PD_DIS BIT(11)
59 #define B_AX_EF_POR BIT(10)
64 #define B_AX_EF_RDY BIT(29)
65 #define B_AX_EF_COMP_RESULT BIT(28)
70 #define B_AX_EF_ENT BIT(31)
71 #define B_AX_EF_BURST BIT(19)
73 #define B_AX_EF_TROW_EN BIT(15)
74 #define B_AX_EF_ERR_FLAG BIT(14)
75 #define B_AX_EF_DSB_EN BIT(11)
76 #define B_AX_PCIE_CALIB_EN_V1 BIT(12)
77 #define B_AX_WDT_WAKE_PCIE_EN BIT(10)
78 #define B_AX_WDT_WAKE_USB_EN BIT(9)
81 #define B_AX_BOOT_MODE BIT(19)
82 #define B_AX_WL_EECS_EXT_32K_SEL BIT(18)
83 #define B_AX_WL_SEC_BONDING_OPT_STS BIT(17)
84 #define B_AX_SECSIC_SEL BIT(16)
85 #define B_AX_ENHTP BIT(14)
86 #define B_AX_BT_AOD_GPIO3 BIT(13)
87 #define B_AX_ENSIC BIT(12)
88 #define B_AX_SIC_SWRST BIT(11)
89 #define B_AX_PO_WIFI_PTA_PINS BIT(10)
90 #define B_AX_PO_BT_PTA_PINS BIT(9)
91 #define B_AX_ENUARTTX BIT(8)
97 #define B_AX_ENBT BIT(5)
98 #define B_AX_EROM_EN BIT(4)
99 #define B_AX_ENUARTRX BIT(2)
104 #define B_AX_DBG_SEL1_16BIT BIT(27)
106 #define B_AX_DBG_SEL0_4BIT GENMASK(15, 14)
107 #define B_AX_DBG_SEL0_16BIT BIT(11)
112 #define B_AX_GPIO_MOD_9 BIT(25)
114 #define B_AX_GPIO_IO_SEL_9 BIT(17)
117 #define B_AX_GPIO_IN_9 BIT(1)
120 #define B_AX_PCIE_DIS_L2_CTRL_LDO_HCI BIT(15)
121 #define B_AX_PCIE_DIS_WLSUS_AFT_PDN BIT(14)
122 #define B_AX_PCIE_FORCE_PWR_NGAT BIT(13)
123 #define B_AX_PCIE_CALIB_EN_V1 BIT(12)
124 #define B_AX_PCIE_AUXCLK_GATE BIT(11)
125 #define B_AX_LTE_MUX_CTRL_PATH BIT(26)
128 #define BIT_WAKE_CTRL_V1 BIT(23)
129 #define BIT_WAKE_CTRL BIT(5)
132 #define B_AX_IBX_EN_VALUE BIT(15)
133 #define B_AX_IB_EN_VALUE BIT(14)
134 #define B_AX_FORCED_IB_EN BIT(4)
135 #define B_AX_EN_REGBG BIT(3)
136 #define B_AX_R_AX_BG_LPF BIT(2)
143 #define B_AX_AXIDMA_EN BIT(3)
144 #define B_AX_APB_WRAP_EN BIT(2)
145 #define B_AX_WCPU_EN BIT(1)
146 #define B_AX_PLATFORM_EN BIT(0)
149 #define B_AX_LPSOP_ASWRM BIT(17)
150 #define B_AX_LPSOP_DSWRM BIT(9)
151 #define B_AX_DIS_WLBT_LPSEN_LOPC BIT(1)
155 #define B_AX_TOGGLE BIT(31)
158 #define B_MAC_AX_BTGS1_NOTIFY BIT(0)
166 #define B_AX_SYSON_DIS_PMCR_AX_WRMSK BIT(2)
170 #define B_AX_PCIE_MIO_BYIOREG BIT(13)
171 #define B_AX_PCIE_MIO_RE BIT(12)
194 #define B_AX_HALT_H2C_TRIGGER BIT(0)
200 #define B_AX_IDMEM_SHARE_MODE_RECORD_VALID BIT(23)
202 #define B_AX_FWDL_PATH_RDY BIT(2)
203 #define B_AX_H2C_PATH_RDY BIT(1)
204 #define B_AX_WCPU_FWDL_EN BIT(0)
208 #define PS_RPWM_TOGGLE BIT(15)
209 #define PS_RPWM_ACK BIT(14)
211 #define PS_RPWM_NOTIFY_WAKE BIT(8)
223 #define B_AX_EN_32K BIT(31)
242 #define B_AX_FPWMDELAY BIT(3)
245 #define B_AX_PD_REGU_L BIT(16)
253 #define B_AX_WL_XTAL_SI_CMD_POLL BIT(31)
254 #define B_AX_BT_XTAL_SI_ERR_FLAG BIT(30)
255 #define B_AX_WL_XTAL_GNT BIT(29)
256 #define B_AX_BT_XTAL_GNT BIT(28)
265 #define B_AX_XTAL_SI_ADDR_NOT_CHK BIT(0)
268 #define B_AX_XTAL_SC_LPS BIT(31)
276 #define B_AX_XTAL_SC_XO_A_BLOCK_MASK GENMASK(14, 8)
296 #define B_AX_LED1_PULL_LOW_EN BIT(18)
297 #define B_AX_EESK_PULL_LOW_EN BIT(17)
298 #define B_AX_EECS_PULL_LOW_EN BIT(16)
301 #define B_AX_GPIO16_PULL_LOW_EN_V1 BIT(19)
302 #define B_AX_GPIO10_PULL_LOW_EN BIT(10)
305 #define B_AX_AFC_AFEDIG BIT(17)
306 #define B_AX_WLRF1_CTRL_7 BIT(15)
307 #define B_AX_WLRF1_CTRL_1 BIT(9)
308 #define B_AX_WLRF_CTRL_7 BIT(7)
309 #define B_AX_WLRF_CTRL_1 BIT(1)
325 #define B_AX_S1_LDO2PWRCUT_F BIT(23)
329 #define B_AX_DBG_WOW_CPU_IO_RX_EN BIT(8)
344 #define B_AX_STOP_AXI_MST BIT(17)
345 #define B_AX_HAXI_RST_KEEP_REG BIT(16)
346 #define B_AX_RXHCI_EN_V1 BIT(15)
347 #define B_AX_RXBD_MODE_V1 BIT(14)
349 #define B_AX_TXHCI_EN_V1 BIT(7)
350 #define B_AX_FLUSH_AXI_MST BIT(4)
351 #define B_AX_RST_BDRAM BIT(3)
355 #define B_AX_STOP_WPDMA BIT(19)
356 #define B_AX_STOP_CH12 BIT(18)
357 #define B_AX_STOP_CH9 BIT(17)
358 #define B_AX_STOP_CH8 BIT(16)
359 #define B_AX_STOP_ACH7 BIT(15)
360 #define B_AX_STOP_ACH6 BIT(14)
361 #define B_AX_STOP_ACH5 BIT(13)
362 #define B_AX_STOP_ACH4 BIT(12)
363 #define B_AX_STOP_ACH3 BIT(11)
364 #define B_AX_STOP_ACH2 BIT(10)
365 #define B_AX_STOP_ACH1 BIT(9)
366 #define B_AX_STOP_ACH0 BIT(8)
369 #define B_AX_HAXIIO_BUSY BIT(20)
370 #define B_AX_WPDMA_BUSY BIT(19)
371 #define B_AX_CH12_BUSY BIT(18)
372 #define B_AX_CH9_BUSY BIT(17)
373 #define B_AX_CH8_BUSY BIT(16)
374 #define B_AX_ACH7_BUSY BIT(15)
375 #define B_AX_ACH6_BUSY BIT(14)
376 #define B_AX_ACH5_BUSY BIT(13)
377 #define B_AX_ACH4_BUSY BIT(12)
378 #define B_AX_ACH3_BUSY BIT(11)
379 #define B_AX_ACH2_BUSY BIT(10)
380 #define B_AX_ACH1_BUSY BIT(9)
381 #define B_AX_ACH0_BUSY BIT(8)
386 #define B_AX_MRD_TIMEOUT_EN BIT(10)
387 #define B_AX_ASFF_FULL_NO_STK BIT(1)
388 #define B_AX_EN_STUCK_DBG BIT(0)
391 #define B_AX_STOP_CH11 BIT(1)
392 #define B_AX_STOP_CH10 BIT(0)
395 #define B_AX_CH11_BUSY BIT(1)
396 #define B_AX_CH10_BUSY BIT(0)
399 #define B_AX_RPQ_BUSY BIT(1)
400 #define B_AX_RXQ_BUSY BIT(0)
403 #define B_AX_LTR_IDX_DRV_VLD BIT(16)
404 #define B_AX_LTR_CURR_IDX_DRV_MASK GENMASK(15, 14)
405 #define B_AX_LTR_IDX_FW_VLD BIT(13)
407 #define B_AX_LTR_IDX_HW_VLD BIT(10)
409 #define B_AX_LTR_REQ_DRV BIT(7)
412 #define B_AX_LTR_DRV_DEC_EN BIT(4)
413 #define B_AX_LTR_FW_DEC_EN BIT(3)
414 #define B_AX_LTR_HW_DEC_EN BIT(2)
480 #define B_AX_WDT_PTFM_INT_EN BIT(5)
481 #define B_AX_CPWM_INT_EN BIT(2)
482 #define B_AX_GT3_INT_EN BIT(1)
483 #define B_AX_C2H_INT_EN BIT(0)
485 #define B_AX_C2H_INT BIT(0)
496 #define B_AX_H2CREG_TRIGGER BIT(0)
498 #define B_AX_C2HREG_TRIGGER BIT(0)
502 #define B_AX_HCI_RXDMA_EN BIT(1)
503 #define B_AX_HCI_TXDMA_EN BIT(0)
508 #define B_AX_DMAC_CRPRT BIT(31)
509 #define B_AX_MAC_FUNC_EN BIT(30)
510 #define B_AX_DMAC_FUNC_EN BIT(29)
511 #define B_AX_MPDU_PROC_EN BIT(28)
512 #define B_AX_WD_RLS_EN BIT(27)
513 #define B_AX_DLE_WDE_EN BIT(26)
514 #define B_AX_TXPKT_CTRL_EN BIT(25)
515 #define B_AX_STA_SCH_EN BIT(24)
516 #define B_AX_DLE_PLE_EN BIT(23)
517 #define B_AX_PKT_BUF_EN BIT(22)
518 #define B_AX_DMAC_TBL_EN BIT(21)
519 #define B_AX_PKT_IN_EN BIT(20)
520 #define B_AX_DLE_CPUIO_EN BIT(19)
521 #define B_AX_DISPATCHER_EN BIT(18)
522 #define B_AX_BBRPT_EN BIT(17)
523 #define B_AX_MAC_SEC_EN BIT(16)
524 #define B_AX_DMACREG_GCKEN BIT(15)
525 #define B_AX_MAC_UN_EN BIT(15)
526 #define B_AX_H_AXIDMA_EN BIT(14)
529 #define B_AX_WD_RLS_CLK_EN BIT(27)
530 #define B_AX_DLE_WDE_CLK_EN BIT(26)
531 #define B_AX_TXPKT_CTRL_CLK_EN BIT(25)
532 #define B_AX_STA_SCH_CLK_EN BIT(24)
533 #define B_AX_DLE_PLE_CLK_EN BIT(23)
534 #define B_AX_PKT_IN_CLK_EN BIT(20)
535 #define B_AX_DLE_CPUIO_CLK_EN BIT(19)
536 #define B_AX_DISPATCHER_CLK_EN BIT(18)
537 #define B_AX_BBRPT_CLK_EN BIT(17)
538 #define B_AX_MAC_SEC_CLK_EN BIT(16)
539 #define B_AX_AXIDMA_CLK_EN BIT(9)
564 #define B_AX_LTR_WD_NOEMP_CHK BIT(6)
565 #define B_AX_APP_LTR_ACT BIT(5)
566 #define B_AX_APP_LTR_IDLE BIT(4)
567 #define B_AX_LTR_EN BIT(1)
568 #define B_AX_LTR_WD_NOEMP_CHK_V1 BIT(1)
569 #define B_AX_LTR_HW_EN BIT(0)
583 #define B_AX_PLE_EMPTY_QTA_DMAC_CPUIO BIT(26)
584 #define B_AX_PLE_EMPTY_QTA_DMAC_MPDU_TX BIT(25)
585 #define B_AX_PLE_EMPTY_QTA_DMAC_WLAN_CPU BIT(24)
586 #define B_AX_PLE_EMPTY_QTA_DMAC_H2C BIT(23)
587 #define B_AX_PLE_EMPTY_QTA_DMAC_B1_TXPL BIT(22)
588 #define B_AX_PLE_EMPTY_QTA_DMAC_B0_TXPL BIT(21)
589 #define B_AX_WDE_EMPTY_QTA_DMAC_CPUIO BIT(20)
590 #define B_AX_WDE_EMPTY_QTA_DMAC_PKTIN BIT(19)
591 #define B_AX_WDE_EMPTY_QTA_DMAC_DATA_CPU BIT(18)
592 #define B_AX_WDE_EMPTY_QTA_DMAC_WLAN_CPU BIT(17)
593 #define B_AX_WDE_EMPTY_QTA_DMAC_HIF BIT(16)
594 #define B_AX_WDE_EMPTY_QUE_DMAC_PKTIN BIT(10)
595 #define B_AX_PLE_EMPTY_QUE_DMAC_SEC_TX BIT(9)
596 #define B_AX_PLE_EMPTY_QUE_DMAC_MPDU_TX BIT(8)
597 #define B_AX_WDE_EMPTY_QUE_OTHERS BIT(7)
598 #define B_AX_WDE_EMPTY_QUE_CMAC0_WMM1 BIT(4)
599 #define B_AX_WDE_EMPTY_QUE_CMAC0_WMM0 BIT(3)
600 #define B_AX_WDE_EMPTY_QUE_CMAC1_MBH BIT(2)
601 #define B_AX_WDE_EMPTY_QUE_CMAC0_MBH BIT(1)
602 #define B_AX_WDE_EMPTY_QUE_CMAC0_ALL_AC BIT(0)
605 #define B_AX_PLE_EMPTY_QTA_DMAC_WDRLS BIT(20)
606 #define B_AX_PLE_EMPTY_QTA_CMAC1_DMA_BBRPT BIT(19)
607 #define B_AX_PLE_EMPTY_QTA_CMAC1_DMA_RX BIT(18)
608 #define B_AX_PLE_EMPTY_QTA_CMAC0_DMA_RX BIT(17)
609 #define B_AX_PLE_EMPTY_QTA_DMAC_C2H BIT(16)
610 #define B_AX_PLE_EMPTY_QUE_DMAC_PLRLS BIT(5)
611 #define B_AX_PLE_EMPTY_QUE_DMAC_CPUIO BIT(4)
612 #define B_AX_PLE_EMPTY_QUE_DMAC_SEC_RX BIT(3)
613 #define B_AX_PLE_EMPTY_QUE_DMAC_MPDU_RX BIT(2)
614 #define B_AX_PLE_EMPTY_QUE_DMAC_HDP BIT(1)
615 #define B_AX_WDE_EMPTY_QUE_DMAC_WDRLS BIT(0)
618 #define B_AX_DLE_CPUIO_ERR_INT_EN BIT(10)
619 #define B_AX_APB_BRIDGE_ERR_INT_EN BIT(9)
620 #define B_AX_DISPATCH_ERR_INT_EN BIT(8)
621 #define B_AX_PKTIN_ERR_INT_EN BIT(7)
622 #define B_AX_PLE_DLE_ERR_INT_EN BIT(6)
623 #define B_AX_TXPKTCTRL_ERR_INT_EN BIT(5)
624 #define B_AX_WDE_DLE_ERR_INT_EN BIT(4)
625 #define B_AX_STA_SCHEDULER_ERR_INT_EN BIT(3)
626 #define B_AX_MPDU_ERR_INT_EN BIT(2)
627 #define B_AX_WSEC_ERR_INT_EN BIT(1)
628 #define B_AX_WDRLS_ERR_INT_EN BIT(0)
633 #define B_AX_HAXIDMA_ERR_FLAG BIT(14)
634 #define B_AX_PAXIDMA_ERR_FLAG BIT(13)
635 #define B_AX_HCI_BUF_ERR_FLAG BIT(12)
636 #define B_AX_BBRPT_ERR_FLAG BIT(11)
637 #define B_AX_DLE_CPUIO_ERR_FLAG BIT(10)
638 #define B_AX_APB_BRIDGE_ERR_FLAG BIT(9)
639 #define B_AX_DISPATCH_ERR_FLAG BIT(8)
640 #define B_AX_PKTIN_ERR_FLAG BIT(7)
641 #define B_AX_PLE_DLE_ERR_FLAG BIT(6)
642 #define B_AX_TXPKTCTRL_ERR_FLAG BIT(5)
643 #define B_AX_WDE_DLE_ERR_FLAG BIT(4)
644 #define B_AX_STA_SCHEDULER_ERR_FLAG BIT(3)
645 #define B_AX_MPDU_ERR_FLAG BIT(2)
646 #define B_AX_WSEC_ERR_FLAG BIT(1)
647 #define B_AX_WDRLS_ERR_FLAG BIT(0)
650 #define B_AX_PL_PAGE_128B_SEL BIT(9)
651 #define B_AX_WD_PAGE_64B_SEL BIT(8)
656 #define B_AX_HOST_ADDR_INFO_8B_SEL BIT(0)
659 #define B_AX_HDT_RX_WRITE_UNDERFLOW_INT_EN BIT(31)
660 #define B_AX_HDT_RX_WRITE_OVERFLOW_INT_EN BIT(30)
661 #define B_AX_HDT_CHKSUM_FSM_ERR_INT_EN BIT(29)
662 #define B_AX_HDT_SHIFT_DMA_CFG_ERR_INT_EN BIT(28)
663 #define B_AX_HDT_DMA_PROCESS_ERR_INT_EN BIT(27)
664 #define B_AX_HDT_TOTAL_LEN_ERR_INT_EN BIT(26)
665 #define B_AX_HDT_SHIFT_EN_ERR_INT_EN BIT(25)
666 #define B_AX_HDT_RXAGG_CFG_ERR_INT_EN BIT(24)
667 #define B_AX_HDT_OUTPUT_ERR_INT_EN BIT(21)
668 #define B_AX_HDT_RES_ERR_INT_EN BIT(20)
669 #define B_AX_HDT_BURST_NUM_ERR_INT_EN BIT(19)
670 #define B_AX_HDT_NULLPKT_ERR_INT_EN BIT(18)
671 #define B_AX_HDT_FLOW_CTRL_ERR_INT_EN BIT(17)
672 #define B_AX_HDT_PLD_CMD_UNDERFLOW_INT_EN BIT(16)
673 #define B_AX_HDT_PLD_CMD_OVERLOW_INT_EN BIT(15)
674 #define B_AX_HDT_TX_WRITE_UNDERFLOW_INT_EN BIT(14)
675 #define B_AX_HDT_TX_WRITE_OVERFLOW_INT_EN BIT(13)
676 #define B_AX_HDT_TCP_CHK_ERR_INT_EN BIT(12)
677 #define B_AX_HDT_TXPKTSIZE_ERR_INT_EN BIT(11)
678 #define B_AX_HDT_PRE_COST_ERR_INT_EN BIT(10)
679 #define B_AX_HDT_WD_CHK_ERR_INT_EN BIT(9)
680 #define B_AX_HDT_CHANNEL_DMA_ERR_INT_EN BIT(8)
681 #define B_AX_HDT_OFFSET_UNMATCH_INT_EN BIT(7)
682 #define B_AX_HDT_PAYLOAD_UNDERFLOW_INT_EN BIT(6)
683 #define B_AX_HDT_PAYLOAD_OVERFLOW_INT_EN BIT(5)
684 #define B_AX_HDT_PERMU_UNDERFLOW_INT_EN BIT(4)
685 #define B_AX_HDT_PERMU_OVERFLOW_INT_EN BIT(3)
686 #define B_AX_HDT_PKT_FAIL_DBG_INT_EN BIT(2)
687 #define B_AX_HDT_CHANNEL_ID_ERR_INT_EN BIT(1)
688 #define B_AX_HDT_CHANNEL_DIFF_ERR_INT_EN BIT(0)
732 #define B_AX_HR_WRFF_UNDERFLOW_ERR_INT_EN BIT(31)
733 #define B_AX_HR_WRFF_OVERFLOW_ERR_INT_EN BIT(30)
734 #define B_AX_HR_CHKSUM_FSM_ERR_INT_EN BIT(29)
735 #define B_AX_HR_SHIFT_DMA_CFG_ERR_INT_EN BIT(28)
736 #define B_AX_HR_DMA_PROCESS_ERR_INT_EN BIT(27)
737 #define B_AX_HR_TOTAL_LEN_UNDER_ERR_INT_EN BIT(26)
738 #define B_AX_HR_SHIFT_EN_ERR_INT_EN BIT(25)
739 #define B_AX_HR_AGG_CFG_ERR_INT_EN BIT(24)
740 #define B_AX_HR_DMA_RD_CNT_DEQ_ERR_INT_EN BIT(23)
741 #define B_AX_HR_PLD_LEN_ZERO_ERR_INT_EN BIT(22)
742 #define B_AX_HT_ILL_CH_ERR_INT_EN BIT(20)
743 #define B_AX_HT_ADDR_INFO_LEN_ERR_INT_EN BIT(18)
744 #define B_AX_HT_WD_LEN_OVER_ERR_INT_EN BIT(17)
745 #define B_AX_HT_PLD_CMD_UNDERFLOW_ERR_INT_EN BIT(16)
746 #define B_AX_HT_PLD_CMD_OVERFLOW_ERR_INT_EN BIT(15)
747 #define B_AX_HT_WRFF_UNDERFLOW_ERR_INT_EN BIT(14)
748 #define B_AX_HT_WRFF_OVERFLOW_ERR_INT_EN BIT(13)
749 #define B_AX_HT_CHKSUM_FSM_ERR_INT_EN BIT(12)
750 #define B_AX_HT_TXPKTSIZE_ERR_INT_EN BIT(11)
751 #define B_AX_HT_PRE_SUB_ERR_INT_EN BIT(10)
752 #define B_AX_HT_WD_CHKSUM_ERR_INT_EN BIT(9)
753 #define B_AX_HT_CHANNEL_DMA_ERR_INT_EN BIT(8)
754 #define B_AX_HT_OFFSET_UNMATCH_ERR_INT_EN BIT(7)
755 #define B_AX_HT_PAYLOAD_UNDER_ERR_INT_EN BIT(6)
756 #define B_AX_HT_PAYLOAD_OVER_ERR_INT_EN BIT(5)
757 #define B_AX_HT_PERMU_FF_UNDERFLOW_ERR_INT_EN BIT(4)
758 #define B_AX_HT_PERMU_FF_OVERFLOW_ERR_INT_EN BIT(3)
759 #define B_AX_HT_PKT_FAIL_ERR_INT_EN BIT(2)
760 #define B_AX_HT_CH_ID_ERR_INT_EN BIT(1)
761 #define B_AX_HT_EP_CH_DIFF_ERR_INT_EN BIT(0)
799 #define B_AX_CPU_RX_WRITE_UNDERFLOW_INT_EN BIT(31)
800 #define B_AX_CPU_RX_WRITE_OVERFLOW_INT_EN BIT(30)
801 #define B_AX_CPU_CHKSUM_FSM_ERR_INT_EN BIT(29)
802 #define B_AX_CPU_SHIFT_DMA_CFG_ERR_INT_EN BIT(28)
803 #define B_AX_CPU_DMA_PROCESS_ERR_INT_EN BIT(27)
804 #define B_AX_CPU_TOTAL_LEN_ERR_INT_EN BIT(26)
805 #define B_AX_CPU_SHIFT_EN_ERR_INT_EN BIT(25)
806 #define B_AX_CPU_RXAGG_CFG_ERR_INT_EN BIT(24)
807 #define B_AX_CPU_OUTPUT_ERR_INT_EN BIT(20)
808 #define B_AX_CPU_RESP_ERR_INT_EN BIT(19)
809 #define B_AX_CPU_BURST_NUM_ERR_INT_EN BIT(18)
810 #define B_AX_CPU_NULLPKT_ERR_INT_EN BIT(17)
811 #define B_AX_CPU_FLOW_CTRL_ERR_INT_EN BIT(16)
812 #define B_AX_CPU_F2P_SEQ_ERR_INT_EN BIT(15)
813 #define B_AX_CPU_F2P_QSEL_ERR_INT_EN BIT(14)
814 #define B_AX_CPU_PLD_CMD_UNDERFLOW_INT_EN BIT(13)
815 #define B_AX_CPU_PLD_CMD_OVERLOW_INT_EN BIT(12)
816 #define B_AX_CPU_PRE_COST_ERR_INT_EN BIT(11)
817 #define B_AX_CPU_WD_CHK_ERR_INT_EN BIT(10)
818 #define B_AX_CPU_CHANNEL_DMA_ERR_INT_EN BIT(9)
819 #define B_AX_CPU_OFFSET_UNMATCH_INT_EN BIT(8)
820 #define B_AX_CPU_PAYLOAD_CHKSUM_ERR_INT_EN BIT(7)
821 #define B_AX_CPU_PAYLOAD_UNDERFLOW_INT_EN BIT(6)
822 #define B_AX_CPU_PAYLOAD_OVERFLOW_INT_EN BIT(5)
823 #define B_AX_CPU_PERMU_UNDERFLOW_INT_EN BIT(4)
824 #define B_AX_CPU_PERMU_OVERFLOW_INT_EN BIT(3)
825 #define B_AX_CPU_CHANNEL_ID_ERR_INT_EN BIT(2)
826 #define B_AX_CPU_PKT_FAIL_DBG_INT_EN BIT(1)
827 #define B_AX_CPU_CHANNEL_DIFF_ERR_INT_EN BIT(0)
860 #define B_AX_CR_PLD_LEN_ERR_INT_EN BIT(30)
861 #define B_AX_CR_WRFF_UNDERFLOW_ERR_INT_EN BIT(29)
862 #define B_AX_CR_WRFF_OVERFLOW_ERR_INT_EN BIT(28)
863 #define B_AX_CR_SHIFT_DMA_CFG_ERR_INT_EN BIT(27)
864 #define B_AX_CR_DMA_PROCESS_ERR_INT_EN BIT(26)
865 #define B_AX_CR_TOTAL_LEN_UNDER_ERR_INT_EN BIT(25)
866 #define B_AX_CR_SHIFT_EN_ERR_INT_EN BIT(24)
867 #define B_AX_REUSE_FIFO_B_UNDER_ERR_INT_EN BIT(22)
868 #define B_AX_REUSE_FIFO_B_OVER_ERR_INT_EN BIT(21)
869 #define B_AX_REUSE_FIFO_A_UNDER_ERR_INT_EN BIT(20)
870 #define B_AX_REUSE_FIFO_A_OVER_ERR_INT_EN BIT(19)
871 #define B_AX_CT_ADDR_INFO_LEN_MISS_ERR_INT_EN BIT(17)
872 #define B_AX_CT_WD_LEN_OVER_ERR_INT_EN BIT(16)
873 #define B_AX_CT_F2P_SEQ_ERR_INT_EN BIT(15)
874 #define B_AX_CT_F2P_QSEL_ERR_INT_EN BIT(14)
875 #define B_AX_CT_PLD_CMD_UNDERFLOW_ERR_INT_EN BIT(13)
876 #define B_AX_CT_PLD_CMD_OVERFLOW_ERR_INT_EN BIT(12)
877 #define B_AX_CT_PRE_SUB_ERR_INT_EN BIT(11)
878 #define B_AX_CT_WD_CHKSUM_ERR_INT_EN BIT(10)
879 #define B_AX_CT_CHANNEL_DMA_ERR_INT_EN BIT(9)
880 #define B_AX_CT_OFFSET_UNMATCH_ERR_INT_EN BIT(8)
881 #define B_AX_CT_PAYLOAD_CHKSUM_ERR_INT_EN BIT(7)
882 #define B_AX_CT_PAYLOAD_UNDER_ERR_INT_EN BIT(6)
883 #define B_AX_CT_PAYLOAD_OVER_ERR_INT_EN BIT(5)
884 #define B_AX_CT_PERMU_FF_UNDERFLOW_ERR_INT_EN BIT(4)
885 #define B_AX_CT_PERMU_FF_OVERFLOW_ERR_INT_EN BIT(3)
886 #define B_AX_CT_CH_ID_ERR_INT_EN BIT(2)
887 #define B_AX_CT_EP_CH_DIFF_ERR_INT_EN BIT(0)
924 #define B_AX_OTHER_STF_WROQT_UNDERFLOW_INT_EN BIT(29)
925 #define B_AX_OTHER_STF_WROQT_OVERFLOW_INT_EN BIT(28)
926 #define B_AX_OTHER_STF_WRFF_UNDERFLOW_INT_EN BIT(27)
927 #define B_AX_OTHER_STF_WRFF_OVERFLOW_INT_EN BIT(26)
928 #define B_AX_OTHER_STF_CMD_UNDERFLOW_INT_EN BIT(25)
929 #define B_AX_OTHER_STF_CMD_OVERFLOW_INT_EN BIT(24)
930 #define B_AX_HOST_ADDR_INFO_LEN_ZERO_ERR_INT_EN BIT(17)
931 #define B_AX_CPU_ADDR_INFO_LEN_ZERO_ERR_INT_EN BIT(16)
932 #define B_AX_PLE_OUTPUT_ERR_INT_EN BIT(12)
933 #define B_AX_PLE_RESP_ERR_INT_EN BIT(11)
934 #define B_AX_PLE_BURST_NUM_ERR_INT_EN BIT(10)
935 #define B_AX_PLE_NULL_PKT_ERR_INT_EN BIT(9)
936 #define B_AX_PLE_FLOW_CTRL_ERR_INT_EN BIT(8)
937 #define B_AX_WDE_OUTPUT_ERR_INT_EN BIT(4)
938 #define B_AX_WDE_RESP_ERR_INT_EN BIT(3)
939 #define B_AX_WDE_BURST_NUM_ERR_INT_EN BIT(2)
940 #define B_AX_WDE_NULL_PKT_ERR_INT_EN BIT(1)
941 #define B_AX_WDE_FLOW_CTRL_ERR_INT_EN BIT(0)
961 #define B_AX_REUSE_SIZE_ERR_INT_EN BIT(31)
962 #define B_AX_REUSE_EN_ERR_INT_EN BIT(30)
963 #define B_AX_STF_OQT_UNDERFLOW_ERR_INT_EN BIT(29)
964 #define B_AX_STF_OQT_OVERFLOW_ERR_INT_EN BIT(28)
965 #define B_AX_STF_WRFF_UNDERFLOW_ERR_INT_EN BIT(27)
966 #define B_AX_STF_WRFF_OVERFLOW_ERR_INT_EN BIT(26)
967 #define B_AX_STF_CMD_UNDERFLOW_ERR_INT_EN BIT(25)
968 #define B_AX_STF_CMD_OVERFLOW_ERR_INT_EN BIT(24)
969 #define B_AX_REUSE_SIZE_ZERO_ERR_INT_EN BIT(23)
970 #define B_AX_REUSE_PKT_CNT_ERR_INT_EN BIT(22)
971 #define B_AX_CDT_PTR_TIMEOUT_ERR_INT_EN BIT(21)
972 #define B_AX_CDT_HCI_TIMEOUT_ERR_INT_EN BIT(20)
973 #define B_AX_HDT_PTR_TIMEOUT_ERR_INT_EN BIT(19)
974 #define B_AX_HDT_HCI_TIMEOUT_ERR_INT_EN BIT(18)
975 #define B_AX_CDT_ADDR_INFO_LEN_ERR_INT_EN BIT(17)
976 #define B_AX_HDT_ADDR_INFO_LEN_ERR_INT_EN BIT(16)
977 #define B_AX_CDR_DMA_TIMEOUT_ERR_INT_EN BIT(15)
978 #define B_AX_CDR_RX_TIMEOUT_ERR_INT_EN BIT(14)
979 #define B_AX_PLE_RESPOSE_ERR_INT_EN BIT(11)
980 #define B_AX_HDR_DMA_TIMEOUT_ERR_INT_EN BIT(7)
981 #define B_AX_HDR_RX_TIMEOUT_ERR_INT_EN BIT(6)
982 #define B_AX_WDE_RESPONSE_ERR_INT_EN BIT(3)
1029 #define B_AX_HDR_RX_STOP BIT(0)
1036 #define B_AX_HCI_FC_CH12_EN BIT(3)
1038 #define B_AX_HCI_FC_EN BIT(0)
1046 #define B_AX_GRP BIT(31)
1113 #define B_AX_WDE_ERR_FLAG_NUM1_VLD BIT(31)
1116 #define B_AX_WDE_DATCHN_FRZTMR_MODE BIT(2)
1117 #define B_AX_WDE_QUEMGN_FRZTMR_MODE BIT(1)
1118 #define B_AX_WDE_BUFMGN_FRZTMR_MODE BIT(0)
1121 #define B_AX_WDE_DATCHN_UAPG_ERR_INT_EN BIT(30)
1122 #define B_AX_WDE_DATCHN_RRDY_ERR_INT_EN BIT(27)
1123 #define B_AX_WDE_DATCHN_FRZTO_ERR_INT_EN BIT(26)
1124 #define B_AX_WDE_DATCHN_NULLPG_ERR_INT_EN BIT(25)
1125 #define B_AX_WDE_DATCHN_ARBT_ERR_INT_EN BIT(24)
1126 #define B_AX_WDE_QUEMGN_FRZTO_ERR_INT_EN BIT(19)
1127 #define B_AX_WDE_NXTPKTLL_AD_ERR_INT_EN BIT(18)
1128 #define B_AX_WDE_PREPKTLLT_AD_ERR_INT_EN BIT(17)
1129 #define B_AX_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN BIT(16)
1130 #define B_AX_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN BIT(15)
1131 #define B_AX_WDE_QUE_SRCQUEID_ERR_INT_EN BIT(14)
1132 #define B_AX_WDE_QUE_DSTQUEID_ERR_INT_EN BIT(13)
1133 #define B_AX_WDE_QUE_CMDTYPE_ERR_INT_EN BIT(12)
1134 #define B_AX_WDE_BUFMGN_FRZTO_ERR_INT_EN BIT(7)
1135 #define B_AX_WDE_GETNPG_PGOFST_ERR_INT_EN BIT(6)
1136 #define B_AX_WDE_GETNPG_STRPG_ERR_INT_EN BIT(5)
1137 #define B_AX_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN BIT(4)
1138 #define B_AX_WDE_BUFRTN_SIZE_ERR_INT_EN BIT(3)
1139 #define B_AX_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN BIT(2)
1140 #define B_AX_WDE_BUFREQ_UNAVAL_ERR_INT_EN BIT(1)
1141 #define B_AX_WDE_BUFREQ_QTAID_ERR_INT_EN BIT(0)
1226 #define B_AX_WDE_DATCHN_CAMREQ_ERR_INT_EN BIT(29)
1227 #define B_AX_WDE_DATCHN_ADRERR_ERR_INT_EN BIT(28)
1228 #define B_AX_WDE_DATCHN_RRDY_ERR_INT_EN BIT(27)
1229 #define B_AX_WDE_DATCHN_FRZTO_ERR_INT_EN BIT(26)
1230 #define B_AX_WDE_DATCHN_NULLPG_ERR_INT_EN BIT(25)
1231 #define B_AX_WDE_DATCHN_ARBT_ERR_INT_EN BIT(24)
1232 #define B_AX_WDE_QUEMGN_FRZTO_ERR_INT_EN BIT(19)
1233 #define B_AX_WDE_NXTPKTLL_AD_ERR_INT_EN BIT(18)
1234 #define B_AX_WDE_PREPKTLLT_AD_ERR_INT_EN BIT(17)
1235 #define B_AX_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN BIT(16)
1236 #define B_AX_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN BIT(15)
1237 #define B_AX_WDE_QUE_SRCQUEID_ERR_INT_EN BIT(14)
1238 #define B_AX_WDE_BUFMGN_FRZTO_ERR_INT_EN_V1 BIT(9)
1239 #define B_AX_WDE_GETNPG_PGOFST_ERR_INT_EN_V1 BIT(8)
1240 #define B_AX_WDE_GETNPG_STRPG_ERR_INT_EN_V1 BIT(7)
1241 #define B_AX_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 BIT(6)
1242 #define B_AX_WDE_BUFRTN_SIZE_ERR_INT_EN_V1 BIT(5)
1243 #define B_AX_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 BIT(4)
1244 #define B_AX_WDE_BUFREQ_UNAVAL_ERR_INT_EN_V1 BIT(3)
1245 #define B_AX_WDE_BUFREQ_SIZELMT_INT_EN BIT(2)
1246 #define B_AX_WDE_BUFREQ_SIZE0_INT_EN BIT(1)
1297 #define B_AX_WDE_DATCHN_RRDY_ERR BIT(27)
1298 #define B_AX_WDE_DATCHN_FRZTO_ERR BIT(26)
1299 #define B_AX_WDE_DATCHN_NULLPG_ERR BIT(25)
1300 #define B_AX_WDE_DATCHN_ARBT_ERR BIT(24)
1301 #define B_AX_WDE_QUEMGN_FRZTO_ERR BIT(19)
1302 #define B_AX_WDE_NXTPKTLL_AD_ERR BIT(18)
1303 #define B_AX_WDE_PREPKTLLT_AD_ERR BIT(17)
1304 #define B_AX_WDE_ENQ_PKTCNT_NVAL_ERR BIT(16)
1305 #define B_AX_WDE_ENQ_PKTCNT_OVRF_ERR BIT(15)
1306 #define B_AX_WDE_QUE_SRCQUEID_ERR BIT(14)
1307 #define B_AX_WDE_QUE_DSTQUEID_ERR BIT(13)
1308 #define B_AX_WDE_QUE_CMDTYPE_ERR BIT(12)
1309 #define B_AX_WDE_BUFMGN_FRZTO_ERR BIT(7)
1310 #define B_AX_WDE_GETNPG_PGOFST_ERR BIT(6)
1311 #define B_AX_WDE_GETNPG_STRPG_ERR BIT(5)
1312 #define B_AX_WDE_BUFREQ_SRCHTAILPG_ERR BIT(4)
1313 #define B_AX_WDE_BUFRTN_SIZE_ERR BIT(3)
1314 #define B_AX_WDE_BUFRTN_INVLD_PKTID_ERR BIT(2)
1315 #define B_AX_WDE_BUFREQ_UNAVAL_ERR BIT(1)
1316 #define B_AX_WDE_BUFREQ_QTAID_ERR BIT(0)
1334 #define B_AX_WDE_Q_MGN_INI_RDY BIT(1)
1335 #define B_AX_WDE_BUF_MGN_INI_RDY BIT(0)
1338 #define B_AX_WDE_DFI_ACTIVE BIT(31)
1350 #define B_AX_PLE_LOCKEN_DLEPIF07 BIT(7)
1351 #define B_AX_PLE_LOCKEN_DLEPIF06 BIT(6)
1352 #define B_AX_PLE_LOCKEN_DLEPIF05 BIT(5)
1353 #define B_AX_PLE_LOCKEN_DLEPIF04 BIT(4)
1354 #define B_AX_PLE_LOCKEN_DLEPIF03 BIT(3)
1355 #define B_AX_PLE_LOCKEN_DLEPIF02 BIT(2)
1356 #define B_AX_PLE_LOCKEN_DLEPIF01 BIT(1)
1357 #define B_AX_PLE_LOCKEN_DLEPIF00 BIT(0)
1360 #define B_AX_PLE_LOCKON_DLEPIF07 BIT(7)
1361 #define B_AX_PLE_LOCKON_DLEPIF06 BIT(6)
1362 #define B_AX_PLE_LOCKON_DLEPIF05 BIT(5)
1363 #define B_AX_PLE_LOCKON_DLEPIF04 BIT(4)
1364 #define B_AX_PLE_LOCKON_DLEPIF03 BIT(3)
1365 #define B_AX_PLE_LOCKON_DLEPIF02 BIT(2)
1366 #define B_AX_PLE_LOCKON_DLEPIF01 BIT(1)
1367 #define B_AX_PLE_LOCKON_DLEPIF00 BIT(0)
1370 #define B_AX_PLE_ERR_FLAG_NUM1_VLD BIT(31)
1373 #define B_AX_PLE_DATCHN_FRZTMR_MODE BIT(2)
1374 #define B_AX_PLE_QUEMGN_FRZTMR_MODE BIT(1)
1375 #define B_AX_PLE_BUFMGN_FRZTMR_MODE BIT(0)
1379 #define B_AX_PLE_DATCHN_CAMREQ_ERR_INT_EN BIT(29)
1380 #define B_AX_PLE_DATCHN_ADRERR_ERR_INT_EN BIT(28)
1381 #define B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN_V1 BIT(9)
1382 #define B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN_V1 BIT(8)
1383 #define B_AX_PLE_GETNPG_STRPG_ERR_INT_EN_V1 BIT(7)
1384 #define B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 BIT(6)
1385 #define B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN_V1 BIT(5)
1386 #define B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 BIT(4)
1387 #define B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN_V1 BIT(3)
1388 #define B_AX_PLE_BUFREQ_SIZELMT_INT_EN BIT(2)
1389 #define B_AX_PLE_BUFREQ_SIZE0_INT_EN BIT(1)
1390 #define B_AX_PLE_DATCHN_CAMREQ_ERR BIT(29)
1391 #define B_AX_PLE_DATCHN_ADRERR_ERR BIT(28)
1392 #define B_AX_PLE_BUFMGN_FRZTO_ERR_V1 BIT(9)
1393 #define B_AX_PLE_GETNPG_PGOFST_ERR_V1 BIT(8)
1394 #define B_AX_PLE_GETNPG_STRPG_ERR_V1 BIT(7)
1395 #define B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_V1 BIT(6)
1396 #define B_AX_PLE_BUFRTN_SIZE_ERR_V1 BIT(5)
1397 #define B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_V1 BIT(4)
1398 #define B_AX_PLE_BUFREQ_UNAVAL_ERR_V1 BIT(3)
1399 #define B_AX_PLE_BUFREQ_SIZELMT_ERR BIT(2)
1400 #define B_AX_PLE_BUFREQ_SIZE0_ERR BIT(1)
1403 #define B_AX_PLE_DATCHN_RRDY_ERR_INT_EN BIT(27)
1404 #define B_AX_PLE_DATCHN_FRZTO_ERR_INT_EN BIT(26)
1405 #define B_AX_PLE_DATCHN_NULLPG_ERR_INT_EN BIT(25)
1406 #define B_AX_PLE_DATCHN_ARBT_ERR_INT_EN BIT(24)
1407 #define B_AX_PLE_QUEMGN_FRZTO_ERR_INT_EN BIT(19)
1408 #define B_AX_PLE_NXTPKTLL_AD_ERR_INT_EN BIT(18)
1409 #define B_AX_PLE_PREPKTLLT_AD_ERR_INT_EN BIT(17)
1410 #define B_AX_PLE_ENQ_PKTCNT_NVAL_ERR_INT_EN BIT(16)
1411 #define B_AX_PLE_ENQ_PKTCNT_OVRF_ERR_INT_EN BIT(15)
1412 #define B_AX_PLE_QUE_SRCQUEID_ERR_INT_EN BIT(14)
1413 #define B_AX_PLE_QUE_DSTQUEID_ERR_INT_EN BIT(13)
1414 #define B_AX_PLE_QUE_CMDTYPE_ERR_INT_EN BIT(12)
1415 #define B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN BIT(7)
1416 #define B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN BIT(6)
1417 #define B_AX_PLE_GETNPG_STRPG_ERR_INT_EN BIT(5)
1418 #define B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN BIT(4)
1419 #define B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN BIT(3)
1420 #define B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN BIT(2)
1421 #define B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN BIT(1)
1422 #define B_AX_PLE_BUFREQ_QTAID_ERR_INT_EN BIT(0)
1461 #define B_AX_PLE_DATCHN_CAMREQ_ERR_INT_EN BIT(29)
1462 #define B_AX_PLE_DATCHN_ADRERR_ERR_INT_EN BIT(28)
1463 #define B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN_V1 BIT(9)
1464 #define B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN_V1 BIT(8)
1465 #define B_AX_PLE_GETNPG_STRPG_ERR_INT_EN_V1 BIT(7)
1466 #define B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 BIT(6)
1467 #define B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN_V1 BIT(5)
1468 #define B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 BIT(4)
1469 #define B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN_V1 BIT(3)
1470 #define B_AX_PLE_BUFREQ_SIZELMT_INT_EN BIT(2)
1471 #define B_AX_PLE_BUFREQ_SIZE0_INT_EN BIT(1)
1542 #define B_AX_PLE_Q_MGN_INI_RDY BIT(1)
1543 #define B_AX_PLE_BUF_MGN_INI_RDY BIT(0)
1546 #define B_AX_PLE_DFI_ACTIVE BIT(31)
1567 #define B_AX_WDRLS_RPT1_FRZTO_ERR_INT_EN BIT(13)
1568 #define B_AX_WDRLS_RPT1_AGGNUM0_ERR_INT_EN BIT(12)
1569 #define B_AX_WDRLS_RPT0_FRZTO_ERR_INT_EN BIT(9)
1570 #define B_AX_WDRLS_RPT0_AGGNUM0_ERR_INT_EN BIT(8)
1571 #define B_AX_WDRLS_PLEBREQ_PKTID_ISNULL_ERR_INT_EN BIT(5)
1572 #define B_AX_WDRLS_PLEBREQ_TO_ERR_INT_EN BIT(4)
1573 #define B_AX_WDRLS_CTL_FRZTO_ERR_INT_EN BIT(2)
1574 #define B_AX_WDRLS_CTL_PLPKTID_ISNULL_ERR_INT_EN BIT(1)
1575 #define B_AX_WDRLS_CTL_WDPKTID_ISNULL_ERR_INT_EN BIT(0)
1606 #define B_AX_BBRPT_COM_HANG_EN BIT(1)
1607 #define B_AX_BBRPT_COM_NULL_PLPKTID_ERR_INT_EN BIT(0)
1610 #define B_AX_BBRPT_COM_NULL_PLPKTID_ERR BIT(16)
1611 #define B_AX_BBRPT_COM_NULL_PLPKTID_ERR_INT_EN BIT(0)
1614 #define B_AX_BBRPT_COM_NULL_PLPKTID_ERR_INT_V1 BIT(0)
1617 #define B_AX_BBPRT_CHIF_TO_ERR_V1 BIT(7)
1618 #define B_AX_BBPRT_CHIF_NULL_ERR_V1 BIT(6)
1619 #define B_AX_BBPRT_CHIF_LEFT2_ERR_V1 BIT(5)
1620 #define B_AX_BBPRT_CHIF_LEFT1_ERR_V1 BIT(4)
1621 #define B_AX_BBPRT_CHIF_HDRL_ERR_V1 BIT(3)
1622 #define B_AX_BBPRT_CHIF_BOVF_ERR_V1 BIT(2)
1623 #define B_AX_BBPRT_CHIF_OVF_ERR_V1 BIT(1)
1624 #define B_AX_BBPRT_CHIF_BB_TO_ERR_V1 BIT(0)
1627 #define B_AX_BBPRT_CHIF_TO_ERR_INT_EN BIT(7)
1628 #define B_AX_BBPRT_CHIF_NULL_ERR_INT_EN BIT(6)
1629 #define B_AX_BBPRT_CHIF_LEFT2_ERR_INT_EN BIT(5)
1630 #define B_AX_BBPRT_CHIF_LEFT1_ERR_INT_EN BIT(4)
1631 #define B_AX_BBPRT_CHIF_HDRL_ERR_INT_EN BIT(3)
1632 #define B_AX_BBPRT_CHIF_BOVF_ERR_INT_EN BIT(2)
1633 #define B_AX_BBPRT_CHIF_OVF_ERR_INT_EN BIT(1)
1634 #define B_AX_BBPRT_CHIF_BB_TO_ERR_INT_EN BIT(0)
1645 #define B_AX_BBPRT_CHIF_TO_ERR BIT(23)
1646 #define B_AX_BBPRT_CHIF_NULL_ERR BIT(22)
1647 #define B_AX_BBPRT_CHIF_LEFT2_ERR BIT(21)
1648 #define B_AX_BBPRT_CHIF_LEFT1_ERR BIT(20)
1649 #define B_AX_BBPRT_CHIF_HDRL_ERR BIT(19)
1650 #define B_AX_BBPRT_CHIF_BOVF_ERR BIT(18)
1651 #define B_AX_BBPRT_CHIF_OVF_ERR BIT(17)
1652 #define B_AX_BBPRT_CHIF_BB_TO_ERR BIT(16)
1653 #define B_AX_BBPRT_CHIF_TO_ERR_INT_EN BIT(7)
1654 #define B_AX_BBPRT_CHIF_NULL_ERR_INT_EN BIT(6)
1655 #define B_AX_BBPRT_CHIF_LEFT2_ERR_INT_EN BIT(5)
1656 #define B_AX_BBPRT_CHIF_LEFT1_ERR_INT_EN BIT(4)
1657 #define B_AX_BBPRT_CHIF_HDRL_ERR_INT_EN BIT(3)
1658 #define B_AX_BBPRT_CHIF_BOVF_ERR_INT_EN BIT(2)
1659 #define B_AX_BBPRT_CHIF_OVF_ERR_INT_EN BIT(1)
1660 #define B_AX_BBPRT_CHIF_BB_TO_ERR_INT_EN BIT(0)
1671 #define B_AX_BBRPT_DFS_TO_ERR_INT_EN BIT(0)
1674 #define B_AX_BBRPT_DFS_TO_ERR BIT(16)
1675 #define B_AX_BBRPT_DFS_TO_ERR_INT_EN BIT(0)
1678 #define B_AX_BBRPT_DFS_TO_ERR_V1 BIT(0)
1681 #define B_AX_LA_ISR_DATA_LOSS_ERR BIT(16)
1682 #define B_AX_LA_IMR_DATA_LOSS_ERR BIT(0)
1686 #define B_AX_WD_BUF_REQ_EXEC BIT(31)
1692 #define B_AX_WD_BUF_STAT_DONE BIT(31)
1698 #define B_AX_WD_CPUQ_OP_EXEC BIT(31)
1717 #define B_AX_WD_CPUQ_OP_STAT_DONE BIT(31)
1721 #define B_AX_PLEQUE_OP_ERR_INT_EN BIT(12)
1722 #define B_AX_PLEBUF_OP_ERR_INT_EN BIT(8)
1723 #define B_AX_WDEQUE_OP_ERR_INT_EN BIT(4)
1724 #define B_AX_WDEBUF_OP_ERR_INT_EN BIT(0)
1739 #define B_AX_WD_ADDR_INFO_LENGTH BIT(1)
1742 #define B_AX_PKTIN_GETPKTID_ERR_INT_EN BIT(0)
1748 #define B_AX_TX_KSRCH_ERR_EN BIT(9)
1749 #define B_AX_TX_NW_TYPE_ERR_EN BIT(8)
1750 #define B_AX_TX_LLC_PRE_ERR_EN BIT(7)
1751 #define B_AX_TX_ETH_TYPE_ERR_EN BIT(6)
1752 #define B_AX_TX_HDR3_SIZE_ERR_INT_EN BIT(5)
1753 #define B_AX_TX_OFFSET_ERR_INT_EN BIT(4)
1754 #define B_AX_TX_MPDU_SIZE_ZERO_INT_EN BIT(3)
1755 #define B_AX_TX_NXT_ERRPKTID_INT_EN BIT(2)
1756 #define B_AX_TX_GET_ERRPKTID_INT_EN BIT(1)
1766 #define B_AX_A_ICV_ERR BIT(1)
1767 #define B_AX_APPEND_FCS BIT(0)
1786 #define B_AX_WOW_WOWEN BIT(1)
1790 #define B_AX_RPT_ERR_INT_EN BIT(3)
1791 #define B_AX_MHDRLEN_ERR_INT_EN BIT(1)
1792 #define B_AX_GETPKTID_ERR_INT_EN BIT(0)
1797 #define B_AX_TX_PARTIAL_MODE BIT(11)
1798 #define B_AX_CLK_EN_CGCMP BIT(10)
1799 #define B_AX_CLK_EN_WAPI BIT(9)
1800 #define B_AX_CLK_EN_WEP_TKIP BIT(8)
1801 #define B_AX_BMC_MGNT_DEC BIT(5)
1802 #define B_AX_UC_MGNT_DEC BIT(4)
1803 #define B_AX_MC_DEC BIT(3)
1804 #define B_AX_BC_DEC BIT(2)
1805 #define B_AX_SEC_RX_DEC BIT(1)
1806 #define B_AX_SEC_TX_ENC BIT(0)
1809 #define B_AX_APPEND_ICV BIT(1)
1810 #define B_AX_APPEND_MIC BIT(0)
1817 #define B_AX_IMR_ERROR BIT(3)
1834 #define B_AX_RX_HANG_IMR BIT(1)
1835 #define B_AX_TX_HANG_IMR BIT(0)
1838 #define B_AX_RX_HANG_ERROR_V1 BIT(1)
1839 #define B_AX_TX_HANG_ERROR_V1 BIT(0)
1842 #define B_AX_SS_INIT_DONE_1 BIT(31)
1843 #define B_AX_SS_WARM_INIT_FLG BIT(29)
1844 #define B_AX_SS_NONEMPTY_SS2FINFO_EN BIT(28)
1845 #define B_AX_SS_EN BIT(0)
1848 #define B_AX_SS_UL_REL BIT(31)
1872 #define B_AX_PLE_B_PKTID_ERR_INT_EN BIT(2)
1873 #define B_AX_RPT_HANG_TIMEOUT_INT_EN BIT(1)
1874 #define B_AX_SEARCH_HANG_TIMEOUT_INT_EN BIT(0)
1882 #define B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR BIT(25)
1883 #define B_AX_TXPKTCTL_CMDPSR_CMDTYPE_ERR BIT(24)
1884 #define B_AX_TXPKTCTL_USRCTL_RLSBMPLEN_ERR BIT(19)
1885 #define B_AX_TXPKTCTL_USRCTL_RDNRLSCMD_ERR BIT(18)
1886 #define B_AX_TXPKTCTL_USRCTL_NOINIT_ERR BIT(17)
1887 #define B_AX_TXPKTCTL_USRCTL_REINIT_ERR BIT(16)
1888 #define B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR_INT_EN BIT(9)
1889 #define B_AX_TXPKTCTL_CMDPSR_CMDTYPE_ERR_INT_EN BIT(8)
1890 #define B_AX_TXPKTCTL_USRCTL_RLSBMPLEN_ERR_INT_EN BIT(3)
1891 #define B_AX_TXPKTCTL_USRCTL_RDNRLSCMD_ERR_INT_EN BIT(2)
1892 #define B_AX_TXPKTCTL_USRCTL_NOINIT_ERR_INT_EN BIT(1)
1893 #define B_AX_TXPKTCTL_USRCTL_REINIT_ERR_INT_EN BIT(0)
1914 #define B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR_INT_EN BIT(9)
1915 #define B_AX_TXPKTCTL_USRCTL_RLSBMPLEN_ERR_INT_EN BIT(3)
1916 #define B_AX_TXPKTCTL_USRCTL_RDNRLSCMD_ERR_INT_EN BIT(2)
1917 #define B_AX_TXPKTCTL_USRCTL_NOINIT_ERR_INT_EN BIT(1)
1920 #define B_AX_DFI_ACTIVE BIT(31)
1927 #define B_AX_B0_PRELD_FEN BIT(31)
1940 #define B_AX_B0_IMR_ERR_PRELD_ENTNUMCFG BIT(21)
1941 #define B_AX_B0_IMR_ERR_PRELD_RLSPKTSZERR BIT(20)
1942 #define B_AX_B0_IMR_ERR_MPDUIF_DATAERR BIT(18)
1943 #define B_AX_B0_IMR_ERR_MPDUINFO_RECFG BIT(16)
1944 #define B_AX_B0_IMR_ERR_CMDPSR_TBLSZ BIT(11)
1945 #define B_AX_B0_IMR_ERR_CMDPSR_FRZTO BIT(10)
1946 #define B_AX_B0_IMR_ERR_CMDPSR_CMDTYPE BIT(9)
1947 #define B_AX_B0_IMR_ERR_CMDPSR_1STCMDERR BIT(8)
1948 #define B_AX_B0_IMR_ERR_USRCTL_RLSBMPLEN BIT(3)
1949 #define B_AX_B0_IMR_ERR_USRCTL_RDNRLSCMD BIT(2)
1950 #define B_AX_B0_IMR_ERR_USRCTL_NOINIT BIT(1)
1951 #define B_AX_B0_IMR_ERR_USRCTL_REINIT BIT(0)
1975 #define B_AX_B0_ISR_ERR_PRELD_EVT3 BIT(23)
1976 #define B_AX_B0_ISR_ERR_PRELD_EVT2 BIT(22)
1977 #define B_AX_B0_ISR_ERR_PRELD_ENTNUMCFG BIT(21)
1978 #define B_AX_B0_ISR_ERR_PRELD_RLSPKTSZERR BIT(20)
1979 #define B_AX_B0_ISR_ERR_MPDUIF_ERR1 BIT(19)
1980 #define B_AX_B0_ISR_ERR_MPDUIF_DATAERR BIT(18)
1981 #define B_AX_B0_ISR_ERR_MPDUINFO_ERR1 BIT(17)
1982 #define B_AX_B0_ISR_ERR_MPDUINFO_RECFG BIT(16)
1983 #define B_AX_B0_ISR_ERR_CMDPSR_TBLSZ BIT(11)
1984 #define B_AX_B0_ISR_ERR_CMDPSR_FRZTO BIT(10)
1985 #define B_AX_B0_ISR_ERR_CMDPSR_CMDTYPE BIT(9)
1986 #define B_AX_B0_ISR_ERR_CMDPSR_1STCMDERR BIT(8)
1987 #define B_AX_B0_ISR_ERR_USRCTL_EVT7 BIT(7)
1988 #define B_AX_B0_ISR_ERR_USRCTL_EVT6 BIT(6)
1989 #define B_AX_B0_ISR_ERR_USRCTL_EVT5 BIT(5)
1990 #define B_AX_B0_ISR_ERR_USRCTL_EVT4 BIT(4)
1991 #define B_AX_B0_ISR_ERR_USRCTL_RLSBMPLEN BIT(3)
1992 #define B_AX_B0_ISR_ERR_USRCTL_RDNRLSCMD BIT(2)
1993 #define B_AX_B0_ISR_ERR_USRCTL_NOINIT BIT(1)
1994 #define B_AX_B0_ISR_ERR_USRCTL_REINIT BIT(0)
1997 #define B_AX_B1_PRELD_FEN BIT(31)
2008 #define B_AX_B1_IMR_ERR_PRELD_ENTNUMCFG BIT(21)
2009 #define B_AX_B1_IMR_ERR_PRELD_RLSPKTSZERR BIT(20)
2010 #define B_AX_B1_IMR_ERR_MPDUIF_DATAERR BIT(18)
2011 #define B_AX_B1_IMR_ERR_MPDUINFO_RECFG BIT(16)
2012 #define B_AX_B1_IMR_ERR_CMDPSR_TBLSZ BIT(11)
2013 #define B_AX_B1_IMR_ERR_CMDPSR_FRZTO BIT(10)
2014 #define B_AX_B1_IMR_ERR_CMDPSR_CMDTYPE BIT(9)
2015 #define B_AX_B1_IMR_ERR_CMDPSR_1STCMDERR BIT(8)
2016 #define B_AX_B1_IMR_ERR_USRCTL_RLSBMPLEN BIT(3)
2017 #define B_AX_B1_IMR_ERR_USRCTL_RDNRLSCMD BIT(2)
2018 #define B_AX_B1_IMR_ERR_USRCTL_NOINIT BIT(1)
2019 #define B_AX_B1_IMR_ERR_USRCTL_REINIT BIT(0)
2044 #define B_AX_B1_ISR_ERR_PRELD_EVT3 BIT(23)
2045 #define B_AX_B1_ISR_ERR_PRELD_EVT2 BIT(22)
2046 #define B_AX_B1_ISR_ERR_PRELD_ENTNUMCFG BIT(21)
2047 #define B_AX_B1_ISR_ERR_PRELD_RLSPKTSZERR BIT(20)
2048 #define B_AX_B1_ISR_ERR_MPDUIF_ERR1 BIT(19)
2049 #define B_AX_B1_ISR_ERR_MPDUIF_DATAERR BIT(18)
2050 #define B_AX_B1_ISR_ERR_MPDUINFO_ERR1 BIT(17)
2051 #define B_AX_B1_ISR_ERR_MPDUINFO_RECFG BIT(16)
2052 #define B_AX_B1_ISR_ERR_CMDPSR_TBLSZ BIT(11)
2053 #define B_AX_B1_ISR_ERR_CMDPSR_FRZTO BIT(10)
2054 #define B_AX_B1_ISR_ERR_CMDPSR_CMDTYPE BIT(9)
2055 #define B_AX_B1_ISR_ERR_CMDPSR_1STCMDERR BIT(8)
2056 #define B_AX_B1_ISR_ERR_USRCTL_EVT7 BIT(7)
2057 #define B_AX_B1_ISR_ERR_USRCTL_EVT6 BIT(6)
2058 #define B_AX_B1_ISR_ERR_USRCTL_EVT5 BIT(5)
2059 #define B_AX_B1_ISR_ERR_USRCTL_EVT4 BIT(4)
2060 #define B_AX_B1_ISR_ERR_USRCTL_RLSBMPLEN BIT(3)
2061 #define B_AX_B1_ISR_ERR_USRCTL_RDNRLSCMD BIT(2)
2062 #define B_AX_B1_ISR_ERR_USRCTL_NOINIT BIT(1)
2063 #define B_AX_B1_ISR_ERR_USRCTL_REINIT BIT(0)
2067 #define B_AX_R_SYM_WLCMAC1_P4_PC_EN BIT(4)
2068 #define B_AX_R_SYM_WLCMAC1_P3_PC_EN BIT(3)
2069 #define B_AX_R_SYM_WLCMAC1_P2_PC_EN BIT(2)
2070 #define B_AX_R_SYM_WLCMAC1_P1_PC_EN BIT(1)
2071 #define B_AX_R_SYM_WLCMAC1_PC_EN BIT(0)
2074 #define B_AX_CMAC1_FEN BIT(30)
2075 #define B_AX_R_SYM_FEN_WLBBGLB_1 BIT(17)
2076 #define B_AX_R_SYM_FEN_WLBBFUN_1 BIT(16)
2077 #define B_AX_R_SYM_ISO_CMAC12PP BIT(5)
2083 #define B_AX_CMAC_CRPRT BIT(31)
2084 #define B_AX_CMAC_EN BIT(30)
2085 #define B_AX_CMAC_TXEN BIT(29)
2086 #define B_AX_CMAC_RXEN BIT(28)
2087 #define B_AX_FORCE_CMACREG_GCKEN BIT(15)
2088 #define B_AX_PHYINTF_EN BIT(5)
2089 #define B_AX_CMAC_DMA_EN BIT(4)
2090 #define B_AX_PTCLTOP_EN BIT(3)
2091 #define B_AX_SCHEDULER_EN BIT(2)
2092 #define B_AX_TMAC_EN BIT(1)
2093 #define B_AX_RMAC_EN BIT(0)
2098 #define B_AX_CMAC_CKEN BIT(30)
2099 #define B_AX_PHYINTF_CKEN BIT(5)
2100 #define B_AX_CMAC_DMA_CKEN BIT(4)
2101 #define B_AX_PTCLTOP_CKEN BIT(3)
2102 #define B_AX_SCHEDULER_CKEN BIT(2)
2103 #define B_AX_TMAC_CKEN BIT(1)
2104 #define B_AX_RMAC_CKEN BIT(0)
2142 #define B_AX_WMAC_TX_ERR_IND_EN BIT(7)
2143 #define B_AX_WMAC_RX_ERR_IND_EN BIT(6)
2144 #define B_AX_TXPWR_CTRL_ERR_IND_EN BIT(5)
2145 #define B_AX_PHYINTF_ERR_IND_EN BIT(4)
2146 #define B_AX_DMA_TOP_ERR_IND_EN BIT(3)
2147 #define B_AX_PTCL_TOP_ERR_IND_EN BIT(1)
2148 #define B_AX_SCHEDULE_TOP_ERR_IND_EN BIT(0)
2156 #define B_AX_WMAC_TX_ERR_IND BIT(7)
2157 #define B_AX_WMAC_RX_ERR_IND BIT(6)
2158 #define B_AX_TXPWR_CTRL_ERR_IND BIT(5)
2159 #define B_AX_PHYINTF_ERR_IND BIT(4)
2160 #define B_AX_DMA_TOP_ERR_IND BIT(3)
2161 #define B_AX_PTCL_TOP_ERR_IND BIT(1)
2162 #define B_AX_SCHEDULE_TOP_ERR_IND BIT(0)
2174 #define B_AX_SYNC_NOW BIT(30)
2175 #define B_AX_SYNC_ONCE BIT(29)
2176 #define B_AX_SYNC_AUTO BIT(28)
2178 #define B_AX_SYNC_PORT_OFFSET_SIGN BIT(18)
2210 #define B_AX_SIFS_TIMEOUT_T2_MASK GENMASK(14, 8)
2217 #define B_AX_BTCCA_BRK_TXOP_EN BIT(9)
2218 #define B_AX_BTCCA_EN BIT(5)
2219 #define B_AX_EDCCA_EN BIT(4)
2220 #define B_AX_SEC80_EN BIT(3)
2221 #define B_AX_SEC40_EN BIT(2)
2222 #define B_AX_SEC20_EN BIT(1)
2223 #define B_AX_CCA_EN BIT(0)
2227 #define B_AX_CTN_TXEN_TWT_1 BIT(15)
2228 #define B_AX_CTN_TXEN_TWT_0 BIT(14)
2229 #define B_AX_CTN_TXEN_ULQ BIT(13)
2230 #define B_AX_CTN_TXEN_BCNQ BIT(12)
2231 #define B_AX_CTN_TXEN_HGQ BIT(11)
2232 #define B_AX_CTN_TXEN_CPUMGQ BIT(10)
2233 #define B_AX_CTN_TXEN_MGQ1 BIT(9)
2234 #define B_AX_CTN_TXEN_MGQ BIT(8)
2235 #define B_AX_CTN_TXEN_VO_1 BIT(7)
2236 #define B_AX_CTN_TXEN_VI_1 BIT(6)
2237 #define B_AX_CTN_TXEN_BK_1 BIT(5)
2238 #define B_AX_CTN_TXEN_BE_1 BIT(4)
2239 #define B_AX_CTN_TXEN_VO_0 BIT(3)
2240 #define B_AX_CTN_TXEN_VI_0 BIT(2)
2241 #define B_AX_CTN_TXEN_BK_0 BIT(1)
2242 #define B_AX_CTN_TXEN_BE_0 BIT(0)
2260 #define B_AX_MUEDCA_WMM_SEL BIT(8)
2261 #define B_AX_SET_MUEDCATIMER_TF_0 BIT(4)
2262 #define B_AX_MUEDCA_EN_0 BIT(0)
2266 #define B_AX_TB_CHK_TX_NAV BIT(31)
2267 #define B_AX_TB_CHK_BASIC_NAV BIT(30)
2268 #define B_AX_TB_CHK_BTCCA BIT(29)
2269 #define B_AX_TB_CHK_EDCCA BIT(28)
2270 #define B_AX_TB_CHK_CCA_S80 BIT(27)
2271 #define B_AX_TB_CHK_CCA_S40 BIT(26)
2272 #define B_AX_TB_CHK_CCA_S20 BIT(25)
2273 #define B_AX_TB_CHK_CCA_P20 BIT(24)
2274 #define B_AX_SIFS_CHK_BTCCA BIT(21)
2275 #define B_AX_SIFS_CHK_EDCCA BIT(20)
2276 #define B_AX_SIFS_CHK_CCA_S80 BIT(19)
2277 #define B_AX_SIFS_CHK_CCA_S40 BIT(18)
2278 #define B_AX_SIFS_CHK_CCA_S20 BIT(17)
2279 #define B_AX_SIFS_CHK_CCA_P20 BIT(16)
2280 #define B_AX_CTN_CHK_TXNAV BIT(8)
2281 #define B_AX_CTN_CHK_INTRA_NAV BIT(7)
2282 #define B_AX_CTN_CHK_BASIC_NAV BIT(6)
2283 #define B_AX_CTN_CHK_BTCCA BIT(5)
2284 #define B_AX_CTN_CHK_EDCCA BIT(4)
2285 #define B_AX_CTN_CHK_CCA_S80 BIT(3)
2286 #define B_AX_CTN_CHK_CCA_S40 BIT(2)
2287 #define B_AX_CTN_CHK_CCA_S20 BIT(1)
2288 #define B_AX_CTN_CHK_CCA_P20 BIT(0)
2292 #define B_AX_CTN_TXEN_TWT_3 BIT(17)
2293 #define B_AX_CTN_TXEN_TWT_2 BIT(16)
2298 #define B_AX_SORT_NON_IDLE_ERR_INT_EN BIT(1)
2305 #define B_AX_SCH_DBG_EN BIT(16)
2315 #define B_AX_PORT_RST_TSF_ADV BIT(1)
2322 #define B_AX_BRK_SETUP BIT(16)
2323 #define B_AX_TBTT_UPD_SHIFT_SEL BIT(15)
2324 #define B_AX_BCN_DROP_ALLOW BIT(14)
2325 #define B_AX_TBTT_PROHIB_EN BIT(13)
2326 #define B_AX_BCNTX_EN BIT(12)
2328 #define B_AX_BCN_FORCETX_EN BIT(9)
2329 #define B_AX_TXBCN_BTCCA_EN BIT(8)
2330 #define B_AX_BCNERR_CNT_EN BIT(7)
2331 #define B_AX_BCN_AGRES BIT(6)
2332 #define B_AX_TSFTR_RST BIT(5)
2333 #define B_AX_RX_BSSID_FIT_EN BIT(4)
2334 #define B_AX_TSF_UDT_EN BIT(3)
2335 #define B_AX_PORT_FUNC_EN BIT(2)
2336 #define B_AX_TXBCN_RPT_EN BIT(1)
2337 #define B_AX_RXBCN_RPT_EN BIT(0)
2408 #define B_AX_BCN_ERR_FLAG_OTHERS BIT(6)
2409 #define B_AX_BCN_ERR_FLAG_MAC BIT(5)
2410 #define B_AX_BCN_ERR_FLAG_TXON BIT(4)
2411 #define B_AX_BCN_ERR_FLAG_SRCHEND BIT(3)
2412 #define B_AX_BCN_ERR_FLAG_INVALID BIT(2)
2413 #define B_AX_BCN_ERR_FLAG_CMP BIT(1)
2414 #define B_AX_BCN_ERR_FLAG_LOCK BIT(0)
2430 #define B_AX_TBTT_SHIFT_OFST_SIGN BIT(11)
2456 #define B_AX_BCN_DROP_ALL_P4 BIT(4)
2457 #define B_AX_BCN_DROP_ALL_P3 BIT(3)
2458 #define B_AX_BCN_DROP_ALL_P2 BIT(2)
2459 #define B_AX_BCN_DROP_ALL_P1 BIT(1)
2460 #define B_AX_BCN_DROP_ALL_P0 BIT(0)
2466 #define B_AX_P0MB15_EN BIT(15)
2467 #define B_AX_P0MB14_EN BIT(14)
2468 #define B_AX_P0MB13_EN BIT(13)
2469 #define B_AX_P0MB12_EN BIT(12)
2470 #define B_AX_P0MB11_EN BIT(11)
2471 #define B_AX_P0MB10_EN BIT(10)
2472 #define B_AX_P0MB9_EN BIT(9)
2473 #define B_AX_P0MB8_EN BIT(8)
2474 #define B_AX_P0MB7_EN BIT(7)
2475 #define B_AX_P0MB6_EN BIT(6)
2476 #define B_AX_P0MB5_EN BIT(5)
2477 #define B_AX_P0MB4_EN BIT(4)
2478 #define B_AX_P0MB3_EN BIT(3)
2479 #define B_AX_P0MB2_EN BIT(2)
2480 #define B_AX_P0MB1_EN BIT(1)
2489 #define B_AX_PCIE_MODE_MASK GENMASK(15, 14)
2490 #define B_AX_CPUMGQ_LIFETIME_EN BIT(8)
2491 #define B_AX_MGQ_LIFETIME_EN BIT(7)
2492 #define B_AX_LIFETIME_EN BIT(6)
2493 #define B_AX_PTCL_TRIGGER_SS_EN_UL BIT(4)
2494 #define B_AX_PTCL_TRIGGER_SS_EN_1 BIT(3)
2495 #define B_AX_PTCL_TRIGGER_SS_EN_0 BIT(2)
2496 #define B_AX_CMAC_TX_MODE_1 BIT(1)
2497 #define B_AX_CMAC_TX_MODE_0 BIT(0)
2520 #define B_AX_HW_CTS2SELF_EN BIT(16)
2529 #define B_AX_BAND_MODE BIT(4)
2531 #define B_AX_RTS_LIMIT_IN_OFDM6 BIT(1)
2532 #define B_AX_CHECK_CCK_EN BIT(0)
2536 #define B_AX_ADD_TXCNT_BY BIT(31)
2542 #define B_AX_GI_LTF_FB_SEL BIT(30)
2550 #define B_AX_F2PCMD_FWWD_RLS_MODE BIT(9)
2551 #define B_AX_F2PCMD_RPT_EN BIT(8)
2556 #define B_AX_F2PCMDRPT_FULL_DROP BIT(1)
2557 #define B_AX_NON_F2PCMDRPT_FULL_DROP BIT(0)
2562 #define B_AX_BT_PLT_RST BIT(9)
2563 #define B_AX_PLT_EN BIT(8)
2564 #define B_AX_RX_PLT_GNT_LTE_RX BIT(7)
2565 #define B_AX_RX_PLT_GNT_BT_RX BIT(6)
2566 #define B_AX_RX_PLT_GNT_BT_TX BIT(5)
2567 #define B_AX_RX_PLT_GNT_WL BIT(4)
2568 #define B_AX_TX_PLT_GNT_LTE_RX BIT(3)
2569 #define B_AX_TX_PLT_GNT_BT_RX BIT(2)
2570 #define B_AX_TX_PLT_GNT_BT_TX BIT(1)
2571 #define B_AX_TX_PLT_GNT_WL BIT(0)
2586 #define B_AX_F2PCMD_PKTID_ERR_INT_EN BIT(31)
2587 #define B_AX_F2PCMD_RD_PKTID_ERR_INT_EN BIT(30)
2588 #define B_AX_F2PCMD_ASSIGN_PKTID_ERR_INT_EN BIT(29)
2589 #define B_AX_F2PCMD_USER_ALLC_ERR_INT_EN BIT(28)
2590 #define B_AX_RX_SPF_U0_PKTID_ERR_INT_EN BIT(27)
2591 #define B_AX_TX_SPF_U1_PKTID_ERR_INT_EN BIT(26)
2592 #define B_AX_TX_SPF_U2_PKTID_ERR_INT_EN BIT(25)
2593 #define B_AX_TX_SPF_U3_PKTID_ERR_INT_EN BIT(24)
2594 #define B_AX_TX_RECORD_PKTID_ERR_INT_EN BIT(23)
2595 #define B_AX_F2PCMD_EMPTY_ERR_INT_EN BIT(15)
2596 #define B_AX_TWTSP_QSEL_ERR_INT_EN BIT(14)
2597 #define B_AX_BCNQ_ORDER_ERR_INT_EN BIT(12)
2598 #define B_AX_Q_PKTID_ERR_INT_EN BIT(11)
2599 #define B_AX_D_PKTID_ERR_INT_EN BIT(10)
2600 #define B_AX_TXPRT_FULL_DROP_ERR_INT_EN BIT(9)
2601 #define B_AX_F2PCMDRPT_FULL_DROP_ERR_INT_EN BIT(8)
2602 #define B_AX_FSM1_TIMEOUT_ERR_INT_EN BIT(1)
2603 #define B_AX_FSM_TIMEOUT_ERR_INT_EN BIT(0)
2636 #define B_AX_PTCL_TX_ARB_TO_MODE BIT(6)
2641 #define B_AX_PTCL_TX_ON_STAT BIT(7)
2654 #define B_AX_PTCL_DBG_EN BIT(8)
2662 #define B_AX_NO_RESERVE_PAGE_ERR_IMR BIT(23)
2663 #define B_AX_RXDATA_FSM_HANG_ERROR_IMR BIT(15)
2664 #define B_AX_RXSTS_FSM_HANG_ERROR_IMR BIT(14)
2673 #define B_AX_RX_GET_NO_PAGE_ERR BIT(31)
2674 #define B_AX_RX_GET_NULL_PKT_ERR BIT(30)
2675 #define B_AX_RX_RU0_FSM_HANG_ERR BIT(29)
2676 #define B_AX_RX_RU1_FSM_HANG_ERR BIT(28)
2677 #define B_AX_RX_RU2_FSM_HANG_ERR BIT(27)
2678 #define B_AX_RX_RU3_FSM_HANG_ERR BIT(26)
2679 #define B_AX_RX_RU4_FSM_HANG_ERR BIT(25)
2680 #define B_AX_RX_RU5_FSM_HANG_ERR BIT(24)
2681 #define B_AX_RX_RU6_FSM_HANG_ERR BIT(23)
2682 #define B_AX_RX_RU7_FSM_HANG_ERR BIT(22)
2683 #define B_AX_RX_RXSTS_FSM_HANG_ERR BIT(21)
2684 #define B_AX_RX_CSI_FSM_HANG_ERR BIT(20)
2685 #define B_AX_RX_TXRPT_FSM_HANG_ERR BIT(19)
2686 #define B_AX_RX_F2PCMD_FSM_HANG_ERR BIT(18)
2687 #define B_AX_RX_RU0_ZERO_LEN_ERR BIT(17)
2688 #define B_AX_RX_RU1_ZERO_LEN_ERR BIT(16)
2689 #define B_AX_RX_RU2_ZERO_LEN_ERR BIT(15)
2690 #define B_AX_RX_RU3_ZERO_LEN_ERR BIT(14)
2691 #define B_AX_RX_RU4_ZERO_LEN_ERR BIT(13)
2692 #define B_AX_RX_RU5_ZERO_LEN_ERR BIT(12)
2693 #define B_AX_RX_RU6_ZERO_LEN_ERR BIT(11)
2694 #define B_AX_RX_RU7_ZERO_LEN_ERR BIT(10)
2695 #define B_AX_RX_RXSTS_ZERO_LEN_ERR BIT(9)
2696 #define B_AX_RX_CSI_ZERO_LEN_ERR BIT(8)
2697 #define B_AX_PLE_DATA_OPT_FSM_HANG BIT(7)
2698 #define B_AX_PLE_RXDATA_REQ_BUF_FSM_HANG BIT(6)
2699 #define B_AX_PLE_TXRPT_REQ_BUF_FSM_HANG BIT(5)
2700 #define B_AX_PLE_WD_OPT_FSM_HANG BIT(4)
2701 #define B_AX_PLE_ENQ_FSM_HANG BIT(3)
2702 #define B_AX_RXDATA_ENQUE_ORDER_ERR BIT(2)
2703 #define B_AX_RXSTS_ENQUE_ORDER_ERR BIT(1)
2704 #define B_AX_RX_CSI_PKT_NUM_ERR BIT(0)
2708 #define B_AX_RXDMA_DBGOUT_EN BIT(31)
2715 #define B_AX_RXDMA_DIS_CSI_RELEASE BIT(9)
2716 #define B_AX_RXDMA_DIS_RXSTS_WAIT_PTR_CLR BIT(7)
2717 #define B_AX_RXDMA_DIS_CSI_WAIT_PTR_CLR BIT(6)
2718 #define B_AX_RXSTS_PTR_FULL_MODE BIT(5)
2719 #define B_AX_CSI_PTR_FULL_MODE BIT(4)
2720 #define B_AX_RU3_PTR_FULL_MODE BIT(3)
2721 #define B_AX_RU2_PTR_FULL_MODE BIT(2)
2722 #define B_AX_RU1_PTR_FULL_MODE BIT(1)
2723 #define B_AX_RU0_PTR_FULL_MODE BIT(0)
2730 #define B_AX_DLE_CLOCK_FORCE_V1 BIT(31)
2731 #define B_AX_TXDMA_CLOCK_FORCE_V1 BIT(30)
2732 #define B_AX_RXDMA_CLOCK_FORCE_V1 BIT(29)
2736 #define B_AX_RXDMA_DIS_CSI_RELEASE_V1 BIT(14)
2737 #define B_AX_CSI_PTR_FULL_MODE_V1 BIT(13)
2738 #define B_AX_RXDATA_PTR_FULL_MODE BIT(12)
2739 #define B_AX_RXSTS_PTR_FULL_MODE_V1 BIT(11)
2747 #define B_AX_RXDMA_TXRPT_QUEUE_ID_SW_EN BIT(31)
2749 #define B_AX_RXDMA_F2PCMD_QUEUE_ID_SW_EN BIT(24)
2751 #define B_AX_RXDMA_TXRPT_QUEUE_ID_TGT_SW_EN BIT(17)
2753 #define B_AX_RXDMA_F2PCMD_QUEUE_ID_TGT_SW_EN BIT(10)
2755 #define B_AX_ORDER_FIFO_OUT BIT(3)
2756 #define B_AX_ORDER_FIFO_EMPTY BIT(2)
2764 #define B_AX_DLE_ENQ_STATE_V1 BIT(25)
2766 #define B_AX_MACRX_CS_MASK GENMASK(18, 14)
2768 #define B_AX_ERR_INDICATOR BIT(5)
2777 #define B_AX_RX_GET_NULL_PKT_ERR_MSK BIT(30)
2778 #define B_AX_RX_RU0_FSM_HANG_MSK_ERR_MSK BIT(29)
2779 #define B_AX_RX_RU1_FSM_HANG_MSK_ERR_MSK BIT(28)
2780 #define B_AX_RX_RU2_FSM_HANG_MSK_ERR_MSK BIT(27)
2781 #define B_AX_RX_RU3_FSM_HANG_MSK_ERR_MSK BIT(26)
2782 #define B_AX_RX_RU4_FSM_HANG_MSK_ERR_MSK BIT(25)
2783 #define B_AX_RX_RU5_FSM_HANG_MSK_ERR_MSK BIT(24)
2784 #define B_AX_RX_RU6_FSM_HANG_MSK_ERR_MSK BIT(23)
2785 #define B_AX_RX_RU7_FSM_HANG_MSK_ERR_MSK BIT(22)
2786 #define B_AX_RX_RXSTS_FSM_HANG_MSK_ERR_MSK BIT(21)
2787 #define B_AX_RX_CSI_FSM_HANG_MSK_ERR_MSK BIT(20)
2788 #define B_AX_RX_TXRPT_FSM_HANG_MSK_ERR_MSK BIT(19)
2789 #define B_AX_RX_F2PCMD_FSM_HANG_MSK_ERR_MSK BIT(18)
2790 #define B_AX_RX_RU0_ZERO_LEN_ERR_MSK BIT(17)
2791 #define B_AX_RX_RU1_ZERO_LEN_ERR_MSK BIT(16)
2792 #define B_AX_RX_RU2_ZERO_LEN_ERR_MSK BIT(15)
2793 #define B_AX_RX_RU3_ZERO_LEN_ERR_MSK BIT(14)
2794 #define B_AX_RX_RU4_ZERO_LEN_ERR_MSK BIT(13)
2795 #define B_AX_RX_RU5_ZERO_LEN_ERR_MSK BIT(12)
2796 #define B_AX_RX_RU6_ZERO_LEN_ERR_MSK BIT(11)
2797 #define B_AX_RX_RU7_ZERO_LEN_ERR_MSK BIT(10)
2798 #define B_AX_RX_RXSTS_ZERO_LEN_ERR_MSK BIT(9)
2799 #define B_AX_RX_CSI_ZERO_LEN_ERR_MSK BIT(8)
2800 #define B_AX_PLE_DATA_OPT_FSM_HANG_MSK BIT(7)
2801 #define B_AX_PLE_RXDATA_REQ_BUF_FSM_HANG_MSK BIT(6)
2802 #define B_AX_PLE_TXRPT_REQ_BUF_FSM_HANG_MSK BIT(5)
2803 #define B_AX_PLE_WD_OPT_FSM_HANG_MSK BIT(4)
2804 #define B_AX_PLE_ENQ_FSM_HANG_MSK BIT(3)
2805 #define B_AX_RXDATA_ENQUE_ORDER_ERR_MSK BIT(2)
2806 #define B_AX_RXSTS_ENQUE_ORDER_ERR_MSK BIT(1)
2807 #define B_AX_RX_CSI_PKT_NUM_ERR_MSK BIT(0)
2861 #define B_AX_TX_RU0_FSM_HANG_ERR_MSK BIT(31)
2862 #define B_AX_TX_RU1_FSM_HANG_ERR_MSK BIT(30)
2863 #define B_AX_TX_RU2_FSM_HANG_ERR_MSK BIT(29)
2864 #define B_AX_TX_RU3_FSM_HANG_ERR_MSK BIT(28)
2865 #define B_AX_TX_RU4_FSM_HANG_ERR_MSK BIT(27)
2866 #define B_AX_TX_RU5_FSM_HANG_ERR_MSK BIT(26)
2867 #define B_AX_TX_RU6_FSM_HANG_ERR_MSK BIT(25)
2868 #define B_AX_TX_RU7_FSM_HANG_ERR_MSK BIT(24)
2869 #define B_AX_TX_RU8_FSM_HANG_ERR_MSK BIT(23)
2870 #define B_AX_TX_RU9_FSM_HANG_ERR_MSK BIT(22)
2871 #define B_AX_TX_RU10_FSM_HANG_ERR_MSK BIT(21)
2872 #define B_AX_TX_RU11_FSM_HANG_ERR_MSK BIT(20)
2873 #define B_AX_TX_RU12_FSM_HANG_ERR_MSK BIT(19)
2874 #define B_AX_TX_RU13_FSM_HANG_ERR_MSK BIT(18)
2875 #define B_AX_TX_RU14_FSM_HANG_ERR_MSK BIT(17)
2876 #define B_AX_TX_RU15_FSM_HANG_ERR_MSK BIT(16)
2877 #define B_AX_TX_CSI_FSM_HANG_ERR_MSK BIT(15)
2878 #define B_AX_TX_WD_PLD_ID_FSM_HANG_ERR_MSK BIT(14)
2903 #define B_AX_TCR_UDF_EN BIT(23)
2907 #define B_AX_TCR_VHTSIGA1_TXPS BIT(9)
2908 #define B_AX_TCR_PLCP_ERRHDL_EN BIT(8)
2909 #define B_AX_TCR_PADSEL BIT(7)
2910 #define B_AX_TCR_MASK_SIGBCRC BIT(6)
2911 #define B_AX_TCR_SR_VAL15_ALLOW BIT(5)
2912 #define B_AX_TCR_EN_EOF BIT(4)
2913 #define B_AX_TCR_EN_SCRAM_INC BIT(3)
2914 #define B_AX_TCR_EN_20MST BIT(2)
2915 #define B_AX_TCR_CRC BIT(1)
2916 #define B_AX_TCR_DISGCLK BIT(0)
2921 #define B_AX_TCR_CCK_LOCK_CLK BIT(27)
2922 #define B_AX_TCR_FORCE_READ_TXDFIFO BIT(26)
2924 #define B_AX_TCR_SMOOTH_VAL BIT(15)
2925 #define B_AX_TCR_SMOOTH_CTRL BIT(14)
2926 #define B_AX_CS_REQ_VAL BIT(13)
2927 #define B_AX_CS_REQ_SEL BIT(12)
2935 #define B_AX_UPD_HGQMD BIT(1)
2936 #define B_AX_UPD_TIMIE BIT(0)
2956 #define B_AX_LENGTH_ERR_FLAG_U3 BIT(11)
2957 #define B_AX_LENGTH_ERR_FLAG_U2 BIT(10)
2958 #define B_AX_LENGTH_ERR_FLAG_U1 BIT(9)
2959 #define B_AX_LENGTH_ERR_FLAG_U0 BIT(8)
2976 #define B_AX_RSP_STATIC_RTS_CHK_SERV_BW_EN BIT(30)
2977 #define B_AX_RSP_TBPPDU_CHK_PWR BIT(29)
2978 #define B_AX_RSP_CHK_BASIC_NAV BIT(21)
2979 #define B_AX_RSP_CHK_INTRA_NAV BIT(20)
2980 #define B_AX_RSP_CHK_TXNAV BIT(19)
2981 #define B_AX_TXDATA_END_PS_OPT BIT(18)
2982 #define B_AX_CHECK_SOUNDING_SEQ BIT(17)
2983 #define B_AX_RXBA_IGNOREA2 BIT(16)
2989 #define B_AX_WMAC_RESP_STBC_EN BIT(31)
2990 #define B_AX_WMAC_RXFTM_TXACK_SC BIT(30)
2991 #define B_AX_WMAC_RXFTM_TXACKBWEQ BIT(29)
2992 #define B_AX_RSP_CHK_SEC_CCA_80 BIT(28)
2993 #define B_AX_RSP_CHK_SEC_CCA_40 BIT(27)
2994 #define B_AX_RSP_CHK_SEC_CCA_20 BIT(26)
2995 #define B_AX_RSP_CHK_BTCCA BIT(25)
2996 #define B_AX_RSP_CHK_EDCCA BIT(24)
2997 #define B_AX_RSP_CHK_CCA BIT(23)
2998 #define B_AX_WMAC_LDPC_EN BIT(22)
2999 #define B_AX_WMAC_SGIEN BIT(21)
3000 #define B_AX_WMAC_SPLCPEN BIT(20)
3001 #define B_AX_WMAC_BESP_EARLY_TXBA BIT(17)
3011 #define B_AX_RESP_TX_MACID_CCA_TH_EN BIT(31)
3015 #define B_AX_WMAC_RESP_DOPPLEB_AX_EN BIT(21)
3016 #define B_AX_WMAC_RESP_DCM_EN BIT(20)
3020 #define B_AX_WMAC_RESP_REF_RATE_SEL BIT(9)
3025 #define B_AX_MACLBK_EN BIT(0)
3029 #define B_AX_WMAC_NAV_UPPER_EN BIT(26)
3031 #define B_AX_WMAC_PLCP_UP_NAV_EN BIT(17)
3032 #define B_AX_WMAC_TF_UP_NAV_EN BIT(16)
3041 #define B_AX_RXTRIG_RU26_DIS BIT(21)
3042 #define B_AX_RXTRIG_FCSCHK_EN BIT(20)
3044 #define B_AX_RXTRIG_EN BIT(16)
3049 #define B_AX_WMAC_MODE BIT(22)
3051 #define B_AX_RMAC_FTM BIT(8)
3052 #define B_AX_RMAC_CSI BIT(7)
3053 #define B_AX_TMAC_MIMO_CTRL BIT(6)
3054 #define B_AX_TMAC_RXTB BIT(5)
3055 #define B_AX_TMAC_HWSIGB_GEN BIT(4)
3056 #define B_AX_TMAC_TXPLCP BIT(3)
3057 #define B_AX_TMAC_RESP BIT(2)
3058 #define B_AX_TMAC_TXCTL BIT(1)
3059 #define B_AX_TMAC_MACTX BIT(0)
3080 #define B_AX_FTM_ERROR_FLAG_CLR BIT(8)
3081 #define B_AX_CSI_ERROR_FLAG_CLR BIT(7)
3082 #define B_AX_MIMOCTRL_ERROR_FLAG_CLR BIT(6)
3083 #define B_AX_RXTB_ERROR_FLAG_CLR BIT(5)
3084 #define B_AX_HWSIGB_GEN_ERROR_FLAG_CLR BIT(4)
3085 #define B_AX_TXPLCP_ERROR_FLAG_CLR BIT(3)
3086 #define B_AX_RESP_ERROR_FLAG_CLR BIT(2)
3087 #define B_AX_TXCTL_ERROR_FLAG_CLR BIT(1)
3088 #define B_AX_MACTX_ERROR_FLAG_CLR BIT(0)
3104 #define B_AX_TMAC_TXPLCP_ERR_CLR BIT(19)
3105 #define B_AX_TMAC_RESP_ERR_CLR BIT(18)
3106 #define B_AX_TMAC_TXCTL_ERR_CLR BIT(17)
3107 #define B_AX_TMAC_MACTX_ERR_CLR BIT(16)
3108 #define B_AX_TMAC_TXPLCP_ERR BIT(14)
3109 #define B_AX_TMAC_RESP_ERR BIT(13)
3110 #define B_AX_TMAC_TXCTL_ERR BIT(12)
3111 #define B_AX_TMAC_MACTX_ERR BIT(11)
3112 #define B_AX_TMAC_TXPLCP_INT_EN BIT(10)
3113 #define B_AX_TMAC_RESP_INT_EN BIT(9)
3114 #define B_AX_TMAC_TXCTL_INT_EN BIT(8)
3115 #define B_AX_TMAC_MACTX_INT_EN BIT(7)
3116 #define B_AX_WMAC_INT_MODE BIT(6)
3134 #define B_AX_CSI_ON_TIMEOUT_EN BIT(5)
3135 #define B_AX_STS_ON_TIMEOUT_EN BIT(4)
3136 #define B_AX_DATA_ON_TIMEOUT_EN BIT(3)
3137 #define B_AX_OFDM_CCA_TIMEOUT_EN BIT(2)
3138 #define B_AX_CCK_CCA_TIMEOUT_EN BIT(1)
3139 #define B_AX_PHY_TXON_TIMEOUT_EN BIT(0)
3155 #define B_AX_CSI_ON_TIMEOUT BIT(29)
3156 #define B_AX_STS_ON_TIMEOUT BIT(28)
3157 #define B_AX_DATA_ON_TIMEOUT BIT(27)
3158 #define B_AX_OFDM_CCA_TIMEOUT BIT(26)
3159 #define B_AX_CCK_CCA_TIMEOUT BIT(25)
3160 #define B_AXC_PHY_TXON_TIMEOUT BIT(24)
3161 #define B_AX_CSI_ON_TIMEOUT_INT_EN BIT(21)
3162 #define B_AX_STS_ON_TIMEOUT_INT_EN BIT(20)
3163 #define B_AX_DATA_ON_TIMEOUT_INT_EN BIT(19)
3164 #define B_AX_OFDM_CCA_TIMEOUT_INT_EN BIT(18)
3165 #define B_AX_CCK_CCA_TIMEOUT_INT_EN BIT(17)
3166 #define B_AX_PHY_TXON_TIMEOUT_INT_EN BIT(16)
3185 #define B_AX_BFMER_NDP_BFEN BIT(2)
3186 #define B_AX_BFMER_VHT_BFPRT_CHK BIT(0)
3195 #define B_AX_BFMEE_NDP_RXSTDBY_SEL BIT(16)
3198 #define B_AX_BFMEE_HE_NDPA_EN BIT(2)
3199 #define B_AX_BFMEE_VHT_NDPA_EN BIT(1)
3200 #define B_AX_BFMEE_HT_NDPA_EN BIT(0)
3206 #define B_AX_BFMEE_CSISEQ_SEL BIT(29)
3207 #define B_AX_BFMEE_BFPARAM_SEL BIT(28)
3209 #define B_AX_BFMEE_BF_PORT_SEL BIT(23)
3210 #define B_AX_BFMEE_USE_NSTS BIT(22)
3211 #define B_AX_BFMEE_CSI_RATE_FB_EN BIT(21)
3212 #define B_AX_BFMEE_CSI_GID_SEL BIT(20)
3214 #define B_AX_BFMEE_CSI_FORCE_RETE_EN BIT(17)
3215 #define B_AX_BFMEE_CSI_USE_NDPARATE BIT(16)
3216 #define B_AX_BFMEE_CSI_WITHHTC_EN BIT(15)
3217 #define B_AX_BFMEE_CSIINFO0_BF_EN BIT(14)
3218 #define B_AX_BFMEE_CSIINFO0_STBC_EN BIT(13)
3219 #define B_AX_BFMEE_CSIINFO0_LDPC_EN BIT(12)
3233 #define B_AX_BFMEE_VHT_CSI_RATE_MASK GENMASK(14, 8)
3241 #define B_AX_STOP_RX_IN BIT(11)
3249 #define B_AX_RX_DLK_RST_EN BIT(1)
3250 #define B_AX_RX_DLK_INT_EN BIT(0)
3254 #define B_AX_DIS_CHK_MIN_LEN BIT(8)
3255 #define B_AX_HE_SIGB_CRC_CHK BIT(6)
3256 #define B_AX_VHT_MU_SIGB_CRC_CHK BIT(5)
3257 #define B_AX_VHT_SU_SIGB_CRC_CHK BIT(4)
3258 #define B_AX_SIGA_CRC_CHK BIT(3)
3259 #define B_AX_LSIG_PARITY_CHK_EN BIT(2)
3260 #define B_AX_CCK_SIG_CHK BIT(1)
3261 #define B_AX_CCK_CRC_CHK BIT(0)
3270 #define B_AX_A_FTM_REQ BIT(14)
3271 #define B_AX_A_ERR_PKT BIT(13)
3272 #define B_AX_A_UNSUP_PKT BIT(12)
3273 #define B_AX_A_CRC32_ERR BIT(11)
3274 #define B_AX_A_PWR_MGNT BIT(10)
3276 #define B_AX_A_BCN_CHK_EN BIT(7)
3277 #define B_AX_A_MC_LIST_CAM_MATCH BIT(6)
3278 #define B_AX_A_BC_CAM_MATCH BIT(5)
3279 #define B_AX_A_UC_CAM_MATCH BIT(4)
3280 #define B_AX_A_MC BIT(3)
3281 #define B_AX_A_BC BIT(2)
3282 #define B_AX_A_A1_MATCH BIT(1)
3283 #define B_AX_SNIFFER_MODE BIT(0)
3305 #define B_AX_ADDR_CAM_CLR BIT(8)
3306 #define B_AX_ADDR_CAM_A2_B0_CHK BIT(2)
3307 #define B_AX_ADDR_CAM_SRCH_PERPKT BIT(1)
3308 #define B_AX_ADDR_CAM_EN BIT(0)
3312 #define B_AX_SSN_SEL BIT(2)
3318 #define B_AX_PPDU_STAT_RPT_TRIG BIT(8)
3319 #define B_AX_PPDU_STAT_RPT_CRC32 BIT(5)
3320 #define B_AX_PPDU_STAT_RPT_A1M BIT(4)
3321 #define B_AX_APP_PLCP_HDR_RPT BIT(3)
3322 #define B_AX_APP_RX_CNT_RPT BIT(2)
3323 #define B_AX_APP_MAC_INFO_RPT BIT(1)
3324 #define B_AX_PPDU_STAT_RPT_EN BIT(0)
3328 #define B_AX_SR_EN BIT(0)
3332 #define B_AX_BSSID_MATCH BIT(3)
3333 #define B_AX_PARTIAL_AID_MATCH BIT(2)
3334 #define B_AX_BSSCOLOR_MATCH BIT(1)
3335 #define B_AX_PLCP_SRC_EN BIT(0)
3339 #define B_AX_CSIPRT_HESU_AID_EN BIT(25)
3340 #define B_AX_CSIPRT_VHTSU_AID_EN BIT(24)
3347 #define B_AX_STATE_UPD BIT(7)
3352 #define B_AX_RXERR_INTPS_EN BIT(31)
3353 #define B_AX_RMAC_RX_CSI_TIMEOUT_INT_EN BIT(19)
3354 #define B_AX_RMAC_RX_TIMEOUT_INT_EN BIT(18)
3355 #define B_AX_RMAC_CSI_TIMEOUT_INT_EN BIT(17)
3356 #define B_AX_RMAC_DATA_ON_TIMEOUT_INT_EN BIT(16)
3357 #define B_AX_RMAC_CCA_TIMEOUT_INT_EN BIT(15)
3358 #define B_AX_RMAC_DMA_TIMEOUT_INT_EN BIT(14)
3359 #define B_AX_RMAC_DATA_ON_TO_IDLE_TIMEOUT_INT_EN BIT(13)
3360 #define B_AX_RMAC_CCA_TO_IDLE_TIMEOUT_INT_EN BIT(12)
3361 #define B_AX_RMAC_RX_CSI_TIMEOUT_FLAG BIT(7)
3362 #define B_AX_RMAC_RX_TIMEOUT_FLAG BIT(6)
3363 #define B_AX_BMAC_CSI_TIMEOUT_FLAG BIT(5)
3364 #define B_AX_BMAC_DATA_ON_TIMEOUT_FLAG BIT(4)
3365 #define B_AX_BMAC_CCA_TIMEOUT_FLAG BIT(3)
3366 #define B_AX_BMAC_DMA_TIMEOUT_FLAG BIT(2)
3367 #define B_AX_BMAC_DATA_ON_TO_IDLE_TIMEOUT_FLAG BIT(1)
3368 #define B_AX_BMAC_CCA_TO_IDLE_TIMEOUT_FLAG BIT(0)
3384 #define B_AX_RX_ERR_TRIG_ACT_TO_MSK BIT(9)
3385 #define B_AX_RX_ERR_STS_ACT_TO_MSK BIT(8)
3386 #define B_AX_RX_ERR_CSI_ACT_TO_MSK BIT(7)
3387 #define B_AX_RX_ERR_ACT_TO_MSK BIT(6)
3388 #define B_AX_CSI_DATAON_ASSERT_TO_MSK BIT(5)
3389 #define B_AX_DATAON_ASSERT_TO_MSK BIT(4)
3390 #define B_AX_CCA_ASSERT_TO_MSK BIT(3)
3391 #define B_AX_RX_ERR_DMA_TO_MSK BIT(2)
3392 #define B_AX_RX_ERR_DATA_TO_MSK BIT(1)
3393 #define B_AX_RX_ERR_CCA_TO_MSK BIT(0)
3428 #define B_AX_FORCE_PWR_BY_RATE_EN BIT(9)
3433 #define B_AX_TXAGC_BT_EN BIT(1)
3447 #define B_AX_TXAGC_BF_PWR_BOOST_FORCE_VAL_EN BIT(29)
3449 #define B_AX_FORCE_HE_ER_SU_EN_EN BIT(23)
3450 #define B_AX_FORCE_HE_ER_SU_EN_VALUE BIT(22)
3451 #define B_AX_FORCE_MACID_CCA_TH_EN_EN BIT(21)
3452 #define B_AX_FORCE_MACID_CCA_TH_EN_VALUE BIT(20)
3453 #define B_AX_FORCE_BT_GRANT_EN BIT(19)
3454 #define B_AX_FORCE_BT_GRANT_VALUE BIT(18)
3455 #define B_AX_FORCE_RX_LTE_EN BIT(17)
3456 #define B_AX_FORCE_RX_LTE_VALUE BIT(16)
3457 #define B_AX_FORCE_TXBF_EN_EN BIT(15)
3458 #define B_AX_FORCE_TXBF_EN_VALUE BIT(14)
3459 #define B_AX_FORCE_TXSC_EN BIT(13)
3461 #define B_AX_FORCE_NTX_EN BIT(6)
3462 #define B_AX_FORCE_NTX_VALUE BIT(5)
3463 #define B_AX_FORCE_PWR_MODE_EN BIT(3)
3467 #define B_AX_PWR_UL_TB_CTRL_EN BIT(31)
3539 #define B_P80_AT_HIGH_FREQ_BB_WRP BIT(28)
3551 #define B_AX_BTC_EN BIT(31)
3552 #define B_AX_EN_EXT_BT_PINMUX BIT(29)
3553 #define B_AX_BTC_RST BIT(28)
3554 #define B_AX_BTC_DBG_SRC_SEL BIT(27)
3556 #define B_AX_INV_WL_ACT2 BIT(17)
3557 #define B_AX_BTG_LNA1_GAIN_SEL BIT(16)
3559 #define B_AX_IGN_GNT_BT2_RX BIT(7)
3560 #define B_AX_IGN_GNT_BT2_TX BIT(6)
3561 #define B_AX_IGN_GNT_BT2 BIT(5)
3563 #define B_AX_DIS_BTC_CLK_G BIT(2)
3564 #define B_AX_GNT_WL_RX_CTRL BIT(1)
3565 #define B_AX_WL_SRC BIT(0)
3569 #define B_AX_BT_BLE_EN_V1 BIT(24)
3570 #define B_AX_BT_ULTRA_EN BIT(16)
3571 #define B_AX_BT_L_RX_ULTRA_MASK GENMASK(15, 14)
3578 #define B_AX_PTA_WL_PRI_MASK_BCNQ BIT(8)
3582 #define B_AX_BT_CNT_RST_V1 BIT(1)
3583 #define B_AX_BT_CNT_EN BIT(0)
3590 #define B_AX_PTA_WL_TX_EN BIT(1)
3591 #define B_AX_PTA_EDCCA_EN BIT(0)
3595 #define B_BTC_TX_NULL_HI BIT(23)
3596 #define B_BTC_TX_BCN_HI BIT(22)
3597 #define B_BTC_TX_TRI_HI BIT(17)
3598 #define B_BTC_RSP_ACK_HI BIT(10)
3606 #define B_BTC_PRI_MASK_RXCCK_V1 BIT(28)
3607 #define B_BTC_PRI_MASK_TX_RESP_V1 BIT(3)
3611 #define B_AX_GNT_BT_BYPASS_PRIORITY BIT(12)
3612 #define B_AX_GNT_BT_POLARITY BIT(8)
3618 #define B_AX_BT_CNT_RST BIT(16)
3625 #define B_AX_WL_ACT_MSK BIT(3)
3626 #define B_AX_STATIS_BT_EN BIT(2)
3627 #define B_AX_WL_ACT_MASK_ENABLE BIT(1)
3628 #define B_AX_ENHANCED_BT BIT(0)
3641 #define B_AX_WL_ACT2_VAL BIT(21)
3642 #define B_AX_WL_ACT2_SWCTRL BIT(20)
3643 #define B_AX_WL_ACT_VAL BIT(19)
3644 #define B_AX_WL_ACT_SWCTRL BIT(18)
3645 #define B_AX_GNT_BT_RX_VAL BIT(17)
3646 #define B_AX_GNT_BT_RX_SWCTRL BIT(16)
3647 #define B_AX_GNT_BT_TX_VAL BIT(15)
3648 #define B_AX_GNT_BT_TX_SWCTRL BIT(14)
3649 #define B_AX_GNT_WL_RX_VAL BIT(13)
3650 #define B_AX_GNT_WL_RX_SWCTRL BIT(12)
3651 #define B_AX_GNT_WL_TX_VAL BIT(11)
3652 #define B_AX_GNT_WL_TX_SWCTRL BIT(10)
3653 #define B_AX_GNT_BT_RFC_S1_VAL BIT(9)
3654 #define B_AX_GNT_BT_RFC_S1_SWCTRL BIT(8)
3655 #define B_AX_GNT_WL_RFC_S1_VAL BIT(7)
3656 #define B_AX_GNT_WL_RFC_S1_SWCTRL BIT(6)
3657 #define B_AX_GNT_BT_RFC_S0_VAL BIT(5)
3658 #define B_AX_GNT_BT_RFC_S0_SWCTRL BIT(4)
3659 #define B_AX_GNT_WL_RFC_S0_VAL BIT(3)
3660 #define B_AX_GNT_WL_RFC_S0_SWCTRL BIT(2)
3661 #define B_AX_GNT_WL_BB_VAL BIT(1)
3662 #define B_AX_GNT_WL_BB_SWCTRL BIT(0)
3665 #define B_AX_GNT_BT_RFC_S1_STA BIT(5)
3666 #define B_AX_GNT_WL_RFC_S1_STA BIT(4)
3667 #define B_AX_GNT_BT_RFC_S0_STA BIT(3)
3668 #define B_AX_GNT_WL_RFC_S0_STA BIT(2)
3671 #define B_AX_GNT_BT_RFC_S1 BIT(4)
3672 #define B_AX_GNT_BT_RFC_S0 BIT(3)
3673 #define B_AX_GNT_WL_RFC_S1 BIT(2)
3674 #define B_AX_GNT_WL_RFC_S0 BIT(1)
3681 #define B_AX_TDMA_BT_START_NOTIFY BIT(5)
3682 #define B_AX_ENABLE_TDMA_FW_MODE BIT(4)
3683 #define B_AX_ENABLE_PTA_TDMA_MODE BIT(3)
3684 #define B_AX_ENABLE_COEXIST_TAB_IN_TDMA BIT(2)
3685 #define B_AX_GPIO2_GPIO3_EXANGE_OR_NO_BT_CCA BIT(1)
3686 #define B_AX_RTK_BT_ENABLE BIT(0)
3707 #define B_AX_GNT_BT_RFC_S1_SW_VAL BIT(31)
3708 #define B_AX_GNT_BT_RFC_S1_SW_CTRL BIT(30)
3709 #define B_AX_GNT_WL_RFC_S1_SW_VAL BIT(29)
3710 #define B_AX_GNT_WL_RFC_S1_SW_CTRL BIT(28)
3711 #define B_AX_GNT_BT_BB_S1_SW_VAL BIT(27)
3712 #define B_AX_GNT_BT_BB_S1_SW_CTRL BIT(26)
3713 #define B_AX_GNT_WL_BB_S1_SW_VAL BIT(25)
3714 #define B_AX_GNT_WL_BB_S1_SW_CTRL BIT(24)
3715 #define B_AX_BT_SW_CTRL_WL_PRIORITY BIT(19)
3716 #define B_AX_WL_SW_CTRL_WL_PRIORITY BIT(18)
3717 #define B_AX_LTE_PATTERN_2_EN BIT(17)
3718 #define B_AX_LTE_PATTERN_1_EN BIT(16)
3719 #define B_AX_GNT_BT_RFC_S0_SW_VAL BIT(15)
3720 #define B_AX_GNT_BT_RFC_S0_SW_CTRL BIT(14)
3721 #define B_AX_GNT_WL_RFC_S0_SW_VAL BIT(13)
3722 #define B_AX_GNT_WL_RFC_S0_SW_CTRL BIT(12)
3723 #define B_AX_GNT_BT_BB_S0_SW_VAL BIT(11)
3724 #define B_AX_GNT_BT_BB_S0_SW_CTRL BIT(10)
3725 #define B_AX_GNT_WL_BB_S0_SW_VAL BIT(9)
3726 #define B_AX_GNT_WL_BB_S0_SW_CTRL BIT(8)
3727 #define B_AX_LTECOEX_FUN_EN BIT(7)
3728 #define B_AX_LTECOEX_3WIRE_CTRL_MUX BIT(6)
3730 #define B_AX_LTECOEX_UART_MUX BIT(3)
3735 #define B_AX_WL_RX_CTRL BIT(8)
3736 #define B_AX_GNT_WL_RX_SW_VAL BIT(7)
3737 #define B_AX_GNT_WL_RX_SW_CTRL BIT(6)
3738 #define B_AX_GNT_WL_TX_SW_VAL BIT(5)
3739 #define B_AX_GNT_WL_TX_SW_CTRL BIT(4)
3740 #define B_AX_GNT_BT_RX_SW_VAL BIT(3)
3741 #define B_AX_GNT_BT_RX_SW_CTRL BIT(2)
3742 #define B_AX_GNT_BT_TX_SW_VAL BIT(1)
3743 #define B_AX_GNT_BT_TX_SW_CTRL BIT(0)
3746 #define B_BE_PWC_EV2EF_B BIT(15)
3747 #define B_BE_PWC_EV2EF_S BIT(14)
3748 #define B_BE_PA33V_EN BIT(13)
3749 #define B_BE_PA12V_EN BIT(12)
3750 #define B_BE_PAOOBS33V_EN BIT(11)
3751 #define B_BE_PAOOBS12V_EN BIT(10)
3752 #define B_BE_ISO_RFDIO BIT(9)
3753 #define B_BE_ISO_EB2CORE BIT(8)
3754 #define B_BE_ISO_DIOE BIT(7)
3755 #define B_BE_ISO_WLPON2PP BIT(6)
3756 #define B_BE_ISO_IP2MAC_WA02PP BIT(5)
3757 #define B_BE_ISO_PD2CORE BIT(4)
3758 #define B_BE_ISO_PA2PCIE BIT(3)
3759 #define B_BE_ISO_PAOOBS2PCIE BIT(1)
3760 #define B_BE_ISO_WD2PP BIT(0)
3763 #define B_BE_SOP_ASWRM BIT(31)
3764 #define B_BE_SOP_EASWR BIT(30)
3765 #define B_BE_SOP_PWMM_DSWR BIT(29)
3766 #define B_BE_SOP_EDSWR BIT(28)
3767 #define B_BE_SOP_ACKF BIT(27)
3768 #define B_BE_SOP_ERCK BIT(26)
3769 #define B_BE_SOP_ANA_CLK_DIVISION_2 BIT(25)
3770 #define B_BE_SOP_EXTL BIT(24)
3771 #define B_BE_SOP_OFF_CAPC_EN BIT(23)
3772 #define B_BE_XTAL_OFF_A_DIE BIT(22)
3773 #define B_BE_ROP_SWPR BIT(21)
3774 #define B_BE_DIS_HW_LPLDM BIT(20)
3775 #define B_BE_DIS_HW_LPURLDO BIT(19)
3776 #define B_BE_DIS_WLBT_PDNSUSEN_SOPC BIT(18)
3777 #define B_BE_RDY_SYSPWR BIT(17)
3778 #define B_BE_EN_WLON BIT(16)
3779 #define B_BE_APDM_HPDN BIT(15)
3780 #define B_BE_PSUS_OFF_CAPC_EN BIT(14)
3781 #define B_BE_AFSM_PCIE_SUS_EN BIT(12)
3782 #define B_BE_AFSM_WLSUS_EN BIT(11)
3783 #define B_BE_APFM_SWLPS BIT(10)
3784 #define B_BE_APFM_OFFMAC BIT(9)
3785 #define B_BE_APFN_ONMAC BIT(8)
3786 #define B_BE_CHIP_PDN_EN BIT(7)
3787 #define B_BE_RDY_MACDIS BIT(6)
3790 #define B_BE_CPU_CLK_EN BIT(14)
3791 #define B_BE_SYMR_BE_CLK_EN BIT(13)
3792 #define B_BE_MAC_CLK_EN BIT(11)
3793 #define B_BE_EXT_32K_EN BIT(8)
3794 #define B_BE_WL_CLK_TEST BIT(7)
3795 #define B_BE_LOADER_CLK_EN BIT(5)
3796 #define B_BE_ANA_CLK_DIVISION_2 BIT(1)
3797 #define B_BE_CNTD16V_EN BIT(0)
3800 #define B_BE_OTP_B_PWC_RPT BIT(15)
3801 #define B_BE_OTP_S_PWC_RPT BIT(14)
3802 #define B_BE_OTP_ISO_RPT BIT(13)
3803 #define B_BE_OTP_BURST_RPT BIT(12)
3804 #define B_BE_OTP_AUTOLOAD_RPT BIT(11)
3805 #define B_BE_AUTOLOAD_DIS_A_DIE BIT(6)
3806 #define B_BE_AUTOLOAD_SUS BIT(5)
3807 #define B_BE_AUTOLOAD_DIS BIT(4)
3810 #define B_BE_USB_APHY_PC_DLP_OP BIT(27)
3811 #define B_BE_PCIE_APHY_PC_DLP_OP BIT(26)
3812 #define B_BE_UPHY_POWER_READY_CHK BIT(25)
3813 #define B_BE_CPHY_POWER_READY_CHK BIT(24)
3815 #define B_BE_SYM_PRST_DEBUNC_SEL BIT(21)
3816 #define B_BE_CPHY_AUXCLK_OP BIT(20)
3817 #define B_BE_SOP_OFFUA_PC BIT(19)
3818 #define B_BE_SOP_OFFPOOBS_PC BIT(18)
3819 #define B_BE_PCIE_LAN1_MASK BIT(17)
3820 #define B_BE_PCIE_LAN0_MASK BIT(16)
3821 #define B_BE_DIS_CLK_REGF_GATE BIT(15)
3822 #define B_BE_DIS_CLK_REGE_GATE BIT(14)
3823 #define B_BE_DIS_CLK_REGD_GATE BIT(13)
3824 #define B_BE_DIS_CLK_REGC_GATE BIT(12)
3825 #define B_BE_DIS_CLK_REGB_GATE BIT(11)
3826 #define B_BE_DIS_CLK_REGA_GATE BIT(10)
3827 #define B_BE_DIS_CLK_REG9_GATE BIT(9)
3828 #define B_BE_DIS_CLK_REG8_GATE BIT(8)
3829 #define B_BE_DIS_CLK_REG7_GATE BIT(7)
3830 #define B_BE_DIS_CLK_REG6_GATE BIT(6)
3831 #define B_BE_DIS_CLK_REG5_GATE BIT(5)
3832 #define B_BE_DIS_CLK_REG4_GATE BIT(4)
3833 #define B_BE_DIS_CLK_REG3_GATE BIT(3)
3834 #define B_BE_DIS_CLK_REG2_GATE BIT(2)
3835 #define B_BE_DIS_CLK_REG1_GATE BIT(1)
3836 #define B_BE_DIS_CLK_REG0_GATE BIT(0)
3839 #define B_BE_POW_PC_LDO_PORT1 BIT(3)
3840 #define B_BE_POW_PC_LDO_PORT0 BIT(2)
3841 #define B_BE_POW_PLL_V1 BIT(1)
3842 #define B_BE_POW_POWER_CUT_POW_LDO BIT(0)
3845 #define B_BE_SYM_PADPDN_WL_RFC1_1P3 BIT(6)
3846 #define B_BE_SYM_PADPDN_WL_RFC0_1P3 BIT(5)
3850 #define B_BE_R_SYM_DIS_PCIE_FLR BIT(9)
3851 #define B_BE_R_EN_HRST_PWRON BIT(8)
3852 #define B_BE_LOCK_ALL_EN BIT(7)
3853 #define B_BE_R_DIS_PRST BIT(6)
3854 #define B_BE_WLOCK_1C_BIT6 BIT(5)
3855 #define B_BE_WLOCK_40 BIT(4)
3856 #define B_BE_WLOCK_08 BIT(3)
3857 #define B_BE_WLOCK_04 BIT(2)
3858 #define B_BE_WLOCK_00 BIT(1)
3859 #define B_BE_WLOCK_ALL BIT(0)
3862 #define B_BE_FORCE_MACBBBT_PWR_ON BIT(31)
3863 #define B_BE_R_SYM_WLPOFF_P4_PC_EN BIT(28)
3864 #define B_BE_R_SYM_WLPOFF_P3_PC_EN BIT(27)
3865 #define B_BE_R_SYM_WLPOFF_P2_PC_EN BIT(26)
3866 #define B_BE_R_SYM_WLPOFF_P1_PC_EN BIT(25)
3867 #define B_BE_R_SYM_WLPOFF_PC_EN BIT(24)
3868 #define B_BE_AON_OFF_PC_EN BIT(23)
3869 #define B_BE_R_SYM_WLPON_P3_PC_EN BIT(21)
3870 #define B_BE_R_SYM_WLPON_P2_PC_EN BIT(20)
3871 #define B_BE_R_SYM_WLPON_P1_PC_EN BIT(19)
3872 #define B_BE_R_SYM_WLPON_PC_EN BIT(18)
3873 #define B_BE_R_SYM_WLBBPON1_P1_PC_EN BIT(15)
3874 #define B_BE_R_SYM_WLBBPON1_PC_EN BIT(14)
3875 #define B_BE_R_SYM_WLBBPON_P1_PC_EN BIT(13)
3876 #define B_BE_R_SYM_WLBBPON_PC_EN BIT(12)
3877 #define B_BE_R_SYM_DIS_WPHYBBOFF_PC BIT(10)
3878 #define B_BE_R_SYM_WLBBOFF1_P4_PC_EN BIT(9)
3879 #define B_BE_R_SYM_WLBBOFF1_P3_PC_EN BIT(8)
3880 #define B_BE_R_SYM_WLBBOFF1_P2_PC_EN BIT(7)
3881 #define B_BE_R_SYM_WLBBOFF1_P1_PC_EN BIT(6)
3882 #define B_BE_R_SYM_WLBBOFF1_PC_EN BIT(5)
3883 #define B_BE_R_SYM_WLBBOFF_P4_PC_EN BIT(4)
3884 #define B_BE_R_SYM_WLBBOFF_P3_PC_EN BIT(3)
3885 #define B_BE_R_SYM_WLBBOFF_P2_PC_EN BIT(2)
3886 #define B_BE_R_SYM_WLBBOFF_P1_PC_EN BIT(1)
3887 #define B_BE_R_SYM_WLBBOFF_PC_EN BIT(0)
3890 #define B_BE_R_SYM_WLCMAC0_P4_PC_EN BIT(28)
3891 #define B_BE_R_SYM_WLCMAC0_P3_PC_EN BIT(27)
3892 #define B_BE_R_SYM_WLCMAC0_P2_PC_EN BIT(26)
3893 #define B_BE_R_SYM_WLCMAC0_P1_PC_EN BIT(25)
3894 #define B_BE_R_SYM_WLCMAC0_PC_EN BIT(24)
3895 #define B_BE_DATAMEM_PC3_EN BIT(23)
3896 #define B_BE_DATAMEM_PC2_EN BIT(22)
3897 #define B_BE_DATAMEM_PC1_EN BIT(21)
3898 #define B_BE_DATAMEM_PC_EN BIT(20)
3899 #define B_BE_DMEM7_PC_EN BIT(19)
3900 #define B_BE_DMEM6_PC_EN BIT(18)
3901 #define B_BE_DMEM5_PC_EN BIT(17)
3902 #define B_BE_DMEM4_PC_EN BIT(16)
3903 #define B_BE_DMEM3_PC_EN BIT(15)
3904 #define B_BE_DMEM2_PC_EN BIT(14)
3905 #define B_BE_DMEM1_PC_EN BIT(13)
3906 #define B_BE_IMEM4_PC_EN BIT(12)
3907 #define B_BE_IMEM3_PC_EN BIT(11)
3908 #define B_BE_IMEM2_PC_EN BIT(10)
3909 #define B_BE_IMEM1_PC_EN BIT(9)
3910 #define B_BE_IMEM0_PC_EN BIT(8)
3911 #define B_BE_R_SYM_WLCMAC1_P4_PC_EN BIT(4)
3912 #define B_BE_R_SYM_WLCMAC1_P3_PC_EN BIT(3)
3913 #define B_BE_R_SYM_WLCMAC1_P2_PC_EN BIT(2)
3914 #define B_BE_R_SYM_WLCMAC1_P1_PC_EN BIT(1)
3915 #define B_BE_R_SYM_WLCMAC1_PC_EN BIT(0)
3924 #define B_BE_EF_RDY BIT(29)
3925 #define B_BE_EF_COMP_RESULT BIT(28)
3933 #define B_BE_GPIO_MOD_9 BIT(25)
3935 #define B_BE_GPIO_IO_SEL_9 BIT(17)
3938 #define B_BE_GPIO_IN_9 BIT(1)
3941 #define B_BE_ISO_BD2PP BIT(31)
3942 #define B_BE_LDOV12B_EN BIT(30)
3943 #define B_BE_CKEN_BT BIT(29)
3944 #define B_BE_FEN_BT BIT(28)
3945 #define B_BE_BTCPU_BOOTSEL BIT(27)
3946 #define B_BE_SPI_SPEEDUP BIT(26)
3947 #define B_BE_BT_LDO_MODE BIT(25)
3948 #define B_BE_ISO_BTPON2PP BIT(22)
3949 #define B_BE_BT_FUNC_EN BIT(18)
3950 #define B_BE_BT_HWPDN_SL BIT(17)
3951 #define B_BE_BT_DISN_EN BIT(16)
3952 #define B_BE_SDM_SRC_SEL BIT(12)
3953 #define B_BE_ISO_BA2PP BIT(11)
3954 #define B_BE_BT_AFE_LDO_EN BIT(10)
3955 #define B_BE_BT_AFE_PLL_EN BIT(9)
3956 #define B_BE_WLAN_32K_SEL BIT(6)
3957 #define B_BE_WL_DRV_EXIST_IDX BIT(5)
3958 #define B_BE_DOP_EHPAD BIT(4)
3959 #define B_BE_WL_FUNC_EN BIT(2)
3960 #define B_BE_WL_HWPDN_SL BIT(1)
3961 #define B_BE_WL_HWPDN_EN BIT(0)
3964 #define B_BE_MCM_FLASH_EN BIT(28)
3965 #define B_BE_PCIE_SEC_LOAD BIT(26)
3966 #define B_BE_PCIE_SER_RSTB BIT(25)
3967 #define B_BE_PCIE_SEC_LOAD_CLR BIT(24)
3968 #define B_BE_SDIO_CMD_SW_RST BIT(20)
3969 #define B_BE_SDIO_INT_POLARITY BIT(19)
3970 #define B_BE_SDIO_OFF_EN BIT(17)
3971 #define B_BE_SDIO_ON_EN BIT(16)
3972 #define B_BE_PCIE_DIS_L2__CTRL_LDO_HCI BIT(15)
3973 #define B_BE_PCIE_DIS_L2_RTK_PERST BIT(14)
3974 #define B_BE_PCIE_FORCE_PWR_NGAT BIT(13)
3975 #define B_BE_PCIE_FORCE_IBX_EN BIT(12)
3976 #define B_BE_PCIE_AUXCLK_GATE BIT(11)
3977 #define B_BE_PCIE_WAIT_TIMEOUT_EVENT BIT(10)
3978 #define B_BE_PCIE_WAIT_TIME BIT(9)
3979 #define B_BE_L1OFF_TO_L0_RESUME_EVT BIT(8)
3980 #define B_BE_USBA_FORCE_PWR_NGAT BIT(7)
3981 #define B_BE_USBD_FORCE_PWR_NGAT BIT(6)
3982 #define B_BE_BT_CTRL_USB_PWR BIT(5)
3983 #define B_BE_USB_D_STATE_HOLD BIT(4)
3984 #define B_BE_R_BE_FORCE_DP BIT(3)
3985 #define B_BE_R_BE_DP_MODE BIT(2)
3986 #define B_BE_RES_USB_MASS_STORAGE_DESC BIT(1)
3987 #define B_BE_USB_WAIT_TIME BIT(0)
3990 #define B_BE_HCI_WLAN_IO_ST BIT(31)
3991 #define B_BE_HCI_WLAN_IO_EN BIT(28)
3992 #define B_BE_HAXIDMA_IO_ST BIT(27)
3993 #define B_BE_HAXIDMA_BACKUP_RESTORE_ST BIT(26)
3994 #define B_BE_HAXIDMA_IO_EN BIT(24)
3995 #define B_BE_EN_PCIE_WAKE BIT(23)
3996 #define B_BE_SDIO_PAD_H3L1 BIT(22)
3997 #define B_BE_USBMAC_ANACLK_SW BIT(21)
3998 #define B_BE_PCIE_CPHY_CCK_XTAL_SEL BIT(20)
3999 #define B_BE_SDIO_DATA_PAD_SMT BIT(19)
4000 #define B_BE_SDIO_PAD_E5 BIT(18)
4001 #define B_BE_FORCE_PCIE_AUXCLK BIT(17)
4002 #define B_BE_HCI_LA_ADDR_MAP BIT(16)
4003 #define B_BE_HCI_LA_GLO_RST BIT(15)
4004 #define B_BE_USB3_SUS_DIS BIT(14)
4005 #define B_BE_NOPWR_CTRL_SEL BIT(13)
4006 #define B_BE_USB_HOST_PWR_OFF_EN BIT(12)
4007 #define B_BE_SYM_LPS_BLOCK_EN BIT(11)
4008 #define B_BE_USB_LPM_ACT_EN BIT(10)
4009 #define B_BE_USB_LPM_NY BIT(9)
4010 #define B_BE_USB2_SUS_DIS BIT(8)
4012 #define B_BE_USB_LPPLL_EN BIT(4)
4013 #define B_BE_USB1_1_USB2_0_DECISION BIT(3)
4014 #define B_BE_ROP_SW15 BIT(2)
4015 #define B_BE_PCI_CKRDY_OPT BIT(1)
4016 #define B_BE_PCI_VAUX_EN BIT(0)
4019 #define B_BE_R_SYM_ISO_DMEM62PP BIT(29)
4020 #define B_BE_R_SYM_ISO_DMEM52PP BIT(28)
4021 #define B_BE_R_SYM_ISO_DMEM42PP BIT(27)
4022 #define B_BE_R_SYM_ISO_DMEM32PP BIT(26)
4023 #define B_BE_R_SYM_ISO_DMEM22PP BIT(25)
4024 #define B_BE_R_SYM_ISO_DMEM12PP BIT(24)
4025 #define B_BE_R_SYM_ISO_IMEM42PP BIT(22)
4026 #define B_BE_R_SYM_ISO_IMEM32PP BIT(21)
4027 #define B_BE_R_SYM_ISO_IMEM22PP BIT(20)
4028 #define B_BE_R_SYM_ISO_IMEM12PP BIT(19)
4029 #define B_BE_R_SYM_ISO_IMEM02PP BIT(18)
4030 #define B_BE_R_SYM_ISO_AON_OFF2PP BIT(15)
4031 #define B_BE_R_SYM_PWC_HCILA BIT(13)
4032 #define B_BE_R_SYM_PWC_PD12V BIT(12)
4033 #define B_BE_R_SYM_PWC_UD12V BIT(11)
4034 #define B_BE_R_SYM_PWC_BTBRG BIT(10)
4035 #define B_BE_R_SYM_LDOBTSDIO_EN BIT(9)
4036 #define B_BE_R_SYM_LDOSPDIO_EN BIT(8)
4037 #define B_BE_R_SYM_ISO_HCILA BIT(4)
4038 #define B_BE_R_SYM_ISO_BTBRG2PP BIT(2)
4039 #define B_BE_R_SYM_ISO_BTSDIO2PP BIT(1)
4040 #define B_BE_R_SYM_ISO_SPDIO2PP BIT(0)
4043 #define B_BE_R_SYM_FEN_WLMACOFF BIT(31)
4044 #define B_BE_R_SYM_ISO_WA12PP BIT(28)
4045 #define B_BE_R_SYM_ISO_CMAC12PP BIT(25)
4046 #define B_BE_R_SYM_ISO_CMAC02PP BIT(24)
4047 #define B_BE_R_SYM_ISO_ADDA_P32PP BIT(23)
4048 #define B_BE_R_SYM_ISO_ADDA_P22PP BIT(22)
4049 #define B_BE_R_SYM_ISO_ADDA_P12PP BIT(21)
4050 #define B_BE_R_SYM_ISO_ADDA_P02PP BIT(20)
4051 #define B_BE_CMAC1_FEN BIT(17)
4052 #define B_BE_CMAC0_FEN BIT(16)
4053 #define B_BE_SYM_ISO_BBPON12PP BIT(13)
4054 #define B_BE_SYM_ISO_BB12PP BIT(12)
4055 #define B_BE_BOOT_RDY1 BIT(10)
4056 #define B_BE_FEN_BB1_IP_RSTN BIT(9)
4057 #define B_BE_FEN_BB1PLAT_RSTB BIT(8)
4058 #define B_BE_SYM_ISO_BBPON02PP BIT(5)
4059 #define B_BE_SYM_ISO_BB02PP BIT(4)
4060 #define B_BE_BOOT_RDY0 BIT(2)
4061 #define B_BE_FEN_BB_IP_RSTN BIT(1)
4062 #define B_BE_FEN_BBPLAT_RSTB BIT(0)
4065 #define B_BE_HOLD_AFTER_RESET BIT(11)
4066 #define B_BE_SYM_WLPLT_MEM_MUX_EN BIT(10)
4067 #define B_BE_WCPU_WARM_EN BIT(9)
4068 #define B_BE_SPIC_EN BIT(8)
4069 #define B_BE_UART_EN BIT(7)
4070 #define B_BE_IDDMA_EN BIT(6)
4071 #define B_BE_IPSEC_EN BIT(5)
4072 #define B_BE_HIOE_EN BIT(4)
4073 #define B_BE_APB_WRAP_EN BIT(2)
4074 #define B_BE_WCPU_EN BIT(1)
4075 #define B_BE_PLATFORM_EN BIT(0)
4078 #define B_BE_LPSOP_BBMEMDS BIT(30)
4079 #define B_BE_LPSOP_BBOFF BIT(29)
4080 #define B_BE_LPSOP_MACOFF BIT(28)
4081 #define B_BE_LPSOP_OFF_CAPC_EN BIT(27)
4082 #define B_BE_LPSOP_MEM_DS BIT(26)
4083 #define B_BE_LPSOP_XTALM_LPS BIT(23)
4084 #define B_BE_LPSOP_XTAL BIT(22)
4085 #define B_BE_LPSOP_ACLK_DIV_2 BIT(21)
4086 #define B_BE_LPSOP_ACLK_SEL BIT(20)
4087 #define B_BE_LPSOP_ASWRM BIT(17)
4088 #define B_BE_LPSOP_ASWR BIT(16)
4090 #define B_BE_LPSOP_DSWRSD BIT(10)
4091 #define B_BE_LPSOP_DSWRM BIT(9)
4092 #define B_BE_LPSOP_DSWR BIT(8)
4094 #define B_BE_FORCE_LEAVE_LPS BIT(3)
4095 #define B_BE_LPSOP_OLDSD BIT(2)
4096 #define B_BE_DIS_WLBT_LPSEN_LOPC BIT(1)
4097 #define B_BE_WL_LPS_EN BIT(0)
4100 #define B_BE_LPSROP_DMEM5_RSU_EN BIT(31)
4101 #define B_BE_LPSROP_DMEM4_RSU_EN BIT(30)
4102 #define B_BE_LPSROP_DMEM3_RSU_EN BIT(29)
4103 #define B_BE_LPSROP_DMEM2_RSU_EN BIT(28)
4104 #define B_BE_LPSROP_DMEM1_RSU_EN BIT(27)
4105 #define B_BE_LPSROP_DMEM0_RSU_EN BIT(26)
4106 #define B_BE_LPSROP_IMEM5_RSU_EN BIT(25)
4107 #define B_BE_LPSROP_IMEM4_RSU_EN BIT(24)
4108 #define B_BE_LPSROP_IMEM3_RSU_EN BIT(23)
4109 #define B_BE_LPSROP_IMEM2_RSU_EN BIT(22)
4110 #define B_BE_LPSROP_IMEM1_RSU_EN BIT(21)
4111 #define B_BE_LPSROP_IMEM0_RSU_EN BIT(20)
4112 #define B_BE_LPSROP_BB1_W_BB0 BIT(14)
4113 #define B_BE_LPSROP_CMAC1 BIT(13)
4114 #define B_BE_LPSROP_CMAC0 BIT(12)
4115 #define B_BE_LPSROP_XTALM BIT(11)
4116 #define B_BE_LPSROP_PLLM BIT(10)
4117 #define B_BE_LPSROP_HIOE BIT(9)
4118 #define B_BE_LPSROP_CPU BIT(8)
4119 #define B_BE_LPSROP_LOWPWRPLL BIT(7)
4123 #define B_BE_EF_ENT BIT(31)
4124 #define B_BE_EF_TCOLUMN_EN BIT(29)
4125 #define B_BE_BT_OTP_PWC_DIS BIT(28)
4126 #define B_BE_EF_RDT BIT(27)
4127 #define B_BE_R_SYM_AUTOLOAD_WITH_PMC_SEL BIT(24)
4129 #define B_BE_EF_BURST BIT(19)
4131 #define B_BE_EF_TROW_EN BIT(15)
4132 #define B_BE_EF_ERR_FLAG BIT(14)
4133 #define B_BE_EF_FBURST_DIS BIT(13)
4134 #define B_BE_EF_HT_SEL BIT(12)
4135 #define B_BE_EF_DSB_EN BIT(11)
4140 #define B_BE_DIS_IOWRAP_TIMEOUT BIT(16)
4141 #define B_BE_STOP_WL_PMC BIT(9)
4142 #define B_BE_STOP_SYM_PMC BIT(8)
4143 #define B_BE_SYM_REG_PCIE_WRMSK BIT(7)
4144 #define B_BE_BT_ACCESS_WL_PAGE0 BIT(6)
4145 #define B_BE_R_BE_RST_WLPMC BIT(5)
4146 #define B_BE_R_BE_RST_PD12N BIT(4)
4147 #define B_BE_SYSON_DIS_WLR_BE_WRMSK BIT(3)
4148 #define B_BE_SYSON_DIS_PMCR_BE_WRMSK BIT(2)
4152 #define B_BE_DMEM5_WLMCU_DS BIT(31)
4153 #define B_BE_DMEM4_WLMCU_DS BIT(30)
4154 #define B_BE_DMEM3_WLMCU_DS BIT(29)
4155 #define B_BE_DMEM2_WLMCU_DS BIT(28)
4156 #define B_BE_DMEM1_WLMCU_DS BIT(27)
4157 #define B_BE_DMEM0_WLMCU_DS BIT(26)
4158 #define B_BE_IMEM5_WLMCU_DS BIT(25)
4159 #define B_BE_IMEM4_WLMCU_DS BIT(24)
4160 #define B_BE_IMEM3_WLMCU_DS BIT(23)
4161 #define B_BE_IMEM2_WLMCU_DS BIT(22)
4162 #define B_BE_IMEM1_WLMCU_DS BIT(21)
4163 #define B_BE_IMEM0_WLMCU_DS BIT(20)
4164 #define B_BE_MEM_BBMCU1_DS BIT(19)
4165 #define B_BE_MEM_BBMCU0_DS_V1 BIT(17)
4166 #define B_BE_MEM_BT_DS BIT(10)
4167 #define B_BE_MEM_SDIO_LS BIT(9)
4168 #define B_BE_MEM_SDIO_DS BIT(8)
4169 #define B_BE_MEM_USB_LS BIT(7)
4170 #define B_BE_MEM_USB_DS BIT(6)
4171 #define B_BE_MEM_PCI_LS BIT(5)
4172 #define B_BE_MEM_PCI_DS BIT(4)
4173 #define B_BE_MEM_WLMAC_LS BIT(3)
4178 #define B_BE_PCIE_MIO_ASIF BIT(15)
4179 #define B_BE_PCIE_MIO_BYIOREG BIT(13)
4180 #define B_BE_PCIE_MIO_RE BIT(12)
4188 #define B_BE_HALT_H2C_TRIGGER BIT(0)
4191 #define B_BE_HALT_C2H_TRIGGER BIT(0)
4201 #define B_BE_WDT_DATACPU_WAKE_PCIE_EN BIT(12)
4202 #define B_BE_WDT_DATACPU_WAKE_USB_EN BIT(11)
4203 #define B_BE_WDT_WAKE_PCIE_EN BIT(10)
4204 #define B_BE_WDT_WAKE_USB_EN BIT(9)
4205 #define B_BE_SYM_DIS_HC_ACCESS_MAC BIT(8)
4206 #define B_BE_LPS_STATUS BIT(3)
4207 #define B_BE_HCI_TXDMA_BUSY BIT(2)
4212 #define B_BE_FS_RPWM_INT_EN_V1 BIT(24)
4213 #define B_BE_PCIE_HOTRST_EN BIT(22)
4214 #define B_BE_PCIE_SER_TIMEOUT_INDIC_EN BIT(21)
4215 #define B_BE_PCIE_RXI300_SLVTOUT_INDIC_EN BIT(20)
4216 #define B_BE_AON_PCIE_FLR_INT_EN BIT(19)
4217 #define B_BE_PCIE_ERR_INDIC_INT_EN BIT(18)
4218 #define B_BE_SDIO_ERR_INDIC_INT_EN BIT(17)
4219 #define B_BE_USB_ERR_INDIC_INT_EN BIT(16)
4220 #define B_BE_FS_GPIO27_INT_EN BIT(11)
4221 #define B_BE_FS_GPIO26_INT_EN BIT(10)
4222 #define B_BE_FS_GPIO25_INT_EN BIT(9)
4223 #define B_BE_FS_GPIO24_INT_EN BIT(8)
4224 #define B_BE_FS_GPIO23_INT_EN BIT(7)
4225 #define B_BE_FS_GPIO22_INT_EN BIT(6)
4226 #define B_BE_FS_GPIO21_INT_EN BIT(5)
4227 #define B_BE_FS_GPIO20_INT_EN BIT(4)
4228 #define B_BE_FS_GPIO19_INT_EN BIT(3)
4229 #define B_BE_FS_GPIO18_INT_EN BIT(2)
4230 #define B_BE_FS_GPIO17_INT_EN BIT(1)
4231 #define B_BE_FS_GPIO16_INT_EN BIT(0)
4234 #define B_BE_WDT_DATACPU_TIMEOUT_INT_EN BIT(25)
4235 #define B_BE_HALT_D2H_INT_EN BIT(24)
4236 #define B_BE_WDT_TIMEOUT_INT_EN BIT(22)
4237 #define B_BE_HALT_C2H_INT_EN BIT(21)
4238 #define B_BE_RON_INT_EN BIT(20)
4239 #define B_BE_PDNINT_EN BIT(19)
4240 #define B_BE_SPSANA_OCP_INT_EN BIT(18)
4241 #define B_BE_SPS_OCP_INT_EN BIT(17)
4242 #define B_BE_BTON_STS_UPDATE_INT_EN BIT(16)
4243 #define B_BE_GPIOF_INT_EN BIT(15)
4244 #define B_BE_GPIOE_INT_EN BIT(14)
4245 #define B_BE_GPIOD_INT_EN BIT(13)
4246 #define B_BE_GPIOC_INT_EN BIT(12)
4247 #define B_BE_GPIOB_INT_EN BIT(11)
4248 #define B_BE_GPIOA_INT_EN BIT(10)
4249 #define B_BE_GPIO9_INT_EN BIT(9)
4250 #define B_BE_GPIO8_INT_EN BIT(8)
4251 #define B_BE_GPIO7_INT_EN BIT(7)
4252 #define B_BE_GPIO6_INT_EN BIT(6)
4253 #define B_BE_GPIO5_INT_EN BIT(5)
4254 #define B_BE_GPIO4_INT_EN BIT(4)
4255 #define B_BE_GPIO3_INT_EN BIT(3)
4256 #define B_BE_GPIO2_INT_EN BIT(2)
4257 #define B_BE_GPIO1_INT_EN BIT(1)
4258 #define B_BE_GPIO0_INT_EN BIT(0)
4261 #define B_BE_WDT_DATACPU_TIMEOUT_INT BIT(25)
4262 #define B_BE_HALT_D2H_INT BIT(24)
4263 #define B_BE_WDT_TIMEOUT_INT BIT(22)
4264 #define B_BE_HALT_C2H_INT BIT(21)
4265 #define B_BE_RON_INT BIT(20)
4266 #define B_BE_PDNINT BIT(19)
4267 #define B_BE_SPSANA_OCP_INT BIT(18)
4268 #define B_BE_SPS_OCP_INT BIT(17)
4269 #define B_BE_BTON_STS_UPDATE_INT BIT(16)
4270 #define B_BE_GPIOF_INT BIT(15)
4271 #define B_BE_GPIOE_INT BIT(14)
4272 #define B_BE_GPIOD_INT BIT(13)
4273 #define B_BE_GPIOC_INT BIT(12)
4274 #define B_BE_GPIOB_INT BIT(11)
4275 #define B_BE_GPIOA_INT BIT(10)
4276 #define B_BE_GPIO9_INT BIT(9)
4277 #define B_BE_GPIO8_INT BIT(8)
4278 #define B_BE_GPIO7_INT BIT(7)
4279 #define B_BE_GPIO6_INT BIT(6)
4280 #define B_BE_GPIO5_INT BIT(5)
4281 #define B_BE_GPIO4_INT BIT(4)
4282 #define B_BE_GPIO3_INT BIT(3)
4283 #define B_BE_GPIO2_INT BIT(2)
4284 #define B_BE_GPIO1_INT BIT(1)
4285 #define B_BE_GPIO0_INT BIT(0)
4290 #define B_BE_WDT_PLT_RST_EN BIT(17)
4291 #define B_BE_FW_SEC_AUTH_DONE BIT(14)
4292 #define B_BE_FW_CPU_UTIL_STS_EN BIT(13)
4293 #define B_BE_BBMCU1_FWDL_EN BIT(12)
4294 #define B_BE_BBMCU0_FWDL_EN BIT(11)
4295 #define B_BE_DATACPU_FWDL_EN BIT(10)
4296 #define B_BE_WLANCPU_FWDL_EN BIT(9)
4297 #define B_BE_WCPU_ROM_CUT_GET BIT(8)
4300 #define B_BE_H2C_PATH_RDY BIT(1)
4301 #define B_BE_DLFW_PATH_RDY BIT(0)
4307 #define B_BE_EN_32K BIT(31)
4314 #define B_BE_NULL_POINTER_INDC BIT(7)
4315 #define B_BE_ROM_ASSERT_INDC BIT(6)
4316 #define B_BE_RAM_ASSERT_INDC BIT(5)
4317 #define B_BE_FW_IMAGE_TYPE BIT(4)
4318 #define B_BE_UDM0_TRAP_LOOP_CTRL BIT(2)
4319 #define B_BE_UDM0_SEND_HALTC2H_CTRL BIT(1)
4320 #define B_BE_UDM0_DBG_MODE_CTRL BIT(0)
4338 #define B_BE_REG_CP_ICPX2 BIT(14)
4342 #define B_BE_REG_CK_DEBUG_BT BIT(3)
4343 #define B_BE_EN_PC_LDO BIT(2)
4348 #define B_BE_REG_CK_MON_CK960M_EN BIT(28)
4349 #define B_BE_REG_XTAL_FREQ_SEL BIT(27)
4350 #define B_BE_REG_XTAL_EDGE_SEL BIT(26)
4351 #define B_BE_REG_VCO_KVCO BIT(25)
4352 #define B_BE_REG_SDM_EDGE_SEL BIT(24)
4353 #define B_BE_REG_SDM_CK_SEL BIT(23)
4354 #define B_BE_REG_SDM_CK_GATED BIT(22)
4355 #define B_BE_REG_PFD_RESET_GATED BIT(21)
4371 #define B_BE_REG_CK_DEBUG_BT_MON BIT(15)
4372 #define B_BE_REG_BT_CLK_BUF_POWER BIT(14)
4373 #define B_BE_REG_BG_OUT_BTADC_V1 BIT(13)
4374 #define B_BE_REG_SEL_V18 BIT(11)
4375 #define B_BE_REG_FRAC_EN BIT(10)
4376 #define B_BE_REG_CK1920M_EN BIT(9)
4377 #define B_BE_REG_CK1280M_EN BIT(8)
4380 #define B_BE_REG_VC_TH BIT(3)
4381 #define B_BE_REG_VC_TL BIT(2)
4382 #define B_BE_REG_CK40M_EN BIT(1)
4383 #define B_BE_REG_CK640M_EN BIT(0)
4389 #define B_BE_WL_XTAL_SI_CMD_POLL BIT(31)
4410 #define B_BE_DCPU_SYM_DPLT_MEM_MUX_EN BIT(10)
4411 #define B_BE_DCPU_WARM_EN BIT(9)
4412 #define B_BE_DCPU_UART_EN BIT(7)
4413 #define B_BE_DCPU_IDDMA_EN BIT(6)
4414 #define B_BE_DCPU_APB_WRAP_EN BIT(2)
4415 #define B_BE_DCPU_EN BIT(1)
4416 #define B_BE_DCPU_PLATFORM_EN BIT(0)
4419 #define B_BE_PL_AXIDMA_RRESP_ERR_MASK BIT(6)
4420 #define B_BE_PL_AXIDMA_BRESP_ERR_MASK BIT(5)
4421 #define B_BE_PL_AXIDMA_FC_ERR_MASK BIT(4)
4422 #define B_BE_PL_AXIDMA_TXBD_LEN0_MASK BIT(3)
4423 #define B_BE_PL_AXIDMA_TXBD_4KBOUD_LENERR_MASK BIT(2)
4424 #define B_BE_PL_AXIDMA_TXBD_RX_STUCK_MASK BIT(1)
4425 #define B_BE_PL_AXIDMA_TXBD_TX_STUCK_MASK BIT(0)
4438 #define B_BE_PL_AXIDMA_RRESP_ERR BIT(6)
4439 #define B_BE_PL_AXIDMA_BRESP_ERR BIT(5)
4440 #define B_BE_PL_AXIDMA_FC_ERR BIT(4)
4441 #define B_BE_PL_AXIDMA_TXBD_LEN0 BIT(3)
4442 #define B_BE_PL_AXIDMA_TXBD_4KBOUD_LENERR BIT(2)
4443 #define B_BE_PL_AXIDMA_TXBD_RX_STUCK BIT(1)
4444 #define B_BE_PL_AXIDMA_TXBD_TX_STUCK BIT(0)
4449 #define B_BE_WLAN_WDT_TIMEOUT BIT(31)
4450 #define B_BE_WLAN_WDT_TIMER_CLEAR BIT(4)
4451 #define B_BE_WLAN_WDT_BYPASS BIT(1)
4452 #define B_BE_WLAN_WDT_ENABLE BIT(0)
4455 #define B_BE_AXIDMA_WDT_TIMEOUT BIT(31)
4456 #define B_BE_AXIDMA_WDT_TIMER_CLEAR BIT(4)
4457 #define B_BE_AXIDMA_WDT_BYPASS BIT(1)
4458 #define B_BE_AXIDMA_WDT_ENABLE BIT(0)
4461 #define B_BE_AON_WDT_TIMEOUT BIT(31)
4462 #define B_BE_AON_WDT_TIMER_CLEAR BIT(4)
4463 #define B_BE_AON_WDT_BYPASS BIT(1)
4464 #define B_BE_AON_WDT_ENABLE BIT(0)
4479 #define B_BE_LOCAL_WDT_TIMEOUT BIT(31)
4480 #define B_BE_LOCAL_WDT_TIMER_CLEAR BIT(4)
4481 #define B_BE_LOCAL_WDT_BYPASS BIT(1)
4482 #define B_BE_LOCAL_WDT_ENABLE BIT(0)
4485 #define B_BE_MDIO_WDT_TIMEOUT BIT(31)
4486 #define B_BE_MDIO_WDT_TIMER_CLEAR BIT(4)
4487 #define B_BE_MDIO_WDT_BYPASS BIT(1)
4488 #define B_BE_MDIO_WDT_ENABLE BIT(0)
4491 #define B_BE_LA_MODE_WDT_TIMEOUT BIT(31)
4492 #define B_BE_LA_MODE_WDT_TIMER_CLEAR BIT(4)
4493 #define B_BE_LA_MODE_WDT_BYPASS BIT(1)
4494 #define B_BE_LA_MODE_WDT_ENABLE BIT(0)
4497 #define B_BE_WDT_AR_TIMEOUT BIT(31)
4498 #define B_BE_WDT_AR_TIMER_CLEAR BIT(4)
4499 #define B_BE_WDT_AR_BYPASS BIT(1)
4500 #define B_BE_WDT_AR_ENABLE BIT(0)
4503 #define B_BE_WDT_AW_TIMEOUT BIT(31)
4504 #define B_BE_WDT_AW_TIMER_CLEAR BIT(4)
4505 #define B_BE_WDT_AW_BYPASS BIT(1)
4506 #define B_BE_WDT_AW_ENABLE BIT(0)
4509 #define B_BE_WDT_W_TIMEOUT BIT(31)
4510 #define B_BE_WDT_W_TIMER_CLEAR BIT(4)
4511 #define B_BE_WDT_W_BYPASS BIT(1)
4512 #define B_BE_WDT_W_ENABLE BIT(0)
4515 #define B_BE_WDT_B_TIMEOUT BIT(31)
4516 #define B_BE_WDT_B_TIMER_CLEAR BIT(4)
4517 #define B_BE_WDT_B_BYPASS BIT(1)
4518 #define B_BE_WDT_B_ENABLE BIT(0)
4521 #define B_BE_WDT_R_TIMEOUT BIT(31)
4522 #define B_BE_WDT_R_TIMER_CLEAR BIT(4)
4523 #define B_BE_WDT_R_BYPASS BIT(1)
4524 #define B_BE_WDT_R_ENABLE BIT(0)
4527 #define B_BE_ENABLE_LTR_CTL_DECISION BIT(31)
4528 #define B_BE_LAT_LTR_IDX_DRV_VLD_V1 BIT(24)
4530 #define B_BE_LAT_LTR_IDX_FW_VLD_V1 BIT(21)
4532 #define B_BE_LAT_LTR_IDX_HW_VLD_V1 BIT(18)
4534 #define B_BE_LTR_IDX_DRV_V1_MASK GENMASK(15, 14)
4535 #define B_BE_LTR_REQ_DRV_V1 BIT(13)
4538 #define B_BE_LTR_DRV_DEC_EN_V1 BIT(6)
4539 #define B_BE_LTR_FW_DEC_EN_V1 BIT(5)
4540 #define B_BE_LTR_HW_DEC_EN_V1 BIT(4)
4557 #define B_BE_H2CREG_TRIGGER BIT(0)
4559 #define B_BE_C2HREG_TRIGGER BIT(0)
4562 #define B_BE_HCI_CR_PROTECT BIT(31)
4563 #define B_BE_HCI_TRXBUF_EN BIT(2)
4564 #define B_BE_HCI_RXDMA_EN BIT(1)
4565 #define B_BE_HCI_TXDMA_EN BIT(0)
4571 #define B_BE_DMAC_CRPRT BIT(31)
4572 #define B_BE_MAC_FUNC_EN BIT(30)
4573 #define B_BE_DMAC_FUNC_EN BIT(29)
4574 #define B_BE_MPDU_PROC_EN BIT(28)
4575 #define B_BE_WD_RLS_EN BIT(27)
4576 #define B_BE_DLE_WDE_EN BIT(26)
4577 #define B_BE_TXPKT_CTRL_EN BIT(25)
4578 #define B_BE_STA_SCH_EN BIT(24)
4579 #define B_BE_DLE_PLE_EN BIT(23)
4580 #define B_BE_PKT_BUF_EN BIT(22)
4581 #define B_BE_DMAC_TBL_EN BIT(21)
4582 #define B_BE_PKT_IN_EN BIT(20)
4583 #define B_BE_DLE_CPUIO_EN BIT(19)
4584 #define B_BE_DISPATCHER_EN BIT(18)
4585 #define B_BE_BBRPT_EN BIT(17)
4586 #define B_BE_MAC_SEC_EN BIT(16)
4587 #define B_BE_DMACREG_GCKEN BIT(15)
4588 #define B_BE_H_AXIDMA_EN BIT(14)
4589 #define B_BE_DMAC_MLO_EN BIT(11)
4590 #define B_BE_PLRLS_EN BIT(10)
4591 #define B_BE_P_AXIDMA_EN BIT(9)
4592 #define B_BE_DLE_DATACPUIO_EN BIT(8)
4593 #define B_BE_LTR_CTL_EN BIT(7)
4596 #define B_BE_MAC_CKEN BIT(30)
4597 #define B_BE_DMAC_CKEN BIT(29)
4598 #define B_BE_MPDU_CKEN BIT(28)
4599 #define B_BE_WD_RLS_CLK_EN BIT(27)
4600 #define B_BE_DLE_WDE_CLK_EN BIT(26)
4601 #define B_BE_TXPKT_CTRL_CLK_EN BIT(25)
4602 #define B_BE_STA_SCH_CLK_EN BIT(24)
4603 #define B_BE_DLE_PLE_CLK_EN BIT(23)
4604 #define B_BE_PKTBUF_CKEN BIT(22)
4605 #define B_BE_DMAC_TABLE_CLK_EN BIT(21)
4606 #define B_BE_PKT_IN_CLK_EN BIT(20)
4607 #define B_BE_DLE_CPUIO_CLK_EN BIT(19)
4608 #define B_BE_DISPATCHER_CLK_EN BIT(18)
4609 #define B_BE_BBRPT_CLK_EN BIT(17)
4610 #define B_BE_MAC_SEC_CLK_EN BIT(16)
4611 #define B_BE_H_AXIDMA_CKEN BIT(14)
4612 #define B_BE_DMAC_MLO_CKEN BIT(11)
4613 #define B_BE_PLRLS_CKEN BIT(10)
4614 #define B_BE_P_AXIDMA_CKEN BIT(9)
4615 #define B_BE_DLE_DATACPUIO_CKEN BIT(8)
4618 #define B_BE_LTR_REQ_FW BIT(18)
4621 #define B_BE_LTR_WD_NOEMP_CHK BIT(1)
4622 #define B_BE_LTR_HW_EN BIT(0)
4626 #define B_BE_LTR_IDX_IDLE_MASK GENMASK(15, 14)
4629 #define B_BE_EN_LTR_CMAC_RX_USE_PG_CHK BIT(3)
4630 #define B_BE_EN_LTR_WD_NON_EMPTY_CHK BIT(2)
4631 #define B_BE_EN_LTR_HAXIDMA_TX_IDLE_CHK BIT(1)
4632 #define B_BE_EN_LTR_HAXIDMA_RX_IDLE_CHK BIT(0)
4639 #define B_BE_HWAMSDU_PADDING_MODE BIT(31)
4641 #define B_BE_DMAC_ADDR_MODE BIT(12)
4642 #define B_BE_DMAC_CTRL_INFO_SER_IO BIT(11)
4654 #define B_BE_DMAC_BB_CTRL_39 BIT(31)
4655 #define B_BE_DMAC_BB_CTRL_38 BIT(30)
4656 #define B_BE_DMAC_BB_CTRL_37 BIT(29)
4657 #define B_BE_DMAC_BB_CTRL_36 BIT(28)
4658 #define B_BE_DMAC_BB_CTRL_35 BIT(27)
4659 #define B_BE_DMAC_BB_CTRL_34 BIT(26)
4660 #define B_BE_DMAC_BB_CTRL_33 BIT(25)
4661 #define B_BE_DMAC_BB_CTRL_32 BIT(24)
4662 #define B_BE_DMAC_BB_CTRL_31 BIT(23)
4663 #define B_BE_DMAC_BB_CTRL_30 BIT(22)
4664 #define B_BE_DMAC_BB_CTRL_29 BIT(21)
4665 #define B_BE_DMAC_BB_CTRL_28 BIT(20)
4666 #define B_BE_DMAC_BB_CTRL_27 BIT(19)
4667 #define B_BE_DMAC_BB_CTRL_26 BIT(18)
4668 #define B_BE_DMAC_BB_CTRL_25 BIT(17)
4669 #define B_BE_DMAC_BB_CTRL_24 BIT(16)
4670 #define B_BE_DMAC_BB_CTRL_23 BIT(15)
4671 #define B_BE_DMAC_BB_CTRL_22 BIT(14)
4672 #define B_BE_DMAC_BB_CTRL_21 BIT(13)
4673 #define B_BE_DMAC_BB_CTRL_20 BIT(12)
4674 #define B_BE_DMAC_BB_CTRL_19 BIT(11)
4675 #define B_BE_DMAC_BB_CTRL_18 BIT(10)
4676 #define B_BE_DMAC_BB_CTRL_17 BIT(9)
4677 #define B_BE_DMAC_BB_CTRL_16 BIT(8)
4678 #define B_BE_DMAC_BB_CTRL_15 BIT(7)
4679 #define B_BE_DMAC_BB_CTRL_14 BIT(6)
4680 #define B_BE_DMAC_BB_CTRL_13 BIT(5)
4681 #define B_BE_DMAC_BB_CTRL_12 BIT(4)
4682 #define B_BE_DMAC_BB_CTRL_11 BIT(3)
4683 #define B_BE_DMAC_BB_CTRL_10 BIT(2)
4684 #define B_BE_DMAC_BB_CTRL_9 BIT(1)
4685 #define B_BE_DMAC_BB_CTRL_8 BIT(0)
4688 #define B_BE_PLE_EMPTY_QTA_DMAC_H2D BIT(27)
4689 #define B_BE_PLE_EMPTY_QTA_DMAC_CPUIO BIT(26)
4690 #define B_BE_PLE_EMPTY_QTA_DMAC_MPDU_TX BIT(25)
4691 #define B_BE_PLE_EMPTY_QTA_DMAC_WLAN_CPU BIT(24)
4692 #define B_BE_PLE_EMPTY_QTA_DMAC_H2C BIT(23)
4693 #define B_BE_PLE_EMPTY_QTA_DMAC_B1_TXPL BIT(22)
4694 #define B_BE_PLE_EMPTY_QTA_DMAC_B0_TXPL BIT(21)
4695 #define B_BE_WDE_EMPTY_QTA_DMAC_CPUIO BIT(20)
4696 #define B_BE_WDE_EMPTY_QTA_DMAC_PKTIN BIT(19)
4697 #define B_BE_WDE_EMPTY_QTA_DMAC_DATA_CPU BIT(18)
4698 #define B_BE_WDE_EMPTY_QTA_DMAC_WLAN_CPU BIT(17)
4699 #define B_BE_WDE_EMPTY_QTA_DMAC_HIF BIT(16)
4700 #define B_BE_WDE_EMPTY_QUE_CMAC_B1_HIQ BIT(15)
4701 #define B_BE_WDE_EMPTY_QUE_CMAC_B1_MBH BIT(14)
4702 #define B_BE_WDE_EMPTY_QUE_CMAC_B0_OTHERS BIT(13)
4703 #define B_BE_WDE_EMPTY_QUE_DMAC_MLO_ACQ BIT(12)
4704 #define B_BE_WDE_EMPTY_QUE_DMAC_MLO_MISC BIT(11)
4705 #define B_BE_WDE_EMPTY_QUE_DMAC_PKTIN BIT(10)
4706 #define B_BE_PLE_EMPTY_QUE_DMAC_SEC_TX BIT(9)
4707 #define B_BE_PLE_EMPTY_QUE_DMAC_MPDU_TX BIT(8)
4708 #define B_BE_WDE_EMPTY_QUE_OTHERS BIT(7)
4709 #define B_BE_WDE_EMPTY_QUE_CMAC_WMM3 BIT(6)
4710 #define B_BE_WDE_EMPTY_QUE_CMAC_WMM2 BIT(5)
4711 #define B_BE_WDE_EMPTY_QUE_CMAC0_WMM1 BIT(4)
4712 #define B_BE_WDE_EMPTY_QUE_CMAC0_WMM0 BIT(3)
4713 #define B_BE_WDE_EMPTY_QUE_CMAC1_MBH BIT(2)
4714 #define B_BE_WDE_EMPTY_QUE_CMAC0_MBH BIT(1)
4715 #define B_BE_WDE_EMPTY_QUE_CMAC0_ALL_AC BIT(0)
4718 #define B_BE_PLE_EMPTY_QTA_CMAC_DMA_TXRPT BIT(21)
4719 #define B_BE_PLE_EMPTY_QTA_DMAC_WDRLS BIT(20)
4720 #define B_BE_PLE_EMPTY_QTA_CMAC1_DMA_BBRPT BIT(19)
4721 #define B_BE_PLE_EMPTY_QTA_CMAC1_DMA_RX BIT(18)
4722 #define B_BE_PLE_EMPTY_QTA_CMAC0_DMA_RX BIT(17)
4723 #define B_BE_PLE_EMPTY_QTA_DMAC_C2H BIT(16)
4724 #define B_BE_PLE_EMPTY_QUE_DMAC_PLRLS BIT(5)
4725 #define B_BE_PLE_EMPTY_QUE_DMAC_CPUIO BIT(4)
4726 #define B_BE_PLE_EMPTY_QUE_DMAC_SEC_RX BIT(3)
4727 #define B_BE_PLE_EMPTY_QUE_DMAC_MPDU_RX BIT(2)
4728 #define B_BE_PLE_EMPTY_QUE_DMAC_HDP BIT(1)
4729 #define B_BE_WDE_EMPTY_QUE_DMAC_WDRLS BIT(0)
4769 #define B_BE_DMAC_NOTX_ERR_INT_EN BIT(21)
4770 #define B_BE_DMAC_NORX_ERR_INT_EN BIT(20)
4771 #define B_BE_DLE_DATACPUIO_ERR_INT_EN BIT(19)
4772 #define B_BE_PLRSL_ERR_INT_EN BIT(18)
4773 #define B_BE_MLO_ERR_INT_EN BIT(17)
4774 #define B_BE_DMAC_FW_ERR_INT_EN BIT(16)
4775 #define B_BE_H_AXIDMA_ERR_INT_EN BIT(14)
4776 #define B_BE_P_AXIDMA_ERR_INT_EN BIT(13)
4777 #define B_BE_HCI_BUF_ERR_INT_EN BIT(12)
4778 #define B_BE_BBRPT_ERR_INT_EN BIT(11)
4779 #define B_BE_DLE_CPUIO_ERR_INT_EN BIT(10)
4780 #define B_BE_APB_BRIDGE_ERR_INT_EN BIT(9)
4781 #define B_BE_DISPATCH_ERR_INT_EN BIT(8)
4782 #define B_BE_PKTIN_ERR_INT_EN BIT(7)
4783 #define B_BE_PLE_DLE_ERR_INT_EN BIT(6)
4784 #define B_BE_TXPKTCTRL_ERR_INT_EN BIT(5)
4785 #define B_BE_WDE_DLE_ERR_INT_EN BIT(4)
4786 #define B_BE_STA_SCHEDULER_ERR_INT_EN BIT(3)
4787 #define B_BE_MPDU_ERR_INT_EN BIT(2)
4788 #define B_BE_WSEC_ERR_INT_EN BIT(1)
4789 #define B_BE_WDRLS_ERR_INT_EN BIT(0)
4792 #define B_BE_DLE_DATACPUIO_ERR_INT BIT(19)
4793 #define B_BE_PLRLS_ERR_INT BIT(18)
4794 #define B_BE_MLO_ERR_INT BIT(17)
4795 #define B_BE_DMAC_FW_ERR_IDCT BIT(16)
4796 #define B_BE_H_AXIDMA_ERR_INT BIT(14)
4797 #define B_BE_P_AXIDMA_ERR_INT BIT(13)
4798 #define B_BE_HCI_BUF_ERR_FLAG BIT(12)
4799 #define B_BE_BBRPT_ERR_FLAG BIT(11)
4800 #define B_BE_DLE_CPUIO_ERR_FLAG BIT(10)
4801 #define B_BE_APB_BRIDGE_ERR_FLAG BIT(9)
4802 #define B_BE_DISPATCH_ERR_FLAG BIT(8)
4803 #define B_BE_PKTIN_ERR_FLAG BIT(7)
4804 #define B_BE_PLE_DLE_ERR_FLAG BIT(6)
4805 #define B_BE_TXPKTCTRL_ERR_FLAG BIT(5)
4806 #define B_BE_WDE_DLE_ERR_FLAG BIT(4)
4807 #define B_BE_STA_SCHEDULER_ERR_FLAG BIT(3)
4808 #define B_BE_MPDU_ERR_FLAG BIT(2)
4809 #define B_BE_WSEC_ERR_FLAG BIT(1)
4810 #define B_BE_WDRLS_ERR_FLAG BIT(0)
4813 #define B_BE_REUSE_SIZE_ERR BIT(31)
4814 #define B_BE_REUSE_EN_ERR BIT(30)
4815 #define B_BE_STF_OQT_UNDERFLOW_ERR BIT(29)
4816 #define B_BE_STF_OQT_OVERFLOW_ERR BIT(28)
4817 #define B_BE_STF_WRFF_UNDERFLOW_ERR BIT(27)
4818 #define B_BE_STF_WRFF_OVERFLOW_ERR BIT(26)
4819 #define B_BE_STF_CMD_UNDERFLOW_ERR BIT(25)
4820 #define B_BE_STF_CMD_OVERFLOW_ERR BIT(24)
4821 #define B_BE_REUSE_SIZE_ZERO_ERR BIT(23)
4822 #define B_BE_REUSE_PKT_CNT_ERR BIT(22)
4823 #define B_BE_CDT_PTR_TIMEOUT_ERR BIT(21)
4824 #define B_BE_CDT_HCI_TIMEOUT_ERR BIT(20)
4825 #define B_BE_HDT_PTR_TIMEOUT_ERR BIT(19)
4826 #define B_BE_HDT_HCI_TIMEOUT_ERR BIT(18)
4827 #define B_BE_CDT_ADDR_INFO_LEN_ERR BIT(17)
4828 #define B_BE_HDT_ADDR_INFO_LEN_ERR BIT(16)
4829 #define B_BE_CDR_DMA_TIMEOUT_ERR BIT(15)
4830 #define B_BE_CDR_RX_TIMEOUT_ERR BIT(14)
4831 #define B_BE_PLE_OUTPUT_ERR BIT(12)
4832 #define B_BE_PLE_RESPOSE_ERR BIT(11)
4833 #define B_BE_PLE_BURST_NUM_ERR BIT(10)
4834 #define B_BE_PLE_NULL_PKT_ERR BIT(9)
4835 #define B_BE_PLE_FLOW_CTRL_ERR BIT(8)
4836 #define B_BE_HDR_DMA_TIMEOUT_ERR BIT(7)
4837 #define B_BE_HDR_RX_TIMEOUT_ERR BIT(6)
4838 #define B_BE_WDE_OUTPUT_ERR BIT(4)
4839 #define B_BE_WDE_RESPONSE_ERR BIT(3)
4840 #define B_BE_WDE_BURST_NUM_ERR BIT(2)
4841 #define B_BE_WDE_NULL_PKT_ERR BIT(1)
4842 #define B_BE_WDE_FLOW_CTRL_ERR BIT(0)
4845 #define B_BE_HR_WRFF_UNDERFLOW_ERR BIT(31)
4846 #define B_BE_HR_WRFF_OVERFLOW_ERR BIT(30)
4847 #define B_BE_HR_CHKSUM_FSM_ERR BIT(29)
4848 #define B_BE_HR_SHIFT_DMA_CFG_ERR BIT(28)
4849 #define B_BE_HR_DMA_PROCESS_ERR BIT(27)
4850 #define B_BE_HR_TOTAL_LEN_UNDER_ERR BIT(26)
4851 #define B_BE_HR_SHIFT_EN_ERR BIT(25)
4852 #define B_BE_HR_AGG_CFG_ERR BIT(24)
4853 #define B_BE_HR_PLD_LEN_ZERO_ERR BIT(22)
4854 #define B_BE_HT_ILL_CH_ERR BIT(20)
4855 #define B_BE_HT_ADDR_INFO_LEN_ERR BIT(18)
4856 #define B_BE_HT_WD_LEN_OVER_ERR BIT(17)
4857 #define B_BE_HT_PLD_CMD_UNDERFLOW_ERR BIT(16)
4858 #define B_BE_HT_PLD_CMD_OVERFLOW_ERR BIT(15)
4859 #define B_BE_HT_WRFF_UNDERFLOW_ERR BIT(14)
4860 #define B_BE_HT_WRFF_OVERFLOW_ERR BIT(13)
4861 #define B_BE_HT_CHKSUM_FSM_ERR BIT(12)
4862 #define B_BE_HT_NON_IDLE_PKT_STR_ERR BIT(11)
4863 #define B_BE_HT_PRE_SUB_BE_ERR BIT(10)
4864 #define B_BE_HT_WD_CHKSUM_ERR BIT(9)
4865 #define B_BE_HT_CHANNEL_DMA_ERR BIT(8)
4866 #define B_BE_HT_OFFSET_UNMATCH_ERR BIT(7)
4867 #define B_BE_HT_PAYLOAD_UNDER_ERR BIT(6)
4868 #define B_BE_HT_PAYLOAD_OVER_ERR BIT(5)
4869 #define B_BE_HT_PERMU_FF_UNDERFLOW_ERR BIT(4)
4870 #define B_BE_HT_PERMU_FF_OVERFLOW_ERR BIT(3)
4871 #define B_BE_HT_PKT_FAIL_ERR BIT(2)
4872 #define B_BE_HT_CH_ID_ERR BIT(1)
4873 #define B_BE_HT_EP_CH_DIFF_ERR BIT(0)
4876 #define B_BE_CR_PLD_LEN_ERR BIT(30)
4877 #define B_BE_CR_WRFF_UNDERFLOW_ERR BIT(29)
4878 #define B_BE_CR_WRFF_OVERFLOW_ERR BIT(28)
4879 #define B_BE_CR_SHIFT_DMA_CFG_ERR BIT(27)
4880 #define B_BE_CR_DMA_PROCESS_ERR BIT(26)
4881 #define B_BE_CR_SHIFT_EN_ERR BIT(24)
4882 #define B_BE_REUSE_FIFO_B_UNDER_ERR BIT(22)
4883 #define B_BE_REUSE_FIFO_B_OVER_ERR BIT(21)
4884 #define B_BE_REUSE_FIFO_A_UNDER_ERR BIT(20)
4885 #define B_BE_REUSE_FIFO_A_OVER_ERR BIT(19)
4886 #define B_BE_CT_ADDR_INFO_LEN_MISS_ERR BIT(17)
4887 #define B_BE_CT_WD_LEN_OVER_ERR BIT(16)
4888 #define B_BE_CT_F2P_SEQ_ERR BIT(15)
4889 #define B_BE_CT_F2P_QSEL_ERR BIT(14)
4890 #define B_BE_CT_PLD_CMD_UNDERFLOW_ERR BIT(13)
4891 #define B_BE_CT_PLD_CMD_OVERFLOW_ERR BIT(12)
4892 #define B_BE_CT_PRE_SUB_ERR BIT(11)
4893 #define B_BE_CT_WD_CHKSUM_ERR BIT(10)
4894 #define B_BE_CT_CHANNEL_DMA_ERR BIT(9)
4895 #define B_BE_CT_OFFSET_UNMATCH_ERR BIT(8)
4896 #define B_BE_F2P_TOTAL_NUM_ERR BIT(7)
4897 #define B_BE_CT_PAYLOAD_UNDER_ERR BIT(6)
4898 #define B_BE_CT_PAYLOAD_OVER_ERR BIT(5)
4899 #define B_BE_CT_PERMU_FF_UNDERFLOW_ERR BIT(4)
4900 #define B_BE_CT_PERMU_FF_OVERFLOW_ERR BIT(3)
4901 #define B_BE_CT_CH_ID_ERR BIT(2)
4902 #define B_BE_CT_EP_CH_DIFF_ERR BIT(0)
4905 #define B_BE_REUSE_SIZE_ERR_INT_EN BIT(31)
4906 #define B_BE_REUSE_EN_ERR_INT_EN BIT(30)
4907 #define B_BE_STF_OQT_UNDERFLOW_ERR_INT_EN BIT(29)
4908 #define B_BE_STF_OQT_OVERFLOW_ERR_INT_EN BIT(28)
4909 #define B_BE_STF_WRFF_UNDERFLOW_ERR_INT_EN BIT(27)
4910 #define B_BE_STF_WRFF_OVERFLOW_ERR_INT_EN BIT(26)
4911 #define B_BE_STF_CMD_UNDERFLOW_ERR_INT_EN BIT(25)
4912 #define B_BE_STF_CMD_OVERFLOW_ERR_INT_EN BIT(24)
4913 #define B_BE_REUSE_SIZE_ZERO_ERR_INT_EN BIT(23)
4914 #define B_BE_REUSE_PKT_CNT_ERR_INT_EN BIT(22)
4915 #define B_BE_CDT_PTR_TIMEOUT_ERR_INT_EN BIT(21)
4916 #define B_BE_CDT_HCI_TIMEOUT_ERR_INT_EN BIT(20)
4917 #define B_BE_HDT_PTR_TIMEOUT_ERR_INT_EN BIT(19)
4918 #define B_BE_HDT_HCI_TIMEOUT_ERR_INT_EN BIT(18)
4919 #define B_BE_CDT_ADDR_INFO_LEN_ERR_INT_EN BIT(17)
4920 #define B_BE_HDT_ADDR_INFO_LEN_ERR_INT_EN BIT(16)
4921 #define B_BE_CDR_DMA_TIMEOUT_ERR_INT_EN BIT(15)
4922 #define B_BE_CDR_RX_TIMEOUT_ERR_INT_EN BIT(14)
4923 #define B_BE_PLE_OUTPUT_ERR_INT_EN BIT(12)
4924 #define B_BE_PLE_RESPOSE_ERR_INT_EN BIT(11)
4925 #define B_BE_PLE_BURST_NUM_ERR_INT_EN BIT(10)
4926 #define B_BE_PLE_NULL_PKT_ERR_INT_EN BIT(9)
4927 #define B_BE_PLE_FLOW_CTRL_ERR_INT_EN BIT(8)
4928 #define B_BE_HDR_DMA_TIMEOUT_ERR_INT_EN BIT(7)
4929 #define B_BE_HDR_RX_TIMEOUT_ERR_INT_EN BIT(6)
4930 #define B_BE_WDE_OUTPUT_ERR_INT_EN BIT(4)
4931 #define B_BE_WDE_RESPONSE_ERR_INT_EN BIT(3)
4932 #define B_BE_WDE_BURST_NUM_ERR_INT_EN BIT(2)
4933 #define B_BE_WDE_NULL_PKT_ERR_INT_EN BIT(1)
4934 #define B_BE_WDE_FLOW_CTRL_ERR_INT_EN BIT(0)
4973 #define B_BE_HR_WRFF_UNDERFLOW_ERR_INT_EN BIT(31)
4974 #define B_BE_HR_WRFF_OVERFLOW_ERR_INT_EN BIT(30)
4975 #define B_BE_HR_CHKSUM_FSM_ERR_INT_EN BIT(29)
4976 #define B_BE_HR_SHIFT_DMA_CFG_ERR_INT_EN BIT(28)
4977 #define B_BE_HR_DMA_PROCESS_ERR_INT_EN BIT(27)
4978 #define B_BE_HR_TOTAL_LEN_UNDER_ERR_INT_EN BIT(26)
4979 #define B_BE_HR_SHIFT_EN_ERR_INT_EN BIT(25)
4980 #define B_BE_HR_AGG_CFG_ERR_INT_EN BIT(24)
4981 #define B_BE_HR_PLD_LEN_ZERO_ERR_INT_EN BIT(22)
4982 #define B_BE_HT_ILL_CH_ERR_INT_EN BIT(20)
4983 #define B_BE_HT_ADDR_INFO_LEN_ERR_INT_EN BIT(18)
4984 #define B_BE_HT_WD_LEN_OVER_ERR_INT_EN BIT(17)
4985 #define B_BE_HT_PLD_CMD_UNDERFLOW_ERR_INT_EN BIT(16)
4986 #define B_BE_HT_PLD_CMD_OVERFLOW_ERR_INT_EN BIT(15)
4987 #define B_BE_HT_WRFF_UNDERFLOW_ERR_INT_EN BIT(14)
4988 #define B_BE_HT_WRFF_OVERFLOW_ERR_INT_EN BIT(13)
4989 #define B_BE_HT_CHKSUM_FSM_ERR_INT_EN BIT(12)
4990 #define B_BE_HT_NON_IDLE_PKT_STR_ERR_EN BIT(11)
4991 #define B_BE_HT_PRE_SUB_ERR_INT_EN BIT(10)
4992 #define B_BE_HT_WD_CHKSUM_ERR_INT_EN BIT(9)
4993 #define B_BE_HT_CHANNEL_DMA_ERR_INT_EN BIT(8)
4994 #define B_BE_HT_OFFSET_UNMATCH_ERR_INT_EN BIT(7)
4995 #define B_BE_HT_PAYLOAD_UNDER_ERR_INT_EN BIT(6)
4996 #define B_BE_HT_PAYLOAD_OVER_ERR_INT_EN BIT(5)
4997 #define B_BE_HT_PERMU_FF_UNDERFLOW_ERR_INT_EN BIT(4)
4998 #define B_BE_HT_PERMU_FF_OVERFLOW_ERR_INT_EN BIT(3)
4999 #define B_BE_HT_PKT_FAIL_ERR_INT_EN BIT(2)
5000 #define B_BE_HT_CH_ID_ERR_INT_EN BIT(1)
5001 #define B_BE_HT_EP_CH_DIFF_ERR_INT_EN BIT(0)
5050 #define B_BE_CR_PLD_LEN_ERR_INT_EN BIT(30)
5051 #define B_BE_CR_WRFF_UNDERFLOW_ERR_INT_EN BIT(29)
5052 #define B_BE_CR_WRFF_OVERFLOW_ERR_INT_EN BIT(28)
5053 #define B_BE_CR_SHIFT_DMA_CFG_ERR_INT_EN BIT(27)
5054 #define B_BE_CR_DMA_PROCESS_ERR_INT_EN BIT(26)
5055 #define B_BE_CR_TOTAL_LEN_UNDER_ERR_INT_EN BIT(25)
5056 #define B_BE_CR_SHIFT_EN_ERR_INT_EN BIT(24)
5057 #define B_BE_REUSE_FIFO_B_UNDER_ERR_INT_EN BIT(22)
5058 #define B_BE_REUSE_FIFO_B_OVER_ERR_INT_EN BIT(21)
5059 #define B_BE_REUSE_FIFO_A_UNDER_ERR_INT_EN BIT(20)
5060 #define B_BE_REUSE_FIFO_A_OVER_ERR_INT_EN BIT(19)
5061 #define B_BE_CT_ADDR_INFO_LEN_MISS_ERR_INT_EN BIT(17)
5062 #define B_BE_CT_WD_LEN_OVER_ERR_INT_EN BIT(16)
5063 #define B_BE_CT_F2P_SEQ_ERR_INT_EN BIT(15)
5064 #define B_BE_CT_F2P_QSEL_ERR_INT_EN BIT(14)
5065 #define B_BE_CT_PLD_CMD_UNDERFLOW_ERR_INT_EN BIT(13)
5066 #define B_BE_CT_PLD_CMD_OVERFLOW_ERR_INT_EN BIT(12)
5067 #define B_BE_CT_PRE_SUB_ERR_INT_EN BIT(11)
5068 #define B_BE_CT_WD_CHKSUM_ERR_INT_EN BIT(10)
5069 #define B_BE_CT_CHANNEL_DMA_ERR_INT_EN BIT(9)
5070 #define B_BE_CT_OFFSET_UNMATCH_ERR_INT_EN BIT(8)
5071 #define B_BE_CT_PAYLOAD_CHKSUM_ERR_INT_EN BIT(7)
5072 #define B_BE_CT_PAYLOAD_UNDER_ERR_INT_EN BIT(6)
5073 #define B_BE_CT_PAYLOAD_OVER_ERR_INT_EN BIT(5)
5074 #define B_BE_CT_PERMU_FF_UNDERFLOW_ERR_INT_EN BIT(4)
5075 #define B_BE_CT_PERMU_FF_OVERFLOW_ERR_INT_EN BIT(3)
5076 #define B_BE_CT_CH_ID_ERR_INT_EN BIT(2)
5077 #define B_BE_CT_PKT_FAIL_ERR_INT_EN BIT(1)
5078 #define B_BE_CT_EP_CH_DIFF_ERR_INT_EN BIT(0)
5124 #define B_BE_CPU_RX_STOP BIT(17)
5125 #define B_BE_HOST_RX_STOP BIT(16)
5138 #define B_BE_FWD_WLAN_CPU_TYPE_5_MASK GENMASK(15, 14)
5149 #define B_BE_WDE_START_BOUND_MASK GENMASK(14, 8)
5153 #define B_BE_WDE_AVAL_UPD_REQ BIT(29)
5155 #define B_BE_WDE_BUFMGN_FRZTMR_MODE BIT(0)
5158 #define B_BE_WDE_DATCHN_CAMREQ_ERR_INT_EN BIT(29)
5159 #define B_BE_WDE_DATCHN_ADRERR_ERR_INT_EN BIT(28)
5160 #define B_BE_WDE_DATCHN_RRDY_ERR_INT_EN BIT(27)
5161 #define B_BE_WDE_DATCHN_FRZTO_ERR_INT_EN BIT(26)
5162 #define B_BE_WDE_DATCHN_NULLPG_ERR_INT_EN BIT(25)
5163 #define B_BE_WDE_DATCHN_ARBT_ERR_INT_EN BIT(24)
5164 #define B_BE_WDE_QUEMGN_FRZTO_ERR_INT_EN BIT(23)
5165 #define B_BE_WDE_NXTPKTLL_AD_ERR_INT_EN BIT(22)
5166 #define B_BE_WDE_PREPKTLLT_AD_ERR_INT_EN BIT(21)
5167 #define B_BE_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN BIT(20)
5168 #define B_BE_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN BIT(19)
5169 #define B_BE_WDE_QUE_SRCQUEID_ERR_INT_EN BIT(18)
5170 #define B_BE_WDE_QUE_DSTQUEID_ERR_INT_EN BIT(17)
5171 #define B_BE_WDE_QUE_CMDTYPE_ERR_INT_EN BIT(16)
5172 #define B_BE_WDE_BUFMGN_MRG_SZLMT_ERR_INT_EN BIT(13)
5173 #define B_BE_WDE_BUFMGN_MRG_QTAID_ERR_INT_EN BIT(12)
5174 #define B_BE_WDE_BUFMGN_MRG_ENDPKTID_ERR_INT_EN BIT(11)
5175 #define B_BE_WDE_ERR_BUFMGN_MRG_STRPKTID_ERR_INT_EN BIT(10)
5176 #define B_BE_WDE_BUFMGN_FRZTO_ERR_INT_EN BIT(9)
5177 #define B_BE_WDE_GETNPG_PGOFST_ERR_INT_EN BIT(8)
5178 #define B_BE_WDE_GETNPG_STRPG_ERR_INT_EN BIT(7)
5179 #define B_BE_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN BIT(6)
5180 #define B_BE_WDE_BUFRTN_SIZE_ERR_INT_EN BIT(5)
5181 #define B_BE_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN BIT(4)
5182 #define B_BE_WDE_BUFREQ_UNAVAL_ERR_INT_EN BIT(3)
5183 #define B_BE_WDE_BUFREQ_SIZELMT_INT_EN BIT(2)
5184 #define B_BE_WDE_BUFREQ_SIZE0_INT_EN BIT(1)
5185 #define B_BE_WDE_BUFREQ_QTAID_ERR_INT_EN BIT(0)
5264 #define B_BE_WDE_QUEMGN_CMACACQ_DEQNTFY_INT_EN BIT(8)
5270 #define B_BE_PLE_START_BOUND_MASK GENMASK(14, 8)
5274 #define B_BE_PLE_AVAL_UPD_REQ BIT(29)
5276 #define B_BE_PLE_BUFMGN_FRZTMR_MODE BIT(0)
5279 #define B_BE_PLE_DATCHN_CAMREQ_ERR_INT_EN BIT(29)
5280 #define B_BE_PLE_DATCHN_ADRERR_ERR_INT_EN BIT(28)
5281 #define B_BE_PLE_DATCHN_RRDY_ERR_INT_EN BIT(27)
5282 #define B_BE_PLE_DATCHN_FRZTO_ERR_INT_EN BIT(26)
5283 #define B_BE_PLE_DATCHN_NULLPG_ERR_INT_EN BIT(25)
5284 #define B_BE_PLE_DATCHN_ARBT_ERR_INT_EN BIT(24)
5285 #define B_BE_PLE_QUEMGN_FRZTO_ERR_INT_EN BIT(23)
5286 #define B_BE_PLE_NXTPKTLL_AD_ERR_INT_EN BIT(22)
5287 #define B_BE_PLE_PREPKTLLT_AD_ERR_INT_EN BIT(21)
5288 #define B_BE_PLE_ENQ_PKTCNT_NVAL_ERR_INT_EN BIT(20)
5289 #define B_BE_PLE_ENQ_PKTCNT_OVRF_ERR_INT_EN BIT(19)
5290 #define B_BE_PLE_QUE_SRCQUEID_ERR_INT_EN BIT(18)
5291 #define B_BE_PLE_QUE_DSTQUEID_ERR_INT_EN BIT(17)
5292 #define B_BE_PLE_QUE_CMDTYPE_ERR_INT_EN BIT(16)
5293 #define B_BE_PLE_BUFMGN_MRG_SZLMT_ERR_INT_EN BIT(13)
5294 #define B_BE_PLE_BUFMGN_MRG_QTAID_ERR_INT_EN BIT(12)
5295 #define B_BE_PLE_BUFMGN_MRG_ENDPKTID_ERR_INT_EN BIT(11)
5296 #define B_BE_PLE_BUFMGN_MRG_STRPKTID_ERR_INT_EN BIT(10)
5297 #define B_BE_PLE_BUFMGN_FRZTO_ERR_INT_EN BIT(9)
5298 #define B_BE_PLE_GETNPG_PGOFST_ERR_INT_EN BIT(8)
5299 #define B_BE_PLE_GETNPG_STRPG_ERR_INT_EN BIT(7)
5300 #define B_BE_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN BIT(6)
5301 #define B_BE_PLE_BUFRTN_SIZE_ERR_INT_EN BIT(5)
5302 #define B_BE_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN BIT(4)
5303 #define B_BE_PLE_BUFREQ_UNAVAL_ERR_INT_EN BIT(3)
5304 #define B_BE_PLE_BUFREQ_SIZELMT_INT_EN BIT(2)
5305 #define B_BE_PLE_BUFREQ_SIZE0_INT_EN BIT(1)
5306 #define B_BE_PLE_BUFREQ_QTAID_ERR_INT_EN BIT(0)
5417 #define B_BE_PLE_SRCHPG_PGOFST_IMR BIT(26)
5418 #define B_BE_PLE_SRCHPG_STRPG_IMR BIT(25)
5419 #define B_BE_PLE_SRCHPG_FRZTO_IMR BIT(24)
5428 #define B_BE_PLE_DFI_ACTIVE BIT(31)
5436 #define B_BE_WDRLS_DIS_AGAC BIT(31)
5442 #define B_BE_WDRLS_RPT3_FRZTO_ERR_INT_EN BIT(21)
5443 #define B_BE_WDRLS_RPT3_AGGNUM0_ERR_INT_EN BIT(20)
5444 #define B_BE_WDRLS_RPT2_FRZTO_ERR_INT_EN BIT(17)
5445 #define B_BE_WDRLS_RPT2_AGGNUM0_ERR_INT_EN BIT(16)
5446 #define B_BE_WDRLS_RPT1_FRZTO_ERR_INT_EN BIT(13)
5447 #define B_BE_WDRLS_RPT1_AGGNUM0_ERR_INT_EN BIT(12)
5448 #define B_BE_WDRLS_RPT0_FRZTO_ERR_INT_EN BIT(9)
5449 #define B_BE_WDRLS_RPT0_AGGNUM0_ERR_INT_EN BIT(8)
5450 #define B_BE_WDRLS_PLEBREQ_PKTID_ISNULL_ERR_INT_EN BIT(5)
5451 #define B_BE_WDRLS_PLEBREQ_TO_ERR_INT_EN BIT(4)
5452 #define B_BE_WDRLS_CTL_FRZTO_ERR_INT_EN BIT(2)
5453 #define B_BE_WDRLS_CTL_PLPKTID_ISNULL_ERR_INT_EN BIT(1)
5454 #define B_BE_WDRLS_CTL_WDPKTID_ISNULL_ERR_INT_EN BIT(0)
5483 #define B_BE_BBRPT_COM_EVT01_ISR_EN BIT(1)
5484 #define B_BE_BBRPT_COM_NULL_PLPKTID_ISR_EN BIT(0)
5490 #define B_BE_ERR_BB_ONETEN_INT_EN BIT(1)
5491 #define B_BE_ERR_GEN_FRZTO_INT_EN BIT(0)
5498 #define B_BE_BBRPT_DFS_TO_ERR_INT_EN BIT(0)
5503 #define B_BE_LA_IMR_DATA_LOSS BIT(0)
5508 #define B_BE_LA_ISR_DATA_LOSS BIT(0)
5511 #define B_BE_BCHN_EVT01_ISR_EN BIT(29)
5512 #define B_BE_BCHN_REQTO_ISR_EN BIT(28)
5513 #define B_BE_CHIF_RXDATA_AFACT_ISR_EN BIT(11)
5514 #define B_BE_CHIF_RXDATA_BFACT_ISR_EN BIT(10)
5515 #define B_BE_CHIF_HDR_SEGLEN_ISR_EN BIT(9)
5516 #define B_BE_CHIF_HDR_INVLD_ISR_EN BIT(8)
5517 #define B_BE_CHIF_BBONL_BFACT_ISR_EN BIT(4)
5518 #define B_BE_CHIF_RPT_OVF_ISR_EN BIT(3)
5519 #define B_BE_DBG_CHIF_DATA_LOSS_ISR_EN BIT(2)
5520 #define B_BE_CHIF_DATA_WTOUT_ISR_EN BIT(1)
5521 #define B_BE_CHIF_RPT_WTOUT_ISR_EN BIT(0)
5533 #define B_BE_WD_BUF_REQ_EXEC BIT(31)
5538 #define B_BE_WD_BUF_STAT_DONE BIT(31)
5542 #define B_BE_WD_CPUQ_OP_EXEC BIT(31)
5561 #define B_BE_WD_CPUQ_OP_STAT_DONE BIT(31)
5566 #define B_BE_PL_BUF_REQ_EXEC BIT(31)
5571 #define B_BE_PL_BUF_STAT_DONE BIT(31)
5575 #define B_BE_PL_CPUQ_OP_EXEC BIT(31)
5594 #define B_BE_PL_CPUQ_OP_STAT_DONE BIT(31)
5599 #define B_BE_PLEQUE_OP_ERR_INT_EN BIT(12)
5600 #define B_BE_PLEBUF_OP_ERR_INT_EN BIT(8)
5601 #define B_BE_WDEQUE_OP_ERR_INT_EN BIT(4)
5602 #define B_BE_WDEBUF_OP_ERR_INT_EN BIT(0)
5613 #define B_BE_SW_MERGE_ERR_INT_EN BIT(1)
5614 #define B_BE_GET_NULL_PKTID_ERR_INT_EN BIT(0)
5621 #define B_BE_TX_ADDR_MLD_TO_LIK BIT(4)
5622 #define B_BE_TX_HW_SEC_HDR_EN BIT(3)
5623 #define B_BE_TX_MAC_MPDU_PROC_EN BIT(2)
5624 #define B_BE_TX_HW_ACK_POLICY_EN BIT(1)
5625 #define B_BE_TX_HW_SEQ_EN BIT(0)
5628 #define B_BE_TX_TIMEOUT_ERR_EN BIT(0)
5633 #define B_BE_PORT_SEL BIT(29)
5636 #define B_BE_WPKT_FW_RLS BIT(24)
5640 #define B_BE_RXFWD_EN BIT(3)
5641 #define B_BE_DROP_NONDMA_PPDU BIT(2)
5642 #define B_BE_APPEND_FCS BIT(0)
5654 #define B_BE_FWD_PPDU_FW_RLS BIT(22)
5660 #define B_BE_EN_CUT_AMSDU BIT(31)
5661 #define B_BE_CUT_AMSDU_CHKLEN_EN BIT(30)
5662 #define B_BE_CA_CHK_ADDRCAM_EN BIT(29)
5663 #define B_BE_MPDU_CUT_CTRL_EN BIT(24)
5668 #define B_BE_WOW_HCI BIT(5)
5669 #define B_BE_WOW_DROP BIT(2)
5670 #define B_BE_WOW_WOWEN BIT(1)
5671 #define B_BE_WOW_FORCE_WAKEUP BIT(0)
5674 #define B_BE_RX_MGN_MLD_ADDR_EN BIT(6)
5676 #define B_BE_HC_ADDR_HIT_EN BIT(3)
5677 #define B_BE_RX_ADDR_LINK_TO_MLO BIT(2)
5678 #define B_BE_HDR_CNV BIT(1)
5679 #define B_BE_RX_HDR_CNV_EN BIT(0)
5683 #define B_BE_LEN_ERR_IMR BIT(3)
5684 #define B_BE_TIMEOUT_ERR_IMR BIT(1)
5689 #define B_BE_SEC_ENG_EN BIT(31)
5690 #define B_BE_CCMP_SPP_MIC BIT(30)
5691 #define B_BE_CCMP_SPP_CTR BIT(29)
5692 #define B_BE_SEC_CAM_ACC BIT(28)
5694 #define B_BE_WMAC_SEC_MASKIV BIT(25)
5695 #define B_BE_WAPI_SPEC BIT(24)
5696 #define B_BE_REVERT_TA_RA_MLD_EN BIT(23)
5698 #define B_BE_CAM_FORCE_CLK BIT(15)
5699 #define B_BE_SEC_FORCE_CLK BIT(14)
5700 #define B_BE_SEC_RX_SHORT_ADD_ICVERR BIT(13)
5701 #define B_BE_SRAM_IO_PROT BIT(12)
5702 #define B_BE_SEC_PRE_ENQUE_TX BIT(11)
5703 #define B_BE_CLK_EN_CGCMP BIT(10)
5704 #define B_BE_CLK_EN_WAPI BIT(9)
5705 #define B_BE_CLK_EN_WEP_TKIP BIT(8)
5706 #define B_BE_BMC_MGNT_DEC BIT(5)
5707 #define B_BE_UC_MGNT_DEC BIT(4)
5708 #define B_BE_MC_DEC BIT(3)
5709 #define B_BE_BC_DEC BIT(2)
5710 #define B_BE_SEC_RX_DEC BIT(1)
5711 #define B_BE_SEC_TX_ENC BIT(0)
5714 #define B_BE_DBG_ENGINE_SEL BIT(8)
5715 #define B_BE_STOP_RX_PKT_HANDLE BIT(7)
5716 #define B_BE_STOP_TX_PKT_HANDLE BIT(6)
5717 #define B_BE_QUEUE_FOWARD_SEL BIT(5)
5718 #define B_BE_RESP1_PROTECT BIT(4)
5719 #define B_BE_RESP0_PROTECT BIT(3)
5720 #define B_BE_TX_ACTIVE_PROTECT BIT(2)
5721 #define B_BE_APPEND_ICV BIT(1)
5722 #define B_BE_APPEND_MIC BIT(0)
5726 #define B_BE_SEC_CAM_POLL BIT(15)
5727 #define B_BE_SEC_CAM_RW BIT(14)
5728 #define B_BE_SEC_CAM_ACC_FAIL BIT(13)
5738 #define B_BE_QUEUE_OPERATION_HANG_IMR BIT(4)
5739 #define B_BE_SEC1_RX_HANG_IMR BIT(3)
5740 #define B_BE_SEC1_TX_HANG_IMR BIT(2)
5741 #define B_BE_RX_HANG_IMR BIT(1)
5742 #define B_BE_TX_HANG_IMR BIT(0)
5755 #define B_BE_TXD_DIFF_KEYCAM_TYPE_ERROR BIT(5)
5756 #define B_BE_QUEUE_OPERATION_HANG_ERROR BIT(4)
5757 #define B_BE_SEC1_RX_HANG_ERROR BIT(3)
5758 #define B_BE_SEC1_TX_HANG_ERROR BIT(2)
5759 #define B_BE_RX_HANG_ERROR BIT(1)
5760 #define B_BE_TX_HANG_ERROR BIT(0)
5763 #define B_BE_MPDUINFO_FEN BIT(31)
5769 #define B_BE_B0_PRELD_FEN BIT(31)
5779 #define B_BE_B0_IMR_DBG_USRCTL_RLSBMPLEN BIT(25)
5780 #define B_BE_B0_IMR_DBG_USRCTL_RDNRLSCMD BIT(24)
5781 #define B_BE_B0_IMR_ERR_PRELD_ENTNUMCFG BIT(17)
5782 #define B_BE_B0_IMR_ERR_PRELD_RLSPKTSZERR BIT(16)
5783 #define B_BE_B0_IMR_ERR_CMDPSR_TBLSZ BIT(11)
5784 #define B_BE_B0_IMR_ERR_CMDPSR_FRZTO BIT(10)
5785 #define B_BE_B0_IMR_ERR_CMDPSR_CMDTYPE BIT(9)
5786 #define B_BE_B0_IMR_ERR_CMDPSR_1STCMDERR BIT(8)
5787 #define B_BE_B0_IMR_ERR_USRCTL_NOINIT BIT(1)
5788 #define B_BE_B0_IMR_ERR_USRCTL_REINIT BIT(0)
5809 #define B_BE_B1_PRELD_FEN BIT(31)
5819 #define B_BE_B1_IMR_DBG_USRCTL_RLSBMPLEN BIT(25)
5820 #define B_BE_B1_IMR_DBG_USRCTL_RDNRLSCMD BIT(24)
5821 #define B_BE_B1_IMR_ERR_PRELD_ENTNUMCFG BIT(17)
5822 #define B_BE_B1_IMR_ERR_PRELD_RLSPKTSZERR BIT(16)
5823 #define B_BE_B1_IMR_ERR_CMDPSR_TBLSZ BIT(11)
5824 #define B_BE_B1_IMR_ERR_CMDPSR_FRZTO BIT(10)
5825 #define B_BE_B1_IMR_ERR_CMDPSR_CMDTYPE BIT(9)
5826 #define B_BE_B1_IMR_ERR_CMDPSR_1STCMDERR BIT(8)
5827 #define B_BE_B1_IMR_ERR_USRCTL_NOINIT BIT(1)
5828 #define B_BE_B1_IMR_ERR_USRCTL_REINIT BIT(0)
5849 #define B_BE_MLO_TABLE_INIT_DONE BIT(31)
5850 #define B_BE_MLO_TABLE_CLR_DONE BIT(30)
5851 #define B_BE_MLO_TABLE_REINIT BIT(23)
5852 #define B_BE_MLO_TABLE_HW_FLAG_CLR BIT(22)
5855 #define B_BE_MLO_ERR_IDCT_IMR_0 BIT(31)
5856 #define B_BE_MLO_ERR_IDCT_IMR_1 BIT(30)
5857 #define B_BE_MLO_ERR_IDCT_IMR_2 BIT(29)
5858 #define B_BE_MLO_ERR_IDCT_IMR_3 BIT(28)
5867 #define B_BE_MLO_ISR_IDCT_0 BIT(31)
5868 #define B_BE_MLO_ISR_IDCT_1 BIT(30)
5869 #define B_BE_MLO_ISR_IDCT_2 BIT(29)
5870 #define B_BE_MLO_ISR_IDCT_3 BIT(28)
5873 #define B_BE_PLRLS_CTL_FRZTO_IMR BIT(0)
5878 #define B_BE_PLRLS_CTL_EVT03_ISR BIT(3)
5879 #define B_BE_PLRLS_CTL_EVT02_ISR BIT(2)
5880 #define B_BE_PLRLS_CTL_EVT01_ISR BIT(1)
5881 #define B_BE_PLRLS_CTL_FRZTO_ISR BIT(0)
5884 #define B_BE_SS_INIT_DONE BIT(31)
5885 #define B_BE_WDE_STA_DIS BIT(30)
5886 #define B_BE_WARM_INIT BIT(29)
5887 #define B_BE_BAND_TRIG_EN BIT(28)
5888 #define B_BE_RMAC_REQ_DIS BIT(27)
5894 #define B_BE_STA_OPTION_CR BIT(15)
5895 #define B_BE_EMLSR_STA_EMPTY_EN BIT(11)
5896 #define B_BE_MLO_HW_CHGLINK_EN BIT(10)
5897 #define B_BE_BAND1_TRIG_EN BIT(9)
5898 #define B_BE_RMAC1_REQ_DIS BIT(8)
5899 #define B_BE_MRT_SRAM_EN BIT(7)
5900 #define B_BE_MRT_INIT_EN BIT(6)
5901 #define B_BE_AVG_LENG_EN BIT(5)
5902 #define B_BE_AVG_INIT_EN BIT(4)
5903 #define B_BE_LENG_INIT_EN BIT(2)
5904 #define B_BE_PMPA_INIT_EN BIT(1)
5905 #define B_BE_SS_EN BIT(0)
5908 #define B_BE_PLE_B_PKTID_ERR_IMR BIT(2)
5909 #define B_BE_RPT_TIMEOUT_IMR BIT(1)
5910 #define B_BE_SEARCH_TIMEOUT_IMR BIT(0)
5919 #define B_BE_PLE_B_PKTID_ERR_ISR BIT(2)
5920 #define B_BE_RPT_TIMEOUT_ISR BIT(1)
5921 #define B_BE_SEARCH_TIMEOUT_ISR BIT(0)
5926 #define B_BE_EN_RO_IDX_UPD_BY_IO BIT(19)
5927 #define B_BE_RST_KEEP_REG BIT(18)
5928 #define B_BE_FLUSH_HAXI_MST BIT(17)
5929 #define B_BE_SET_BDRAM_BOUND BIT(16)
5930 #define B_BE_ADDRINFO_ALIGN4B_EN BIT(15)
5931 #define B_BE_RXBD_DONE_MODE_MASK GENMASK(14, 13)
5938 #define B_BE_STOP_AXI_MST BIT(7)
5939 #define B_BE_RXDMA_ALIGN64B_EN BIT(6)
5940 #define B_BE_RXDMA_EN BIT(5)
5941 #define B_BE_TXDMA_EN BIT(4)
5946 #define B_BE_STOP_WPDMA BIT(31)
5947 #define B_BE_STOP_CH14 BIT(14)
5948 #define B_BE_STOP_CH13 BIT(13)
5949 #define B_BE_STOP_CH12 BIT(12)
5950 #define B_BE_STOP_CH11 BIT(11)
5951 #define B_BE_STOP_CH10 BIT(10)
5952 #define B_BE_STOP_CH9 BIT(9)
5953 #define B_BE_STOP_CH8 BIT(8)
5954 #define B_BE_STOP_CH7 BIT(7)
5955 #define B_BE_STOP_CH6 BIT(6)
5956 #define B_BE_STOP_CH5 BIT(5)
5957 #define B_BE_STOP_CH4 BIT(4)
5958 #define B_BE_STOP_CH3 BIT(3)
5959 #define B_BE_STOP_CH2 BIT(2)
5960 #define B_BE_STOP_CH1 BIT(1)
5961 #define B_BE_STOP_CH0 BIT(0)
5967 #define B_BE_HAXI_RRESP_ERR_IDCT_MSK BIT(7)
5968 #define B_BE_HAXI_BRESP_ERR_IDCT_MSK BIT(6)
5969 #define B_BE_RXDMA_ERR_FLAG_IDCT_MSK BIT(5)
5970 #define B_BE_SET_FC_ERROR_FLAG_IDCT_MSK BIT(4)
5971 #define B_BE_TXBD_LEN0_ERR_IDCT_MSK BIT(3)
5972 #define B_BE_TXBD_4KBOUND_ERR_IDCT_MSK BIT(2)
5973 #define B_BE_RXMDA_STUCK_IDCT_MSK BIT(1)
5974 #define B_BE_TXMDA_STUCK_IDCT_MSK BIT(0)
5991 #define B_BE_HAXI_RRESP_ERR_IDCT BIT(7)
5992 #define B_BE_HAXI_BRESP_ERR_IDCT BIT(6)
5993 #define B_BE_RXDMA_ERR_FLAG_IDCT BIT(5)
5994 #define B_BE_SET_FC_ERROR_FLAG_IDCT BIT(4)
5995 #define B_BE__TXBD_LEN0_ERR_IDCT BIT(3)
5996 #define B_BE__TXBD_4KBOUND_ERR_IDCT BIT(2)
5997 #define B_BE_RXMDA_STUCK_IDCT BIT(1)
5998 #define B_BE_TXMDA_STUCK_IDCT BIT(0)
6002 #define B_BE_HCI_FC_CH14_FULL_COND_MASK GENMASK(15, 14)
6008 #define B_BE_HCI_FC_CH12_EN BIT(3)
6010 #define B_BE_HCI_FC_EN BIT(0)
6017 #define B_BE_CH0_GRP BIT(31)
6057 #define B_BE_CMAC_SHARE_CRPRT BIT(31)
6058 #define B_BE_CMAC_SHARE_EN BIT(30)
6059 #define B_BE_FORCE_BTCOEX_REG_GCKEN BIT(24)
6060 #define B_BE_FORCE_CMAC_SHARE_COMMON_REG_GCKEN BIT(16)
6061 #define B_BE_FORCE_CMAC_SHARE_REG_GCKEN BIT(15)
6062 #define B_BE_RESPBA_EN BIT(2)
6063 #define B_BE_ADDRSRCH_EN BIT(1)
6064 #define B_BE_BTCOEX_EN BIT(0)
6069 #define B_BE_MACID_ACQ_GRP1_CLR_P BIT(3)
6070 #define B_BE_MACID_ACQ_GRP0_CLR_P BIT(2)
6071 #define B_BE_R_MACID_ACQ_CHK_EN BIT(0)
6076 #define B_BE_WL_ACT2_VAL BIT(25)
6077 #define B_BE_WL_ACT2_SWCTRL BIT(24)
6078 #define B_BE_WL_ACT_VAL BIT(23)
6079 #define B_BE_WL_ACT_SWCTRL BIT(22)
6080 #define B_BE_GNT_BT_RX_BB1_VAL BIT(21)
6081 #define B_BE_GNT_BT_RX_BB1_SWCTRL BIT(20)
6082 #define B_BE_GNT_BT_TX_BB1_VAL BIT(19)
6083 #define B_BE_GNT_BT_TX_BB1_SWCTRL BIT(18)
6084 #define B_BE_GNT_BT_RX_BB0_VAL BIT(17)
6085 #define B_BE_GNT_BT_RX_BB0_SWCTRL BIT(16)
6086 #define B_BE_GNT_BT_TX_BB0_VAL BIT(15)
6087 #define B_BE_GNT_BT_TX_BB0_SWCTRL BIT(14)
6088 #define B_BE_GNT_WL_RX_VAL BIT(13)
6089 #define B_BE_GNT_WL_RX_SWCTRL BIT(12)
6090 #define B_BE_GNT_WL_TX_VAL BIT(11)
6091 #define B_BE_GNT_WL_TX_SWCTRL BIT(10)
6092 #define B_BE_GNT_BT_BB1_VAL BIT(9)
6093 #define B_BE_GNT_BT_BB1_SWCTRL BIT(8)
6094 #define B_BE_GNT_WL_BB1_VAL BIT(7)
6095 #define B_BE_GNT_WL_BB1_SWCTRL BIT(6)
6096 #define B_BE_GNT_BT_BB0_VAL BIT(5)
6097 #define B_BE_GNT_BT_BB0_SWCTRL BIT(4)
6098 #define B_BE_GNT_WL_BB0_VAL BIT(3)
6099 #define B_BE_GNT_WL_BB0_SWCTRL BIT(2)
6100 #define B_BE_GNT_WL_BB_PWR_VAL BIT(1)
6101 #define B_BE_GNT_WL_BB_PWR_SWCTRL BIT(0)
6108 #define B_BE_CMAC_CRPRT BIT(31)
6109 #define B_BE_CMAC_EN BIT(30)
6110 #define B_BE_CMAC_TXEN BIT(29)
6111 #define B_BE_CMAC_RXEN BIT(28)
6112 #define B_BE_FORCE_RESP_PKTCTL_GCKEN BIT(26)
6113 #define B_BE_FORCE_SIGB_REG_GCKEN BIT(25)
6114 #define B_BE_FORCE_POWER_REG_GCKEN BIT(23)
6115 #define B_BE_FORCE_RMAC_REG_GCKEN BIT(22)
6116 #define B_BE_FORCE_TRXPTCL_REG_GCKEN BIT(21)
6117 #define B_BE_FORCE_TMAC_REG_GCKEN BIT(20)
6118 #define B_BE_FORCE_CMAC_DMA_REG_GCKEN BIT(19)
6119 #define B_BE_FORCE_PTCL_REG_GCKEN BIT(18)
6120 #define B_BE_FORCE_SCHEDULER_RREG_GCKEN BIT(17)
6121 #define B_BE_FORCE_CMAC_COMMON_REG_GCKEN BIT(16)
6122 #define B_BE_FORCE_CMACREG_GCKEN BIT(15)
6123 #define B_BE_TXTIME_EN BIT(8)
6124 #define B_BE_RESP_PKTCTL_EN BIT(7)
6125 #define B_BE_SIGB_EN BIT(6)
6126 #define B_BE_PHYINTF_EN BIT(5)
6127 #define B_BE_CMAC_DMA_EN BIT(4)
6128 #define B_BE_PTCLTOP_EN BIT(3)
6129 #define B_BE_SCHEDULER_EN BIT(2)
6130 #define B_BE_TMAC_EN BIT(1)
6131 #define B_BE_RMAC_EN BIT(0)
6140 #define B_BE_CMAC_CKEN BIT(30)
6141 #define B_BE_BCN_P1_P4_CKEN BIT(15)
6142 #define B_BE_BCN_P0MB1_15_CKEN BIT(14)
6143 #define B_BE_TXTIME_CKEN BIT(8)
6144 #define B_BE_RESP_PKTCTL_CKEN BIT(7)
6145 #define B_BE_SIGB_CKEN BIT(6)
6146 #define B_BE_PHYINTF_CKEN BIT(5)
6147 #define B_BE_CMAC_DMA_CKEN BIT(4)
6148 #define B_BE_PTCLTOP_CKEN BIT(3)
6149 #define B_BE_SCHEDULER_CKEN BIT(2)
6150 #define B_BE_TMAC_CKEN BIT(1)
6151 #define B_BE_RMAC_CKEN BIT(0)
6159 #define B_BE_CMAC_ASSERTION BIT(31)
6203 #define B_BE_CMAC_FW_ERR_IDCT_EN BIT(16)
6204 #define B_BE_PTCL_TX_IDLETO_IDCT_EN BIT(9)
6205 #define B_BE_WMAC_RX_IDLETO_IDCT_EN BIT(8)
6206 #define B_BE_WMAC_TX_ERR_IND_EN BIT(7)
6207 #define B_BE_WMAC_RX_ERR_IND_EN BIT(6)
6208 #define B_BE_TXPWR_CTRL_ERR_IND_EN BIT(5)
6209 #define B_BE_PHYINTF_ERR_IND_EN BIT(4)
6210 #define B_BE_DMA_TOP_ERR_IND_EN BIT(3)
6211 #define B_BE_RESP_PKTCTL_ERR_IND_EN BIT(2)
6212 #define B_BE_PTCL_TOP_ERR_IND_EN BIT(1)
6213 #define B_BE_SCHEDULE_TOP_ERR_IND_EN BIT(0)
6217 #define B_BE_CMAC_FW_ERR_IDCT BIT(16)
6218 #define B_BE_PTCL_TX_IDLETO_IDCT BIT(9)
6219 #define B_BE_WMAC_RX_IDLETO_IDCT BIT(8)
6220 #define B_BE_WMAC_TX_ERR_IND BIT(7)
6221 #define B_BE_WMAC_RX_ERR_IND BIT(6)
6222 #define B_BE_TXPWR_CTRL_ERR_IND BIT(5)
6223 #define B_BE_PHYINTF_ERR_IND BIT(4)
6224 #define B_BE_DMA_TOP_ERR_IND BIT(3)
6225 #define B_BE_RESP_PKTCTL_ERR_IDCT BIT(2)
6226 #define B_BE_PTCL_TOP_ERR_IND BIT(1)
6227 #define B_BE_SCHEDULE_TOP_ERR_IND BIT(0)
6247 #define B_BE_SER_L0_SUBMODULE_BIT31_CNT BIT(31)
6248 #define B_BE_SER_L0_SUBMODULE_BIT30_CNT BIT(30)
6249 #define B_BE_SER_L0_SUBMODULE_BIT29_CNT BIT(29)
6250 #define B_BE_SER_L0_SUBMODULE_BIT28_CNT BIT(28)
6251 #define B_BE_SER_L0_SUBMODULE_BIT27_CNT BIT(27)
6252 #define B_BE_SER_L0_SUBMODULE_BIT26_CNT BIT(26)
6253 #define B_BE_SER_L0_SUBMODULE_BIT25_CNT BIT(25)
6254 #define B_BE_SER_L0_SUBMODULE_BIT24_CNT BIT(24)
6255 #define B_BE_SER_L0_SUBMODULE_BIT23_CNT BIT(23)
6256 #define B_BE_SER_L0_SUBMODULE_BIT22_CNT BIT(22)
6257 #define B_BE_SER_L0_SUBMODULE_BIT21_CNT BIT(21)
6258 #define B_BE_SER_L0_SUBMODULE_BIT20_CNT BIT(20)
6259 #define B_BE_SER_L0_SUBMODULE_BIT19_CNT BIT(19)
6260 #define B_BE_SER_L0_SUBMODULE_BIT18_CNT BIT(18)
6261 #define B_BE_SER_L0_SUBMODULE_BIT17_CNT BIT(17)
6262 #define B_BE_SER_L0_SUBMODULE_BIT16_CNT BIT(16)
6263 #define B_BE_SER_L0_SUBMODULE_BIT15_CNT BIT(15)
6264 #define B_BE_SER_L0_SUBMODULE_BIT14_CNT BIT(14)
6265 #define B_BE_SER_L0_SUBMODULE_BIT13_CNT BIT(13)
6266 #define B_BE_SER_L0_SUBMODULE_BIT12_CNT BIT(12)
6267 #define B_BE_SER_L0_SUBMODULE_BIT11_CNT BIT(11)
6268 #define B_BE_SER_L0_SUBMODULE_BIT10_CNT BIT(10)
6269 #define B_BE_SER_L0_SUBMODULE_BIT9_CNT BIT(9)
6270 #define B_BE_SER_L0_SUBMODULE_BIT8_CNT BIT(8)
6271 #define B_BE_SER_L0_SUBMODULE_BIT7_CNT BIT(7)
6272 #define B_BE_SER_L0_SUBMODULE_BIT6_CNT BIT(6)
6273 #define B_BE_SER_L0_SUBMODULE_BIT5_CNT BIT(5)
6274 #define B_BE_SER_L0_SUBMODULE_BIT4_CNT BIT(4)
6275 #define B_BE_SER_L0_SUBMODULE_BIT3_CNT BIT(3)
6276 #define B_BE_SER_L0_SUBMODULE_BIT2_CNT BIT(2)
6277 #define B_BE_SER_L0_SUBMODULE_BIT1_CNT BIT(1)
6278 #define B_BE_SER_L0_SUBMODULE_BIT0_CNT BIT(0)
6282 #define B_BE_P0_SYNC_NOW_P BIT(30)
6283 #define B_BE_P0_SYNC_ONCE_P BIT(29)
6284 #define B_BE_P0_AUTO_SYNC BIT(28)
6307 #define B_BE_SIFS_TIMEOUT_T2_MASK GENMASK(14, 8)
6313 #define B_BE_EDCCA_SEC160_EN BIT(23)
6314 #define B_BE_EDCCA_SEC80_EN BIT(22)
6315 #define B_BE_EDCCA_SEC40_EN BIT(21)
6316 #define B_BE_EDCCA_SEC20_EN BIT(20)
6317 #define B_BE_SEC160_EN BIT(19)
6318 #define B_BE_CCA_BITMAP_EN BIT(18)
6319 #define B_BE_TXPKTCTL_RST_EDCA_EN BIT(17)
6320 #define B_BE_WMAC_RST_EDCA_EN BIT(16)
6321 #define B_BE_TXFAIL_BRK_TXOP_EN BIT(11)
6322 #define B_BE_EDCCA_PER20_BITMAP_SIFS_EN BIT(10)
6323 #define B_BE_NO_GNT_WL_BRK_TXOP_EN BIT(9)
6324 #define B_BE_NAV_BRK_TXOP_EN BIT(8)
6325 #define B_BE_TX_NAV_EN BIT(7)
6326 #define B_BE_BCN_IGNORE_EDCCA BIT(6)
6327 #define B_BE_NO_GNT_WL_EN BIT(5)
6328 #define B_BE_EDCCA_EN BIT(4)
6329 #define B_BE_SEC80_EN BIT(3)
6330 #define B_BE_SEC40_EN BIT(2)
6331 #define B_BE_SEC20_EN BIT(1)
6332 #define B_BE_CCA_EN BIT(0)
6338 #define B_BE_PIFS_TIMEUNIT_MASK GENMASK(15, 14)
6340 #define B_BE_SR_TX_EN BIT(2)
6341 #define B_BE_NAV_BLK_MGQ BIT(1)
6342 #define B_BE_NAV_BLK_HGQ BIT(0)
6353 #define B_BE_MUEDCA_WMM_SEL BIT(8)
6355 #define B_BE_SET_MUEDCATIMER_TF_0 BIT(4)
6357 #define B_BE_MUEDCA_EN_0 BIT(0)
6361 #define B_BE_CTN_TXEN_TWT_3 BIT(17)
6362 #define B_BE_CTN_TXEN_TWT_2 BIT(16)
6363 #define B_BE_CTN_TXEN_TWT_1 BIT(15)
6364 #define B_BE_CTN_TXEN_TWT_0 BIT(14)
6365 #define B_BE_CTN_TXEN_ULQ BIT(13)
6366 #define B_BE_CTN_TXEN_BCNQ BIT(12)
6367 #define B_BE_CTN_TXEN_HGQ BIT(11)
6368 #define B_BE_CTN_TXEN_CPUMGQ BIT(10)
6369 #define B_BE_CTN_TXEN_MGQ1 BIT(9)
6370 #define B_BE_CTN_TXEN_MGQ BIT(8)
6371 #define B_BE_CTN_TXEN_VO_1 BIT(7)
6372 #define B_BE_CTN_TXEN_VI_1 BIT(6)
6373 #define B_BE_CTN_TXEN_BK_1 BIT(5)
6374 #define B_BE_CTN_TXEN_BE_1 BIT(4)
6375 #define B_BE_CTN_TXEN_VO_0 BIT(3)
6376 #define B_BE_CTN_TXEN_VI_0 BIT(2)
6377 #define B_BE_CTN_TXEN_BK_0 BIT(1)
6378 #define B_BE_CTN_TXEN_BE_0 BIT(0)
6383 #define B_BE_TB_CHK_TX_NAV BIT(15)
6384 #define B_BE_TB_CHK_INTRA_NAV BIT(14)
6385 #define B_BE_TB_CHK_BASIC_NAV BIT(13)
6386 #define B_BE_TB_CHK_NO_GNT_WL BIT(12)
6387 #define B_BE_TB_CHK_EDCCA_S160 BIT(11)
6388 #define B_BE_TB_CHK_EDCCA_S80 BIT(10)
6389 #define B_BE_TB_CHK_EDCCA_S40 BIT(9)
6390 #define B_BE_TB_CHK_EDCCA_S20 BIT(8)
6391 #define B_BE_TB_CHK_CCA_S160 BIT(7)
6392 #define B_BE_TB_CHK_CCA_S80 BIT(6)
6393 #define B_BE_TB_CHK_CCA_S40 BIT(5)
6394 #define B_BE_TB_CHK_CCA_S20 BIT(4)
6395 #define B_BE_TB_CHK_EDCCA_BITMAP BIT(3)
6396 #define B_BE_TB_CHK_CCA_BITMAP BIT(2)
6397 #define B_BE_TB_CHK_EDCCA_P20 BIT(1)
6398 #define B_BE_TB_CHK_CCA_P20 BIT(0)
6402 #define B_BE_HE_SIFS_CHK_TX_NAV BIT(15)
6403 #define B_BE_HE_SIFS_CHK_INTRA_NAV BIT(14)
6404 #define B_BE_HE_SIFS_CHK_BASIC_NAV BIT(13)
6405 #define B_BE_HE_SIFS_CHK_NO_GNT_WL BIT(12)
6406 #define B_BE_HE_SIFS_CHK_EDCCA_S160 BIT(11)
6407 #define B_BE_HE_SIFS_CHK_EDCCA_S80 BIT(10)
6408 #define B_BE_HE_SIFS_CHK_EDCCA_S40 BIT(9)
6409 #define B_BE_HE_SIFS_CHK_EDCCA_S20 BIT(8)
6410 #define B_BE_HE_SIFS_CHK_CCA_S160 BIT(7)
6411 #define B_BE_HE_SIFS_CHK_CCA_S80 BIT(6)
6412 #define B_BE_HE_SIFS_CHK_CCA_S40 BIT(5)
6413 #define B_BE_HE_SIFS_CHK_CCA_S20 BIT(4)
6414 #define B_BE_HE_SIFS_CHK_EDCCA_BITMAP BIT(3)
6415 #define B_BE_HE_SIFS_CHK_CCA_BITMAP BIT(2)
6416 #define B_BE_HE_SIFS_CHK_EDCCA_P20 BIT(1)
6417 #define B_BE_HE_SIFS_CHK_CCA_P20 BIT(0)
6421 #define B_BE_HE_CTN_CHK_TX_NAV BIT(15)
6422 #define B_BE_HE_CTN_CHK_INTRA_NAV BIT(14)
6423 #define B_BE_HE_CTN_CHK_BASIC_NAV BIT(13)
6424 #define B_BE_HE_CTN_CHK_NO_GNT_WL BIT(12)
6425 #define B_BE_HE_CTN_CHK_EDCCA_S160 BIT(11)
6426 #define B_BE_HE_CTN_CHK_EDCCA_S80 BIT(10)
6427 #define B_BE_HE_CTN_CHK_EDCCA_S40 BIT(9)
6428 #define B_BE_HE_CTN_CHK_EDCCA_S20 BIT(8)
6429 #define B_BE_HE_CTN_CHK_CCA_S160 BIT(7)
6430 #define B_BE_HE_CTN_CHK_CCA_S80 BIT(6)
6431 #define B_BE_HE_CTN_CHK_CCA_S40 BIT(5)
6432 #define B_BE_HE_CTN_CHK_CCA_S20 BIT(4)
6433 #define B_BE_HE_CTN_CHK_EDCCA_BITMAP BIT(3)
6434 #define B_BE_HE_CTN_CHK_CCA_BITMAP BIT(2)
6435 #define B_BE_HE_CTN_CHK_EDCCA_P20 BIT(1)
6436 #define B_BE_HE_CTN_CHK_CCA_P20 BIT(0)
6440 #define B_BE_FSM_TIMEOUT_ERR_INT_EN BIT(0)
6446 #define B_BE_SORT_NON_IDLE_ERR_INT BIT(1)
6447 #define B_BE_FSM_TIMEOUT_ERR_INT BIT(0)
6451 #define B_BE_BCN_ERLY_SORT_EN_P0 BIT(18)
6452 #define B_BE_PROHIB_END_CAL_EN_P0 BIT(17)
6453 #define B_BE_BRK_SETUP_P0 BIT(16)
6454 #define B_BE_TBTT_UPD_SHIFT_SEL_P0 BIT(15)
6455 #define B_BE_BCN_DROP_ALLOW_P0 BIT(14)
6456 #define B_BE_TBTT_PROHIB_EN_P0 BIT(13)
6457 #define B_BE_BCNTX_EN_P0 BIT(12)
6459 #define B_BE_BCN_FORCETX_EN_P0 BIT(9)
6460 #define B_BE_TXBCN_BTCCA_EN_P0 BIT(8)
6461 #define B_BE_BCNERR_CNT_EN_P0 BIT(7)
6462 #define B_BE_BCN_AGRES_P0 BIT(6)
6463 #define B_BE_TSFTR_RST_P0 BIT(5)
6464 #define B_BE_RX_BSSID_FIT_EN_P0 BIT(4)
6465 #define B_BE_TSF_UDT_EN_P0 BIT(3)
6466 #define B_BE_PORT_FUNC_EN_P0 BIT(2)
6467 #define B_BE_TXBCN_RPT_EN_P0 BIT(1)
6468 #define B_BE_RXBCN_RPT_EN_P0 BIT(0)
6511 #define B_BE_BCN_ERR_FLAG_SRCHEND_P0 BIT(3)
6512 #define B_BE_BCN_ERR_FLAG_INVALID_P0 BIT(2)
6513 #define B_BE_BCN_ERR_FLAG_CMP_P0 BIT(1)
6514 #define B_BE_BCN_ERR_FLAG_LOCK_P0 BIT(0)
6542 #define B_BE_MBSSID_MODE_SEL BIT(20)
6544 #define B_BE_P0MB15_EN BIT(15)
6545 #define B_BE_P0MB14_EN BIT(14)
6546 #define B_BE_P0MB13_EN BIT(13)
6547 #define B_BE_P0MB12_EN BIT(12)
6548 #define B_BE_P0MB11_EN BIT(11)
6549 #define B_BE_P0MB10_EN BIT(10)
6550 #define B_BE_P0MB9_EN BIT(9)
6551 #define B_BE_P0MB8_EN BIT(8)
6552 #define B_BE_P0MB7_EN BIT(7)
6553 #define B_BE_P0MB6_EN BIT(6)
6554 #define B_BE_P0MB5_EN BIT(5)
6555 #define B_BE_P0MB4_EN BIT(4)
6556 #define B_BE_P0MB3_EN BIT(3)
6557 #define B_BE_P0MB2_EN BIT(2)
6558 #define B_BE_P0MB1_EN BIT(1)
6567 #define B_BE_PCIE_MODE_MASK GENMASK(15, 14)
6568 #define B_BE_CPUMGQ_LIFETIME_EN BIT(8)
6569 #define B_BE_MGQ_LIFETIME_EN BIT(7)
6570 #define B_BE_LIFETIME_EN BIT(6)
6571 #define B_BE_DIS_PTCL_CLK_GATING BIT(5)
6572 #define B_BE_PTCL_TRIGGER_SS_EN_UL BIT(4)
6573 #define B_BE_PTCL_TRIGGER_SS_EN_1 BIT(3)
6574 #define B_BE_PTCL_TRIGGER_SS_EN_0 BIT(2)
6575 #define B_BE_CMAC_TX_MODE_1 BIT(1)
6576 #define B_BE_CMAC_TX_MODE_0 BIT(0)
6580 #define B_BE_TB_PPDU_BK_DIS BIT(15)
6581 #define B_BE_TB_PPDU_BE_DIS BIT(14)
6582 #define B_BE_TB_PPDU_VI_DIS BIT(13)
6583 #define B_BE_TB_PPDU_VO_DIS BIT(12)
6584 #define B_BE_QOSNULL_UPD_MUEDCA_EN BIT(3)
6585 #define B_BE_TB_BYPASS_TXPWR BIT(2)
6606 #define B_BE_HW_CTS2SELF_EN BIT(16)
6614 #define B_BE_OFDM_CCK_ERR_PROC BIT(6)
6615 #define B_BE_PKT_LAST_TX BIT(5)
6616 #define B_BE_BAND_MODE BIT(4)
6618 #define B_BE_RTS_LIMIT_IN_OFDM6 BIT(1)
6619 #define B_BE_CHECK_CCK_EN BIT(0)
6623 #define B_BE_ADD_TXCNT_BY BIT(31)
6624 #define B_BE_TOTAL_TC_OPT BIT(30)
6630 #define B_BE_GI_LTF_FB_SEL BIT(30)
6638 #define B_BE_BT_PLT_RST BIT(9)
6639 #define B_BE_PLT_EN BIT(8)
6640 #define B_BE_RX_PLT_GNT_LTE_RX BIT(7)
6641 #define B_BE_RX_PLT_GNT_BT_RX BIT(6)
6642 #define B_BE_RX_PLT_GNT_BT_TX BIT(5)
6643 #define B_BE_RX_PLT_GNT_WL BIT(4)
6644 #define B_BE_TX_PLT_GNT_LTE_RX BIT(3)
6645 #define B_BE_TX_PLT_GNT_BT_RX BIT(2)
6646 #define B_BE_TX_PLT_GNT_BT_TX BIT(1)
6647 #define B_BE_TX_PLT_GNT_WL BIT(0)
6662 #define B_BE_NO_TRX_TIMEOUT_IMR BIT(1)
6663 #define B_BE_TX_IDLE_TIMEOUT_IMR BIT(0)
6669 #define B_BE_PTCL_ERROR_FLAG_IMR BIT(31)
6670 #define B_BE_FSM1_TIMEOUT_ERR_INT_EN BIT(1)
6671 #define B_BE_FSM_TIMEOUT_ERR_INT_EN BIT(0)
6681 #define B_BE_PTCL_ERROR_FLAG_ISR BIT(31)
6682 #define B_BE_FSM1_TIMEOUT_ERR BIT(1)
6683 #define B_BE_FSM_TIMEOUT_ERR BIT(0)
6687 #define B_BE_F2PCMD_PKTID_IMR BIT(30)
6688 #define B_BE_F2PCMD_RD_PKTID_IMR BIT(29)
6689 #define B_BE_F2PCMD_ASSIGN_PKTID_IMR BIT(28)
6690 #define B_BE_F2PCMD_USER_ALLC_IMR BIT(27)
6691 #define B_BE_RX_SPF_U0_PKTID_IMR BIT(26)
6692 #define B_BE_TX_SPF_U1_PKTID_IMR BIT(25)
6693 #define B_BE_TX_SPF_U2_PKTID_IMR BIT(24)
6694 #define B_BE_TX_SPF_U3_PKTID_IMR BIT(23)
6695 #define B_BE_TX_RECORD_PKTID_IMR BIT(22)
6696 #define B_BE_TWTSP_QSEL_IMR BIT(14)
6697 #define B_BE_F2P_RLS_CTN_SEL_IMR BIT(13)
6698 #define B_BE_BCNQ_ORDER_IMR BIT(12)
6699 #define B_BE_Q_PKTID_IMR BIT(11)
6700 #define B_BE_D_PKTID_IMR BIT(10)
6701 #define B_BE_TXPRT_FULL_DROP_IMR BIT(9)
6702 #define B_BE_F2PCMDRPT_FULL_DROP_IMR BIT(8)
6723 #define B_BE_F2PCMD_PKTID_ERR BIT(30)
6724 #define B_BE_F2PCMD_RD_PKTID_ERR BIT(29)
6725 #define B_BE_F2PCMD_ASSIGN_PKTID_ERR BIT(28)
6726 #define B_BE_F2PCMD_USER_ALLC_ERR BIT(27)
6727 #define B_BE_RX_SPF_U0_PKTID_ERR BIT(26)
6728 #define B_BE_TX_SPF_U1_PKTID_ERR BIT(25)
6729 #define B_BE_TX_SPF_U2_PKTID_ERR BIT(24)
6730 #define B_BE_TX_SPF_U3_PKTID_ERR BIT(23)
6731 #define B_BE_TX_RECORD_PKTID_ERR BIT(22)
6732 #define B_BE_TWTSP_QSEL_ERR BIT(14)
6733 #define B_BE_F2P_RLS_CTN_SEL_ERR BIT(13)
6734 #define B_BE_BCNQ_ORDER_ERR BIT(12)
6735 #define B_BE_Q_PKTID_ERR BIT(11)
6736 #define B_BE_D_PKTID_ERR BIT(10)
6737 #define B_BE_TXPRT_FULL_DROP_ERR BIT(9)
6738 #define B_BE_F2PCMDRPT_FULL_DROP_ERR BIT(8)
6742 #define B_BE_PTCL_FSM2_TO_MODE BIT(30)
6744 #define B_BE_PTCL_FSM1_TO_MODE BIT(22)
6746 #define B_BE_PTCL_FSM0_TO_MODE BIT(14)
6748 #define B_BE_PTCL_TX_ARB_TO_MODE BIT(6)
6753 #define B_BE_PTCL_TXOP_STAT BIT(8)
6754 #define B_BE_PTCL_BUSY BIT(7)
6755 #define B_BE_PTCL_DROP BIT(5)
6764 #define B_BE_RX_CSI_NOT_RELEASE_ERROR BIT(31)
6765 #define B_BE_RX_GET_NULL_PKT_ERROR BIT(30)
6766 #define B_BE_RX_RU0_FSM_HANG_ERROR BIT(29)
6767 #define B_BE_RX_RU1_FSM_HANG_ERROR BIT(28)
6768 #define B_BE_RX_RU2_FSM_HANG_ERROR BIT(27)
6769 #define B_BE_RX_RU3_FSM_HANG_ERROR BIT(26)
6770 #define B_BE_RX_RU4_FSM_HANG_ERROR BIT(25)
6771 #define B_BE_RX_RU5_FSM_HANG_ERROR BIT(24)
6772 #define B_BE_RX_RU6_FSM_HANG_ERROR BIT(23)
6773 #define B_BE_RX_RU7_FSM_HANG_ERROR BIT(22)
6774 #define B_BE_RX_RXSTS_FSM_HANG_ERROR BIT(21)
6775 #define B_BE_RX_CSI_FSM_HANG_ERROR BIT(20)
6776 #define B_BE_RX_TXRPT_FSM_HANG_ERROR BIT(19)
6777 #define B_BE_RX_F2PCMD_FSM_HANG_ERROR BIT(18)
6778 #define B_BE_RX_RU0_ZERO_LENGTH_ERROR BIT(17)
6779 #define B_BE_RX_RU1_ZERO_LENGTH_ERROR BIT(16)
6780 #define B_BE_RX_RU2_ZERO_LENGTH_ERROR BIT(15)
6781 #define B_BE_RX_RU3_ZERO_LENGTH_ERROR BIT(14)
6782 #define B_BE_RX_RU4_ZERO_LENGTH_ERROR BIT(13)
6783 #define B_BE_RX_RU5_ZERO_LENGTH_ERROR BIT(12)
6784 #define B_BE_RX_RU6_ZERO_LENGTH_ERROR BIT(11)
6785 #define B_BE_RX_RU7_ZERO_LENGTH_ERROR BIT(10)
6786 #define B_BE_RX_RXSTS_ZERO_LENGTH_ERROR BIT(9)
6787 #define B_BE_RX_CSI_ZERO_LENGTH_ERROR BIT(8)
6788 #define B_BE_PLE_DATA_OPT_FSM_HANG BIT(7)
6789 #define B_BE_PLE_RXDATA_REQUEST_BUFFER_FSM_HANG BIT(6)
6790 #define B_BE_PLE_TXRPT_REQUEST_BUFFER_FSM_HANG BIT(5)
6791 #define B_BE_PLE_WD_OPT_FSM_HANG BIT(4)
6792 #define B_BE_PLE_ENQ_FSM_HANG BIT(3)
6793 #define B_BE_RXDATA_ENQUE_ORDER_ERROR BIT(2)
6794 #define B_BE_RXSTS_ENQUE_ORDER_ERROR BIT(1)
6795 #define B_BE_RX_CSI_PKT_NUM_ERROR BIT(0)
6799 #define B_BE_RX_CSI_NOT_RELEASE_ERROR_IMR BIT(31)
6800 #define B_BE_RX_GET_NULL_PKT_ERROR_IMR BIT(30)
6801 #define B_BE_RX_RU0_FSM_HANG_ERROR_IMR BIT(29)
6802 #define B_BE_RX_RU1_FSM_HANG_ERROR_IMR BIT(28)
6803 #define B_BE_RX_RU2_FSM_HANG_ERROR_IMR BIT(27)
6804 #define B_BE_RX_RU3_FSM_HANG_ERROR_IMR BIT(26)
6805 #define B_BE_RX_RU4_FSM_HANG_ERROR_IMR BIT(25)
6806 #define B_BE_RX_RU5_FSM_HANG_ERROR_IMR BIT(24)
6807 #define B_BE_RX_RU6_FSM_HANG_ERROR_IMR BIT(23)
6808 #define B_BE_RX_RU7_FSM_HANG_ERROR_IMR BIT(22)
6809 #define B_BE_RX_RXSTS_FSM_HANG_ERROR_IMR BIT(21)
6810 #define B_BE_RX_CSI_FSM_HANG_ERROR_IMR BIT(20)
6811 #define B_BE_RX_TXRPT_FSM_HANG_ERROR_IMR BIT(19)
6812 #define B_BE_RX_F2PCMD_FSM_HANG_ERROR_IMR BIT(18)
6813 #define B_BE_RX_RU0_ZERO_LENGTH_ERROR_IMR BIT(17)
6814 #define B_BE_RX_RU1_ZERO_LENGTH_ERROR_IMR BIT(16)
6815 #define B_BE_RX_RU2_ZERO_LENGTH_ERROR_IMR BIT(15)
6816 #define B_BE_RX_RU3_ZERO_LENGTH_ERROR_IMR BIT(14)
6817 #define B_BE_RX_RU4_ZERO_LENGTH_ERROR_IMR BIT(13)
6818 #define B_BE_RX_RU5_ZERO_LENGTH_ERROR_IMR BIT(12)
6819 #define B_BE_RX_RU6_ZERO_LENGTH_ERROR_IMR BIT(11)
6820 #define B_BE_RX_RU7_ZERO_LENGTH_ERROR_IMR BIT(10)
6821 #define B_BE_RX_RXSTS_ZERO_LENGTH_ERROR_IMR BIT(9)
6822 #define B_BE_RX_CSI_ZERO_LENGTH_ERROR_IMR BIT(8)
6823 #define B_BE_PLE_DATA_OPT_FSM_HANG_IMR BIT(7)
6824 #define B_BE_PLE_RXDATA_REQUEST_BUFFER_FSM_HANG_IMR BIT(6)
6825 #define B_BE_PLE_TXRPT_REQUEST_BUFFER_FSM_HANG_IMR BIT(5)
6826 #define B_BE_PLE_WD_OPT_FSM_HANG_IMR BIT(4)
6827 #define B_BE_PLE_ENQ_FSM_HANG_IMR BIT(3)
6828 #define B_BE_RXDATA_ENQUE_ORDER_ERROR_IMR BIT(2)
6829 #define B_BE_RXSTS_ENQUE_ORDER_ERROR_IMR BIT(1)
6830 #define B_BE_RX_CSI_PKT_NUM_ERROR_IMR BIT(0)
6880 #define B_BE_RXDMA_TXRPT_PORT_ID_SW_MASK GENMASK(17, 14)
6887 #define B_BE_TX_RU0_FSM_HANG_ERROR BIT(31)
6888 #define B_BE_TX_RU1_FSM_HANG_ERROR BIT(30)
6889 #define B_BE_TX_RU2_FSM_HANG_ERROR BIT(29)
6890 #define B_BE_TX_RU3_FSM_HANG_ERROR BIT(28)
6891 #define B_BE_TX_RU4_FSM_HANG_ERROR BIT(27)
6892 #define B_BE_TX_RU5_FSM_HANG_ERROR BIT(26)
6893 #define B_BE_TX_RU6_FSM_HANG_ERROR BIT(25)
6894 #define B_BE_TX_RU7_FSM_HANG_ERROR BIT(24)
6895 #define B_BE_TX_RU8_FSM_HANG_ERROR BIT(23)
6896 #define B_BE_TX_RU9_FSM_HANG_ERROR BIT(22)
6897 #define B_BE_TX_RU10_FSM_HANG_ERROR BIT(21)
6898 #define B_BE_TX_RU11_FSM_HANG_ERROR BIT(20)
6899 #define B_BE_TX_RU12_FSM_HANG_ERROR BIT(19)
6900 #define B_BE_TX_RU13_FSM_HANG_ERROR BIT(18)
6901 #define B_BE_TX_RU14_FSM_HANG_ERROR BIT(17)
6902 #define B_BE_TX_RU15_FSM_HANG_ERROR BIT(16)
6903 #define B_BE_TX_CSI_FSM_HANG_ERROR BIT(15)
6904 #define B_BE_TX_WD_PLD_ID_FSM_HANG_ERROR BIT(14)
6908 #define B_BE_TX_RU0_FSM_HANG_ERROR_IMR BIT(31)
6909 #define B_BE_TX_RU1_FSM_HANG_ERROR_IMR BIT(30)
6910 #define B_BE_TX_RU2_FSM_HANG_ERROR_IMR BIT(29)
6911 #define B_BE_TX_RU3_FSM_HANG_ERROR_IMR BIT(28)
6912 #define B_BE_TX_RU4_FSM_HANG_ERROR_IMR BIT(27)
6913 #define B_BE_TX_RU5_FSM_HANG_ERROR_IMR BIT(26)
6914 #define B_BE_TX_RU6_FSM_HANG_ERROR_IMR BIT(25)
6915 #define B_BE_TX_RU7_FSM_HANG_ERROR_IMR BIT(24)
6916 #define B_BE_TX_RU8_FSM_HANG_ERROR_IMR BIT(23)
6917 #define B_BE_TX_RU9_FSM_HANG_ERROR_IMR BIT(22)
6918 #define B_BE_TX_RU10_FSM_HANG_ERROR_IMR BIT(21)
6919 #define B_BE_TX_RU11_FSM_HANG_ERROR_IMR BIT(20)
6920 #define B_BE_TX_RU12_FSM_HANG_ERROR_IMR BIT(19)
6921 #define B_BE_TX_RU13_FSM_HANG_ERROR_IMR BIT(18)
6922 #define B_BE_TX_RU14_FSM_HANG_ERROR_IMR BIT(17)
6923 #define B_BE_TX_RU15_FSM_HANG_ERROR_IMR BIT(16)
6924 #define B_BE_TX_CSI_FSM_HANG_ERROR_IMR BIT(15)
6925 #define B_BE_TX_WD_PLD_ID_FSM_HANG_ERROR_IMR BIT(14)
6965 #define B_BE_RX_RU8_FSM_HANG_ERROR BIT(29)
6966 #define B_BE_RX_RU9_FSM_HANG_ERROR BIT(28)
6967 #define B_BE_RX_RU10_FSM_HANG_ERROR BIT(27)
6968 #define B_BE_RX_RU11_FSM_HANG_ERROR BIT(26)
6969 #define B_BE_RX_RU12_FSM_HANG_ERROR BIT(25)
6970 #define B_BE_RX_RU13_FSM_HANG_ERROR BIT(24)
6971 #define B_BE_RX_RU14_FSM_HANG_ERROR BIT(23)
6972 #define B_BE_RX_RU15_FSM_HANG_ERROR BIT(22)
6973 #define B_BE_RX_RU8_ZERO_LENGTH_ERROR BIT(17)
6974 #define B_BE_RX_RU9_ZERO_LENGTH_ERROR BIT(16)
6975 #define B_BE_RX_RU10_ZERO_LENGTH_ERROR BIT(15)
6976 #define B_BE_RX_RU11_ZERO_LENGTH_ERROR BIT(14)
6977 #define B_BE_RX_RU12_ZERO_LENGTH_ERROR BIT(13)
6978 #define B_BE_RX_RU13_ZERO_LENGTH_ERROR BIT(12)
6979 #define B_BE_RX_RU14_ZERO_LENGTH_ERROR BIT(11)
6980 #define B_BE_RX_RU15_ZERO_LENGTH_ERROR BIT(10)
6984 #define B_BE_RX_RU8_FSM_HANG_ERROR_IMR BIT(29)
6985 #define B_BE_RX_RU9_FSM_HANG_ERROR_IMR BIT(28)
6986 #define B_BE_RX_RU10_FSM_HANG_ERROR_IMR BIT(27)
6987 #define B_BE_RX_RU11_FSM_HANG_ERROR_IMR BIT(26)
6988 #define B_BE_RX_RU12_FSM_HANG_ERROR_IMR BIT(25)
6989 #define B_BE_RX_RU13_FSM_HANG_ERROR_IMR BIT(24)
6990 #define B_BE_RX_RU14_FSM_HANG_ERROR_IMR BIT(23)
6991 #define B_BE_RX_RU15_FSM_HANG_ERROR_IMR BIT(22)
6992 #define B_BE_RX_RU8_ZERO_LENGTH_ERROR_IMR BIT(17)
6993 #define B_BE_RX_RU9_ZERO_LENGTH_ERROR_IMR BIT(16)
6994 #define B_BE_RX_RU10_ZERO_LENGTH_ERROR_IMR BIT(15)
6995 #define B_BE_RX_RU11_ZERO_LENGTH_ERROR_IMR BIT(14)
6996 #define B_BE_RX_RU12_ZERO_LENGTH_ERROR_IMR BIT(13)
6997 #define B_BE_RX_RU13_ZERO_LENGTH_ERROR_IMR BIT(12)
6998 #define B_BE_RX_RU14_ZERO_LENGTH_ERROR_IMR BIT(11)
6999 #define B_BE_RX_RU15_ZERO_LENGTH_ERROR_IMR BIT(10)
7037 #define B_BE_UPD_HGQMD BIT(1)
7038 #define B_BE_UPD_TIMIE BIT(0)
7045 #define B_BE_UL_EHT_MUMIMO_LTF_MODE BIT(30)
7046 #define B_BE_UL_HE_MUMIMO_LTF_MODE BIT(29)
7054 #define B_BE_RSP_STATIC_RTS_CHK_SERV_BW_EN BIT(30)
7055 #define B_BE_RSP_TBPPDU_CHK_PWR BIT(29)
7056 #define B_BE_RESP_PAIR_MACID_LEN_EN BIT(25)
7057 #define B_BE_RESP_TX_ABORT_TEST_EN BIT(24)
7058 #define B_BE_RESP_ER_SU_RU106_EN BIT(23)
7059 #define B_BE_RESP_ER_SU_EN BIT(22)
7060 #define B_BE_TXDATA_END_PS_OPT BIT(18)
7061 #define B_BE_CHECK_SOUNDING_SEQ BIT(17)
7062 #define B_BE_RXBA_IGNOREA2 BIT(16)
7068 #define B_BE_WMAC_RESP_STBC_EN BIT(31)
7069 #define B_BE_WMAC_RXFTM_TXACK_SB BIT(30)
7070 #define B_BE_WMAC_RXFTM_TXACKBWEQ BIT(29)
7071 #define B_BE_RESP_TB_CHK_TXTIME BIT(24)
7072 #define B_BE_RSP_CHK_CCA BIT(23)
7073 #define B_BE_WMAC_LDPC_EN BIT(22)
7074 #define B_BE_WMAC_SGIEN BIT(21)
7075 #define B_BE_WMAC_SPLCPEN BIT(20)
7076 #define B_BE_RESP_EHT_MCS15_REF BIT(19)
7077 #define B_BE_RESP_EHT_MCS14_REF BIT(18)
7078 #define B_BE_WMAC_BESP_EARLY_TXBA BIT(17)
7079 #define B_BE_WMAC_MBA_DUR_FORCE BIT(16)
7086 #define B_BE_WMAC_RESP_SR_MODE_EN BIT(31)
7089 #define B_BE_WMAC_RESP_DOPPLEB_BE_EN BIT(21)
7090 #define B_BE_WMAC_RESP_DCM_EN BIT(20)
7091 #define B_BE_WMAC_CLR_ABORT_RESP_TX_CNT BIT(15)
7092 #define B_BE_WMAC_RESP_REF_RATE_SEL BIT(12)
7097 #define B_BE_MACLBK_DIS_GCLK BIT(30)
7098 #define B_BE_MACLBK_STS_EN BIT(29)
7103 #define B_BE_MACLBK_EN BIT(0)
7107 #define B_BE_TRIG_DIS_EHTTB BIT(24)
7111 #define B_BE_WMAC_NAV_UPPER_EN BIT(26)
7113 #define B_BE_WMAC_PLCP_UP_NAV_EN BIT(17)
7114 #define B_BE_WMAC_TF_UP_NAV_EN BIT(16)
7122 #define B_BE_RXTRIG_RU26_DIS BIT(21)
7123 #define B_BE_RXTRIG_FCSCHK_EN BIT(20)
7125 #define B_BE_RXTRIG_EN BIT(16)
7130 #define B_BE_WMAC_FTM_TIMEOUT_MODE BIT(30)
7132 #define B_BE_WMAC_MODE BIT(22)
7134 #define B_BE_RMAC_BFMER BIT(9)
7135 #define B_BE_RMAC_FTM BIT(8)
7136 #define B_BE_RMAC_CSI BIT(7)
7137 #define B_BE_TMAC_MIMO_CTRL BIT(6)
7138 #define B_BE_TMAC_RXTB BIT(5)
7139 #define B_BE_TMAC_HWSIGB_GEN BIT(4)
7140 #define B_BE_TMAC_TXPLCP BIT(3)
7141 #define B_BE_TMAC_RESP BIT(2)
7142 #define B_BE_TMAC_TXCTL BIT(1)
7143 #define B_BE_TMAC_MACTX BIT(0)
7167 #define B_BE_BFMER_ERR_FLAG BIT(9)
7168 #define B_BE_FTM_ERROR_FLAG_CLR BIT(8)
7169 #define B_BE_CSI_ERROR_FLAG_CLR BIT(7)
7170 #define B_BE_MIMOCTRL_ERROR_FLAG_CLR BIT(6)
7171 #define B_BE_RXTB_ERROR_FLAG_CLR BIT(5)
7172 #define B_BE_HWSIGB_GEN_ERROR_FLAG_CLR BIT(4)
7173 #define B_BE_TXPLCP_ERROR_FLAG_CLR BIT(3)
7174 #define B_BE_RESP_ERROR_FLAG_CLR BIT(2)
7175 #define B_BE_TXCTL_ERROR_FLAG_CLR BIT(1)
7176 #define B_BE_MACTX_ERROR_FLAG_CLR BIT(0)
7191 #define B_BE_CSI_ON_TIMEOUT_EN BIT(5)
7192 #define B_BE_STS_ON_TIMEOUT_EN BIT(4)
7193 #define B_BE_DATA_ON_TIMEOUT_EN BIT(3)
7194 #define B_BE_OFDM_CCA_TIMEOUT_EN BIT(2)
7195 #define B_BE_CCK_CCA_TIMEOUT_EN BIT(1)
7196 #define B_BE_PHY_TXON_TIMEOUT_EN BIT(0)
7207 #define B_BE_CSI_ON_TIMEOUT_ERR BIT(5)
7208 #define B_BE_STS_ON_TIMEOUT_ERR BIT(4)
7209 #define B_BE_DATA_ON_TIMEOUT_ERR BIT(3)
7210 #define B_BE_OFDM_CCA_TIMEOUT_ERR BIT(2)
7211 #define B_BE_CCK_CCA_TIMEOUT_ERR BIT(1)
7212 #define B_BE_PHY_TXON_TIMEOUT_ERR BIT(0)
7220 #define B_BE_BFMEE_MIMO_EN_SEL BIT(8)
7221 #define B_BE_BFMEE_MU_BFEE_DIS BIT(7)
7222 #define B_BE_BFMEE_CHECK_RPTPOLL_MACID_DIS BIT(6)
7223 #define B_BE_BFMEE_NOCHK_BFPOLL_BMP BIT(5)
7224 #define B_BE_BFMEE_VHTBFRPT_CHK BIT(4)
7225 #define B_BE_BFMEE_EHT_NDPA_EN BIT(3)
7226 #define B_BE_BFMEE_HE_NDPA_EN BIT(2)
7227 #define B_BE_BFMEE_VHT_NDPA_EN BIT(1)
7228 #define B_BE_BFMEE_HT_NDPA_EN BIT(0)
7232 #define B_BE_BFMEE_CSISEQ_SEL BIT(29)
7233 #define B_BE_BFMEE_BFPARAM_SEL BIT(28)
7235 #define B_BE_BFMEE_BF_PORT_SEL BIT(23)
7236 #define B_BE_BFMEE_USE_NSTS BIT(22)
7237 #define B_BE_BFMEE_CSI_RATE_FB_EN BIT(21)
7238 #define B_BE_BFMEE_CSI_GID_SEL BIT(20)
7240 #define B_BE_BFMEE_CSI_FORCE_RETE_EN BIT(17)
7241 #define B_BE_BFMEE_CSI_USE_NDPARATE BIT(16)
7242 #define B_BE_BFMEE_CSI_WITHHTC_EN BIT(15)
7243 #define B_BE_BFMEE_CSIINFO0_BF_EN BIT(14)
7244 #define B_BE_BFMEE_CSIINFO0_STBC_EN BIT(13)
7245 #define B_BE_BFMEE_CSIINFO0_LDPC_EN BIT(12)
7271 #define B_BE_ACK_BA_RESP_LEGACY_CHK_NSTR BIT(16)
7272 #define B_BE_ACK_BA_RESP_LEGACY_CHK_TX_NAV BIT(15)
7273 #define B_BE_ACK_BA_RESP_LEGACY_CHK_INTRA_NAV BIT(14)
7274 #define B_BE_ACK_BA_RESP_LEGACY_CHK_BASIC_NAV BIT(13)
7275 #define B_BE_ACK_BA_RESP_LEGACY_CHK_BTCCA BIT(12)
7276 #define B_BE_ACK_BA_RESP_LEGACY_CHK_SEC_EDCCA160 BIT(11)
7277 #define B_BE_ACK_BA_RESP_LEGACY_CHK_SEC_EDCCA80 BIT(10)
7278 #define B_BE_ACK_BA_RESP_LEGACY_CHK_SEC_EDCCA40 BIT(9)
7279 #define B_BE_ACK_BA_RESP_LEGACY_CHK_SEC_EDCCA20 BIT(8)
7280 #define B_BE_ACK_BA_RESP_LEGACY_CHK_EDCCA_PER20_BMP BIT(7)
7281 #define B_BE_ACK_BA_RESP_LEGACY_CHK_CCA_PER20_BMP BIT(6)
7282 #define B_BE_ACK_BA_RESP_LEGACY_CHK_SEC_CCA160 BIT(5)
7283 #define B_BE_ACK_BA_RESP_LEGACY_CHK_SEC_CCA80 BIT(4)
7284 #define B_BE_ACK_BA_RESP_LEGACY_CHK_SEC_CCA40 BIT(3)
7285 #define B_BE_ACK_BA_RESP_LEGACY_CHK_SEC_CCA20 BIT(2)
7286 #define B_BE_ACK_BA_RESP_LEGACY_CHK_EDCCA BIT(1)
7287 #define B_BE_ACK_BA_RESP_LEGACY_CHK_CCA BIT(0)
7291 #define B_BE_ACK_BA_RESP_HE_CHK_NSTR BIT(16)
7292 #define B_BE_ACK_BA_RESP_HE_CHK_TX_NAV BIT(15)
7293 #define B_BE_ACK_BA_RESP_HE_CHK_INTRA_NAV BIT(14)
7294 #define B_BE_ACK_BA_RESP_HE_CHK_BASIC_NAV BIT(13)
7295 #define B_BE_ACK_BA_RESP_HE_CHK_BTCCA BIT(12)
7296 #define B_BE_ACK_BA_RESP_HE_CHK_SEC_EDCCA160 BIT(11)
7297 #define B_BE_ACK_BA_RESP_HE_CHK_SEC_EDCCA80 BIT(10)
7298 #define B_BE_ACK_BA_RESP_HE_CHK_SEC_EDCCA40 BIT(9)
7299 #define B_BE_ACK_BA_RESP_HE_CHK_SEC_EDCCA20 BIT(8)
7300 #define B_BE_ACK_BA_RESP_HE_CHK_EDCCA_PER20_BMP BIT(7)
7301 #define B_BE_ACK_BA_RESP_HE_CHK_CCA_PER20_BMP BIT(6)
7302 #define B_BE_ACK_BA_RESP_HE_CHK_SEC_CCA160 BIT(5)
7303 #define B_BE_ACK_BA_RESP_HE_CHK_SEC_CCA80 BIT(4)
7304 #define B_BE_ACK_BA_RESP_HE_CHK_SEC_CCA40 BIT(3)
7305 #define B_BE_ACK_BA_RESP_HE_CHK_SEC_CCA20 BIT(2)
7306 #define B_BE_ACK_BA_RESP_HE_CHK_EDCCA BIT(1)
7307 #define B_BE_ACK_BA_RESP_HE_CHK_CCA BIT(0)
7311 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_NSTR BIT(16)
7312 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_TX_NAV BIT(15)
7313 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_INTRA_NAV BIT(14)
7314 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_BASIC_NAV BIT(13)
7315 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_BTCCA BIT(12)
7316 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_SEC_EDCCA160 BIT(11)
7317 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_SEC_EDCCA80 BIT(10)
7318 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_SEC_EDCCA40 BIT(9)
7319 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_SEC_EDCCA20 BIT(8)
7320 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_EDCCA_PER20_BMP BIT(7)
7321 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_CCA_PER20_BMP BIT(6)
7322 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_SEC_CCA160 BIT(5)
7323 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_SEC_CCA80 BIT(4)
7324 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_SEC_CCA40 BIT(3)
7325 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_SEC_CCA20 BIT(2)
7326 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_EDCCA BIT(1)
7327 #define B_BE_ACK_BA_EHT_LEG_PUNC_CHK_CCA BIT(0)
7331 #define B_BE_BUSY_CHKSN BIT(15)
7332 #define B_BE_DYN_CHEN BIT(14)
7333 #define B_BE_AUTO_RST BIT(13)
7334 #define B_BE_TIMER_SEL BIT(12)
7335 #define B_BE_STOP_RX_IN BIT(11)
7336 #define B_BE_PSR_RDY_CHKDIS BIT(10)
7340 #define B_BE_CH_EN BIT(0)
7348 #define B_BE_RX_DLK_RST_FSM BIT(3)
7349 #define B_BE_RX_DLK_RST_SKIPDMA BIT(2)
7350 #define B_BE_RX_DLK_RST_EN BIT(1)
7351 #define B_BE_RX_DLK_INT_EN BIT(0)
7356 #define B_BE_PLCP_RXFA_RESET_EN BIT(11)
7357 #define B_BE_DIS_CHK_MIN_LEN BIT(8)
7358 #define B_BE_HE_SIGB_CRC_CHK BIT(6)
7359 #define B_BE_VHT_MU_SIGB_CRC_CHK BIT(5)
7360 #define B_BE_VHT_SU_SIGB_CRC_CHK BIT(4)
7361 #define B_BE_SIGA_CRC_CHK BIT(3)
7362 #define B_BE_LSIG_PARITY_CHK_EN BIT(2)
7363 #define B_BE_CCK_SIG_CHK BIT(1)
7364 #define B_BE_CCK_CRC_CHK BIT(0)
7369 #define B_BE_UNSPT_TYPE BIT(22)
7371 #define B_BE_A_FTM_REQ BIT(14)
7372 #define B_BE_A_ERR_PKT BIT(13)
7373 #define B_BE_A_UNSUP_PKT BIT(12)
7374 #define B_BE_A_CRC32_ERR BIT(11)
7376 #define B_BE_A_BCN_CHK_EN BIT(7)
7377 #define B_BE_A_MC_LIST_CAM_MATCH BIT(6)
7378 #define B_BE_A_BC_CAM_MATCH BIT(5)
7379 #define B_BE_A_UC_CAM_MATCH BIT(4)
7380 #define B_BE_A_MC BIT(3)
7381 #define B_BE_A_BC BIT(2)
7382 #define B_BE_A_A1_MATCH BIT(1)
7383 #define B_BE_SNIFFER_MODE BIT(0)
7404 #define B_BE_ADDR_CAM_IORST BIT(10)
7405 #define B_BE_DIS_ADDR_CLK_GATED BIT(9)
7406 #define B_BE_ADDR_CAM_CLR BIT(8)
7407 #define B_BE_ADDR_CAM_A2_B0_CHK BIT(2)
7408 #define B_BE_ADDR_CAM_SRCH_PERPKT BIT(1)
7409 #define B_BE_ADDR_CAM_EN BIT(0)
7413 #define B_BE_BACAM_SKIP_ALL_QOSNULL BIT(24)
7414 #define B_BE_BACAM_STD_SSN_SEL BIT(20)
7417 #define B_BE_BACAM_SHIFT_POLL BIT(7)
7418 #define B_BE_BACAM_IORST BIT(6)
7419 #define B_BE_BACAM_GCK_DIS BIT(5)
7420 #define B_BE_COMPL_VAL BIT(3)
7421 #define B_BE_SSN_SEL BIT(2)
7429 #define B_BE_STAT_IORST BIT(13)
7430 #define B_BE_STAT_GCKDIS BIT(12)
7432 #define B_BE_PPDU_STAT_RPT_TRIG BIT(8)
7433 #define B_BE_PPDU_STAT_RPT_DMA BIT(6)
7434 #define B_BE_PPDU_STAT_RPT_CRC32 BIT(5)
7435 #define B_BE_PPDU_STAT_RPT_ADDR BIT(4)
7436 #define B_BE_APP_PLCP_HDR_RPT BIT(3)
7437 #define B_BE_APP_RX_CNT_RPT BIT(2)
7438 #define B_BE_PPDU_MAC_INFO BIT(1)
7439 #define B_BE_PPDU_STAT_RPT_EN BIT(0)
7444 #define B_BE_SRG_CHK_EN BIT(2)
7445 #define B_BE_SR_CTRL_PLCP_EN BIT(1)
7446 #define B_BE_SR_EN BIT(0)
7450 #define B_BE_BSSID_MATCH BIT(3)
7451 #define B_BE_PARTIAL_AID_MATCH BIT(2)
7452 #define B_BE_BSSCOLOR_MATCH BIT(1)
7453 #define B_BE_PLCP_SRC_EN BIT(0)
7457 #define B_BE_CSIPRT_EHTSU_AID_EN BIT(26)
7458 #define B_BE_CSIPRT_HESU_AID_EN BIT(25)
7459 #define B_BE_CSIPRT_VHTSU_AID_EN BIT(24)
7463 #define B_BE_DRV_INFO_PHYRPT_EN BIT(0)
7467 #define B_BE_RX_ERR_TRIG_ACT_TO BIT(9)
7468 #define B_BE_RX_ERR_STS_ACT_TO BIT(8)
7469 #define B_BE_RX_ERR_CSI_ACT_TO BIT(7)
7470 #define B_BE_RX_ERR_ACT_TO BIT(6)
7471 #define B_BE_CSI_DATAON_ASSERT_TO BIT(5)
7472 #define B_BE_DATAON_ASSERT_TO BIT(4)
7473 #define B_BE_CCA_ASSERT_TO BIT(3)
7474 #define B_BE_RX_ERR_DMA_TO BIT(2)
7475 #define B_BE_RX_ERR_DATA_TO BIT(1)
7476 #define B_BE_RX_ERR_CCA_TO BIT(0)
7480 #define B_BE_RX_ERR_TRIG_ACT_TO_MSK BIT(9)
7481 #define B_BE_RX_ERR_STS_ACT_TO_MSK BIT(8)
7482 #define B_BE_RX_ERR_CSI_ACT_TO_MSK BIT(7)
7483 #define B_BE_RX_ERR_ACT_TO_MSK BIT(6)
7484 #define B_BE_CSI_DATAON_ASSERT_TO_MSK BIT(5)
7485 #define B_BE_DATAON_ASSERT_TO_MSK BIT(4)
7486 #define B_BE_CCA_ASSERT_TO_MSK BIT(3)
7487 #define B_BE_RX_ERR_DMA_TO_MSK BIT(2)
7488 #define B_BE_RX_ERR_DATA_TO_MSK BIT(1)
7489 #define B_BE_RX_ERR_CCA_TO_MSK BIT(0)
7506 #define B_BE_PLCP_CLOSE_RX_UNSPUUORT BIT(19)
7507 #define B_BE_PLCP_CLOSE_RX_BB_BRK BIT(18)
7508 #define B_BE_PLCP_CLOSE_RX_PSDU_PRES BIT(17)
7509 #define B_BE_PLCP_CLOSE_RX_NDP BIT(16)
7510 #define B_BE_PLCP_NSS_SRC BIT(11)
7511 #define B_BE_PLCP_DOPPLEB_BE_SRC BIT(10)
7512 #define B_BE_PLCP_STBC_SRC BIT(9)
7513 #define B_BE_PLCP_SU_PSDU_LEN_SRC BIT(8)
7514 #define B_BE_PLCP_RXSB_SRC BIT(7)
7516 #define B_BE_PLCP_GILTF_SRC BIT(4)
7517 #define B_BE_PLCP_NSTS_SRC BIT(3)
7518 #define B_BE_PLCP_MCS_SRC BIT(2)
7519 #define B_BE_PLCP_CH20_WIDATA_SRC BIT(1)
7520 #define B_BE_PLCP_PPDU_TYPE_SRC BIT(0)
7529 #define B_BE_RESP_TBL_FLAG_ERR_ISR_EN BIT(17)
7530 #define B_BE_RESP_SEC_DOUBLE_HIT_ERR_ISR_EN BIT(16)
7531 #define B_BE_RESP_WRPTR_CROSS_ERR_ISR_EN BIT(15)
7532 #define B_BE_RESP_TOO_MANY_PLD_ERR_ISR_EN BIT(14)
7533 #define B_BE_RESP_TXDMA_READ_DATA_ERR_ISR_EN BIT(13)
7534 #define B_BE_RESP_PLDID_RDY_ERR_ISR_EN BIT(12)
7535 #define B_BE_RESP_RX_OVERWRITE_ERR_ISR_EN BIT(11)
7536 #define B_BE_RESP_RXDMA_WRPTR_INVLD_ERR_ISR_EN BIT(10)
7537 #define B_BE_RESP_RXDMA_REQ_INVLD_ERR_ISR_EN BIT(9)
7538 #define B_BE_RESP_RXDMA_REQ_MACID_ERR_ISR_EN BIT(8)
7539 #define B_BE_RESP_TXCMD_TX_ST_ABORT_ERR_ISR_EN BIT(6)
7540 #define B_BE_RESP_TXCMD_DMAC_PROC_ERR_ISR_EN BIT(5)
7541 #define B_BE_RESP_TXCMD_TBL_ERR_ISR_EN BIT(4)
7542 #define B_BE_RESP_INITCMD_RX_ST_ABORT_ERR_ISR_EN BIT(3)
7543 #define B_BE_RESP_INITCMD_RESERVD_PAGE_ABORT_ERR_ISR_EN BIT(2)
7544 #define B_BE_RESP_INITCMD_TX_ST_ABORT_ERR_ISR_EN BIT(1)
7545 #define B_BE_RESP_DMAC_PROC_ERR_ISR_EN BIT(0)
7584 #define B_BE_PWR_FORCE_LMT_ON BIT(6)
7588 #define B_BE_FORCE_PWR_BY_RATE_EN BIT(19)
7597 #define B_BE_PWR_CTRL_SEL BIT(16)
7598 #define B_BE_PWR_FORCE_RATE_ON BIT(29)
7601 #define B_BE_PWR_FORCE_RU_ON BIT(18)
7602 #define B_BE_PWR_FORCE_RU_ENON BIT(28)
7604 #define B_BE_PWR_FORCE_MACID_ON BIT(9)
7607 #define B_BE_PWR_BT_EN BIT(23)
7632 #define B_BE_FSM_TIMEOUT_ERR_INT_EN BIT(0)
7649 #define RR_MOD_DCK GENMASK(14, 10)
7661 #define RR_MOD_NBW GENMASK(15, 14)
7664 #define RR_MOD_LO_SEL BIT(1)
7671 #define RR_RSV1_RST BIT(0)
7673 #define RR_BBDC_SEL BIT(0)
7677 #define RR_LOKVB_COI GENMASK(19, 14)
7692 #define RR_CFGCH_POW_LCK BIT(15)
7693 #define RR_CFGCH_TRX_AH BIT(14)
7694 #define RR_CFGCH_BCN BIT(13)
7695 #define RR_CFGCH_BW2 BIT(12)
7715 #define RR_BTC_TXBB GENMASK(14, 12)
7718 #define RR_RCKC_CA GENMASK(14, 10)
7724 #define RR_RXKPLL_POW BIT(19)
7729 #define RR_RXK_SEL2G BIT(8)
7730 #define RR_RXK_SEL5G BIT(7)
7731 #define RR_RXK_PLLEN BIT(5)
7741 #define RR_TM_TRI BIT(19)
7747 #define RR_TXG1_ATT2 BIT(19)
7748 #define RR_TXG1_ATT1 BIT(11)
7750 #define RR_TXG2_ATT0 BIT(11)
7753 #define RR_TXGA_TRK_EN BIT(7)
7755 #define RR_TXGA_LOK_EN BIT(0)
7757 #define RR_TXGA_V1_TRK_EN BIT(7)
7764 #define RR_TXMO_COQ GENMASK(14, 10)
7768 #define RR_TXA_TRK GENMASK(19, 14)
7770 #define RR_TXRSV_GAPK BIT(19)
7772 #define RR_BIAS_GAPK BIT(19)
7793 #define RR_TXVBUF_DACEN BIT(5)
7795 #define RR_TXPOW_TXA BIT(8)
7796 #define RR_TXPOW_TXAS BIT(7)
7797 #define RR_TXPOW_TXG BIT(1)
7828 #define RR_RXIQGEN_ATTH GENMASK(14, 13)
7830 #define RR_RXBB2_DAC_EN BIT(13)
7831 #define RR_RXBB2_CKT BIT(12)
7842 #define RR_DCK_FINE BIT(1)
7843 #define RR_DCK_LV BIT(0)
7847 #define RR_DCK1_DONE BIT(5)
7849 #define RR_DCK1_SEL BIT(3)
7853 #define RR_DCKC_CHK BIT(3)
7860 #define RR_TIA_N6 BIT(8)
7876 #define RR_VCI_ON BIT(7)
7878 #define RR_LPF_BUSY BIT(8)
7882 #define RR_SYNFB_LK BIT(15)
7885 #define RR_LCKST_BIN BIT(0)
7887 #define RR_LCK_TRGSEL BIT(8)
7888 #define RR_LCK_ST BIT(4)
7890 #define RR_MMD_RST_EN BIT(8)
7891 #define RR_MMD_RST_SYN BIT(6)
7893 #define RR_VCO2 BIT(19)
7897 #define RR_SYNLUT_MOD BIT(4)
7900 #define RR_RCKD_BW BIT(2)
7903 #define RR_LUTDBG_TIA BIT(12)
7904 #define RR_LUTDBG_LOK BIT(2)
7906 #define RR_CAL_RW BIT(19)
7908 #define RR_LUTWE2_RTXBW BIT(2)
7909 #define RR_LUTWE2_DIS BIT(6)
7911 #define RR_LUTWE_LOK BIT(2)
7913 #define RR_WCAL BIT(16)
7914 #define RR_RFC_CKEN BIT(1)
7918 #define B_CLK_640M BIT(2)
7920 #define B_P0_RSTB_WATCH_DOG BIT(0)
7921 #define B_P1_RSTB_WATCH_DOG BIT(1)
7922 #define B_UPD_P0_EN BIT(31)
7926 #define B_CHK_LPS_STAT BIT(0)
7928 #define B_SPOOF_CG_EN BIT(17)
7933 #define B_DFS_CG_EN BIT(1)
7934 #define B_DFS_FFT_EN BIT(0)
7943 #define B_ANAPAR_EN1 BIT(31)
7944 #define B_ANAPAR_ADCCLK BIT(30)
7945 #define B_ANAPAR_FLTRST BIT(22)
7947 #define B_ANAPAR_EN BIT(16)
7960 #define B_SWSI_DATA_BIT_MASK_EN_V1 BIT(31)
7974 #define B_RXEHTTB_NSS_MAX GENMASK(16, 14)
7977 #define B_EN_SND_WO_NDP BIT(1)
7980 #define B_NSS_MAX GENMASK(16, 14)
7983 #define B_RXCCA_BE1_DIS BIT(0)
7985 #define B_UPD_GEN_ON BIT(27)
7987 #define B_UPD_CLK_ADC_ON BIT(24)
7988 #define B_ENABLE_CCK BIT(5)
7991 #define B_RSTB_ASYNC_ALL BIT(1)
7993 #define B_P0_HW_ANTSW_DIS_BY_GNT_BT BIT(12)
7999 #define B_STS_DIS_TRIG_BY_FAIL BIT(3)
8000 #define B_STS_DIS_TRIG_BY_BRK BIT(2)
8022 #define B_PMAC_GNT_TXEN BIT(0)
8023 #define B_PMAC_GNT_RXEN BIT(16)
8031 #define B_MAC_SEL_OFDM_TRI_FILTER BIT(31)
8033 #define B_MAC_SEL_PWR_EN BIT(16)
8034 #define B_MAC_SEL_DPD_EN BIT(10)
8037 #define B_PMAC_TXEN_DIS BIT(0)
8040 #define B_PMAC_CTX_EN BIT(0)
8041 #define B_PMAC_PTX_EN BIT(4)
8045 #define B_P80_AT_HIGH_FREQ BIT(26)
8047 #define B_DBCC_80P80_SEL_EVM_RPT_EN BIT(0)
8051 #define B_MEASUREMENT_TRIG_MSK BIT(2)
8052 #define B_CCX_TRIG_OPT_MSK BIT(1)
8053 #define B_CCX_EN_MSK BIT(0)
8055 #define B_RXTD_CKEN BIT(2)
8058 #define B_IFS_CLM_COUNTER_UNIT_MSK GENMASK(15, 14)
8059 #define B_IFS_COUNTER_CLR_MSK BIT(13)
8060 #define B_IFS_COLLECT_EN BIT(12)
8063 #define B_IFS_T1_EN_MSK BIT(15)
8064 #define B_IFS_T1_TH_LOW_MSK GENMASK(14, 0)
8067 #define B_IFS_T2_EN_MSK BIT(15)
8068 #define B_IFS_T2_TH_LOW_MSK GENMASK(14, 0)
8071 #define B_IFS_T3_EN_MSK BIT(15)
8072 #define B_IFS_T3_TH_LOW_MSK GENMASK(14, 0)
8075 #define B_IFS_T4_EN_MSK BIT(15)
8076 #define B_IFS_T4_TH_LOW_MSK GENMASK(14, 0)
8078 #define B_PD_HIT_DIS BIT(9)
8081 #define B_IOQ_IQK_DPK_EN BIT(1)
8083 #define B_GNT_BT_WGT_EN BIT(21)
8086 #define B_IQK_DPK_RST BIT(0)
8091 #define B_TXGATING_EN BIT(4)
8096 #define B_PD_ARBITER_OFF BIT(31)
8102 #define B_UDP_COEEF BIT(19)
8110 #define B_P0_EN_SOUND_WO_NDP BIT(1)
8113 #define B_RXHE_MAX_NSS GENMASK(16, 14)
8116 #define B_SPOOF_ASYNC_RST BIT(15)
8119 #define B_NDP_RU_BRK BIT(0)
8124 #define B_CTLTOP_ON BIT(23)
8135 #define B_P0_RXCK_BW3 BIT(30)
8137 #define B_P0_RXCK_ON BIT(19)
8139 #define B_P0_TXCK_ON BIT(15)
8140 #define B_P0_TXCK_VAL GENMASK(14, 12)
8149 #define B_P0_NRBW_DBG BIT(30)
8150 #define B_P0_NRBW_RSTB BIT(28)
8165 #define B_EDCCA_RPT_B_FB BIT(7)
8166 #define B_EDCCA_RPT_B_P20 BIT(6)
8167 #define B_EDCCA_RPT_B_S20 BIT(5)
8168 #define B_EDCCA_RPT_B_S40 BIT(4)
8169 #define B_EDCCA_RPT_B_S80 BIT(3)
8174 #define B_SWSI_W_BUSY_V1 BIT(24)
8175 #define B_SWSI_R_BUSY_V1 BIT(25)
8176 #define B_SWSI_R_DATA_DONE_V1 BIT(26)
8214 #define B_IFSCNT_DONE_MSK BIT(16)
8221 #define B_TSSI_CWRPT_RDY BIT(16)
8242 #define B_ADC_FIFO_A3 BIT(28)
8243 #define B_ADC_FIFO_A2 BIT(24)
8244 #define B_ADC_FIFO_A1 BIT(20)
8245 #define B_ADC_FIFO_A0 BIT(16)
8263 #define B_11B_RXCCA_DIS_V1 BIT(0)
8265 #define B_RPL_OFST_MASK GENMASK(14, 8)
8267 #define B_RXCCA_DIS BIT(31)
8269 #define B_RXCCA_DIS_V1 BIT(0)
8271 #define B_RXSC_EN BIT(0)
8279 #define B_P80_AT_HIGH_FREQ_RU_ALLOC_PHY1 BIT(14)
8280 #define B_P80_AT_HIGH_FREQ_RU_ALLOC_PHY0 BIT(13)
8282 #define B_DBCC_80P80_SEL_EVM_RPT2_EN BIT(0)
8288 #define B_IQKDPK_HC BIT(28)
8293 #define B_HWSI_ADD_RD BIT(2)
8295 #define B_HWSI_ADD_RUN BIT(1)
8296 #define B_HWSI_ADD_BUSY BIT(0)
8302 #define B_HWSI_VAL_RDONE BIT(31)
8303 #define B_HWSI_VAL_BUSY BIT(29)
8305 #define B_P1_EN_SOUND_WO_NDP BIT(1)
8313 #define B_P1_RXCK_BW3 BIT(30)
8315 #define B_P1_RXCK_ON BIT(19)
8325 #define B_P1_DBGMOD_ON BIT(30)
8354 #define B_RXBY_WBADC_A GENMASK(14, 10)
8356 #define B_MUIC_EN BIT(0)
8358 #define B_BT_RXBY_WBADC_A BIT(31)
8360 #define B_BT_SHARE_A BIT(0)
8361 #define B_BT_TRK_OFF_A BIT(1)
8362 #define B_BTG_PATH_A BIT(4)
8372 #define B_SEG0CSI_EN BIT(23)
8376 #define B_BSS_CLR_MAP_VLD0 BIT(28)
8381 #define B_CFO_TRK_MSK GENMASK(14, 10)
8383 #define B_T2F_GI_COMB_EN BIT(2)
8386 #define B_BT_DYN_DC_EST_EN_MSK BIT(31)
8388 #define B_ASSIGN_SBD_OPT_EN_V1 BIT(31)
8390 #define B_ASSIGN_SBD_OPT_EN BIT(24)
8394 #define B_DAC_CLK_IDX BIT(31)
8397 #define B_DCFO_OPT_EN BIT(29)
8400 #define B_BANDEDGE_EN BIT(30)
8417 #define B_RXBY_WBADC_B GENMASK(14, 10)
8419 #define B_BT_RXBY_WBADC_B BIT(31)
8421 #define B_BT_SHARE_B BIT(0)
8422 #define B_BT_TRK_OFF_B BIT(1)
8423 #define B_BTG_PATH_B BIT(4)
8477 #define B_PATH0_IB_PBK_MSK GENMASK(14, 10)
8486 #define B_PATH0_TIA_INIT_IDX_MSK BIT(17)
8491 #define B_PATH0_P20_FOLLOW_BY_PAGCUGC_EN_MSK BIT(5)
8496 #define B_PATH0_S20_FOLLOW_BY_PAGCUGC_EN_MSK BIT(5)
8498 #define B_PATH0_RXB_INIT_IDX_MSK_V1 GENMASK(14, 10)
8507 #define B_CDD_EVM_CHK_EN BIT(0)
8509 #define B_PATH0_BAND_SEL_MSK_V1 BIT(17)
8510 #define B_PATH0_BAND_NRBW_EN_V1 BIT(16)
8512 #define B_PATH0_BT_SHARE_V1 BIT(19)
8514 #define B_PATH0_BTG_PATH_V1 BIT(22)
8517 #define B_P0_NBIIDX_NOTCH_EN BIT(12)
8520 #define B_P0_NBIIDX_NOTCH_EN_V1 BIT(12)
8524 #define B_P0_AGC_EN BIT(31)
8529 #define B_PATH0_TIA_INIT_IDX_MSK_V1 BIT(9)
8531 #define B_PATH1_TIA_INIT_IDX_MSK BIT(17)
8542 #define B_PATH1_P20_FOLLOW_BY_PAGCUGC_EN_MSK BIT(5)
8547 #define B_PATH1_S20_FOLLOW_BY_PAGCUGC_EN_MSK BIT(5)
8553 #define B_PATH1_BAND_SEL_MSK_V1 BIT(17)
8554 #define B_PATH1_BAND_NRBW_EN_V1 BIT(16)
8556 #define B_PATH1_BT_SHARE_V1 BIT(19)
8558 #define B_PATH1_BTG_PATH_V1 BIT(22)
8561 #define B_P1_NBIIDX_NOTCH_EN BIT(12)
8563 #define B_PKT_POP_EN BIT(8)
8572 #define B_SEG0R_PD_SPATIAL_REUSE_EN_MSK_V1 BIT(30)
8573 #define B_SEG0R_PD_SPATIAL_REUSE_EN_MSK BIT(29)
8578 #define B_2P4G_BAND_SEL BIT(1)
8584 #define B_ANT_RX_1RCCA_SEG0 GENMASK(17, 14)
8591 #define B_BT_SHARE BIT(14)
8599 #define B_CUSTOMIZE_Q_MATRIX_EN BIT(0)
8618 #define B_PD_BOOST_EN BIT(7)
8629 #define B_PATH1_RXB_INIT_IDX_MSK_V1 GENMASK(14, 10)
8631 #define B_P1_AGC_EN BIT(31)
8633 #define B_PATH1_TIA_INIT_IDX_MSK_V1 BIT(9)
8655 #define B_PATH0_NOTCH_EN BIT(12)
8658 #define B_PATH0_NOTCH2_EN BIT(12)
8662 #define B_PATH0_5MDET_EN BIT(12)
8663 #define B_PATH0_5MDET_SB2 BIT(8)
8664 #define B_PATH0_5MDET_SB0 BIT(6)
8669 #define B_PATH1_NOTCH_EN BIT(12)
8672 #define B_PATH1_NOTCH2_EN BIT(12)
8676 #define B_PATH1_5MDET_EN BIT(12)
8677 #define B_PATH1_5MDET_SB2 BIT(8)
8678 #define B_PATH1_5MDET_SB0 BIT(6)
8681 #define B_S0S1_CSI_WGT_EN BIT(0)
8688 #define B_CHINFO_SCAL BIT(8)
8700 #define B_RX_BW40_2XFFT_EN_MSK_V1 BIT(26)
8708 #define B_BMODE_PDTH_LIMIT_EN_MSK_V1 BIT(30)
8710 #define B_BSS_CLR_VLD0_V2 BIT(2)
8714 #define B_CFO_COMP_VALID_BIT BIT(29)
8734 #define B_DAC_VAL BIT(31)
8736 #define B_DPD_DIS BIT(14)
8737 #define B_DPD_GDIS BIT(13)
8738 #define B_IQK_RFC_ON BIT(1)
8740 #define B_TXPWRB_ON BIT(28)
8743 #define B_DPD_OFT_EN BIT(28)
8748 #define B_P0_TSSIC_BYPASS BIT(11)
8752 #define B_TXPWRB_RDY BIT(15)
8755 #define B_P0_TMETER_DIS BIT(16)
8756 #define B_P0_TMETER_TRK BIT(24)
8758 #define B_P0_ADCFF_EN BIT(24)
8760 #define B_P1_TSSIC_BYPASS BIT(11)
8762 #define B_P0_TSSI_TRK_EN BIT(30)
8764 #define B_P0_TSSI_OFT_EN BIT(28)
8767 #define B_P0_TSSI_EN BIT(31)
8771 #define B_P0_RFCTM_EN BIT(29)
8774 #define R_P0_RFCTM_RDY BIT(26)
8776 #define B_P0_BT_FORCE_ANTIDX_EN BIT(12)
8777 #define B_P0_TRSW_X BIT(2)
8778 #define B_P0_TRSW_A BIT(1)
8779 #define B_P0_TX_ANT_SEL BIT(1)
8780 #define B_P0_TRSW_B BIT(0)
8781 #define B_P0_ANT_TRAIN_EN BIT(0)
8784 #define B_P0_ANTSEL_SW_5G BIT(25)
8785 #define B_P0_ANTSEL_SW_2G BIT(23)
8786 #define B_P0_ANTSEL_BTG_TRX BIT(21)
8787 #define B_P0_ANTSEL_CGCS_CTRL BIT(17)
8788 #define B_P0_ANTSEL_HW_CTRL BIT(16)
8800 #define B_P0_RFM_DIS_WL BIT(7)
8801 #define B_P0_RFM_TX_OPT BIT(6)
8802 #define B_P0_RFM_BT_EN BIT(5)
8805 #define B_P0_PATH_RST BIT(27)
8809 #define B_P0_TXPW_RSTB_MANON BIT(30)
8810 #define B_P0_TXPW_RSTB_TSSI BIT(31)
8815 #define B_P0_TSSI_MV_CLR BIT(14)
8817 #define B_TXGAIN_SCALE_EN BIT(19)
8820 #define B_P0_DAC_COMP_POST_DPD_EN BIT(31)
8824 #define B_S0_DACKI_EN BIT(3)
8833 #define B_S0_DACKQ_EN BIT(3)
8845 #define B_DCFO_OPT_EN_V1 BIT(17)
8849 #define B_TXFCTR_EN BIT(19)
8878 #define B_SEGSND_EN BIT(31)
8880 #define B_DBCC_EN BIT(0)
8882 #define B_BW40_2XFFT BIT(31)
8887 #define B_RX_1RCCA GENMASK(17, 14)
8890 #define B_ANT_BT_SHARE BIT(16)
8891 #define B_CHBW_BW GENMASK(14, 12)
8896 #define B_SLOPE_B GENMASK(27, 14)
8906 #define B_EHT_MCS14 BIT(31)
8909 #define B_EHT_MCS15 BIT(31)
8912 #define B_TB_EN BIT(23)
8913 #define B_HEMU_EN BIT(21)
8914 #define B_HEERSU_EN BIT(19)
8915 #define B_EHTTB_EN BIT(15)
8918 #define B_SU_PUNC_EN BIT(1)
8920 #define B_HWGEN_EN BIT(25)
8921 #define B_PWROFST_COMP BIT(20)
8925 #define B_DBCC_FA BIT(12)
8940 #define B_P1_TXPW_RDY BIT(15)
8942 #define B_P1_TSSIC_BYPASS BIT(11)
8945 #define B_P1_TMETER_DIS BIT(16)
8946 #define B_P1_TMETER_TRK BIT(24)
8948 #define B_P1_TSSI_TRK_EN BIT(30)
8950 #define B_P1_TSSI_OFT_EN BIT(28)
8953 #define B_P1_TSSI_EN BIT(31)
8958 #define R_P1_RFCTM_RDY BIT(26)
8962 #define B_P1_PATH_RST BIT(27)
8964 #define B_P1_ADCFF_EN BIT(24)
8966 #define B_P1_TXPW_RSTB_MANON BIT(30)
8967 #define B_P1_TXPW_RSTB_TSSI BIT(31)
8972 #define B_P1_TSSI_MV_CLR BIT(14)
8974 #define B_P1_DAC_COMP_POST_DPD_EN BIT(31)
8978 #define B_S1_DACKI_EN BIT(3)
8987 #define B_S1_DACKQ_EN BIT(3)
8997 #define B_NCTL_RPT_FLG BIT(26)
9020 #define B_MDPK_SYNC_SEL BIT(31)
9024 #define B_MDPK_RX_DCK_EN BIT(31)
9032 #define B_DPK_IDL BIT(8)
9034 #define B_LDL_NORM_MA BIT(16)
9038 #define B_DPK_CTL_EN BIT(28)
9040 #define B_DPK_CFG_IDX GENMASK(14, 12)
9042 #define B_DPK_CFG2_ST BIT(14)
9051 #define B_IDL_DN BIT(31)
9052 #define B_IDL_MD530 BIT(1)
9053 #define B_IDL_MD500 BIT(0)
9055 #define B_GAPK_ADR BIT(0)
9058 #define B_DPK_MPA_T0 BIT(10)
9059 #define B_DPK_MPA_T1 BIT(9)
9060 #define B_DPK_MPA_T2 BIT(8)
9062 #define B_DPK_WR_ST BIT(29)
9064 #define B_DPK_TRK_DIS BIT(31)
9066 #define B_PRT_COM_SYNERR BIT(30)
9071 #define B_PRT_COM_RXOV BIT(8)
9076 #define B_PRT_COM_DONE BIT(0)
9079 #define B_COEF_SEL_IQC BIT(0)
9081 #define B_COEF_SEL_MDPD BIT(8)
9083 #define B_COEF_SEL_EN BIT(31)
9086 #define B_IQK_RES_K BIT(28)
9091 #define B_RXIQC_BYPASS BIT(0)
9092 #define B_RXIQC_BYPASS2 BIT(2)
9096 #define B_KIP_DBCC BIT(0)
9097 #define B_KIP_RFGAIN BIT(8)
9106 #define B_CFIR_LUT_SEL BIT(8)
9107 #define B_CFIR_LUT_SET BIT(4)
9108 #define B_CFIR_LUT_G5 BIT(5)
9109 #define B_CFIR_LUT_G3 BIT(3)
9110 #define B_CFIR_LUT_G2 BIT(2)
9117 #define B_DPD_LBK BIT(7)
9131 #define B_DPD_COM_OF BIT(15)
9139 #define B_LOAD_COEF_MDPD BIT(16)
9141 #define B_LOAD_COEF_DI BIT(1)
9142 #define B_LOAD_COEF_AUTO BIT(0)
9152 #define B_IQRSN_K1 BIT(28)
9153 #define B_IQRSN_K2 BIT(16)
9176 #define B_IQKINF_F_RX BIT(3)
9177 #define B_IQKINF_FTX BIT(2)
9178 #define B_IQKINF_FFIN BIT(1)
9179 #define B_IQKINF_FCOR BIT(0)
9200 #define B_DCOF0_RST BIT(17)
9204 #define B_DCOF1_RST BIT(17)
9205 #define B_DCOF1_S BIT(0)
9210 #define B_DCOF9_RST BIT(17)
9212 #define B_DACK_S0P0_OK BIT(31)
9217 #define B_DACK_S0P2_OK BIT(2)
9221 #define B_DACK_S0P1_OK BIT(31)
9226 #define B_DACK_S0P3_OK BIT(2)
9230 #define B_DRCK_LAT BIT(9)
9233 #define B_DRCK_IDLE BIT(9)
9234 #define B_DRCK_EN BIT(6)
9238 #define B_DRCK_POL BIT(3)
9240 #define B_DRCK_V1_SEL BIT(9)
9241 #define B_DRCK_V1_KICK BIT(6)
9245 #define B_DRCK_RS_DONE BIT(3)
9250 #define B_P0_CFCH_EN GENMASK(14, 11)
9253 #define B_P0_CFCH_EX BIT(13)
9261 #define B_DCIM_FR GENMASK(14, 13)
9265 #define B_ADDCK_DS BIT(16)
9267 #define B_ADDCK0_TRG BIT(11)
9268 #define B_ADDCK0_IQ BIT(10)
9271 #define B_ADDCK0_EN BIT(4)
9273 #define B_ADDCK0_RST BIT(2)
9283 #define B_DACK10_RST BIT(17)
9287 #define B_DACK1_RST BIT(17)
9288 #define B_DACK1_EN BIT(0)
9293 #define B_DACK2_RST BIT(17)
9294 #define B_DACK2_EN BIT(0)
9296 #define B_DACK_S1P0_OK BIT(31)
9302 #define B_DACK_S1P2_OK BIT(2)
9306 #define B_DACK_S1P1_OK BIT(31)
9312 #define B_DACK_S1P3_OK BIT(2)
9320 #define B_PATH1_BW_SEL_EX BIT(13)
9326 #define B_ADDCK1_TRG BIT(11)
9329 #define B_ADDCK1_EN BIT(4)
9330 #define B_ADDCK1_RST BIT(2)
9339 #define B_DACKN0_EN BIT(0)
9340 #define B_DACKN0_V GENMASK(21, 14)
9342 #define B_DACKN1_V GENMASK(21, 14)
9343 #define B_DACKN1_ON BIT(0)
9345 #define B_DACKN2_ON BIT(0)
9347 #define B_DACKN3_ON BIT(0)
9349 #define B_GAIN_MAP0_EN BIT(0)
9351 #define B_GAIN_MAP1_EN BIT(0)
9357 #define B_IQK_DPK_PRST BIT(27)
9359 #define B_TXPWR_RSTA BIT(16)
9362 #define B_TSSI_CONT_EN BIT(3)
9373 #define B_TXPWR_RSTB BIT(16)
9382 #define B_AX_WDT_EN BIT(31)
9383 #define B_AX_WDT_OPT_RESET_PLATFORM_EN BIT(29)
9384 #define B_AX_IO_HANG_IMR BIT(27)
9385 #define B_AX_IO_HANG_CMAC_RDATA_EN BIT(26)
9386 #define B_AX_IO_HANG_DMAC_EN BIT(25)
9387 #define B_AX_WDT_CLR BIT(16)
9392 #define B_AX_FS_WDT_INT BIT(8)
9393 #define B_AX_FS_WDT_INT_MSK BIT(0)