Lines Matching refs:tw32

620 #define tw32(reg, val)			tp->write32(tp, reg, val)  macro
1001 tw32(TG3PCI_MISC_HOST_CTRL, in tg3_disable_ints()
1014 tw32(TG3PCI_MISC_HOST_CTRL, in tg3_enable_ints()
1031 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT); in tg3_enable_ints()
1033 tw32(HOSTCC_MODE, tp->coal_now); in tg3_enable_ints()
1078 tw32(HOSTCC_MODE, tp->coalesce_mode | in tg3_int_reenable()
1437 tw32(MAC_PHYCFG2, val); in tg3_mdio_config_5785()
1443 tw32(MAC_PHYCFG1, val); in tg3_mdio_config_5785()
1456 tw32(MAC_PHYCFG2, val); in tg3_mdio_config_5785()
1469 tw32(MAC_PHYCFG1, val); in tg3_mdio_config_5785()
1490 tw32(MAC_EXT_RGMII_MODE, val); in tg3_mdio_config_5785()
2049 tw32(MAC_MI_STAT, in tg3_adjust_link()
2053 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB); in tg3_adjust_link()
2057 tw32(MAC_TX_LENGTHS, in tg3_adjust_link()
2062 tw32(MAC_TX_LENGTHS, in tg3_adjust_link()
2402 tw32(TG3_CPMU_EEE_CTRL, eeectl); in tg3_phy_eee_adjust()
2417 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE); in tg3_phy_eee_adjust()
2437 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE); in tg3_phy_eee_enable()
2662 tw32(TG3_CPMU_CTRL, in tg3_phy_reset()
2674 tw32(TG3_CPMU_CTRL, cpmuctrl); in tg3_phy_reset()
2803 tw32(TG3_CPMU_DRV_STATUS, status); in tg3_set_function_status()
3069 tw32(SG_DIG_CTRL, sg_dig_ctrl); in tg3_power_down_phy()
3070 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15)); in tg3_power_down_phy()
3136 tw32(NVRAM_SWARB, SWARB_REQ_SET1); in tg3_nvram_lock()
3143 tw32(NVRAM_SWARB, SWARB_REQ_CLR1); in tg3_nvram_lock()
3169 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE); in tg3_enable_nvram_access()
3179 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE); in tg3_disable_nvram_access()
3195 tw32(GRC_EEPROM_ADDR, in tg3_nvram_read_using_eeprom()
3229 tw32(NVRAM_CMD, nvram_cmd); in tg3_nvram_exec_cmd()
3298 tw32(NVRAM_ADDR, offset); in tg3_nvram_read()
3342 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data))); in tg3_nvram_write_block_using_eeprom()
3345 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE); in tg3_nvram_write_block_using_eeprom()
3349 tw32(GRC_EEPROM_ADDR, val | in tg3_nvram_write_block_using_eeprom()
3423 tw32(NVRAM_ADDR, phy_addr); in tg3_nvram_write_block_unbuffered()
3442 tw32(NVRAM_WRDATA, be32_to_cpu(data)); in tg3_nvram_write_block_unbuffered()
3444 tw32(NVRAM_ADDR, phy_addr + j); in tg3_nvram_write_block_unbuffered()
3481 tw32(NVRAM_WRDATA, be32_to_cpu(data)); in tg3_nvram_write_block_buffered()
3500 tw32(NVRAM_ADDR, phy_addr); in tg3_nvram_write_block_buffered()
3547 tw32(NVRAM_WRITE1, 0x406); in tg3_nvram_write_block()
3550 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE); in tg3_nvram_write_block()
3561 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE); in tg3_nvram_write_block()
3587 tw32(cpu_base + CPU_STATE, 0xffffffff); in tg3_pause_cpu()
3588 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT); in tg3_pause_cpu()
3603 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff); in tg3_rxcpu_pause()
3619 tw32(cpu_base + CPU_STATE, 0xffffffff); in tg3_resume_cpu()
3639 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU); in tg3_halt_cpu()
3663 tw32(NVRAM_SWARB, SWARB_REQ_CLR0); in tg3_halt_cpu()
3728 tw32(cpu_base + CPU_STATE, 0xffffffff); in tg3_load_firmware_cpu()
3729 tw32(cpu_base + CPU_MODE, in tg3_load_firmware_cpu()
3766 tw32(cpu_base + CPU_STATE, 0xffffffff); in tg3_pause_cpu_and_set_pc()
3772 tw32(cpu_base + CPU_STATE, 0xffffffff); in tg3_pause_cpu_and_set_pc()
3773 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT); in tg3_pause_cpu_and_set_pc()
3956 tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high); in __tg3_set_one_mac_addr()
3957 tw32(MAC_ADDR_0_LOW + (index * 8), addr_low); in __tg3_set_one_mac_addr()
3960 tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high); in __tg3_set_one_mac_addr()
3961 tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low); in __tg3_set_one_mac_addr()
3990 tw32(MAC_TX_BACKOFF_SEED, addr_high); in __tg3_set_mac_addr()
4035 tw32(TG3PCI_MISC_HOST_CTRL, in tg3_power_down_prepare()
4108 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL); in tg3_power_down_prepare()
4165 tw32(MAC_LED_CTRL, tp->led_ctrl); in tg3_power_down_prepare()
4251 tw32(0x7d00, val); in tg3_power_down_prepare()
4350 tw32(TG3_CPMU_EEE_MODE, in tg3_phy_autoneg_cfg()
4717 tw32(MAC_EVENT, 0); in tg3_clear_mac_status()
5007 tw32(MAC_LED_CTRL, led_ctrl); in tg3_setup_copper_phy()
5219 tw32(MAC_TX_AUTO_NEG, 0); in tg3_fiber_aneg_smachine()
5248 tw32(MAC_TX_AUTO_NEG, ap->txconfig); in tg3_fiber_aneg_smachine()
5263 tw32(MAC_TX_AUTO_NEG, ap->txconfig); in tg3_fiber_aneg_smachine()
5776 tw32(MAC_LED_CTRL, (tp->led_ctrl | in tg3_setup_fiber_phy()
5782 tw32(MAC_LED_CTRL, (tp->led_ctrl | in tg3_setup_fiber_phy()
6077 tw32(GRC_MISC_CFG, val); in tg3_setup_phy()
6090 tw32(MAC_TX_LENGTHS, val | in tg3_setup_phy()
6093 tw32(MAC_TX_LENGTHS, val | in tg3_setup_phy()
6098 tw32(HOSTCC_STAT_COAL_TICKS, in tg3_setup_phy()
6101 tw32(HOSTCC_STAT_COAL_TICKS, 0); in tg3_setup_phy()
6112 tw32(PCIE_PWR_MGMT_THRESH, val); in tg3_setup_phy()
6136 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP); in tg3_refclk_write()
6137 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff); in tg3_refclk_write()
6138 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32); in tg3_refclk_write()
6184 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, in tg3_ptp_adjfine()
6189 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0); in tg3_ptp_adjfine()
6279 tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff)); in tg3_ptp_enable()
6280 tw32(TG3_EAV_WATCHDOG0_MSB, in tg3_ptp_enable()
6284 tw32(TG3_EAV_REF_CLCK_CTL, in tg3_ptp_enable()
6287 tw32(TG3_EAV_WATCHDOG0_MSB, 0); in tg3_ptp_enable()
6288 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl); in tg3_ptp_enable()
7295 tw32(HOSTCC_MODE, tp->coalesce_mode | in tg3_poll_msix()
8252 tw32(MAC_MODE, tp->mac_mode); in tg3_mac_loopback()
8343 tw32(MAC_MODE, mac_mode); in tg3_phy_lpbk_set()
8992 tw32(FTQ_RESET, 0xffffffff); in tg3_abort_hw()
8993 tw32(FTQ_RESET, 0x00000000); in tg3_abort_hw()
9070 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE); in tg3_restore_pci_state()
9082 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val | in tg3_override_clk()
9088 tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN); in tg3_override_clk()
9103 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, in tg3_restore_clk()
9110 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN); in tg3_restore_clk()
9147 tw32(GRC_FASTBOOT_PC, 0); in tg3_chip_reset()
9186 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS); in tg3_chip_reset()
9198 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM); in tg3_chip_reset()
9201 tw32(GRC_MISC_CFG, (1 << 29)); in tg3_chip_reset()
9207 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET); in tg3_chip_reset()
9208 tw32(GRC_VCPU_EXT_CTRL, in tg3_chip_reset()
9223 tw32(GRC_MISC_CFG, val); in tg3_chip_reset()
9295 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE); in tg3_chip_reset()
9299 tw32(0x5000, 0x400); in tg3_chip_reset()
9316 tw32(GRC_MODE, tp->grc_mode); in tg3_chip_reset()
9321 tw32(0xc4, val | (1 << 15)); in tg3_chip_reset()
9329 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl); in tg3_chip_reset()
9354 tw32(0x7c00, val | (1 << 25)); in tg3_chip_reset()
9364 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val | in tg3_chip_reset()
9499 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs); in tg3_coal_tx_init()
9500 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames); in tg3_coal_tx_init()
9501 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq); in tg3_coal_tx_init()
9503 tw32(HOSTCC_TXCOL_TICKS, 0); in tg3_coal_tx_init()
9504 tw32(HOSTCC_TXMAX_FRAMES, 0); in tg3_coal_tx_init()
9505 tw32(HOSTCC_TXCOAL_MAXF_INT, 0); in tg3_coal_tx_init()
9511 tw32(reg, ec->tx_coalesce_usecs); in tg3_coal_tx_init()
9513 tw32(reg, ec->tx_max_coalesced_frames); in tg3_coal_tx_init()
9515 tw32(reg, ec->tx_max_coalesced_frames_irq); in tg3_coal_tx_init()
9520 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0); in tg3_coal_tx_init()
9521 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0); in tg3_coal_tx_init()
9522 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0); in tg3_coal_tx_init()
9532 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs); in tg3_coal_rx_init()
9533 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames); in tg3_coal_rx_init()
9534 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq); in tg3_coal_rx_init()
9537 tw32(HOSTCC_RXCOL_TICKS, 0); in tg3_coal_rx_init()
9538 tw32(HOSTCC_RXMAX_FRAMES, 0); in tg3_coal_rx_init()
9539 tw32(HOSTCC_RXCOAL_MAXF_INT, 0); in tg3_coal_rx_init()
9546 tw32(reg, ec->rx_coalesce_usecs); in tg3_coal_rx_init()
9548 tw32(reg, ec->rx_max_coalesced_frames); in tg3_coal_rx_init()
9550 tw32(reg, ec->rx_max_coalesced_frames_irq); in tg3_coal_rx_init()
9554 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0); in tg3_coal_rx_init()
9555 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0); in tg3_coal_rx_init()
9556 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0); in tg3_coal_rx_init()
9568 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq); in __tg3_set_coalesce()
9569 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq); in __tg3_set_coalesce()
9574 tw32(HOSTCC_STAT_COAL_TICKS, val); in __tg3_set_coalesce()
9715 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH, in tg3_rings_reset()
9717 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW, in tg3_rings_reset()
9724 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32); in tg3_rings_reset()
9725 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff); in tg3_rings_reset()
9756 tw32(RCVBDI_STD_THRESH, val); in tg3_setup_rxbd_thresholds()
9759 tw32(STD_REPLENISH_LWM, bdcache_maxcnt); in tg3_setup_rxbd_thresholds()
9769 tw32(RCVBDI_JUMBO_THRESH, val); in tg3_setup_rxbd_thresholds()
9772 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt); in tg3_setup_rxbd_thresholds()
9802 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0); in tg3_set_multi()
9803 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0); in tg3_set_multi()
9804 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0); in tg3_set_multi()
9805 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0); in tg3_set_multi()
9849 tw32(MAC_HASH_REG_0, mc_filter[0]); in __tg3_set_rx_mode()
9850 tw32(MAC_HASH_REG_1, mc_filter[1]); in __tg3_set_rx_mode()
9851 tw32(MAC_HASH_REG_2, mc_filter[2]); in __tg3_set_rx_mode()
9852 tw32(MAC_HASH_REG_3, mc_filter[3]); in __tg3_set_rx_mode()
9918 tw32(reg, val); in tg3_rss_write_indir_tbl()
9970 tw32(TG3_CPMU_CTRL, val); in tg3_reset_hw()
9975 tw32(TG3_CPMU_LSPD_10MB_CLK, val); in tg3_reset_hw()
9980 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val); in tg3_reset_hw()
9985 tw32(TG3_CPMU_HST_ACC, val); in tg3_reset_hw()
9992 tw32(PCIE_PWR_MGMT_THRESH, val); in tg3_reset_hw()
9995 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS); in tg3_reset_hw()
9997 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR); in tg3_reset_hw()
10000 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS); in tg3_reset_hw()
10008 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL); in tg3_reset_hw()
10011 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1, in tg3_reset_hw()
10014 tw32(GRC_MODE, grc_mode); in tg3_reset_hw()
10023 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL); in tg3_reset_hw()
10027 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5, in tg3_reset_hw()
10030 tw32(GRC_MODE, grc_mode); in tg3_reset_hw()
10039 tw32(TG3_CPMU_PADRNG_CTL, val); in tg3_reset_hw()
10045 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL); in tg3_reset_hw()
10050 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX, in tg3_reset_hw()
10053 tw32(GRC_MODE, grc_mode); in tg3_reset_hw()
10059 tw32(TG3_CPMU_LSPD_10MB_CLK, val); in tg3_reset_hw()
10077 tw32(TG3PCI_PCISTATE, val); in tg3_reset_hw()
10088 tw32(TG3PCI_PCISTATE, val); in tg3_reset_hw()
10095 tw32(TG3PCI_MSI_DATA, val); in tg3_reset_hw()
10116 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl); in tg3_reset_hw()
10122 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); in tg3_reset_hw()
10141 tw32(TG3_RX_PTP_CTL, in tg3_reset_hw()
10147 tw32(GRC_MODE, tp->grc_mode | val); in tg3_reset_hw()
10156 tw32(TG3PCI_DEV_STATUS_CTRL, val | MAX_READ_REQ_SIZE_2048); in tg3_reset_hw()
10163 tw32(GRC_MISC_CFG, val); in tg3_reset_hw()
10169 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE); in tg3_reset_hw()
10171 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64); in tg3_reset_hw()
10173 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96); in tg3_reset_hw()
10174 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE); in tg3_reset_hw()
10175 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE); in tg3_reset_hw()
10181 tw32(BUFMGR_MB_POOL_ADDR, in tg3_reset_hw()
10183 tw32(BUFMGR_MB_POOL_SIZE, in tg3_reset_hw()
10188 tw32(BUFMGR_MB_RDMA_LOW_WATER, in tg3_reset_hw()
10190 tw32(BUFMGR_MB_MACRX_LOW_WATER, in tg3_reset_hw()
10192 tw32(BUFMGR_MB_HIGH_WATER, in tg3_reset_hw()
10195 tw32(BUFMGR_MB_RDMA_LOW_WATER, in tg3_reset_hw()
10197 tw32(BUFMGR_MB_MACRX_LOW_WATER, in tg3_reset_hw()
10199 tw32(BUFMGR_MB_HIGH_WATER, in tg3_reset_hw()
10202 tw32(BUFMGR_DMA_LOW_WATER, in tg3_reset_hw()
10204 tw32(BUFMGR_DMA_HIGH_WATER, in tg3_reset_hw()
10215 tw32(BUFMGR_MODE, val); in tg3_reset_hw()
10227 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2); in tg3_reset_hw()
10248 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH, in tg3_reset_hw()
10250 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW, in tg3_reset_hw()
10253 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR, in tg3_reset_hw()
10258 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS, in tg3_reset_hw()
10268 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH, in tg3_reset_hw()
10270 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW, in tg3_reset_hw()
10274 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS, in tg3_reset_hw()
10279 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR, in tg3_reset_hw()
10282 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS, in tg3_reset_hw()
10295 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val); in tg3_reset_hw()
10310 tw32(MAC_RX_MTU_SIZE, in tg3_reset_hw()
10326 tw32(MAC_TX_LENGTHS, val); in tg3_reset_hw()
10329 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS); in tg3_reset_hw()
10330 tw32(RCVLPC_CONFIG, 0x0181); in tg3_reset_hw()
10408 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX); in tg3_reset_hw()
10422 tw32(tgtreg, val | in tg3_reset_hw()
10431 tw32(RCVLPC_STATS_ENABLE, val); in tg3_reset_hw()
10436 tw32(RCVLPC_STATS_ENABLE, val); in tg3_reset_hw()
10438 tw32(RCVLPC_STATS_ENABLE, 0xffffff); in tg3_reset_hw()
10440 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE); in tg3_reset_hw()
10441 tw32(SNDDATAI_STATSENAB, 0xffffff); in tg3_reset_hw()
10442 tw32(SNDDATAI_STATSCTRL, in tg3_reset_hw()
10447 tw32(HOSTCC_MODE, 0); in tg3_reset_hw()
10461 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH, in tg3_reset_hw()
10463 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW, in tg3_reset_hw()
10465 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK); in tg3_reset_hw()
10467 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK); in tg3_reset_hw()
10478 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode); in tg3_reset_hw()
10480 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE); in tg3_reset_hw()
10481 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE); in tg3_reset_hw()
10483 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE); in tg3_reset_hw()
10542 tw32(MSGINT_MODE, val); in tg3_reset_hw()
10606 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val); in tg3_reset_hw()
10611 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE); in tg3_reset_hw()
10613 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE); in tg3_reset_hw()
10616 tw32(SNDDATAC_MODE, in tg3_reset_hw()
10619 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE); in tg3_reset_hw()
10621 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE); in tg3_reset_hw()
10622 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB); in tg3_reset_hw()
10626 tw32(RCVDBDI_MODE, val); in tg3_reset_hw()
10627 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE); in tg3_reset_hw()
10631 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8); in tg3_reset_hw()
10635 tw32(SNDBDI_MODE, val); in tg3_reset_hw()
10636 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE); in tg3_reset_hw()
10681 tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]); in tg3_reset_hw()
10702 tw32(MAC_LED_CTRL, tp->led_ctrl); in tg3_reset_hw()
10704 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB); in tg3_reset_hw()
10720 tw32(MAC_SERDES_CFG, val); in tg3_reset_hw()
10723 tw32(MAC_SERDES_CFG, 0x616000); in tg3_reset_hw()
10746 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT); in tg3_reset_hw()
10749 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl); in tg3_reset_hw()
10776 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK); in tg3_reset_hw()
10777 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK); in tg3_reset_hw()
10778 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK); in tg3_reset_hw()
10779 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK); in tg3_reset_hw()
10789 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0); in tg3_reset_hw()
10792 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0); in tg3_reset_hw()
10795 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0); in tg3_reset_hw()
10798 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0); in tg3_reset_hw()
10801 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0); in tg3_reset_hw()
10804 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0); in tg3_reset_hw()
10807 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0); in tg3_reset_hw()
10810 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0); in tg3_reset_hw()
10813 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0); in tg3_reset_hw()
10816 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0); in tg3_reset_hw()
10819 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0); in tg3_reset_hw()
10822 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0); in tg3_reset_hw()
10859 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0); in tg3_init_hw()
10985 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val); in tg3_periodic_fetch_stats()
11014 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM); in tg3_periodic_fetch_stats()
11073 tw32(GRC_LOCAL_CTRL, in tg3_timer()
11076 tw32(HOSTCC_MODE, tp->coalesce_mode | in tg3_timer()
11361 tw32(MSGINT_MODE, val); in tg3_test_interrupt()
11407 tw32(MSGINT_MODE, val); in tg3_test_interrupt()
11605 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE); in tg3_ints_init()
11701 tw32(PCIE_TRANSACTION_CFG, in tg3_start()
12105 tw32(TG3_CPMU_CTRL, cpmu_val & in tg3_get_eeprom()
12169 tw32(TG3_CPMU_CTRL, cpmu_val); in tg3_get_eeprom()
12858 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE | in tg3_set_phys_id()
12868 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE | in tg3_set_phys_id()
12873 tw32(MAC_LED_CTRL, tp->led_ctrl); in tg3_set_phys_id()
13329 tw32(offset, 0); in tg3_test_registers()
13341 tw32(offset, read_mask | write_mask); in tg3_test_registers()
13353 tw32(offset, save_val); in tg3_test_registers()
13362 tw32(offset, save_val); in tg3_test_registers()
13512 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN); in tg3_run_loopback()
13729 tw32(i, 0x0); in tg3_test_loopback()
13970 tw32(TG3_RX_PTP_CTL, in tg3_hwtstamp_set()
14452 tw32(NVRAM_CFG1, nvcfg1); in tg3_get_nvram_info()
14558 tw32(NVRAM_CFG1, nvcfg1); in tg3_get_5752_nvram_info()
14634 tw32(NVRAM_CFG1, nvcfg1); in tg3_get_5787_nvram_info()
14752 tw32(NVRAM_CFG1, nvcfg1); in tg3_get_57780_nvram_info()
14825 tw32(NVRAM_CFG1, nvcfg1); in tg3_get_5717_nvram_info()
14942 tw32(NVRAM_CFG1, nvcfg1); in tg3_get_5720_nvram_info()
15466 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START); in tg3_issue_otp_command()
15467 tw32(OTP_CTRL, cmd); in tg3_issue_otp_command()
15488 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC); in tg3_read_otp_phycfg()
15493 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1); in tg3_read_otp_phycfg()
15500 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2); in tg3_read_otp_phycfg()
16673 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE); in tg3_get_invariants()
16870 tw32(GRC_MODE, val | tp->grc_mode); in tg3_get_invariants()
16875 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0); in tg3_get_invariants()
16878 tw32(TG3PCI_REG_BASE_ADDR, 0); in tg3_get_invariants()
17247 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0); in tg3_do_test_dma()
17248 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0); in tg3_do_test_dma()
17249 tw32(RDMAC_STATUS, 0); in tg3_do_test_dma()
17250 tw32(WDMAC_STATUS, 0); in tg3_do_test_dma()
17252 tw32(BUFMGR_MODE, 0); in tg3_do_test_dma()
17253 tw32(FTQ_RESET, 0); in tg3_do_test_dma()
17296 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs); in tg3_do_test_dma()
17298 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs); in tg3_do_test_dma()
17414 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); in tg3_test_dma()
17426 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); in tg3_test_dma()
17460 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); in tg3_test_dma()
17491 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); in tg3_test_dma()
17945 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE); in tg3_init_one()