Lines Matching +full:0 +full:xfff7
26 #define ATC_ATC_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
27 #define ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS (0x1<<2)
28 #define ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU (0x1<<5)
29 #define ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT (0x1<<3)
30 #define ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR (0x1<<4)
31 #define ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND (0x1<<1)
33 #define ATC_REG_ATC_INIT_ARRAY 0x1100b8
35 #define ATC_REG_ATC_INIT_DONE 0x1100bc
36 /* [RC 6] Interrupt register #0 read clear */
37 #define ATC_REG_ATC_INT_STS_CLR 0x1101c0
38 /* [RW 5] Parity mask register #0 read/write */
39 #define ATC_REG_ATC_PRTY_MASK 0x1101d8
40 /* [R 5] Parity register #0 read */
41 #define ATC_REG_ATC_PRTY_STS 0x1101cc
42 /* [RC 5] Parity register #0 read clear */
43 #define ATC_REG_ATC_PRTY_STS_CLR 0x1101d0
44 /* [RW 19] Interrupt mask register #0 read/write */
45 #define BRB1_REG_BRB1_INT_MASK 0x60128
46 /* [R 19] Interrupt register #0 read */
47 #define BRB1_REG_BRB1_INT_STS 0x6011c
48 /* [RW 4] Parity mask register #0 read/write */
49 #define BRB1_REG_BRB1_PRTY_MASK 0x60138
50 /* [R 4] Parity register #0 read */
51 #define BRB1_REG_BRB1_PRTY_STS 0x6012c
52 /* [RC 4] Parity register #0 read clear */
53 #define BRB1_REG_BRB1_PRTY_STS_CLR 0x60130
61 #define BRB1_REG_FREE_LIST_PRS_CRDT 0x60200
62 /* [RW 10] The number of free blocks below which the full signal to class 0
64 #define BRB1_REG_FULL_0_XOFF_THRESHOLD_0 0x601d0
65 #define BRB1_REG_FULL_0_XOFF_THRESHOLD_1 0x60230
66 /* [RW 11] The number of free blocks above which the full signal to class 0
68 #define BRB1_REG_FULL_0_XON_THRESHOLD_0 0x601d4
69 #define BRB1_REG_FULL_0_XON_THRESHOLD_1 0x60234
72 #define BRB1_REG_FULL_1_XOFF_THRESHOLD_0 0x601d8
73 #define BRB1_REG_FULL_1_XOFF_THRESHOLD_1 0x60238
76 #define BRB1_REG_FULL_1_XON_THRESHOLD_0 0x601dc
77 #define BRB1_REG_FULL_1_XON_THRESHOLD_1 0x6023c
80 #define BRB1_REG_FULL_LB_XOFF_THRESHOLD 0x601e0
83 #define BRB1_REG_FULL_LB_XON_THRESHOLD 0x601e4
86 #define BRB1_REG_HIGH_LLFC_HIGH_THRESHOLD_0 0x6014c
89 #define BRB1_REG_HIGH_LLFC_LOW_THRESHOLD_0 0x6013c
91 #define BRB1_REG_LB_GUARANTIED 0x601ec
94 #define BRB1_REG_LB_GUARANTIED_HYST 0x60264
96 #define BRB1_REG_LL_RAM 0x61000
99 #define BRB1_REG_LOW_LLFC_HIGH_THRESHOLD_0 0x6016c
102 #define BRB1_REG_LOW_LLFC_LOW_THRESHOLD_0 0x6015c
103 /* [RW 11] The number of blocks guarantied for class 0 in MAC 0. The
105 #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED 0x60244
106 /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
109 #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST 0x60254
110 /* [RW 11] The number of blocks guarantied for class 1 in MAC 0. The
112 #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED 0x60248
113 /* [RW 11] The hysteresis on the guarantied buffer space for class 1in MAC 0
116 #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST 0x60258
117 /* [RW 11] The number of blocks guarantied for class 0in MAC1.The register
119 #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED 0x6024c
120 /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
123 #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST 0x6025c
126 #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED 0x60250
130 #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST 0x60260
133 #define BRB1_REG_MAC_GUARANTIED_0 0x601e8
134 #define BRB1_REG_MAC_GUARANTIED_1 0x60240
136 #define BRB1_REG_NUM_OF_FULL_BLOCKS 0x60090
137 /* [ST 32] The number of cycles that the write_full signal towards MAC #0
139 #define BRB1_REG_NUM_OF_FULL_CYCLES_0 0x600c8
140 #define BRB1_REG_NUM_OF_FULL_CYCLES_1 0x600cc
141 #define BRB1_REG_NUM_OF_FULL_CYCLES_4 0x600d8
142 /* [ST 32] The number of cycles that the pause signal towards MAC #0 was
144 #define BRB1_REG_NUM_OF_PAUSE_CYCLES_0 0x600b8
145 #define BRB1_REG_NUM_OF_PAUSE_CYCLES_1 0x600bc
146 /* [RW 10] The number of free blocks below which the pause signal to class 0
148 #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 0x601c0
149 #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1 0x60220
150 /* [RW 11] The number of free blocks above which the pause signal to class 0
152 #define BRB1_REG_PAUSE_0_XON_THRESHOLD_0 0x601c4
153 #define BRB1_REG_PAUSE_0_XON_THRESHOLD_1 0x60224
156 #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0 0x601c8
157 #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1 0x60228
160 #define BRB1_REG_PAUSE_1_XON_THRESHOLD_0 0x601cc
161 #define BRB1_REG_PAUSE_1_XON_THRESHOLD_1 0x6022c
162 /* [RW 10] Write client 0: De-assert pause threshold. Not Functional */
163 #define BRB1_REG_PAUSE_HIGH_THRESHOLD_0 0x60078
164 #define BRB1_REG_PAUSE_HIGH_THRESHOLD_1 0x6007c
165 /* [RW 10] Write client 0: Assert pause threshold. */
166 #define BRB1_REG_PAUSE_LOW_THRESHOLD_0 0x60068
168 * guaranty mode (backwards-compatible mode). 0=per-MAC guaranty mode (BC
170 #define BRB1_REG_PER_CLASS_GUARANTY_MODE 0x60268
172 #define BRB1_REG_PORT_NUM_OCC_BLOCKS_0 0x60094
174 #define BRB1_REG_SOFT_RESET 0x600dc
176 #define CCM_REG_CAM_OCCUP 0xd0188
177 /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
180 #define CCM_REG_CCM_CFC_IFEN 0xd003c
181 /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
184 #define CCM_REG_CCM_CQM_IFEN 0xd000c
186 Otherwise 0 is inserted. */
187 #define CCM_REG_CCM_CQM_USE_Q 0xd00c0
188 /* [RW 11] Interrupt mask register #0 read/write */
189 #define CCM_REG_CCM_INT_MASK 0xd01e4
190 /* [R 11] Interrupt register #0 read */
191 #define CCM_REG_CCM_INT_STS 0xd01d8
192 /* [RW 27] Parity mask register #0 read/write */
193 #define CCM_REG_CCM_PRTY_MASK 0xd01f4
194 /* [R 27] Parity register #0 read */
195 #define CCM_REG_CCM_PRTY_STS 0xd01e8
196 /* [RC 27] Parity register #0 read clear */
197 #define CCM_REG_CCM_PRTY_STS_CLR 0xd01ec
198 /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
199 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
202 #define CCM_REG_CCM_REG0_SZ 0xd00c4
203 /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
206 #define CCM_REG_CCM_STORM0_IFEN 0xd0004
207 /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
210 #define CCM_REG_CCM_STORM1_IFEN 0xd0008
211 /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
214 #define CCM_REG_CDU_AG_RD_IFEN 0xd0030
215 /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
218 #define CCM_REG_CDU_AG_WR_IFEN 0xd002c
219 /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
222 #define CCM_REG_CDU_SM_RD_IFEN 0xd0038
223 /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
226 #define CCM_REG_CDU_SM_WR_IFEN 0xd0034
230 #define CCM_REG_CFC_INIT_CRD 0xd0204
232 #define CCM_REG_CNT_AUX1_Q 0xd00c8
234 #define CCM_REG_CNT_AUX2_Q 0xd00cc
236 #define CCM_REG_CQM_CCM_HDR_P 0xd008c
238 #define CCM_REG_CQM_CCM_HDR_S 0xd0090
239 /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
242 #define CCM_REG_CQM_CCM_IFEN 0xd0014
246 #define CCM_REG_CQM_INIT_CRD 0xd020c
247 /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
250 #define CCM_REG_CQM_P_WEIGHT 0xd00b8
251 /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
254 #define CCM_REG_CQM_S_WEIGHT 0xd00bc
255 /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
258 #define CCM_REG_CSDM_IFEN 0xd0018
261 #define CCM_REG_CSDM_LENGTH_MIS 0xd0170
262 /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
265 #define CCM_REG_CSDM_WEIGHT 0xd00b4
268 #define CCM_REG_ERR_CCM_HDR 0xd0094
270 #define CCM_REG_ERR_EVNT_ID 0xd0098
274 #define CCM_REG_FIC0_INIT_CRD 0xd0210
278 #define CCM_REG_FIC1_INIT_CRD 0xd0214
279 /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
284 #define CCM_REG_GR_ARB_TYPE 0xd015c
285 /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
289 #define CCM_REG_GR_LD0_PR 0xd0164
290 /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
294 #define CCM_REG_GR_LD1_PR 0xd0168
296 #define CCM_REG_INV_DONE_Q 0xd0108
300 bits. The offset of these data in the STORM context is always 0. Index
301 _(0..15) stands for the connection type (one of 16). */
302 #define CCM_REG_N_SM_CTX_LD_0 0xd004c
303 #define CCM_REG_N_SM_CTX_LD_1 0xd0050
304 #define CCM_REG_N_SM_CTX_LD_2 0xd0054
305 #define CCM_REG_N_SM_CTX_LD_3 0xd0058
306 #define CCM_REG_N_SM_CTX_LD_4 0xd005c
307 /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
310 #define CCM_REG_PBF_IFEN 0xd0028
313 #define CCM_REG_PBF_LENGTH_MIS 0xd0180
314 /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
317 #define CCM_REG_PBF_WEIGHT 0xd00ac
318 #define CCM_REG_PHYS_QNUM1_0 0xd0134
319 #define CCM_REG_PHYS_QNUM1_1 0xd0138
320 #define CCM_REG_PHYS_QNUM2_0 0xd013c
321 #define CCM_REG_PHYS_QNUM2_1 0xd0140
322 #define CCM_REG_PHYS_QNUM3_0 0xd0144
323 #define CCM_REG_PHYS_QNUM3_1 0xd0148
324 #define CCM_REG_QOS_PHYS_QNUM0_0 0xd0114
325 #define CCM_REG_QOS_PHYS_QNUM0_1 0xd0118
326 #define CCM_REG_QOS_PHYS_QNUM1_0 0xd011c
327 #define CCM_REG_QOS_PHYS_QNUM1_1 0xd0120
328 #define CCM_REG_QOS_PHYS_QNUM2_0 0xd0124
329 #define CCM_REG_QOS_PHYS_QNUM2_1 0xd0128
330 #define CCM_REG_QOS_PHYS_QNUM3_0 0xd012c
331 #define CCM_REG_QOS_PHYS_QNUM3_1 0xd0130
332 /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
335 #define CCM_REG_STORM_CCM_IFEN 0xd0010
338 #define CCM_REG_STORM_LENGTH_MIS 0xd016c
340 mechanism. 0 stands for weight 8 (the most prioritised); 1 stands for
343 #define CCM_REG_STORM_WEIGHT 0xd009c
344 /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
347 #define CCM_REG_TSEM_IFEN 0xd001c
350 #define CCM_REG_TSEM_LENGTH_MIS 0xd0174
351 /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
354 #define CCM_REG_TSEM_WEIGHT 0xd00a0
355 /* [RW 1] Input usem Interface enable. If 0 - the valid input is
358 #define CCM_REG_USEM_IFEN 0xd0024
361 #define CCM_REG_USEM_LENGTH_MIS 0xd017c
362 /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
365 #define CCM_REG_USEM_WEIGHT 0xd00a8
366 /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
369 #define CCM_REG_XSEM_IFEN 0xd0020
372 #define CCM_REG_XSEM_LENGTH_MIS 0xd0178
373 /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
376 #define CCM_REG_XSEM_WEIGHT 0xd00a4
378 mechanism. The fields are: [5:0] - message length; [12:6] - message
380 #define CCM_REG_XX_DESCR_TABLE 0xd0300
383 #define CCM_REG_XX_FREE 0xd0184
389 #define CCM_REG_XX_INIT_CRD 0xd0220
394 #define CCM_REG_XX_MSG_NUM 0xd0224
396 #define CCM_REG_XX_OVFL_EVNT_ID 0xd0044
398 The fields are: [5:0] - tail pointer; 11:6] - Link List size; 17:12] -
400 #define CCM_REG_XX_TABLE 0xd0280
401 #define CDU_REG_CDU_CHK_MASK0 0x101000
402 #define CDU_REG_CDU_CHK_MASK1 0x101004
403 #define CDU_REG_CDU_CONTROL0 0x101008
404 #define CDU_REG_CDU_DEBUG 0x101010
405 #define CDU_REG_CDU_GLOBAL_PARAMS 0x101020
406 /* [RW 7] Interrupt mask register #0 read/write */
407 #define CDU_REG_CDU_INT_MASK 0x10103c
408 /* [R 7] Interrupt register #0 read */
409 #define CDU_REG_CDU_INT_STS 0x101030
410 /* [RW 5] Parity mask register #0 read/write */
411 #define CDU_REG_CDU_PRTY_MASK 0x10104c
412 /* [R 5] Parity register #0 read */
413 #define CDU_REG_CDU_PRTY_STS 0x101040
414 /* [RC 5] Parity register #0 read clear */
415 #define CDU_REG_CDU_PRTY_STS_CLR 0x101044
417 {expected_cid[15:0]; xpected_type[2:0]; xpected_region[2:0]; ctive_error;
419 #define CDU_REG_ERROR_DATA 0x101014
421 {mrege_regions[7:0]; ffset12[5:0]...offset0[5:0];
422 ength12[5:0]...length0[5:0]; d12[3:0]...id0[3:0]} */
423 #define CDU_REG_L1TT 0x101800
425 format:{RegionLength[11:0]; egionOffset[11:0]} */
426 #define CDU_REG_MATT 0x101100
428 #define CDU_REG_MF_MODE 0x101050
431 #define CFC_REG_AC_INIT_DONE 0x104078
433 #define CFC_REG_ACTIVITY_COUNTER 0x104400
436 #define CFC_REG_CAM_INIT_DONE 0x10407c
437 /* [RW 2] Interrupt mask register #0 read/write */
438 #define CFC_REG_CFC_INT_MASK 0x104108
439 /* [R 2] Interrupt register #0 read */
440 #define CFC_REG_CFC_INT_STS 0x1040fc
441 /* [RC 2] Interrupt register #0 read clear */
442 #define CFC_REG_CFC_INT_STS_CLR 0x104100
443 /* [RW 4] Parity mask register #0 read/write */
444 #define CFC_REG_CFC_PRTY_MASK 0x104118
445 /* [R 4] Parity register #0 read */
446 #define CFC_REG_CFC_PRTY_STS 0x10410c
447 /* [RC 4] Parity register #0 read clear */
448 #define CFC_REG_CFC_PRTY_STS_CLR 0x104110
449 /* [RW 21] CID cam access (21:1 - Data; alid - 0) */
450 #define CFC_REG_CID_CAM 0x104800
451 #define CFC_REG_CONTROL0 0x104028
452 #define CFC_REG_DEBUG0 0x104050
455 #define CFC_REG_DISABLE_ON_ERROR 0x104044
459 #define CFC_REG_ERROR_VECTOR 0x10403c
461 #define CFC_REG_INFO_RAM 0x105000
463 #define CFC_REG_INIT_REG 0x10404c
464 #define CFC_REG_INTERFACES 0x104058
465 /* [RW 24] {weight_load_client7[2:0] to weight_load_client0[2:0]}. this
468 #define CFC_REG_LCREQ_WEIGHTS 0x104084
470 #define CFC_REG_LINK_LIST 0x104c00
473 #define CFC_REG_LL_INIT_DONE 0x104074
475 #define CFC_REG_NUM_LCIDS_ALLOC 0x104020
477 #define CFC_REG_NUM_LCIDS_ARRIVING 0x104004
478 #define CFC_REG_NUM_LCIDS_INSIDE_PF 0x104120
480 #define CFC_REG_NUM_LCIDS_LEAVING 0x104018
481 #define CFC_REG_WEAK_ENABLE_PF 0x104124
482 /* [RW 8] The event id for aggregated interrupt 0 */
483 #define CSDM_REG_AGG_INT_EVENT_0 0xc2038
484 #define CSDM_REG_AGG_INT_EVENT_10 0xc2060
485 #define CSDM_REG_AGG_INT_EVENT_11 0xc2064
486 #define CSDM_REG_AGG_INT_EVENT_12 0xc2068
487 #define CSDM_REG_AGG_INT_EVENT_13 0xc206c
488 #define CSDM_REG_AGG_INT_EVENT_14 0xc2070
489 #define CSDM_REG_AGG_INT_EVENT_15 0xc2074
490 #define CSDM_REG_AGG_INT_EVENT_16 0xc2078
491 #define CSDM_REG_AGG_INT_EVENT_2 0xc2040
492 #define CSDM_REG_AGG_INT_EVENT_3 0xc2044
493 #define CSDM_REG_AGG_INT_EVENT_4 0xc2048
494 #define CSDM_REG_AGG_INT_EVENT_5 0xc204c
495 #define CSDM_REG_AGG_INT_EVENT_6 0xc2050
496 #define CSDM_REG_AGG_INT_EVENT_7 0xc2054
497 #define CSDM_REG_AGG_INT_EVENT_8 0xc2058
498 #define CSDM_REG_AGG_INT_EVENT_9 0xc205c
499 /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
501 #define CSDM_REG_AGG_INT_MODE_10 0xc21e0
502 #define CSDM_REG_AGG_INT_MODE_11 0xc21e4
503 #define CSDM_REG_AGG_INT_MODE_12 0xc21e8
504 #define CSDM_REG_AGG_INT_MODE_13 0xc21ec
505 #define CSDM_REG_AGG_INT_MODE_14 0xc21f0
506 #define CSDM_REG_AGG_INT_MODE_15 0xc21f4
507 #define CSDM_REG_AGG_INT_MODE_16 0xc21f8
508 #define CSDM_REG_AGG_INT_MODE_6 0xc21d0
509 #define CSDM_REG_AGG_INT_MODE_7 0xc21d4
510 #define CSDM_REG_AGG_INT_MODE_8 0xc21d8
511 #define CSDM_REG_AGG_INT_MODE_9 0xc21dc
513 #define CSDM_REG_CFC_RSP_START_ADDR 0xc2008
514 /* [RW 16] The maximum value of the completion counter #0 */
515 #define CSDM_REG_CMP_COUNTER_MAX0 0xc201c
517 #define CSDM_REG_CMP_COUNTER_MAX1 0xc2020
519 #define CSDM_REG_CMP_COUNTER_MAX2 0xc2024
521 #define CSDM_REG_CMP_COUNTER_MAX3 0xc2028
524 #define CSDM_REG_CMP_COUNTER_START_ADDR 0xc200c
525 /* [RW 32] Interrupt mask register #0 read/write */
526 #define CSDM_REG_CSDM_INT_MASK_0 0xc229c
527 #define CSDM_REG_CSDM_INT_MASK_1 0xc22ac
528 /* [R 32] Interrupt register #0 read */
529 #define CSDM_REG_CSDM_INT_STS_0 0xc2290
530 #define CSDM_REG_CSDM_INT_STS_1 0xc22a0
531 /* [RW 11] Parity mask register #0 read/write */
532 #define CSDM_REG_CSDM_PRTY_MASK 0xc22bc
533 /* [R 11] Parity register #0 read */
534 #define CSDM_REG_CSDM_PRTY_STS 0xc22b0
535 /* [RC 11] Parity register #0 read clear */
536 #define CSDM_REG_CSDM_PRTY_STS_CLR 0xc22b4
537 #define CSDM_REG_ENABLE_IN1 0xc2238
538 #define CSDM_REG_ENABLE_IN2 0xc223c
539 #define CSDM_REG_ENABLE_OUT1 0xc2240
540 #define CSDM_REG_ENABLE_OUT2 0xc2244
543 #define CSDM_REG_INIT_CREDIT_PXP_CTRL 0xc24bc
545 #define CSDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc227c
547 #define CSDM_REG_NUM_OF_PKT_END_MSG 0xc2274
549 #define CSDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc2278
550 /* [ST 32] The number of commands received in queue 0 */
551 #define CSDM_REG_NUM_OF_Q0_CMD 0xc2248
553 #define CSDM_REG_NUM_OF_Q10_CMD 0xc226c
555 #define CSDM_REG_NUM_OF_Q11_CMD 0xc2270
557 #define CSDM_REG_NUM_OF_Q1_CMD 0xc224c
559 #define CSDM_REG_NUM_OF_Q3_CMD 0xc2250
561 #define CSDM_REG_NUM_OF_Q4_CMD 0xc2254
563 #define CSDM_REG_NUM_OF_Q5_CMD 0xc2258
565 #define CSDM_REG_NUM_OF_Q6_CMD 0xc225c
567 #define CSDM_REG_NUM_OF_Q7_CMD 0xc2260
569 #define CSDM_REG_NUM_OF_Q8_CMD 0xc2264
571 #define CSDM_REG_NUM_OF_Q9_CMD 0xc2268
573 #define CSDM_REG_Q_COUNTER_START_ADDR 0xc2010
575 #define CSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc2548
577 #define CSDM_REG_SYNC_PARSER_EMPTY 0xc2550
579 #define CSDM_REG_SYNC_SYNC_EMPTY 0xc2558
582 #define CSDM_REG_TIMER_TICK 0xc2000
584 #define CSEM_REG_ARB_CYCLE_SIZE 0x200034
585 /* [RW 3] The source that is associated with arbitration element 0. Source
586 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
588 #define CSEM_REG_ARB_ELEMENT0 0x200020
590 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
593 #define CSEM_REG_ARB_ELEMENT1 0x200024
595 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
599 #define CSEM_REG_ARB_ELEMENT2 0x200028
601 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
606 #define CSEM_REG_ARB_ELEMENT3 0x20002c
608 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
614 #define CSEM_REG_ARB_ELEMENT4 0x200030
615 /* [RW 32] Interrupt mask register #0 read/write */
616 #define CSEM_REG_CSEM_INT_MASK_0 0x200110
617 #define CSEM_REG_CSEM_INT_MASK_1 0x200120
618 /* [R 32] Interrupt register #0 read */
619 #define CSEM_REG_CSEM_INT_STS_0 0x200104
620 #define CSEM_REG_CSEM_INT_STS_1 0x200114
621 /* [RW 32] Parity mask register #0 read/write */
622 #define CSEM_REG_CSEM_PRTY_MASK_0 0x200130
623 #define CSEM_REG_CSEM_PRTY_MASK_1 0x200140
624 /* [R 32] Parity register #0 read */
625 #define CSEM_REG_CSEM_PRTY_STS_0 0x200124
626 #define CSEM_REG_CSEM_PRTY_STS_1 0x200134
627 /* [RC 32] Parity register #0 read clear */
628 #define CSEM_REG_CSEM_PRTY_STS_CLR_0 0x200128
629 #define CSEM_REG_CSEM_PRTY_STS_CLR_1 0x200138
630 #define CSEM_REG_ENABLE_IN 0x2000a4
631 #define CSEM_REG_ENABLE_OUT 0x2000a8
636 #define CSEM_REG_FAST_MEMORY 0x220000
639 #define CSEM_REG_FIC0_DISABLE 0x200224
642 #define CSEM_REG_FIC1_DISABLE 0x200234
645 #define CSEM_REG_INT_TABLE 0x200400
648 #define CSEM_REG_MSG_NUM_FIC0 0x200000
651 #define CSEM_REG_MSG_NUM_FIC1 0x200004
654 #define CSEM_REG_MSG_NUM_FOC0 0x200008
657 #define CSEM_REG_MSG_NUM_FOC1 0x20000c
660 #define CSEM_REG_MSG_NUM_FOC2 0x200010
663 #define CSEM_REG_MSG_NUM_FOC3 0x200014
666 #define CSEM_REG_PAS_DISABLE 0x20024c
668 #define CSEM_REG_PASSIVE_BUFFER 0x202000
669 /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
670 #define CSEM_REG_PRAM 0x240000
672 #define CSEM_REG_SLEEP_THREADS_VALID 0x20026c
674 #define CSEM_REG_SLOW_EXT_STORE_EMPTY 0x2002a0
676 #define CSEM_REG_THREADS_LIST 0x2002e4
677 /* [RW 3] The arbitration scheme of time_slot 0 */
678 #define CSEM_REG_TS_0_AS 0x200038
680 #define CSEM_REG_TS_10_AS 0x200060
682 #define CSEM_REG_TS_11_AS 0x200064
684 #define CSEM_REG_TS_12_AS 0x200068
686 #define CSEM_REG_TS_13_AS 0x20006c
688 #define CSEM_REG_TS_14_AS 0x200070
690 #define CSEM_REG_TS_15_AS 0x200074
692 #define CSEM_REG_TS_16_AS 0x200078
694 #define CSEM_REG_TS_17_AS 0x20007c
696 #define CSEM_REG_TS_18_AS 0x200080
698 #define CSEM_REG_TS_1_AS 0x20003c
700 #define CSEM_REG_TS_2_AS 0x200040
702 #define CSEM_REG_TS_3_AS 0x200044
704 #define CSEM_REG_TS_4_AS 0x200048
706 #define CSEM_REG_TS_5_AS 0x20004c
708 #define CSEM_REG_TS_6_AS 0x200050
710 #define CSEM_REG_TS_7_AS 0x200054
712 #define CSEM_REG_TS_8_AS 0x200058
714 #define CSEM_REG_TS_9_AS 0x20005c
715 /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
717 #define CSEM_REG_VFPF_ERR_NUM 0x200380
718 /* [RW 1] Parity mask register #0 read/write */
719 #define DBG_REG_DBG_PRTY_MASK 0xc0a8
720 /* [R 1] Parity register #0 read */
721 #define DBG_REG_DBG_PRTY_STS 0xc09c
722 /* [RC 1] Parity register #0 read clear */
723 #define DBG_REG_DBG_PRTY_STS_CLR 0xc0a0
725 * function that is used is always SRC-PCI; 2.VF_Valid = 0; 3.VFID=0;
726 * 4.Completion function=0; 5.Error handling=0 */
727 #define DMAE_REG_BACKWARD_COMP_EN 0x10207c
730 #define DMAE_REG_CMD_MEM 0x102400
732 /* [RW 1] If 0 - the CRC-16c initial value is all zeroes; if 1 - the CRC-16c
734 #define DMAE_REG_CRC16C_INIT 0x10201c
735 /* [RW 1] If 0 - the CRC-16 T10 initial value is all zeroes; if 1 - the
737 #define DMAE_REG_CRC16T10_INIT 0x102020
738 /* [RW 2] Interrupt mask register #0 read/write */
739 #define DMAE_REG_DMAE_INT_MASK 0x102054
740 /* [RW 4] Parity mask register #0 read/write */
741 #define DMAE_REG_DMAE_PRTY_MASK 0x102064
742 /* [R 4] Parity register #0 read */
743 #define DMAE_REG_DMAE_PRTY_STS 0x102058
744 /* [RC 4] Parity register #0 read clear */
745 #define DMAE_REG_DMAE_PRTY_STS_CLR 0x10205c
746 /* [RW 1] Command 0 go. */
747 #define DMAE_REG_GO_C0 0x102080
749 #define DMAE_REG_GO_C1 0x102084
751 #define DMAE_REG_GO_C10 0x102088
753 #define DMAE_REG_GO_C11 0x10208c
755 #define DMAE_REG_GO_C12 0x102090
757 #define DMAE_REG_GO_C13 0x102094
759 #define DMAE_REG_GO_C14 0x102098
761 #define DMAE_REG_GO_C15 0x10209c
763 #define DMAE_REG_GO_C2 0x1020a0
765 #define DMAE_REG_GO_C3 0x1020a4
767 #define DMAE_REG_GO_C4 0x1020a8
769 #define DMAE_REG_GO_C5 0x1020ac
771 #define DMAE_REG_GO_C6 0x1020b0
773 #define DMAE_REG_GO_C7 0x1020b4
775 #define DMAE_REG_GO_C8 0x1020b8
777 #define DMAE_REG_GO_C9 0x1020bc
778 /* [RW 1] DMAE GRC Interface (Target; aster) enable. If 0 - the acknowledge
781 #define DMAE_REG_GRC_IFEN 0x102008
782 /* [RW 1] DMAE PCI Interface (Request; ead; rite) enable. If 0 - the
785 #define DMAE_REG_PCI_IFEN 0x102004
789 #define DMAE_REG_PXP_REQ_INIT_CRD 0x1020c0
791 #define DORQ_REG_AGG_CMD0 0x170060
793 #define DORQ_REG_AGG_CMD1 0x170064
795 #define DORQ_REG_AGG_CMD2 0x170068
797 #define DORQ_REG_AGG_CMD3 0x17006c
799 #define DORQ_REG_CMHEAD_RX 0x170050
800 /* [RW 32] Doorbell address for RBC doorbells (function 0). */
801 #define DORQ_REG_DB_ADDR0 0x17008c
802 /* [RW 5] Interrupt mask register #0 read/write */
803 #define DORQ_REG_DORQ_INT_MASK 0x170180
804 /* [R 5] Interrupt register #0 read */
805 #define DORQ_REG_DORQ_INT_STS 0x170174
806 /* [RC 5] Interrupt register #0 read clear */
807 #define DORQ_REG_DORQ_INT_STS_CLR 0x170178
808 /* [RW 2] Parity mask register #0 read/write */
809 #define DORQ_REG_DORQ_PRTY_MASK 0x170190
810 /* [R 2] Parity register #0 read */
811 #define DORQ_REG_DORQ_PRTY_STS 0x170184
812 /* [RC 2] Parity register #0 read clear */
813 #define DORQ_REG_DORQ_PRTY_STS_CLR 0x170188
815 #define DORQ_REG_DPM_CID_ADDR 0x170044
817 #define DORQ_REG_DPM_CID_OFST 0x170030
819 #define DORQ_REG_DQ_FIFO_AFULL_TH 0x17007c
821 #define DORQ_REG_DQ_FIFO_FULL_TH 0x170078
823 pointer. The range is 0 - 256 FIFO rows; where each row stands for the
825 #define DORQ_REG_DQ_FILL_LVLF 0x1700a4
828 #define DORQ_REG_DQ_FULL_ST 0x1700c0
830 #define DORQ_REG_ERR_CMHEAD 0x170058
831 #define DORQ_REG_IF_EN 0x170004
832 #define DORQ_REG_MAX_RVFID_SIZE 0x1701ec
833 #define DORQ_REG_MODE_ACT 0x170008
835 #define DORQ_REG_NORM_CID_OFST 0x17002c
837 #define DORQ_REG_NORM_CMHEAD_TX 0x17004c
840 #define DORQ_REG_OUTST_REQ 0x17003c
841 #define DORQ_REG_PF_USAGE_CNT 0x1701d0
842 #define DORQ_REG_REGN 0x170038
846 #define DORQ_REG_RSPA_CRD_CNT 0x1700ac
850 #define DORQ_REG_RSPB_CRD_CNT 0x1700b0
854 #define DORQ_REG_RSP_INIT_CRD 0x170048
855 #define DORQ_REG_RSPB_CRD_CNT 0x1700b0
856 #define DORQ_REG_VF_NORM_CID_BASE 0x1701a0
857 #define DORQ_REG_VF_NORM_CID_OFST 0x1701f4
858 #define DORQ_REG_VF_NORM_CID_WND_SIZE 0x1701a4
859 #define DORQ_REG_VF_NORM_MAX_CID_COUNT 0x1701e4
860 #define DORQ_REG_VF_NORM_VF_BASE 0x1701a8
862 #define DORQ_REG_VF_TYPE_MASK_0 0x170218
864 #define DORQ_REG_VF_TYPE_MAX_MCID_0 0x1702d8
866 #define DORQ_REG_VF_TYPE_MIN_MCID_0 0x170298
868 #define DORQ_REG_VF_TYPE_VALUE_0 0x170258
869 #define DORQ_REG_VF_USAGE_CT_LIMIT 0x170340
875 #define DORQ_REG_SHRT_ACT_CNT 0x170070
877 #define DORQ_REG_SHRT_CMHEAD 0x170054
878 #define HC_CONFIG_0_REG_ATTN_BIT_EN_0 (0x1<<4)
879 #define HC_CONFIG_0_REG_BLOCK_DISABLE_0 (0x1<<0)
880 #define HC_CONFIG_0_REG_INT_LINE_EN_0 (0x1<<3)
881 #define HC_CONFIG_0_REG_MSI_ATTN_EN_0 (0x1<<7)
882 #define HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 (0x1<<2)
883 #define HC_CONFIG_0_REG_SINGLE_ISR_EN_0 (0x1<<1)
884 #define HC_CONFIG_1_REG_BLOCK_DISABLE_1 (0x1<<0)
885 #define DORQ_REG_VF_USAGE_CNT 0x170320
886 #define HC_REG_AGG_INT_0 0x108050
887 #define HC_REG_AGG_INT_1 0x108054
888 #define HC_REG_ATTN_BIT 0x108120
889 #define HC_REG_ATTN_IDX 0x108100
890 #define HC_REG_ATTN_MSG0_ADDR_L 0x108018
891 #define HC_REG_ATTN_MSG1_ADDR_L 0x108020
892 #define HC_REG_ATTN_NUM_P0 0x108038
893 #define HC_REG_ATTN_NUM_P1 0x10803c
894 #define HC_REG_COMMAND_REG 0x108180
895 #define HC_REG_CONFIG_0 0x108000
896 #define HC_REG_CONFIG_1 0x108004
897 #define HC_REG_FUNC_NUM_P0 0x1080ac
898 #define HC_REG_FUNC_NUM_P1 0x1080b0
899 /* [RW 3] Parity mask register #0 read/write */
900 #define HC_REG_HC_PRTY_MASK 0x1080a0
901 /* [R 3] Parity register #0 read */
902 #define HC_REG_HC_PRTY_STS 0x108094
903 /* [RC 3] Parity register #0 read clear */
904 #define HC_REG_HC_PRTY_STS_CLR 0x108098
905 #define HC_REG_INT_MASK 0x108108
906 #define HC_REG_LEADING_EDGE_0 0x108040
907 #define HC_REG_LEADING_EDGE_1 0x108048
908 #define HC_REG_MAIN_MEMORY 0x108800
910 #define HC_REG_P0_PROD_CONS 0x108200
911 #define HC_REG_P1_PROD_CONS 0x108400
912 #define HC_REG_PBA_COMMAND 0x108140
913 #define HC_REG_PCI_CONFIG_0 0x108010
914 #define HC_REG_PCI_CONFIG_1 0x108014
915 #define HC_REG_STATISTIC_COUNTERS 0x109000
916 #define HC_REG_TRAILING_EDGE_0 0x108044
917 #define HC_REG_TRAILING_EDGE_1 0x10804c
918 #define HC_REG_UC_RAM_ADDR_0 0x108028
919 #define HC_REG_UC_RAM_ADDR_1 0x108030
920 #define HC_REG_USTORM_ADDR_FOR_COALESCE 0x108068
921 #define HC_REG_VQID_0 0x108008
922 #define HC_REG_VQID_1 0x10800c
923 #define IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN (0x1<<1)
924 #define IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE (0x1<<0)
925 #define IGU_REG_ATTENTION_ACK_BITS 0x130108
927 #define IGU_REG_ATTN_FSM 0x130054
928 #define IGU_REG_ATTN_MSG_ADDR_H 0x13011c
929 #define IGU_REG_ATTN_MSG_ADDR_L 0x130120
930 /* [R 4] Debug: [3] - attention write done message is pending (0-no pending;
931 * 1-pending). [2:0] = PFID. Pending means attention message was sent; but
933 #define IGU_REG_ATTN_WRITE_DONE_PENDING 0x130030
934 #define IGU_REG_BLOCK_CONFIGURATION 0x130000
935 #define IGU_REG_COMMAND_REG_32LSB_DATA 0x130124
936 #define IGU_REG_COMMAND_REG_CTRL 0x13012c
937 /* [WB_R 32] Cleanup bit status per SB. 1 = cleanup is set. 0 = cleanup bit
939 * command. Data valid only in addresses 0-4. all the rest are zero. */
940 #define IGU_REG_CSTORM_TYPE_0_SB_CLEANUP 0x130200
942 #define IGU_REG_CTRL_FSM 0x130064
945 #define IGU_REG_ERROR_HANDLING_DATA_VALID 0x130130
946 /* [RW 11] Parity mask register #0 read/write */
947 #define IGU_REG_IGU_PRTY_MASK 0x1300a8
948 /* [R 11] Parity register #0 read */
949 #define IGU_REG_IGU_PRTY_STS 0x13009c
950 /* [RC 11] Parity register #0 read clear */
951 #define IGU_REG_IGU_PRTY_STS_CLR 0x1300a0
953 #define IGU_REG_INT_HANDLE_FSM 0x130050
954 #define IGU_REG_LEADING_EDGE_LATCH 0x130134
955 /* [RW 14] mapping CAM; relevant for E2 operating mode only. [0] - valid.
956 * [6:1] - vector number; [13:7] - FID (if VF - [13] = 0; [12:7] = VF
957 * number; if PF - [13] = 1; [12:10] = 0; [9:7] = PF number); */
958 #define IGU_REG_MAPPING_MEMORY 0x131000
960 #define IGU_REG_PBA_STATUS_LSB 0x130138
961 #define IGU_REG_PBA_STATUS_MSB 0x13013c
962 #define IGU_REG_PCI_PF_MSI_EN 0x130140
963 #define IGU_REG_PCI_PF_MSIX_EN 0x130144
964 #define IGU_REG_PCI_PF_MSIX_FUNC_MASK 0x130148
965 /* [WB_R 32] Each bit represent the pending bits status for that SB. 0 = no
967 * done was not received. Data valid only in addresses 0-4. all the rest are
969 #define IGU_REG_PENDING_BITS_STATUS 0x130300
970 #define IGU_REG_PF_CONFIGURATION 0x130154
971 /* [RW 20] producers only. E2 mode: address 0-135 match to the mapping
977 * first 128 producer are for NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The
981 #define IGU_REG_PROD_CONS_MEMORY 0x132000
983 #define IGU_REG_PXP_ARB_FSM 0x130068
985 * memory reset finished the appropriate bit will be clear. Bit 0 - mapping
988 #define IGU_REG_RESET_MEMORIES 0x130158
990 #define IGU_REG_SB_CTRL_FSM 0x13004c
991 #define IGU_REG_SB_INT_BEFORE_MASK_LSB 0x13015c
992 #define IGU_REG_SB_INT_BEFORE_MASK_MSB 0x130160
993 #define IGU_REG_SB_MASK_LSB 0x130164
994 #define IGU_REG_SB_MASK_MSB 0x130168
999 #define IGU_REG_SILENT_DROP 0x13016c
1000 /* [RW 10] Number of MSI/MSIX/ATTN messages sent for the function: 0-63 -
1003 #define IGU_REG_STATISTIC_NUM_MESSAGE_SENT 0x130800
1006 #define IGU_REG_TIMER_MASKING_VALUE 0x13003c
1007 #define IGU_REG_TRAILING_EDGE_LATCH 0x130104
1008 #define IGU_REG_VF_CONFIGURATION 0x130170
1010 * (MSI/MSIX message was sent and write done was not received yet). 0 =
1011 * clear; 1 = set. Data valid only in addresses 0-4. all the rest are zero. */
1012 #define IGU_REG_WRITE_DONE_PENDING 0x130480
1013 #define MCP_A_REG_MCPR_SCRATCH 0x3a0000
1014 #define MCP_REG_MCPR_ACCESS_LOCK 0x8009c
1015 #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER 0x8501c
1016 #define MCP_REG_MCPR_GP_INPUTS 0x800c0
1017 #define MCP_REG_MCPR_GP_OENABLE 0x800c8
1018 #define MCP_REG_MCPR_GP_OUTPUTS 0x800c4
1019 #define MCP_REG_MCPR_IMC_COMMAND 0x85900
1020 #define MCP_REG_MCPR_IMC_DATAREG0 0x85920
1021 #define MCP_REG_MCPR_IMC_SLAVE_CONTROL 0x85904
1022 #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER 0x8501c
1023 #define MCP_REG_MCPR_NVM_ACCESS_ENABLE 0x86424
1024 #define MCP_REG_MCPR_NVM_ADDR 0x8640c
1025 #define MCP_REG_MCPR_NVM_CFG4 0x8642c
1026 #define MCP_REG_MCPR_NVM_COMMAND 0x86400
1027 #define MCP_REG_MCPR_NVM_READ 0x86410
1028 #define MCP_REG_MCPR_NVM_SW_ARB 0x86420
1029 #define MCP_REG_MCPR_NVM_WRITE 0x86408
1030 #define MCP_REG_MCPR_SCRATCH 0xa0000
1031 #define MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK (0x1<<1)
1032 #define MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK (0x1<<0)
1033 /* [R 32] read first 32 bit after inversion of function 0. mapped as
1034 follows: [0] NIG attention for function0; [1] NIG attention for
1046 #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 0xa42c
1047 #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_1 0xa430
1048 /* [R 32] read first 32 bit after inversion of mcp. mapped as follows: [0]
1061 #define MISC_REG_AEU_AFTER_INVERT_1_MCP 0xa434
1062 /* [R 32] read second 32 bit after inversion of function 0. mapped as
1063 follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1075 #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 0xa438
1076 #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_1 0xa43c
1077 /* [R 32] read second 32 bit after inversion of mcp. mapped as follows: [0]
1089 #define MISC_REG_AEU_AFTER_INVERT_2_MCP 0xa440
1090 /* [R 32] read third 32 bit after inversion of function 0. mapped as
1091 follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity
1103 #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 0xa444
1104 #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_1 0xa448
1105 /* [R 32] read third 32 bit after inversion of mcp. mapped as follows: [0]
1117 #define MISC_REG_AEU_AFTER_INVERT_3_MCP 0xa44c
1118 /* [R 32] read fourth 32 bit after inversion of function 0. mapped as
1119 follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1130 #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 0xa450
1131 #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_1 0xa454
1132 /* [R 32] read fourth 32 bit after inversion of mcp. mapped as follows: [0]
1144 #define MISC_REG_AEU_AFTER_INVERT_4_MCP 0xa458
1145 /* [R 32] Read fifth 32 bit after inversion of function 0. Mapped as
1146 * follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1149 #define MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 0xa700
1160 #define MISC_REG_AEU_CLR_LATCH_SIGNAL 0xa45c
1161 /* [RW 32] first 32b for enabling the output for function 0 output0. mapped
1162 as follows: [0] NIG attention for function0; [1] NIG attention for
1163 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1164 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1168 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1174 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0 0xa06c
1175 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1 0xa07c
1176 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2 0xa08c
1177 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_3 0xa09c
1178 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_5 0xa0bc
1179 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_6 0xa0cc
1180 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_7 0xa0dc
1182 as follows: [0] NIG attention for function0; [1] NIG attention for
1194 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 0xa10c
1195 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 0xa11c
1196 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 0xa12c
1197 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_3 0xa13c
1198 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_5 0xa15c
1199 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_6 0xa16c
1200 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_7 0xa17c
1202 as follows: [0] NIG attention for function0; [1] NIG attention for
1203 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1204 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1208 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1214 #define MISC_REG_AEU_ENABLE1_NIG_0 0xa0ec
1215 #define MISC_REG_AEU_ENABLE1_NIG_1 0xa18c
1217 as follows: [0] NIG attention for function0; [1] NIG attention for
1218 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1219 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1223 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1229 #define MISC_REG_AEU_ENABLE1_PXP_0 0xa0fc
1230 #define MISC_REG_AEU_ENABLE1_PXP_1 0xa19c
1231 /* [RW 32] second 32b for enabling the output for function 0 output0. mapped
1232 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1244 #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_0 0xa070
1245 #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_1 0xa080
1247 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1259 #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_0 0xa110
1260 #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_1 0xa120
1262 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1274 #define MISC_REG_AEU_ENABLE2_NIG_0 0xa0f0
1275 #define MISC_REG_AEU_ENABLE2_NIG_1 0xa190
1277 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1289 #define MISC_REG_AEU_ENABLE2_PXP_0 0xa100
1290 #define MISC_REG_AEU_ENABLE2_PXP_1 0xa1a0
1291 /* [RW 32] third 32b for enabling the output for function 0 output0. mapped
1292 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1304 #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_0 0xa074
1305 #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_1 0xa084
1307 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1319 #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_0 0xa114
1320 #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_1 0xa124
1322 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1334 #define MISC_REG_AEU_ENABLE3_NIG_0 0xa0f4
1335 #define MISC_REG_AEU_ENABLE3_NIG_1 0xa194
1337 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1349 #define MISC_REG_AEU_ENABLE3_PXP_0 0xa104
1350 #define MISC_REG_AEU_ENABLE3_PXP_1 0xa1a4
1351 /* [RW 32] fourth 32b for enabling the output for function 0 output0.mapped
1352 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1363 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0 0xa078
1364 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_2 0xa098
1365 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_4 0xa0b8
1366 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_5 0xa0c8
1367 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_6 0xa0d8
1368 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_7 0xa0e8
1370 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1381 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0 0xa118
1382 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_2 0xa138
1383 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_4 0xa158
1384 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_5 0xa168
1385 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_6 0xa178
1386 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_7 0xa188
1388 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1399 #define MISC_REG_AEU_ENABLE4_NIG_0 0xa0f8
1400 #define MISC_REG_AEU_ENABLE4_NIG_1 0xa198
1402 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1413 #define MISC_REG_AEU_ENABLE4_PXP_0 0xa108
1414 #define MISC_REG_AEU_ENABLE4_PXP_1 0xa1a8
1415 /* [RW 32] fifth 32b for enabling the output for function 0 output0. Mapped
1416 * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1420 #define MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0 0xa688
1422 * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1426 #define MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 0xa6b0
1427 /* [RW 1] set/clr general attention 0; this will set/clr bit 94 in the aeu
1429 #define MISC_REG_AEU_GENERAL_ATTN_0 0xa000
1430 #define MISC_REG_AEU_GENERAL_ATTN_1 0xa004
1431 #define MISC_REG_AEU_GENERAL_ATTN_10 0xa028
1432 #define MISC_REG_AEU_GENERAL_ATTN_11 0xa02c
1433 #define MISC_REG_AEU_GENERAL_ATTN_12 0xa030
1434 #define MISC_REG_AEU_GENERAL_ATTN_2 0xa008
1435 #define MISC_REG_AEU_GENERAL_ATTN_3 0xa00c
1436 #define MISC_REG_AEU_GENERAL_ATTN_4 0xa010
1437 #define MISC_REG_AEU_GENERAL_ATTN_5 0xa014
1438 #define MISC_REG_AEU_GENERAL_ATTN_6 0xa018
1439 #define MISC_REG_AEU_GENERAL_ATTN_7 0xa01c
1440 #define MISC_REG_AEU_GENERAL_ATTN_8 0xa020
1441 #define MISC_REG_AEU_GENERAL_ATTN_9 0xa024
1442 #define MISC_REG_AEU_GENERAL_MASK 0xa61c
1443 /* [RW 32] first 32b for inverting the input for function 0; for each bit:
1444 0= do not invert; 1= invert; mapped as follows: [0] NIG attention for
1456 #define MISC_REG_AEU_INVERTER_1_FUNC_0 0xa22c
1457 #define MISC_REG_AEU_INVERTER_1_FUNC_1 0xa23c
1458 /* [RW 32] second 32b for inverting the input for function 0; for each bit:
1459 0= do not invert; 1= invert. mapped as follows: [0] PBClient Parity
1471 #define MISC_REG_AEU_INVERTER_2_FUNC_0 0xa230
1472 #define MISC_REG_AEU_INVERTER_2_FUNC_1 0xa240
1473 /* [RW 10] [7:0] = mask 8 attention output signals toward IGU function0;
1475 #define MISC_REG_AEU_MASK_ATTN_FUNC_0 0xa060
1476 #define MISC_REG_AEU_MASK_ATTN_FUNC_1 0xa064
1478 #define MISC_REG_AEU_SYS_KILL_OCCURRED 0xa610
1480 kill occurred. The register is reset in por reset. Mapped as follows: [0]
1493 #define MISC_REG_AEU_SYS_KILL_STATUS_0 0xa600
1494 #define MISC_REG_AEU_SYS_KILL_STATUS_1 0xa604
1495 #define MISC_REG_AEU_SYS_KILL_STATUS_2 0xa608
1496 #define MISC_REG_AEU_SYS_KILL_STATUS_3 0xa60c
1497 /* [R 4] This field indicates the type of the device. '0' - 2 Ports; '1' - 1
1499 #define MISC_REG_BOND_ID 0xa400
1501 #define MISC_REG_CHIP_NUM 0xa408
1503 starts at 0x0 for the A0 tape-out and increments by one for each
1505 #define MISC_REG_CHIP_REV 0xa40c
1506 /* [R 14] otp_misc_do[100:0] spare bits collection: 13:11-
1508 * 2:1 - otp_misc_do[51:50]; 0 - otp_misc_do[1]. */
1509 #define MISC_REG_CHIP_TYPE 0xac60
1511 #define MISC_REG_CPMU_LP_DR_ENABLE 0xa858
1513 * by FW. When 0 indicates that the EEE LPI mode is disabled by FW. Clk
1515 #define MISC_REG_CPMU_LP_FW_ENABLE_P0 0xa84c
1518 #define MISC_REG_CPMU_LP_IDLE_THR_P0 0xa8a0
1519 /* [RW 18] LPI entry events mask. [0] - Vmain SM Mask. When 1 indicates that
1520 * the Vmain SM end state is disabled. When 0 indicates that the Vmain SM
1522 * the FW command that all Queues are empty is disabled. When 0 indicates
1525 * Exit command is disabled. When 0 indicates that the FW Early Exit command
1528 * is disabled. When 0 indicates that the PBF Request indication is enabled.
1530 * Request indication is disabled. When 0 indicates that the Tx Other Than
1532 * indicates that the RX EEE LPI Status indication is disabled. When 0
1536 * the Tx Pause indication is disabled. When 0 indicates that the Tx Pause
1538 * BRB1 EMPTY indication is disabled. When 0 indicates that the BRB1 EMPTY
1540 * IDLE indication is disabled. When 0 indicates that the QM IDLE indication
1542 * 1 indicates that the QM IDLE indication for LOOPBACK is disabled. When 0
1545 * CORE is disabled. When 0 indicates that the RX EEE LPI Status indication
1549 * LPI REQ indication is disabled. When =0 indicates that the P0 E0 EEE LPI
1551 * indicates that the P0 EEE LPI REQ indication is disabled. When =0
1554 * disabled. When =0 indicates that the P0 EEE LPI REQ indication is
1556 * LPI REQ indication is disabled. When =0 indicates that the P0 EEE LPI REQ
1558 * REQ indication is disabled. When =0 indicates that the L1 indication is
1561 * EEE LPI is on - off). When =0 indicates that the RX EEE LPI Status
1566 * When =0 indicates that the L1 Status Falling Edge Detect indication from
1569 #define MISC_REG_CPMU_LP_MASK_ENT_P0 0xa880
1570 /* [RW 18] EEE LPI exit events mask. [0] - Vmain SM Mask. When 1 indicates
1571 * that the Vmain SM end state is disabled. When 0 indicates that the Vmain
1573 * that the FW command that all Queues are empty is disabled. When 0
1576 * Early Exit command is disabled. When 0 indicates that the FW Early Exit
1579 * indication is disabled. When 0 indicates that the PBF Request indication
1581 * Than PBF Request indication is disabled. When 0 indicates that the Tx
1584 * When 0 indicates that the RX LPI Status indication is enabled. In the
1587 * indicates that the Tx Pause indication is disabled. When 0 indicates that
1589 * indicates that the BRB1 EMPTY indication is disabled. When 0 indicates
1591 * indicates that the QM IDLE indication is disabled. When 0 indicates that
1594 * LOOPBACK is disabled. When 0 indicates that the QM IDLE indication for
1596 * Status indication from the PCIE CORE is disabled. When 0 indicates that
1601 * =0 indicates that the P0 E0 EEE LPI REQ indication is enabled. [12] - P1
1603 * is disabled. When =0 indicates that the P0 EEE LPI REQ indication is
1605 * LPI REQ indication is disabled. When =0 indicates that the P0 EEE LPI REQ
1607 * that the P0 EEE LPI REQ indication is disabled. When =0 indicates that
1609 * indicates that the L1 REQ indication is disabled. When =0 indicates that
1612 * indication is disabled (Rx EEE LPI is on - off). When =0 indicates that
1617 * (L1 is on - off). When =0 indicates that the L1 Status Falling Edge
1621 #define MISC_REG_CPMU_LP_MASK_EXT_P0 0xa888
1625 #define MISC_REG_CPMU_LP_SM_ENT_CNT_P0 0xa8b8
1629 #define MISC_REG_CPMU_LP_SM_ENT_CNT_P1 0xa8bc
1641 interrupt will be asserted). write to address 0 will set a request to
1646 #define MISC_REG_DRIVER_CONTROL_1 0xa510
1647 #define MISC_REG_DRIVER_CONTROL_7 0xa3c8
1648 /* [RW 1] e1hmf for WOL. If clr WOL signal o the PXP will be send on bit 0
1650 #define MISC_REG_E1HMF_MODE 0xa5f8
1652 #define MISC_REG_FOUR_PORT_PATH_SWAP 0xa75c
1653 /* [RW 2] 4 port path swap overwrite.[0] - Overwrite control; if it is 0 -
1656 Overwrite value. If bit[0] of this register is 1 this is the value that
1658 #define MISC_REG_FOUR_PORT_PATH_SWAP_OVWR 0xa738
1660 #define MISC_REG_FOUR_PORT_PORT_SWAP 0xa754
1661 /* [RW 2] 4 port port swap overwrite.[0] - Overwrite control; if it is 0 -
1664 Overwrite value. If bit[0] of this register is 1 this is the value that
1666 #define MISC_REG_FOUR_PORT_PORT_SWAP_OVWR 0xa734
1668 #define MISC_REG_GENERIC_CR_0 0xa460
1669 #define MISC_REG_GENERIC_CR_1 0xa464
1671 #define MISC_REG_GENERIC_POR_1 0xa474
1672 /* [RW 32] Bit[0]: EPIO MODE SEL: Setting this bit to 1 will allow SW/FW to
1678 When set to 0 - vTMON is in reset. Bit[6]: setting this bit will change
1681 #define MISC_REG_GEN_PURP_HWG 0xa9a0
1682 /* [RW 32] GPIO. [31-28] FLOAT port 0; [27-24] FLOAT port 0; When any of
1686 (#SET; #CLR; or #FLOAT) for this bit was a #FLOAT. (reset value 0xff).
1687 [23-20] CLR port 1; 19-16] CLR port 0; When any of these bits is written
1690 this bit was a #CLR. (reset value 0). [15-12] SET port 1; 11-8] port 0;
1694 bit was a #SET. (reset value 0). [7-4] VALUE port 1; [3-0] VALUE port 0;
1698 #define MISC_REG_GPIO 0xa490
1700 IGU/MCP.according to the following map: [0] p0_gpio_0; [1] p0_gpio_1; [2]
1703 #define MISC_REG_GPIO_EVENT_EN 0xa2bc
1707 GPIO input (reset value 0). [23-16] OLD_SET [23-16] port1; OLD_SET port0;
1710 corresponding SPIO input (reset value 0). [15-12] OLD_VALUE [11-8] port1;
1713 of the pin such that if ~INT_STATE is set and this bit is '0'; then the
1715 is '1'; then the interrupt is due to a high to low edge (reset value 0).
1716 [7-4] INT_STATE port1; [3-0] INT_STATE RO port0; These bits indicate the
1720 (reset value 0). */
1721 #define MISC_REG_GPIO_INT 0xa494
1723 attention. bits [19:0] - address; [22:20] function; [23] reserved;
1727 #define MISC_REG_GRC_RSV_ATTN 0xa3c0
1729 attention. bits [19:0] - address; [22:20] function; [23] reserved;
1733 #define MISC_REG_GRC_TIMEOUT_ATTN 0xa3c4
1739 #define MISC_REG_GRC_TIMEOUT_EN 0xa280
1741 the bits is: [2:0] OAC reset value 001) CML output buffer bias control;
1742 111 for +40%; 011 for +20%; 001 for 0%; 000 for -20%. [5:3] Icp_ctrl
1745 Global bias control; When bit 7 is high bias current will be 10 0gh; When
1750 and 10 for 0.66V. [13] pllSeqStart (reset value 0) Enables VCO tuning
1751 sequencer: 1= sequencer disabled; 0= sequencer enabled (inverted
1752 internally). [14] reserved (reset value 0) Reset for VCO sequencer is
1753 connected to RESET input directly. [15] capRetry_en (reset value 0)
1755 value 0) bit to continuously monitor vco freq (inverted). [17]
1756 freqDetRestart_en (reset value 0) bit to enable restart when not freq
1757 locked (inverted). [18] freqDetRetry_en (reset value 0) bit to enable
1759 0) bit to enable pllForceFdone & pllForceFpass into pllSeq. [20]
1760 pllForceFdone (reset value 0) bit to force freqDone. [21] pllForceFpass
1761 (reset value 0) bit to force freqPass. [22] pllForceDone_en (reset value
1762 0) bit to enable pllForceCapDone. [23] pllForceCapDone (reset value 0)
1763 bit to force capDone. [24] pllForceCapPass_en (reset value 0) bit to
1764 enable pllForceCapPass. [25] pllForceCapPass (reset value 0) bit to force
1765 capPass. [26] capRestart (reset value 0) bit to force cap sequencer to
1766 restart. [27] capSelectM_en (reset value 0) bit to enable cap select
1768 #define MISC_REG_LCPLL_CTRL_1 0xa2a4
1769 #define MISC_REG_LCPLL_CTRL_REG_2 0xa2a8
1772 #define MISC_REG_LCPLL_E40_PWRDWN 0xaa74
1774 #define MISC_REG_LCPLL_E40_RESETB_ANA 0xaa78
1777 #define MISC_REG_LCPLL_E40_RESETB_DIG 0xaa7c
1778 /* [RW 4] Interrupt mask register #0 read/write */
1779 #define MISC_REG_MISC_INT_MASK 0xa388
1780 /* [RW 1] Parity mask register #0 read/write */
1781 #define MISC_REG_MISC_PRTY_MASK 0xa398
1782 /* [R 1] Parity register #0 read */
1783 #define MISC_REG_MISC_PRTY_STS 0xa38c
1784 /* [RC 1] Parity register #0 read clear */
1785 #define MISC_REG_MISC_PRTY_STS_CLR 0xa390
1786 #define MISC_REG_NIG_WOL_P0 0xa270
1787 #define MISC_REG_NIG_WOL_P1 0xa274
1790 #define MISC_REG_PCIE_HOT_RESET 0xa618
1791 /* [RW 32] 32 LSB of storm PLL first register; reset val = 0x 071d2911.
1792 inside order of the bits is: [0] P1 divider[0] (reset value 1); [1] P1
1793 divider[1] (reset value 0); [2] P1 divider[2] (reset value 0); [3] P1
1794 divider[3] (reset value 0); [4] P2 divider[0] (reset value 1); [5] P2
1795 divider[1] (reset value 0); [6] P2 divider[2] (reset value 0); [7] P2
1796 divider[3] (reset value 0); [8] ph_det_dis (reset value 1); [9]
1797 freq_det_dis (reset value 0); [10] Icpx[0] (reset value 0); [11] Icpx[1]
1798 (reset value 1); [12] Icpx[2] (reset value 0); [13] Icpx[3] (reset value
1799 1); [14] Icpx[4] (reset value 0); [15] Icpx[5] (reset value 0); [16]
1800 Rx[0] (reset value 1); [17] Rx[1] (reset value 0); [18] vc_en (reset
1801 value 1); [19] vco_rng[0] (reset value 1); [20] vco_rng[1] (reset value
1802 1); [21] Kvco_xf[0] (reset value 0); [22] Kvco_xf[1] (reset value 0);
1803 [23] Kvco_xf[2] (reset value 0); [24] Kvco_xs[0] (reset value 1); [25]
1805 testd_en (reset value 0); [28] testd_sel[0] (reset value 0); [29]
1806 testd_sel[1] (reset value 0); [30] testd_sel[2] (reset value 0); [31]
1807 testa_en (reset value 0); */
1808 #define MISC_REG_PLL_STORM_CTRL_1 0xa294
1809 #define MISC_REG_PLL_STORM_CTRL_2 0xa298
1810 #define MISC_REG_PLL_STORM_CTRL_3 0xa29c
1811 #define MISC_REG_PLL_STORM_CTRL_4 0xa2a0
1813 #define MISC_REG_PORT4MODE_EN 0xa750
1814 /* [RW 2] 4 port mode enable overwrite.[0] - Overwrite control; if it is 0 -
1817 * Overwrite value. If bit[0] of this register is 1 this is the value that
1819 #define MISC_REG_PORT4MODE_EN_OVWR 0xa720
1821 write/read zero = the specific block is in reset; addr 0-wr- the write
1828 [0] rst_bmac0; [1] rst_bmac1; [2] rst_emac0; [3] rst_emac1; [4] rst_grc;
1834 #define MISC_REG_RESET_REG_1 0xa580
1835 #define MISC_REG_RESET_REG_2 0xa590
1838 #define MISC_REG_SHARED_MEM_ADDR 0xa2b4
1843 bit was a #FLOAT. (reset value 0xff). [23-16] CLR When any of these bits
1846 #FLOAT) for this bit was a #CLR. (reset value 0). [15-8] SET When any of
1850 (reset value 0). [7-0] VALUE RO; These bits indicate the read value of
1853 is divided as follows: [0] VAUX Enable; when pulsed low; enables supply
1862 Bit 0 of UMP device ID select; read by UMP firmware; [7] Bit 1 of UMP
1864 #define MISC_REG_SPIO 0xa4fc
1866 according to the following map: [3:0] reserved; [4] spio_4 [5] spio_5;
1867 [7:0] reserved */
1868 #define MISC_REG_SPIO_EVENT_EN 0xa2b8
1872 0). [23-16] OLD_SET Writing a '1' to these bit sets the corresponding bit
1874 rising edge of corresponding SPIO input (reset value 0). [15-8] OLD_VALUE
1877 that if ~INT_STATE is set and this bit is '0'; then the interrupt is due
1879 interrupt is due to a high to low edge (reset value 0). [7-0] INT_STATE
1883 match the current value in #OLD_VALUE (reset value 0). */
1884 #define MISC_REG_SPIO_INT 0xa500
1888 #define MISC_REG_SW_TIMER_RELOAD_VAL_4 0xa2fc
1890 in this register. address 0 - timer 1; address 1 - timer 2, ... address 7 -
1892 #define MISC_REG_SW_TIMER_VAL 0xa5c0
1894 #define MISC_REG_TWO_PORT_PATH_SWAP 0xa758
1895 /* [RW 2] 2 port swap overwrite.[0] - Overwrite control; if it is 0 - the
1898 Overwrite value. If bit[0] of this register is 1 this is the value that
1900 #define MISC_REG_TWO_PORT_PATH_SWAP_OVWR 0xa72c
1902 loaded; 0-prepare; -unprepare */
1903 #define MISC_REG_UNPREPARED 0xa424
1904 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
1905 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
1906 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
1907 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
1908 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
1913 #define MISC_REG_WC0_CTRL_PHY_ADDR 0xa9cc
1914 #define MISC_REG_WC0_RESET 0xac30
1922 #define MISC_REG_XMAC_CORE_PORT_MODE 0xa964
1928 #define MISC_REG_XMAC_PHY_PORT_MODE 0xa960
1929 /* [RW 32] 1 [47] Packet Size = 64 Write to this register write bits 31:0.
1930 * Reads from this register will clear bits 31:0. */
1931 #define MSTAT_REG_RX_STAT_GR64_LO 0x200
1933 * 31:0. Reads from this register will clear bits 31:0. */
1934 #define MSTAT_REG_TX_STAT_GTXPOK_LO 0
1935 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
1936 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
1937 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
1938 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
1939 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
1940 #define NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN (0x1<<0)
1941 #define NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN (0x1<<0)
1942 #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT (0x1<<0)
1943 #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS (0x1<<9)
1944 #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G (0x1<<15)
1945 #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS (0xf<<18)
1947 #define NIG_REG_BMAC0_IN_EN 0x100ac
1949 #define NIG_REG_BMAC0_OUT_EN 0x100e0
1950 /* [RW 1] output enable for TX BMAC pause port 0 IF */
1951 #define NIG_REG_BMAC0_PAUSE_OUT_EN 0x10110
1953 #define NIG_REG_BMAC0_REGS_OUT_EN 0x100e8
1955 #define NIG_REG_BRB0_OUT_EN 0x100f8
1956 /* [RW 1] Input enable for TX BRB1 pause port 0 IF */
1957 #define NIG_REG_BRB0_PAUSE_IN_EN 0x100c4
1959 #define NIG_REG_BRB1_OUT_EN 0x100fc
1961 #define NIG_REG_BRB1_PAUSE_IN_EN 0x100c8
1963 #define NIG_REG_BRB_LB_OUT_EN 0x10100
1964 /* [WB_W 82] Debug packet to LP from RBC; Data spelling:[63:0] data; 64]
1967 #define NIG_REG_DEBUG_PACKET_LB 0x10800
1969 #define NIG_REG_EGRESS_DEBUG_IN_EN 0x100dc
1974 #define NIG_REG_EGRESS_DRAIN0_MODE 0x10060
1976 #define NIG_REG_EGRESS_EMAC0_OUT_EN 0x10120
1979 #define NIG_REG_EGRESS_EMAC0_PORT 0x10058
1981 #define NIG_REG_EGRESS_PBF0_IN_EN 0x100cc
1983 #define NIG_REG_EGRESS_PBF1_IN_EN 0x100d0
1985 #define NIG_REG_EGRESS_UMP0_IN_EN 0x100d4
1987 #define NIG_REG_EMAC0_IN_EN 0x100a4
1988 /* [RW 1] output enable for TX EMAC pause port 0 IF */
1989 #define NIG_REG_EMAC0_PAUSE_OUT_EN 0x10118
1993 #define NIG_REG_EMAC0_STATUS_MISC_MI_INT 0x10494
1996 base address; NIG_REGISTERS_INGRESS_BMAC0_MEM; Offset: 0x10c00; should be
1998 #define NIG_REG_INGRESS_BMAC0_MEM 0x10c00
2001 base address; NIG_REGISTERS_INGRESS_BMAC1_MEM; Offset: 0x11000; should be
2003 #define NIG_REG_INGRESS_BMAC1_MEM 0x11000
2005 #define NIG_REG_INGRESS_EOP_LB_EMPTY 0x104e0
2007 packet_length[13:0]; mac_error[14]; trunc_error[15]; parity[16] */
2008 #define NIG_REG_INGRESS_EOP_LB_FIFO 0x104e4
2009 /* [RW 27] 0 - must be active for Everest A0; 1- for Everest B0 when latch
2012 #define NIG_REG_LATCH_BC_0 0x16210
2013 /* [RW 27] Latch for each interrupt from Unicore.b[0]
2026 #define NIG_REG_LATCH_STATUS_0 0x18000
2027 /* [RW 1] led 10g for port 0 */
2028 #define NIG_REG_LED_10G_P0 0x10320
2030 #define NIG_REG_LED_10G_P1 0x10324
2035 #define NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 0x10318
2038 is reset to 0x080; giving a default blink period of approximately 8Hz. */
2039 #define NIG_REG_LED_CONTROL_BLINK_RATE_P0 0x10310
2047 #define NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 0x10308
2052 #define NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 0x102f8
2059 #define NIG_REG_LED_CONTROL_TRAFFIC_P0 0x10300
2060 /* [RW 4] led mode for port0: 0 MAC; 1-3 PHY1; 4 MAC2; 5-7 PHY4; 8-MAC3;
2062 #define NIG_REG_LED_MODE_P0 0x102f0
2065 #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 0x16070
2066 #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 0x16074
2068 ~ppp_enable.ppp_enable = 0 and pause_enable.pause_enable =0 for the same
2070 #define NIG_REG_LLFC_ENABLE_0 0x16208
2071 #define NIG_REG_LLFC_ENABLE_1 0x1620c
2073 #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0 0x16058
2074 #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 0x1605c
2076 #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0 0x16060
2077 #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 0x16064
2079 #define NIG_REG_LLFC_OUT_EN_0 0x160c8
2080 #define NIG_REG_LLFC_OUT_EN_1 0x160cc
2081 #define NIG_REG_LLH0_ACPI_PAT_0_CRC 0x1015c
2082 #define NIG_REG_LLH0_ACPI_PAT_6_LEN 0x10154
2083 #define NIG_REG_LLH0_BRB1_DRV_MASK 0x10244
2084 #define NIG_REG_LLH0_BRB1_DRV_MASK_MF 0x16048
2086 #define NIG_REG_LLH0_BRB1_NOT_MCP 0x1025c
2087 /* [RW 2] Determine the classification participants. 0: no classification.1:
2090 #define NIG_REG_LLH0_CLS_TYPE 0x16080
2092 #define NIG_REG_LLH0_CM_HEADER 0x1007c
2093 #define NIG_REG_LLH0_DEST_IP_0_1 0x101dc
2094 #define NIG_REG_LLH0_DEST_MAC_0_0 0x101c0
2097 #define NIG_REG_LLH0_DEST_TCP_0 0x10220
2100 #define NIG_REG_LLH0_DEST_UDP_0 0x10214
2101 #define NIG_REG_LLH0_ERROR_MASK 0x1008c
2103 #define NIG_REG_LLH0_EVENT_ID 0x10084
2104 #define NIG_REG_LLH0_FUNC_EN 0x160fc
2105 #define NIG_REG_LLH0_FUNC_MEM 0x16180
2106 #define NIG_REG_LLH0_FUNC_MEM_ENABLE 0x16140
2107 #define NIG_REG_LLH0_FUNC_VLAN_ID 0x16100
2109 ~nig_registers_llh0_dest_ip_0.llh0_dest_ip_0. 0 - IPv6; 1-IPv4 */
2110 #define NIG_REG_LLH0_IPV4_IPV6_0 0x10208
2112 #define NIG_REG_LLH0_T_BIT 0x10074
2114 #define NIG_REG_LLH0_VLAN_ID_0 0x1022c
2116 #define NIG_REG_LLH0_XCM_INIT_CREDIT 0x10554
2117 #define NIG_REG_LLH0_XCM_MASK 0x10130
2118 #define NIG_REG_LLH1_BRB1_DRV_MASK 0x10248
2120 #define NIG_REG_LLH1_BRB1_NOT_MCP 0x102dc
2121 /* [RW 2] Determine the classification participants. 0: no classification.1:
2124 #define NIG_REG_LLH1_CLS_TYPE 0x16084
2126 #define NIG_REG_LLH1_CM_HEADER 0x10080
2127 #define NIG_REG_LLH1_ERROR_MASK 0x10090
2129 #define NIG_REG_LLH1_EVENT_ID 0x10088
2130 #define NIG_REG_LLH1_FUNC_EN 0x16104
2131 #define NIG_REG_LLH1_FUNC_MEM 0x161c0
2132 #define NIG_REG_LLH1_FUNC_MEM_ENABLE 0x16160
2136 * only. The legacy llh_multi_function_mode bit controls port 0. */
2137 #define NIG_REG_LLH1_MF_MODE 0x18614
2139 #define NIG_REG_LLH1_XCM_INIT_CREDIT 0x10564
2140 #define NIG_REG_LLH1_XCM_MASK 0x10134
2143 #define NIG_REG_LLH_E1HOV_MODE 0x160d8
2145 * multi-function mode; it will hold the inner VLAN type. Typically 0x8100.
2147 #define NIG_REG_LLH_E1HOV_TYPE_1 0x16028
2150 #define NIG_REG_LLH_MF_MODE 0x16024
2151 #define NIG_REG_MASK_INTERRUPT_PORT0 0x10330
2152 #define NIG_REG_MASK_INTERRUPT_PORT1 0x10334
2154 #define NIG_REG_NIG_EMAC0_EN 0x1003c
2156 #define NIG_REG_NIG_EMAC1_EN 0x10040
2159 #define NIG_REG_NIG_INGRESS_EMAC0_NO_CRC 0x10044
2160 /* [R 32] Interrupt register #0 read */
2161 #define NIG_REG_NIG_INT_STS_0 0x103b0
2162 #define NIG_REG_NIG_INT_STS_1 0x103c0
2163 /* [RC 32] Interrupt register #0 read clear */
2164 #define NIG_REG_NIG_INT_STS_CLR_0 0x103b4
2166 #define NIG_REG_NIG_PRTY_MASK 0x103dc
2167 /* [RW 32] Parity mask register #0 read/write */
2168 #define NIG_REG_NIG_PRTY_MASK_0 0x183c8
2169 #define NIG_REG_NIG_PRTY_MASK_1 0x183d8
2171 #define NIG_REG_NIG_PRTY_STS 0x103d0
2172 /* [R 32] Parity register #0 read */
2173 #define NIG_REG_NIG_PRTY_STS_0 0x183bc
2174 #define NIG_REG_NIG_PRTY_STS_1 0x183cc
2176 #define NIG_REG_NIG_PRTY_STS_CLR 0x103d4
2177 /* [RC 32] Parity register #0 read clear */
2178 #define NIG_REG_NIG_PRTY_STS_CLR_0 0x183c0
2179 #define NIG_REG_NIG_PRTY_STS_CLR_1 0x183d0
2186 #define NIG_REG_P0_HDRS_AFTER_BASIC 0x18038
2190 #define NIG_REG_P0_HWPFC_ENABLE 0x18078
2191 #define NIG_REG_P0_LLH_FUNC_MEM2 0x18480
2192 #define NIG_REG_P0_LLH_FUNC_MEM2_ENABLE 0x18440
2194 * the host. Bits [15:0] return the sequence ID of the packet. Bit 16
2198 #define NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID 0x1875c
2202 #define NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB 0x18754
2206 #define NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB 0x18758
2209 * 0-IPv4 DA 0 of 224.0.1.129. 1-IPv4 DA 1 of 224.0.0.107. 2-IPv6 DA 0 of
2210 * 0xFF0*:0:0:0:0:0:0:181. 3-IPv6 DA 1 of 0xFF02:0:0:0:0:0:0:6B. 4-UDP
2211 * destination port 0 of 319. 5-UDP destination port 1 of 320. 6-MAC
2212 * Ethertype 0 of 0x88F7. 7-configurable MAC Ethertype 1. 8-MAC DA 0 of
2213 * 0x01-1B-19-00-00-00. 9-MAC DA 1 of 0x01-80-C2-00-00-0E. 10-configurable
2216 #define NIG_REG_P0_LLH_PTP_PARAM_MASK 0x187a0
2218 * each bit to 1 to mask out that particular rule. 0-{IPv4 DA 0; UDP DP 0} .
2219 * 1-{IPv4 DA 0; UDP DP 1} . 2-{IPv4 DA 1; UDP DP 0} . 3-{IPv4 DA 1; UDP DP
2220 * 1} . 4-{IPv6 DA 0; UDP DP 0} . 5-{IPv6 DA 0; UDP DP 1} . 6-{IPv6 DA 1;
2221 * UDP DP 0} . 7-{IPv6 DA 1; UDP DP 1} . 8-{MAC DA 0; Ethertype 0} . 9-{MAC
2222 * DA 1; Ethertype 0} . 10-{MAC DA 0; Ethertype 1} . 11-{MAC DA 1; Ethertype
2223 * 1} . 12-{MAC DA 2; Ethertype 0} . 13-{MAC DA 2; Ethertype 1} . The reset
2224 * default is to mask out all of the rules. Note that rules 0-3 are for IPv4
2229 #define NIG_REG_P0_LLH_PTP_RULE_MASK 0x187a4
2231 #define NIG_REG_P0_LLH_PTP_TO_HOST 0x187ac
2233 #define NIG_REG_P0_MAC_IN_EN 0x185ac
2235 #define NIG_REG_P0_MAC_OUT_EN 0x185b0
2237 #define NIG_REG_P0_MAC_PAUSE_OUT_EN 0x185b4
2238 /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2239 * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2240 * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2242 * Only COS 0 and COS 1 are supported in E2. */
2243 #define NIG_REG_P0_PKT_PRIORITY_TO_COS 0x18054
2244 /* [RW 6] Enable for TimeSync feature. Bits [2:0] are for RX side. Bits
2245 * [5:3] are for TX side. Bit 0 enables TimeSync on RX side. Bit 1 enables
2254 #define NIG_REG_P0_PTP_EN 0x18788
2255 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2256 * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2259 #define NIG_REG_P0_RX_COS0_PRIORITY_MASK 0x18058
2264 #define NIG_REG_P0_RX_COS1_PRIORITY_MASK 0x1805c
2269 #define NIG_REG_P0_RX_COS2_PRIORITY_MASK 0x186b0
2274 #define NIG_REG_P0_RX_COS3_PRIORITY_MASK 0x186b4
2279 #define NIG_REG_P0_RX_COS4_PRIORITY_MASK 0x186b8
2284 #define NIG_REG_P0_RX_COS5_PRIORITY_MASK 0x186bc
2287 * to. Bits[2:0] are for client 0; bits [14:12] are for client 4. For
2290 #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP 0x180f0
2292 * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2293 * for client 0; bits [35:32] are for client 8. For clients that are not
2297 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2298 * use credit registers 0-5 respectively (0x543210876). Note that credit
2300 #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB 0x18688
2302 * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2303 * for client 0; bits [35:32] are for client 8. For clients that are not
2307 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2308 * use credit registers 0-5 respectively (0x543210876). Note that credit
2310 #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB 0x1868c
2314 * strict priorities for clients 0-2 -- management and debug traffic. */
2315 #define NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT 0x180e8
2318 * tx_arb_priority_client). Default value is 0 for not using WFQ credit
2320 #define NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ 0x180ec
2321 /* [RW 32] Specify the upper bound that credit register 0 is allowed to
2323 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0 0x1810c
2324 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1 0x18110
2325 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2 0x18114
2326 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3 0x18118
2327 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4 0x1811c
2328 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5 0x186a0
2329 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6 0x186a4
2330 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7 0x186a8
2331 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8 0x186ac
2332 /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2334 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0 0x180f8
2335 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1 0x180fc
2336 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2 0x18100
2337 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3 0x18104
2338 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4 0x18108
2339 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5 0x18690
2340 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6 0x18694
2341 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7 0x18698
2342 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8 0x1869c
2344 * two round-robin arbitration slots to avoid starvation. A value of 0 means
2347 #define NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS 0x180f4
2349 * strict priority arbiter. Priority 0 is the highest priority. Bits [2:0]
2350 * are for priority 0 client; bits [14:12] are for priority 4 client. The
2351 * clients are assigned the following IDs: 0-management; 1-debug traffic
2353 * traffic. The reset value[14:0] is set to 0x4688 (15'b100_011_010_001_000)
2354 * for management at priority 0; debug traffic at priorities 1 and 2; COS0
2356 #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT 0x180e4
2359 #define NIG_REG_P1_HDRS_AFTER_BASIC 0x1818c
2360 #define NIG_REG_P1_LLH_FUNC_MEM2 0x184c0
2361 #define NIG_REG_P1_LLH_FUNC_MEM2_ENABLE 0x18460a
2363 * the host. Bits [15:0] return the sequence ID of the packet. Bit 16
2367 #define NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID 0x18774
2371 #define NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB 0x1876c
2375 #define NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB 0x18770
2378 * 0-IPv4 DA 0 of 224.0.1.129. 1-IPv4 DA 1 of 224.0.0.107. 2-IPv6 DA 0 of
2379 * 0xFF0*:0:0:0:0:0:0:181. 3-IPv6 DA 1 of 0xFF02:0:0:0:0:0:0:6B. 4-UDP
2380 * destination port 0 of 319. 5-UDP destination port 1 of 320. 6-MAC
2381 * Ethertype 0 of 0x88F7. 7-configurable MAC Ethertype 1. 8-MAC DA 0 of
2382 * 0x01-1B-19-00-00-00. 9-MAC DA 1 of 0x01-80-C2-00-00-0E. 10-configurable
2385 #define NIG_REG_P1_LLH_PTP_PARAM_MASK 0x187c8
2387 * each bit to 1 to mask out that particular rule. 0-{IPv4 DA 0; UDP DP 0} .
2388 * 1-{IPv4 DA 0; UDP DP 1} . 2-{IPv4 DA 1; UDP DP 0} . 3-{IPv4 DA 1; UDP DP
2389 * 1} . 4-{IPv6 DA 0; UDP DP 0} . 5-{IPv6 DA 0; UDP DP 1} . 6-{IPv6 DA 1;
2390 * UDP DP 0} . 7-{IPv6 DA 1; UDP DP 1} . 8-{MAC DA 0; Ethertype 0} . 9-{MAC
2391 * DA 1; Ethertype 0} . 10-{MAC DA 0; Ethertype 1} . 11-{MAC DA 1; Ethertype
2392 * 1} . 12-{MAC DA 2; Ethertype 0} . 13-{MAC DA 2; Ethertype 1} . The reset
2393 * default is to mask out all of the rules. Note that rules 0-3 are for IPv4
2398 #define NIG_REG_P1_LLH_PTP_RULE_MASK 0x187cc
2400 #define NIG_REG_P1_LLH_PTP_TO_HOST 0x187d4
2402 * strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2403 * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2405 * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2407 * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2408 * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2410 #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB 0x18680
2413 * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2415 * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2417 * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2418 * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2420 #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB 0x18684
2425 * When MCP-to-host paths for both ports 0 and 1 are disabled - the arbiter
2429 #define NIG_REG_P0_TX_MNG_HOST_ENABLE 0x182f4
2430 #define NIG_REG_P1_HWPFC_ENABLE 0x181d0
2431 #define NIG_REG_P1_MAC_IN_EN 0x185c0
2433 #define NIG_REG_P1_MAC_OUT_EN 0x185c4
2435 #define NIG_REG_P1_MAC_PAUSE_OUT_EN 0x185c8
2436 /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2437 * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2438 * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2440 * Only COS 0 and COS 1 are supported in E2. */
2441 #define NIG_REG_P1_PKT_PRIORITY_TO_COS 0x181a8
2442 /* [RW 6] Enable for TimeSync feature. Bits [2:0] are for RX side. Bits
2443 * [5:3] are for TX side. Bit 0 enables TimeSync on RX side. Bit 1 enables
2452 #define NIG_REG_P1_PTP_EN 0x187b0
2453 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2454 * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2457 #define NIG_REG_P1_RX_COS0_PRIORITY_MASK 0x181ac
2462 #define NIG_REG_P1_RX_COS1_PRIORITY_MASK 0x181b0
2467 #define NIG_REG_P1_RX_COS2_PRIORITY_MASK 0x186f8
2469 #define NIG_REG_P1_RX_MACFIFO_EMPTY 0x1858c
2471 #define NIG_REG_P1_TLLH_FIFO_EMPTY 0x18338
2473 * TX side. Bits [15:0] reflect the sequence ID of the packet. Bit 16
2477 * or HW request (value of 0). Writing a 1 to bit 16 will clear the buffer.
2479 #define NIG_REG_P0_TLLH_PTP_BUF_SEQID 0x187e0
2483 #define NIG_REG_P0_TLLH_PTP_BUF_TS_LSB 0x187d8
2487 #define NIG_REG_P0_TLLH_PTP_BUF_TS_MSB 0x187dc
2490 * 0-IPv4 DA 0 of 224.0.1.129. 1-IPv4 DA 1 of 224.0.0.107. 2-IPv6 DA 0 of
2491 * 0xFF0*:0:0:0:0:0:0:181. 3-IPv6 DA 1 of 0xFF02:0:0:0:0:0:0:6B. 4-UDP
2492 * destination port 0 of 319. 5-UDP destination port 1 of 320. 6-MAC
2493 * Ethertype 0 of 0x88F7. 7-configurable MAC Ethertype 1. 8-MAC DA 0 of
2494 * 0x01-1B-19-00-00-00. 9-MAC DA 1 of 0x01-80-C2-00-00-0E. 10-configurable
2497 #define NIG_REG_P0_TLLH_PTP_PARAM_MASK 0x187f0
2499 * each bit to 1 to mask out that particular rule. 0-{IPv4 DA 0; UDP DP 0} .
2500 * 1-{IPv4 DA 0; UDP DP 1} . 2-{IPv4 DA 1; UDP DP 0} . 3-{IPv4 DA 1; UDP DP
2501 * 1} . 4-{IPv6 DA 0; UDP DP 0} . 5-{IPv6 DA 0; UDP DP 1} . 6-{IPv6 DA 1;
2502 * UDP DP 0} . 7-{IPv6 DA 1; UDP DP 1} . 8-{MAC DA 0; Ethertype 0} . 9-{MAC
2503 * DA 1; Ethertype 0} . 10-{MAC DA 0; Ethertype 1} . 11-{MAC DA 1; Ethertype
2504 * 1} . 12-{MAC DA 2; Ethertype 0} . 13-{MAC DA 2; Ethertype 1} . The reset
2507 #define NIG_REG_P0_TLLH_PTP_RULE_MASK 0x187f4
2509 * TX side. Bits [15:0] reflect the sequence ID of the packet. Bit 16
2513 * or HW request (value of 0). Writing a 1 to bit 16 will clear the buffer.
2515 #define NIG_REG_P1_TLLH_PTP_BUF_SEQID 0x187ec
2519 #define NIG_REG_P1_TLLH_PTP_BUF_TS_LSB 0x187e4
2523 #define NIG_REG_P1_TLLH_PTP_BUF_TS_MSB 0x187e8
2526 * 0-IPv4 DA 0 of 224.0.1.129. 1-IPv4 DA 1 of 224.0.0.107. 2-IPv6 DA 0 of
2527 * 0xFF0*:0:0:0:0:0:0:181. 3-IPv6 DA 1 of 0xFF02:0:0:0:0:0:0:6B. 4-UDP
2528 * destination port 0 of 319. 5-UDP destination port 1 of 320. 6-MAC
2529 * Ethertype 0 of 0x88F7. 7-configurable MAC Ethertype 1. 8-MAC DA 0 of
2530 * 0x01-1B-19-00-00-00. 9-MAC DA 1 of 0x01-80-C2-00-00-0E. 10-configurable
2533 #define NIG_REG_P1_TLLH_PTP_PARAM_MASK 0x187f8
2535 * each bit to 1 to mask out that particular rule. 0-{IPv4 DA 0; UDP DP 0} .
2536 * 1-{IPv4 DA 0; UDP DP 1} . 2-{IPv4 DA 1; UDP DP 0} . 3-{IPv4 DA 1; UDP DP
2537 * 1} . 4-{IPv6 DA 0; UDP DP 0} . 5-{IPv6 DA 0; UDP DP 1} . 6-{IPv6 DA 1;
2538 * UDP DP 0} . 7-{IPv6 DA 1; UDP DP 1} . 8-{MAC DA 0; Ethertype 0} . 9-{MAC
2539 * DA 1; Ethertype 0} . 10-{MAC DA 0; Ethertype 1} . 11-{MAC DA 1; Ethertype
2540 * 1} . 12-{MAC DA 2; Ethertype 0} . 13-{MAC DA 2; Ethertype 1} . The reset
2543 #define NIG_REG_P1_TLLH_PTP_RULE_MASK 0x187fc
2545 * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2546 * for client 0; bits [35:32] are for client 8. For clients that are not
2550 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2551 * use credit registers 0-5 respectively (0x543210876). Note that credit
2554 * credit registers 0-5 are valid. This register should be configured
2556 #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB 0x186e8
2558 * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2559 * for client 0; bits [35:32] are for client 8. For clients that are not
2563 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2564 * use credit registers 0-5 respectively (0x543210876). Note that credit
2567 * credit registers 0-5 are valid. This register should be configured
2569 #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB 0x186ec
2572 * are defined in tx_arb_priority_client2): 0-management; 1-debug traffic
2576 #define NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT 0x18234
2579 * tx_arb_priority_client2): 0-management; 1-debug traffic from this port;
2582 * 0 for not using WFQ credit blocking. */
2583 #define NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ 0x18238
2584 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 0x18258
2585 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 0x1825c
2586 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 0x18260
2587 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 0x18264
2588 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 0x18268
2589 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 0x186f4
2590 /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2592 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 0x18244
2593 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 0x18248
2594 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 0x1824c
2595 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 0x18250
2596 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 0x18254
2597 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 0x186f0
2599 two round-robin arbitration slots to avoid starvation. A value of 0 means
2602 #define NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS 0x18240
2604 strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2605 value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2607 the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2609 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2610 set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2612 is the same as the one for port 0, except that port 1 only has COS 0-2
2614 #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB 0x186e0
2617 value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2619 the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2621 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2622 set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2624 is the same as the one for port 0, except that port 1 only has COS 0-2
2626 #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB 0x186e4
2628 #define NIG_REG_P1_TX_MACFIFO_EMPTY 0x18594
2634 #define NIG_REG_P1_TX_MNG_HOST_ENABLE 0x182f8
2637 #define NIG_REG_P1_TX_MNG_HOST_FIFO_EMPTY 0x182b8
2638 /* [RW 32] Specify the upper bound that credit register 0 is allowed to
2641 ~safc_enable.safc_enable = 0 and ppp_enable.ppp_enable =0 for the same
2643 #define NIG_REG_PAUSE_ENABLE_0 0x160c0
2644 #define NIG_REG_PAUSE_ENABLE_1 0x160c4
2646 #define NIG_REG_PBF_LB_IN_EN 0x100b4
2649 #define NIG_REG_PORT_SWAP 0x10394
2651 * ~safc_enable.safc_enable = 0 and pause_enable.pause_enable =0 for the
2653 #define NIG_REG_PPP_ENABLE_0 0x160b0
2654 #define NIG_REG_PPP_ENABLE_1 0x160b4
2656 #define NIG_REG_PRS_EOP_OUT_EN 0x10104
2658 #define NIG_REG_PRS_REQ_IN_EN 0x100b8
2660 #define NIG_REG_SERDES0_CTRL_MD_DEVAD 0x10370
2661 /* [RW 1] control to serdes; 0 - clause 45; 1 - clause 22 */
2662 #define NIG_REG_SERDES0_CTRL_MD_ST 0x1036c
2664 #define NIG_REG_SERDES0_CTRL_PHY_ADDR 0x10374
2666 #define NIG_REG_SERDES0_STATUS_LINK_STATUS 0x10578
2669 #define NIG_REG_STAT0_BRB_DISCARD 0x105f0
2672 #define NIG_REG_STAT0_BRB_TRUNCATE 0x105f8
2675 #define NIG_REG_STAT0_EGRESS_MAC_PKT0 0x10750
2678 #define NIG_REG_STAT0_EGRESS_MAC_PKT1 0x10760
2681 #define NIG_REG_STAT1_BRB_DISCARD 0x10628
2684 #define NIG_REG_STAT1_EGRESS_MAC_PKT0 0x107a0
2687 #define NIG_REG_STAT1_EGRESS_MAC_PKT1 0x107b0
2689 #define NIG_REG_STAT2_BRB_OCTET 0x107e0
2690 #define NIG_REG_STATUS_INTERRUPT_PORT0 0x10328
2691 #define NIG_REG_STATUS_INTERRUPT_PORT1 0x1032c
2692 /* [RW 1] port swap mux selection. If this register equal to 0 then port
2695 #define NIG_REG_STRAP_OVERRIDE 0x10398
2699 #define NIG_REG_TIMESYNC_GEN_REG 0x18800
2701 #define NIG_REG_XCM0_OUT_EN 0x100f0
2703 #define NIG_REG_XCM1_OUT_EN 0x100f4
2705 #define NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST 0x10348
2707 #define NIG_REG_XGXS0_CTRL_MD_DEVAD 0x1033c
2708 /* [RW 1] control to xgxs; 0 - clause 45; 1 - clause 22 */
2709 #define NIG_REG_XGXS0_CTRL_MD_ST 0x10338
2711 #define NIG_REG_XGXS0_CTRL_PHY_ADDR 0x10340
2713 #define NIG_REG_XGXS0_STATUS_LINK10G 0x10680
2715 #define NIG_REG_XGXS0_STATUS_LINK_STATUS 0x10684
2716 /* [RW 2] selection for XGXS lane of port 0 in NIG_MUX block */
2717 #define NIG_REG_XGXS_LANE_SEL_P0 0x102e8
2718 /* [RW 1] selection for port0 for NIG_MUX block : 0 = SerDes; 1 = XGXS */
2719 #define NIG_REG_XGXS_SERDES0_MODE_SEL 0x102e0
2720 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT (0x1<<0)
2721 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS (0x1<<9)
2722 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G (0x1<<15)
2723 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS (0xf<<18)
2726 #define PBF_REG_COS0_UPPER_BOUND 0x15c05c
2728 * of port 0. */
2729 #define PBF_REG_COS0_UPPER_BOUND_P0 0x15c2cc
2732 #define PBF_REG_COS0_UPPER_BOUND_P1 0x15c2e4
2734 #define PBF_REG_COS0_WEIGHT 0x15c054
2735 /* [RW 31] The weight of COS0 in port 0 ETS command arbiter. */
2736 #define PBF_REG_COS0_WEIGHT_P0 0x15c2a8
2738 #define PBF_REG_COS0_WEIGHT_P1 0x15c2c0
2740 #define PBF_REG_COS1_UPPER_BOUND 0x15c060
2742 #define PBF_REG_COS1_WEIGHT 0x15c058
2743 /* [RW 31] The weight of COS1 in port 0 ETS command arbiter. */
2744 #define PBF_REG_COS1_WEIGHT_P0 0x15c2ac
2746 #define PBF_REG_COS1_WEIGHT_P1 0x15c2c4
2747 /* [RW 31] The weight of COS2 in port 0 ETS command arbiter. */
2748 #define PBF_REG_COS2_WEIGHT_P0 0x15c2b0
2750 #define PBF_REG_COS2_WEIGHT_P1 0x15c2c8
2751 /* [RW 31] The weight of COS3 in port 0 ETS command arbiter. */
2752 #define PBF_REG_COS3_WEIGHT_P0 0x15c2b4
2753 /* [RW 31] The weight of COS4 in port 0 ETS command arbiter. */
2754 #define PBF_REG_COS4_WEIGHT_P0 0x15c2b8
2755 /* [RW 31] The weight of COS5 in port 0 ETS command arbiter. */
2756 #define PBF_REG_COS5_WEIGHT_P0 0x15c2bc
2759 #define PBF_REG_CREDIT_LB_Q 0x140338
2760 /* [R 11] Current credit for queue 0 in the tx port buffers in 16 byte
2762 #define PBF_REG_CREDIT_Q0 0x14033c
2765 #define PBF_REG_CREDIT_Q1 0x140340
2766 /* [RW 1] Disable processing further tasks from port 0 (after ending the
2768 #define PBF_REG_DISABLE_NEW_TASK_PROC_P0 0x14005c
2771 #define PBF_REG_DISABLE_NEW_TASK_PROC_P1 0x140060
2774 #define PBF_REG_DISABLE_NEW_TASK_PROC_P4 0x14006c
2775 #define PBF_REG_DISABLE_PF 0x1402e8
2776 #define PBF_REG_DISABLE_VF 0x1402ec
2777 /* [RW 18] For port 0: For each client that is subject to WFQ (the
2781 #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0 0x15c288
2786 #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1 0x15c28c
2787 /* [RW 6] For port 0: Bit per client to indicate if the client competes in
2789 * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2791 #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 0x15c278
2794 * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2796 #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 0x15c27c
2797 /* [RW 6] For port 0: Bit per client to indicate if the client is subject to
2799 #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 0x15c280
2800 /* [RW 3] For port 0: Bit per client to indicate if the client is subject to
2802 #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 0x15c284
2803 /* [RW 16] For port 0: The number of strict priority arbitration slots
2804 * between 2 RR arbitration slots. A value of 0 means no strict priority
2807 #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 0x15c2a0
2809 * between 2 RR arbitration slots. A value of 0 means no strict priority
2812 #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 0x15c2a4
2813 /* [RW 18] For port 0: Indicates which client is connected to each priority
2814 * in the strict-priority arbiter. Priority 0 is the highest priority, and
2817 #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 0x15c270
2819 * in the strict-priority arbiter. Priority 0 is the highest priority, and
2822 #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 0x15c274
2826 #define PBF_REG_ETS_ENABLED 0x15c050
2829 #define PBF_REG_HDRS_AFTER_BASIC 0x15c0a8
2830 /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
2831 #define PBF_REG_HDRS_AFTER_TAG_0 0x15c0b8
2834 #define PBF_REG_HIGH_PRIORITY_COS_NUM 0x15c04c
2835 #define PBF_REG_IF_ENABLE_REG 0x140044
2839 #define PBF_REG_INIT 0x140000
2842 #define PBF_REG_INIT_CRD_LB_Q 0x15c248
2843 /* [RW 11] Initial credit for queue 0 in the tx port buffers in 16 byte
2845 #define PBF_REG_INIT_CRD_Q0 0x15c230
2848 #define PBF_REG_INIT_CRD_Q1 0x15c234
2849 /* [RW 1] Init bit for port 0. When set the initial credit of port 0 is
2852 #define PBF_REG_INIT_P0 0x140004
2856 #define PBF_REG_INIT_P1 0x140008
2860 #define PBF_REG_INIT_P4 0x14000c
2863 #define PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q 0x140354
2865 * queue 0. Reset upon init. */
2866 #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 0x140358
2869 #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 0x14035c
2870 /* [RW 1] Enable for mac interface 0. */
2871 #define PBF_REG_MAC_IF0_ENABLE 0x140030
2873 #define PBF_REG_MAC_IF1_ENABLE 0x140034
2875 #define PBF_REG_MAC_LB_ENABLE 0x140040
2877 #define PBF_REG_MUST_HAVE_HDRS 0x15c0c4
2879 * arbitration slots. A value of 0 means no strict priority cycles; i.e. the
2881 #define PBF_REG_NUM_STRICT_ARB_SLOTS 0x15c064
2882 /* [RW 10] Port 0 threshold used by arbiter in 16 byte lines used when pause
2884 #define PBF_REG_P0_ARB_THRSH 0x1400e4
2885 /* [R 11] Current credit for port 0 in the tx port buffers in 16 byte lines. */
2886 #define PBF_REG_P0_CREDIT 0x140200
2887 /* [RW 11] Initial credit for port 0 in the tx port buffers in 16 byte
2889 #define PBF_REG_P0_INIT_CRD 0x1400d0
2891 * port 0. Reset upon init. */
2892 #define PBF_REG_P0_INTERNAL_CRD_FREED_CNT 0x140308
2893 /* [R 1] Removed for E3 B0 - Indication that pause is enabled for port 0. */
2894 #define PBF_REG_P0_PAUSE_ENABLE 0x140014
2895 /* [R 8] Removed for E3 B0 - Number of tasks in port 0 task queue. */
2896 #define PBF_REG_P0_TASK_CNT 0x140204
2898 * freed from the task queue of port 0. Reset upon init. */
2899 #define PBF_REG_P0_TQ_LINES_FREED_CNT 0x1402f0
2900 /* [R 12] Number of 8 bytes lines occupied in the task queue of port 0. */
2901 #define PBF_REG_P0_TQ_OCCUPANCY 0x1402fc
2904 #define PBF_REG_P1_CREDIT 0x140208
2905 /* [R 11] Removed for E3 B0 - Initial credit for port 0 in the tx port
2907 #define PBF_REG_P1_INIT_CRD 0x1400d4
2910 #define PBF_REG_P1_INTERNAL_CRD_FREED_CNT 0x14030c
2912 #define PBF_REG_P1_TASK_CNT 0x14020c
2915 #define PBF_REG_P1_TQ_LINES_FREED_CNT 0x1402f4
2917 #define PBF_REG_P1_TQ_OCCUPANCY 0x140300
2919 #define PBF_REG_P4_CREDIT 0x140210
2922 #define PBF_REG_P4_INIT_CRD 0x1400e0
2925 #define PBF_REG_P4_INTERNAL_CRD_FREED_CNT 0x140310
2927 #define PBF_REG_P4_TASK_CNT 0x140214
2930 #define PBF_REG_P4_TQ_LINES_FREED_CNT 0x1402f8
2932 #define PBF_REG_P4_TQ_OCCUPANCY 0x140304
2933 /* [RW 5] Interrupt mask register #0 read/write */
2934 #define PBF_REG_PBF_INT_MASK 0x1401d4
2935 /* [R 5] Interrupt register #0 read */
2936 #define PBF_REG_PBF_INT_STS 0x1401c8
2937 /* [RW 20] Parity mask register #0 read/write */
2938 #define PBF_REG_PBF_PRTY_MASK 0x1401e4
2939 /* [R 28] Parity register #0 read */
2940 #define PBF_REG_PBF_PRTY_STS 0x1401d8
2941 /* [RC 20] Parity register #0 read clear */
2942 #define PBF_REG_PBF_PRTY_STS_CLR 0x1401dc
2943 /* [RW 16] The Ethernet type value for L2 tag 0 */
2944 #define PBF_REG_TAG_ETHERTYPE_0 0x15c090
2945 /* [RW 4] The length of the info field for L2 tag 0. The length is between
2947 #define PBF_REG_TAG_LEN_0 0x15c09c
2950 #define PBF_REG_TQ_LINES_FREED_CNT_LB_Q 0x14038c
2952 * queue 0. Reset upon init. */
2953 #define PBF_REG_TQ_LINES_FREED_CNT_Q0 0x140390
2956 #define PBF_REG_TQ_LINES_FREED_CNT_Q1 0x140394
2959 #define PBF_REG_TQ_OCCUPANCY_LB_Q 0x1403a8
2960 /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 0. */
2961 #define PBF_REG_TQ_OCCUPANCY_Q0 0x1403ac
2963 #define PBF_REG_TQ_OCCUPANCY_Q1 0x1403b0
2966 * Reset value is 0x8100 which is the standard VLAN type. Note that when
2967 * checking second VLAN; type is compared only to 0x8100.
2969 #define PBF_REG_VLAN_TYPE_0 0x15c06c
2970 /* [RW 2] Interrupt mask register #0 read/write */
2971 #define PB_REG_PB_INT_MASK 0x28
2972 /* [R 2] Interrupt register #0 read */
2973 #define PB_REG_PB_INT_STS 0x1c
2974 /* [RW 4] Parity mask register #0 read/write */
2975 #define PB_REG_PB_PRTY_MASK 0x38
2976 /* [R 4] Parity register #0 read */
2977 #define PB_REG_PB_PRTY_STS 0x2c
2978 /* [RC 4] Parity register #0 read clear */
2979 #define PB_REG_PB_PRTY_STS_CLR 0x30
2980 #define PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
2981 #define PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW (0x1<<8)
2982 #define PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR (0x1<<1)
2983 #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN (0x1<<6)
2984 #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN (0x1<<7)
2985 #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN (0x1<<4)
2986 #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN (0x1<<3)
2987 #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN (0x1<<5)
2988 #define PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN (0x1<<2)
2993 #define PGLUE_B_REG_CFG_SPACE_A_REQUEST 0x9010
2998 #define PGLUE_B_REG_CFG_SPACE_B_REQUEST 0x9014
2999 /* [RW 1] Type A PF enable inbound interrupt table for CSDM. 0 - disable; 1
3001 #define PGLUE_B_REG_CSDM_INB_INT_A_PF_ENABLE 0x9194
3003 * its[8:0]-address. Bits [1:0] must be zero (DW resolution address). */
3004 #define PGLUE_B_REG_CSDM_INB_INT_B_VF 0x916c
3005 /* [RW 1] Type B VF enable inbound interrupt table for CSDM. 0 - disable; 1
3007 #define PGLUE_B_REG_CSDM_INB_INT_B_VF_ENABLE 0x919c
3009 #define PGLUE_B_REG_CSDM_START_OFFSET_A 0x9100
3011 #define PGLUE_B_REG_CSDM_START_OFFSET_B 0x9108
3013 #define PGLUE_B_REG_CSDM_VF_SHIFT_B 0x9110
3014 /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3015 #define PGLUE_B_REG_CSDM_ZONE_A_SIZE_PF 0x91ac
3016 /* [R 8] FLR request attention dirty bits for PFs 0 to 7. Each bit indicates
3020 #define PGLUE_B_REG_FLR_REQUEST_PF_7_0 0x9028
3021 /* [W 8] FLR request attention dirty bits clear for PFs 0 to 7. MCP writes 1
3025 #define PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR 0x9418
3029 #define PGLUE_B_REG_FLR_REQUEST_VF_127_96 0x9024
3030 /* [R 32] FLR request attention dirty bits for VFs 0 to 31. Each bit
3033 #define PGLUE_B_REG_FLR_REQUEST_VF_31_0 0x9018
3037 #define PGLUE_B_REG_FLR_REQUEST_VF_63_32 0x901c
3041 #define PGLUE_B_REG_FLR_REQUEST_VF_95_64 0x9020
3043 * 0 - Target memory read arrived with a correctable error. Bit 1 - Target
3051 #define PGLUE_B_REG_INCORRECT_RCV_DETAILS 0x9068
3052 #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER 0x942c
3053 #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ 0x9430
3054 #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_WRITE 0x9434
3055 #define PGLUE_B_REG_INTERNAL_VFID_ENABLE 0x9438
3057 * details register and enables logging new error details. Bit 0 - clears
3065 #define PGLUE_B_REG_LATCHED_ERRORS_CLR 0x943c
3067 /* [R 9] Interrupt register #0 read */
3068 #define PGLUE_B_REG_PGLUE_B_INT_STS 0x9298
3069 /* [RC 9] Interrupt register #0 read clear */
3070 #define PGLUE_B_REG_PGLUE_B_INT_STS_CLR 0x929c
3071 /* [RW 2] Parity mask register #0 read/write */
3072 #define PGLUE_B_REG_PGLUE_B_PRTY_MASK 0x92b4
3073 /* [R 2] Parity register #0 read */
3074 #define PGLUE_B_REG_PGLUE_B_PRTY_STS 0x92a8
3075 /* [RC 2] Parity register #0 read clear */
3076 #define PGLUE_B_REG_PGLUE_B_PRTY_STS_CLR 0x92ac
3077 /* [R 13] Details of first request received with error. [2:0] - PFID. [3] -
3078 * VF_VALID. [9:4] - VFID. [11:10] - Error Code - 0 - Indicates Completion
3083 #define PGLUE_B_REG_RX_ERR_DETAILS 0x9080
3085 * error. [2:0] - PFID. [3] - VF_VALID. [9:4] - VFID. [11:10] - Error Code -
3086 * 0 - Indicates Completion Timeout of a User Tx non-posted request. 1 -
3090 #define PGLUE_B_REG_RX_TCPL_ERR_DETAILS 0x9084
3091 /* [W 8] Debug only - Shadow BME bits clear for PFs 0 to 7. MCP writes 1 to
3095 #define PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR 0x9458
3097 * VF enable register of the corresponding PF is written to 0 and was
3101 #define PGLUE_B_REG_SR_IOV_DISABLED_REQUEST 0x9030
3102 /* [R 32] Indicates the status of tags 32-63. 0 - tags is used - read
3104 * pxp2_registers_pgl_exp_rom_data2 for tags 0-31. */
3105 #define PGLUE_B_REG_TAGS_63_32 0x9244
3106 /* [RW 1] Type A PF enable inbound interrupt table for TSDM. 0 - disable; 1
3108 #define PGLUE_B_REG_TSDM_INB_INT_A_PF_ENABLE 0x9170
3110 #define PGLUE_B_REG_TSDM_START_OFFSET_A 0x90c4
3112 #define PGLUE_B_REG_TSDM_START_OFFSET_B 0x90cc
3114 #define PGLUE_B_REG_TSDM_VF_SHIFT_B 0x90d4
3115 /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3116 #define PGLUE_B_REG_TSDM_ZONE_A_SIZE_PF 0x91a0
3117 /* [R 32] Address [31:0] of first read request not submitted due to error */
3118 #define PGLUE_B_REG_TX_ERR_RD_ADD_31_0 0x9098
3120 #define PGLUE_B_REG_TX_ERR_RD_ADD_63_32 0x909c
3121 /* [R 31] Details of first read request not submitted due to error. [4:0]
3125 #define PGLUE_B_REG_TX_ERR_RD_DETAILS 0x90a0
3126 /* [R 26] Details of first read request not submitted due to error. [15:0]
3133 #define PGLUE_B_REG_TX_ERR_RD_DETAILS2 0x90a4
3134 /* [R 32] Address [31:0] of first write request not submitted due to error */
3135 #define PGLUE_B_REG_TX_ERR_WR_ADD_31_0 0x9088
3137 #define PGLUE_B_REG_TX_ERR_WR_ADD_63_32 0x908c
3138 /* [R 31] Details of first write request not submitted due to error. [4:0]
3141 #define PGLUE_B_REG_TX_ERR_WR_DETAILS 0x9090
3142 /* [R 26] Details of first write request not submitted due to error. [15:0]
3149 #define PGLUE_B_REG_TX_ERR_WR_DETAILS2 0x9094
3151 * its[4:0]-address relative to start_offset_a. Bits [1:0] can have any
3153 #define PGLUE_B_REG_USDM_INB_INT_A_0 0x9128
3154 #define PGLUE_B_REG_USDM_INB_INT_A_1 0x912c
3155 #define PGLUE_B_REG_USDM_INB_INT_A_2 0x9130
3156 #define PGLUE_B_REG_USDM_INB_INT_A_3 0x9134
3157 #define PGLUE_B_REG_USDM_INB_INT_A_4 0x9138
3158 #define PGLUE_B_REG_USDM_INB_INT_A_5 0x913c
3159 #define PGLUE_B_REG_USDM_INB_INT_A_6 0x9140
3160 /* [RW 1] Type A PF enable inbound interrupt table for USDM. 0 - disable; 1
3162 #define PGLUE_B_REG_USDM_INB_INT_A_PF_ENABLE 0x917c
3163 /* [RW 1] Type A VF enable inbound interrupt table for USDM. 0 - disable; 1
3165 #define PGLUE_B_REG_USDM_INB_INT_A_VF_ENABLE 0x9180
3166 /* [RW 1] Type B VF enable inbound interrupt table for USDM. 0 - disable; 1
3168 #define PGLUE_B_REG_USDM_INB_INT_B_VF_ENABLE 0x9184
3170 #define PGLUE_B_REG_USDM_START_OFFSET_A 0x90d8
3172 #define PGLUE_B_REG_USDM_START_OFFSET_B 0x90e0
3174 #define PGLUE_B_REG_USDM_VF_SHIFT_B 0x90e8
3175 /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3176 #define PGLUE_B_REG_USDM_ZONE_A_SIZE_PF 0x91a4
3178 * failed permission check. [14:0] Address. [15] w_nr: 0 - Read; 1 - Write.
3183 #define PGLUE_B_REG_VF_GRC_SPACE_VIOLATION_DETAILS 0x9234
3185 * DWs) accessing BAR0. [12:0] Address in DWs (bits [14:2] of byte address).
3191 #define PGLUE_B_REG_VF_LENGTH_VIOLATION_DETAILS 0x9230
3192 /* [R 8] Was_error indication dirty bits for PFs 0 to 7. Each bit indicates
3196 #define PGLUE_B_REG_WAS_ERROR_PF_7_0 0x907c
3197 /* [W 8] Was_error indication dirty bits clear for PFs 0 to 7. MCP writes 1
3200 #define PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR 0x9470
3205 #define PGLUE_B_REG_WAS_ERROR_VF_127_96 0x9078
3209 #define PGLUE_B_REG_WAS_ERROR_VF_127_96_CLR 0x9474
3210 /* [R 32] Was_error indication dirty bits for VFs 0 to 31. Each bit
3214 #define PGLUE_B_REG_WAS_ERROR_VF_31_0 0x906c
3215 /* [W 32] Was_error indication dirty bits clear for VFs 0 to 31. MCP writes
3218 #define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR 0x9478
3223 #define PGLUE_B_REG_WAS_ERROR_VF_63_32 0x9070
3227 #define PGLUE_B_REG_WAS_ERROR_VF_63_32_CLR 0x947c
3232 #define PGLUE_B_REG_WAS_ERROR_VF_95_64 0x9074
3236 #define PGLUE_B_REG_WAS_ERROR_VF_95_64_CLR 0x9480
3237 /* [RW 1] Type A PF enable inbound interrupt table for XSDM. 0 - disable; 1
3239 #define PGLUE_B_REG_XSDM_INB_INT_A_PF_ENABLE 0x9188
3241 #define PGLUE_B_REG_XSDM_START_OFFSET_A 0x90ec
3243 #define PGLUE_B_REG_XSDM_START_OFFSET_B 0x90f4
3245 #define PGLUE_B_REG_XSDM_VF_SHIFT_B 0x90fc
3246 /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3247 #define PGLUE_B_REG_XSDM_ZONE_A_SIZE_PF 0x91a8
3248 #define PRS_REG_A_PRSU_20 0x40134
3250 #define PRS_REG_CFC_LD_CURRENT_CREDIT 0x40164
3252 #define PRS_REG_CFC_SEARCH_CURRENT_CREDIT 0x40168
3255 #define PRS_REG_CFC_SEARCH_INITIAL_CREDIT 0x4011c
3256 /* [RW 24] CID for port 0 if no match */
3257 #define PRS_REG_CID_PORT_0 0x400fc
3259 load response is reset and packet type is 0. Used in packet start message
3261 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_0 0x400dc
3262 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_1 0x400e0
3263 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_2 0x400e4
3264 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_3 0x400e8
3265 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_4 0x400ec
3266 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_5 0x400f0
3268 load response is set and packet type is 0. Used in packet start message
3270 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_0 0x400bc
3271 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_1 0x400c0
3272 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_2 0x400c4
3273 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_3 0x400c8
3274 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_4 0x400cc
3275 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_5 0x400d0
3278 #define PRS_REG_CM_HDR_LOOPBACK_TYPE_1 0x4009c
3279 #define PRS_REG_CM_HDR_LOOPBACK_TYPE_2 0x400a0
3280 #define PRS_REG_CM_HDR_LOOPBACK_TYPE_3 0x400a4
3281 #define PRS_REG_CM_HDR_LOOPBACK_TYPE_4 0x400a8
3282 /* [RW 32] The CM header for a match and packet type 0. Used in packet start
3284 #define PRS_REG_CM_HDR_TYPE_0 0x40078
3285 #define PRS_REG_CM_HDR_TYPE_1 0x4007c
3286 #define PRS_REG_CM_HDR_TYPE_2 0x40080
3287 #define PRS_REG_CM_HDR_TYPE_3 0x40084
3288 #define PRS_REG_CM_HDR_TYPE_4 0x40088
3290 #define PRS_REG_CM_NO_MATCH_HDR 0x400b8
3291 /* [RW 1] Indicates if in e1hov mode. 0=non-e1hov mode; 1=e1hov mode. */
3292 #define PRS_REG_E1HOV_MODE 0x401c8
3295 #define PRS_REG_EVENT_ID_1 0x40054
3296 #define PRS_REG_EVENT_ID_2 0x40058
3297 #define PRS_REG_EVENT_ID_3 0x4005c
3299 #define PRS_REG_FCOE_TYPE 0x401d0
3300 /* [RW 8] Context region for flush packet with packet type 0. Used in CFC
3302 #define PRS_REG_FLUSH_REGIONS_TYPE_0 0x40004
3303 #define PRS_REG_FLUSH_REGIONS_TYPE_1 0x40008
3304 #define PRS_REG_FLUSH_REGIONS_TYPE_2 0x4000c
3305 #define PRS_REG_FLUSH_REGIONS_TYPE_3 0x40010
3306 #define PRS_REG_FLUSH_REGIONS_TYPE_4 0x40014
3307 #define PRS_REG_FLUSH_REGIONS_TYPE_5 0x40018
3308 #define PRS_REG_FLUSH_REGIONS_TYPE_6 0x4001c
3309 #define PRS_REG_FLUSH_REGIONS_TYPE_7 0x40020
3312 #define PRS_REG_HDRS_AFTER_BASIC 0x40238
3314 * Ethernet header for port 0 packets. */
3315 #define PRS_REG_HDRS_AFTER_BASIC_PORT_0 0x40270
3316 #define PRS_REG_HDRS_AFTER_BASIC_PORT_1 0x40290
3317 /* [R 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
3318 #define PRS_REG_HDRS_AFTER_TAG_0 0x40248
3319 /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 for
3320 * port 0 packets */
3321 #define PRS_REG_HDRS_AFTER_TAG_0_PORT_0 0x40280
3322 #define PRS_REG_HDRS_AFTER_TAG_0_PORT_1 0x402a0
3324 #define PRS_REG_INC_VALUE 0x40048
3326 #define PRS_REG_MUST_HAVE_HDRS 0x40254
3328 * port 0 packets */
3329 #define PRS_REG_MUST_HAVE_HDRS_PORT_0 0x4028c
3330 #define PRS_REG_MUST_HAVE_HDRS_PORT_1 0x402ac
3331 #define PRS_REG_NIC_MODE 0x40138
3334 #define PRS_REG_NO_MATCH_EVENT_ID 0x40070
3336 #define PRS_REG_NUM_OF_CFC_FLUSH_MESSAGES 0x40128
3339 #define PRS_REG_NUM_OF_DEAD_CYCLES 0x40130
3341 #define PRS_REG_NUM_OF_PACKETS 0x40124
3343 #define PRS_REG_NUM_OF_TRANSPARENT_FLUSH_MESSAGES 0x4012c
3345 packet type 0. Used in CFC load request message */
3346 #define PRS_REG_PACKET_REGIONS_TYPE_0 0x40028
3347 #define PRS_REG_PACKET_REGIONS_TYPE_1 0x4002c
3348 #define PRS_REG_PACKET_REGIONS_TYPE_2 0x40030
3349 #define PRS_REG_PACKET_REGIONS_TYPE_3 0x40034
3350 #define PRS_REG_PACKET_REGIONS_TYPE_4 0x40038
3351 #define PRS_REG_PACKET_REGIONS_TYPE_5 0x4003c
3352 #define PRS_REG_PACKET_REGIONS_TYPE_6 0x40040
3353 #define PRS_REG_PACKET_REGIONS_TYPE_7 0x40044
3354 /* [R 2] debug only: Number of pending requests for CAC on port 0. */
3355 #define PRS_REG_PENDING_BRB_CAC0_RQ 0x40174
3357 #define PRS_REG_PENDING_BRB_PRS_RQ 0x40170
3358 /* [R 1] Interrupt register #0 read */
3359 #define PRS_REG_PRS_INT_STS 0x40188
3360 /* [RW 8] Parity mask register #0 read/write */
3361 #define PRS_REG_PRS_PRTY_MASK 0x401a4
3362 /* [R 8] Parity register #0 read */
3363 #define PRS_REG_PRS_PRTY_STS 0x40198
3364 /* [RC 8] Parity register #0 read clear */
3365 #define PRS_REG_PRS_PRTY_STS_CLR 0x4019c
3368 #define PRS_REG_PURE_REGIONS 0x40024
3372 #define PRS_REG_SERIAL_NUM_STATUS_LSB 0x40154
3376 #define PRS_REG_SERIAL_NUM_STATUS_MSB 0x40158
3378 #define PRS_REG_SRC_CURRENT_CREDIT 0x4016c
3379 /* [RW 16] The Ethernet type value for L2 tag 0 */
3380 #define PRS_REG_TAG_ETHERTYPE_0 0x401d4
3381 /* [RW 4] The length of the info field for L2 tag 0. The length is between
3383 #define PRS_REG_TAG_LEN_0 0x4022c
3385 #define PRS_REG_TCM_CURRENT_CREDIT 0x40160
3387 #define PRS_REG_TSDM_CURRENT_CREDIT 0x4015c
3390 * Reset value is 0x8100 which is the standard VLAN type. Note that when
3391 * checking second VLAN; type is compared only to 0x8100.
3393 #define PRS_REG_VLAN_TYPE_0 0x401a8
3394 #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT (0x1<<19)
3395 #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF (0x1<<20)
3396 #define PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN (0x1<<22)
3397 #define PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED (0x1<<23)
3398 #define PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED (0x1<<24)
3399 #define PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR (0x1<<7)
3400 #define PXP2_PXP2_INT_STS_CLR_0_REG_WR_PGLUE_EOP_ERROR (0x1<<7)
3402 #define PXP2_REG_HST_DATA_FIFO_STATUS 0x12047c
3404 #define PXP2_REG_HST_HEADER_FIFO_STATUS 0x120478
3405 #define PXP2_REG_PGL_ADDR_88_F0 0x120534
3406 /* [R 32] GRC address for configuration access to PCIE config address 0x88.
3409 #define PXP2_REG_PGL_ADDR_88_F1 0x120544
3410 #define PXP2_REG_PGL_ADDR_8C_F0 0x120538
3411 /* [R 32] GRC address for configuration access to PCIE config address 0x8c.
3414 #define PXP2_REG_PGL_ADDR_8C_F1 0x120548
3415 #define PXP2_REG_PGL_ADDR_90_F0 0x12053c
3416 /* [R 32] GRC address for configuration access to PCIE config address 0x90.
3419 #define PXP2_REG_PGL_ADDR_90_F1 0x12054c
3420 #define PXP2_REG_PGL_ADDR_94_F0 0x120540
3421 /* [R 32] GRC address for configuration access to PCIE config address 0x94.
3424 #define PXP2_REG_PGL_ADDR_94_F1 0x120550
3425 #define PXP2_REG_PGL_CONTROL0 0x120490
3426 #define PXP2_REG_PGL_CONTROL1 0x120514
3427 #define PXP2_REG_PGL_DEBUG 0x120520
3432 #define PXP2_REG_PGL_EXP_ROM2 0x120808
3434 its[15:0]-address */
3435 #define PXP2_REG_PGL_INT_CSDM_0 0x1204f4
3436 #define PXP2_REG_PGL_INT_CSDM_1 0x1204f8
3437 #define PXP2_REG_PGL_INT_CSDM_2 0x1204fc
3438 #define PXP2_REG_PGL_INT_CSDM_3 0x120500
3439 #define PXP2_REG_PGL_INT_CSDM_4 0x120504
3440 #define PXP2_REG_PGL_INT_CSDM_5 0x120508
3441 #define PXP2_REG_PGL_INT_CSDM_6 0x12050c
3442 #define PXP2_REG_PGL_INT_CSDM_7 0x120510
3444 its[15:0]-address */
3445 #define PXP2_REG_PGL_INT_TSDM_0 0x120494
3446 #define PXP2_REG_PGL_INT_TSDM_1 0x120498
3447 #define PXP2_REG_PGL_INT_TSDM_2 0x12049c
3448 #define PXP2_REG_PGL_INT_TSDM_3 0x1204a0
3449 #define PXP2_REG_PGL_INT_TSDM_4 0x1204a4
3450 #define PXP2_REG_PGL_INT_TSDM_5 0x1204a8
3451 #define PXP2_REG_PGL_INT_TSDM_6 0x1204ac
3452 #define PXP2_REG_PGL_INT_TSDM_7 0x1204b0
3454 its[15:0]-address */
3455 #define PXP2_REG_PGL_INT_USDM_0 0x1204b4
3456 #define PXP2_REG_PGL_INT_USDM_1 0x1204b8
3457 #define PXP2_REG_PGL_INT_USDM_2 0x1204bc
3458 #define PXP2_REG_PGL_INT_USDM_3 0x1204c0
3459 #define PXP2_REG_PGL_INT_USDM_4 0x1204c4
3460 #define PXP2_REG_PGL_INT_USDM_5 0x1204c8
3461 #define PXP2_REG_PGL_INT_USDM_6 0x1204cc
3462 #define PXP2_REG_PGL_INT_USDM_7 0x1204d0
3464 its[15:0]-address */
3465 #define PXP2_REG_PGL_INT_XSDM_0 0x1204d4
3466 #define PXP2_REG_PGL_INT_XSDM_1 0x1204d8
3467 #define PXP2_REG_PGL_INT_XSDM_2 0x1204dc
3468 #define PXP2_REG_PGL_INT_XSDM_3 0x1204e0
3469 #define PXP2_REG_PGL_INT_XSDM_4 0x1204e4
3470 #define PXP2_REG_PGL_INT_XSDM_5 0x1204e8
3471 #define PXP2_REG_PGL_INT_XSDM_6 0x1204ec
3472 #define PXP2_REG_PGL_INT_XSDM_7 0x1204f0
3478 #define PXP2_REG_PGL_PRETEND_FUNC_F0 0x120674
3479 #define PXP2_REG_PGL_PRETEND_FUNC_F1 0x120678
3480 #define PXP2_REG_PGL_PRETEND_FUNC_F2 0x12067c
3481 #define PXP2_REG_PGL_PRETEND_FUNC_F3 0x120680
3482 #define PXP2_REG_PGL_PRETEND_FUNC_F4 0x120684
3483 #define PXP2_REG_PGL_PRETEND_FUNC_F5 0x120688
3484 #define PXP2_REG_PGL_PRETEND_FUNC_F6 0x12068c
3485 #define PXP2_REG_PGL_PRETEND_FUNC_F7 0x120690
3488 #define PXP2_REG_PGL_READ_BLOCKED 0x120568
3489 #define PXP2_REG_PGL_TAGS_LIMIT 0x1205a8
3491 #define PXP2_REG_PGL_TXW_CDTS 0x12052c
3494 #define PXP2_REG_PGL_WRITE_BLOCKED 0x120564
3495 #define PXP2_REG_PSWRQ_BW_ADD1 0x1201c0
3496 #define PXP2_REG_PSWRQ_BW_ADD10 0x1201e4
3497 #define PXP2_REG_PSWRQ_BW_ADD11 0x1201e8
3498 #define PXP2_REG_PSWRQ_BW_ADD2 0x1201c4
3499 #define PXP2_REG_PSWRQ_BW_ADD28 0x120228
3500 #define PXP2_REG_PSWRQ_BW_ADD3 0x1201c8
3501 #define PXP2_REG_PSWRQ_BW_ADD6 0x1201d4
3502 #define PXP2_REG_PSWRQ_BW_ADD7 0x1201d8
3503 #define PXP2_REG_PSWRQ_BW_ADD8 0x1201dc
3504 #define PXP2_REG_PSWRQ_BW_ADD9 0x1201e0
3505 #define PXP2_REG_PSWRQ_BW_CREDIT 0x12032c
3506 #define PXP2_REG_PSWRQ_BW_L1 0x1202b0
3507 #define PXP2_REG_PSWRQ_BW_L10 0x1202d4
3508 #define PXP2_REG_PSWRQ_BW_L11 0x1202d8
3509 #define PXP2_REG_PSWRQ_BW_L2 0x1202b4
3510 #define PXP2_REG_PSWRQ_BW_L28 0x120318
3511 #define PXP2_REG_PSWRQ_BW_L3 0x1202b8
3512 #define PXP2_REG_PSWRQ_BW_L6 0x1202c4
3513 #define PXP2_REG_PSWRQ_BW_L7 0x1202c8
3514 #define PXP2_REG_PSWRQ_BW_L8 0x1202cc
3515 #define PXP2_REG_PSWRQ_BW_L9 0x1202d0
3516 #define PXP2_REG_PSWRQ_BW_RD 0x120324
3517 #define PXP2_REG_PSWRQ_BW_UB1 0x120238
3518 #define PXP2_REG_PSWRQ_BW_UB10 0x12025c
3519 #define PXP2_REG_PSWRQ_BW_UB11 0x120260
3520 #define PXP2_REG_PSWRQ_BW_UB2 0x12023c
3521 #define PXP2_REG_PSWRQ_BW_UB28 0x1202a0
3522 #define PXP2_REG_PSWRQ_BW_UB3 0x120240
3523 #define PXP2_REG_PSWRQ_BW_UB6 0x12024c
3524 #define PXP2_REG_PSWRQ_BW_UB7 0x120250
3525 #define PXP2_REG_PSWRQ_BW_UB8 0x120254
3526 #define PXP2_REG_PSWRQ_BW_UB9 0x120258
3527 #define PXP2_REG_PSWRQ_BW_WR 0x120328
3528 #define PXP2_REG_PSWRQ_CDU0_L2P 0x120000
3529 #define PXP2_REG_PSWRQ_QM0_L2P 0x120038
3530 #define PXP2_REG_PSWRQ_SRC0_L2P 0x120054
3531 #define PXP2_REG_PSWRQ_TM0_L2P 0x12001c
3532 #define PXP2_REG_PSWRQ_TSDM0_L2P 0x1200e0
3533 /* [RW 32] Interrupt mask register #0 read/write */
3534 #define PXP2_REG_PXP2_INT_MASK_0 0x120578
3535 /* [R 32] Interrupt register #0 read */
3536 #define PXP2_REG_PXP2_INT_STS_0 0x12056c
3537 #define PXP2_REG_PXP2_INT_STS_1 0x120608
3538 /* [RC 32] Interrupt register #0 read clear */
3539 #define PXP2_REG_PXP2_INT_STS_CLR_0 0x120570
3540 /* [RW 32] Parity mask register #0 read/write */
3541 #define PXP2_REG_PXP2_PRTY_MASK_0 0x120588
3542 #define PXP2_REG_PXP2_PRTY_MASK_1 0x120598
3543 /* [R 32] Parity register #0 read */
3544 #define PXP2_REG_PXP2_PRTY_STS_0 0x12057c
3545 #define PXP2_REG_PXP2_PRTY_STS_1 0x12058c
3546 /* [RC 32] Parity register #0 read clear */
3547 #define PXP2_REG_PXP2_PRTY_STS_CLR_0 0x120580
3548 #define PXP2_REG_PXP2_PRTY_STS_CLR_1 0x120590
3551 #define PXP2_REG_RD_ALMOST_FULL_0 0x120424
3553 #define PXP2_REG_RD_BLK_CNT 0x120418
3556 #define PXP2_REG_RD_BLK_NUM_CFG 0x12040c
3558 #define PXP2_REG_RD_CDURD_SWAP_MODE 0x120404
3560 #define PXP2_REG_RD_DISABLE_INPUTS 0x120374
3562 #define PXP2_REG_RD_INIT_DONE 0x120370
3565 #define PXP2_REG_RD_MAX_BLKS_VQ10 0x1203a0
3568 #define PXP2_REG_RD_MAX_BLKS_VQ11 0x1203a4
3571 #define PXP2_REG_RD_MAX_BLKS_VQ17 0x1203bc
3574 #define PXP2_REG_RD_MAX_BLKS_VQ18 0x1203c0
3577 #define PXP2_REG_RD_MAX_BLKS_VQ19 0x1203c4
3580 #define PXP2_REG_RD_MAX_BLKS_VQ22 0x1203d0
3583 #define PXP2_REG_RD_MAX_BLKS_VQ25 0x1203dc
3586 #define PXP2_REG_RD_MAX_BLKS_VQ6 0x120390
3589 #define PXP2_REG_RD_MAX_BLKS_VQ9 0x12039c
3591 #define PXP2_REG_RD_PBF_SWAP_MODE 0x1203f4
3593 #define PXP2_REG_RD_PORT_IS_IDLE_0 0x12041c
3594 #define PXP2_REG_RD_PORT_IS_IDLE_1 0x120420
3596 #define PXP2_REG_RD_QM_SWAP_MODE 0x1203f8
3598 #define PXP2_REG_RD_SR_CNT 0x120414
3600 #define PXP2_REG_RD_SRC_SWAP_MODE 0x120400
3603 #define PXP2_REG_RD_SR_NUM_CFG 0x120408
3605 #define PXP2_REG_RD_START_INIT 0x12036c
3607 #define PXP2_REG_RD_TM_SWAP_MODE 0x1203fc
3609 #define PXP2_REG_RQ_BW_RD_ADD0 0x1201bc
3611 #define PXP2_REG_RQ_BW_RD_ADD12 0x1201ec
3613 #define PXP2_REG_RQ_BW_RD_ADD13 0x1201f0
3615 #define PXP2_REG_RQ_BW_RD_ADD14 0x1201f4
3617 #define PXP2_REG_RQ_BW_RD_ADD15 0x1201f8
3619 #define PXP2_REG_RQ_BW_RD_ADD16 0x1201fc
3621 #define PXP2_REG_RQ_BW_RD_ADD17 0x120200
3623 #define PXP2_REG_RQ_BW_RD_ADD18 0x120204
3625 #define PXP2_REG_RQ_BW_RD_ADD19 0x120208
3627 #define PXP2_REG_RQ_BW_RD_ADD20 0x12020c
3629 #define PXP2_REG_RQ_BW_RD_ADD22 0x120210
3631 #define PXP2_REG_RQ_BW_RD_ADD23 0x120214
3633 #define PXP2_REG_RQ_BW_RD_ADD24 0x120218
3635 #define PXP2_REG_RQ_BW_RD_ADD25 0x12021c
3637 #define PXP2_REG_RQ_BW_RD_ADD26 0x120220
3639 #define PXP2_REG_RQ_BW_RD_ADD27 0x120224
3641 #define PXP2_REG_RQ_BW_RD_ADD4 0x1201cc
3643 #define PXP2_REG_RQ_BW_RD_ADD5 0x1201d0
3645 #define PXP2_REG_RQ_BW_RD_L0 0x1202ac
3647 #define PXP2_REG_RQ_BW_RD_L12 0x1202dc
3649 #define PXP2_REG_RQ_BW_RD_L13 0x1202e0
3651 #define PXP2_REG_RQ_BW_RD_L14 0x1202e4
3653 #define PXP2_REG_RQ_BW_RD_L15 0x1202e8
3655 #define PXP2_REG_RQ_BW_RD_L16 0x1202ec
3657 #define PXP2_REG_RQ_BW_RD_L17 0x1202f0
3659 #define PXP2_REG_RQ_BW_RD_L18 0x1202f4
3661 #define PXP2_REG_RQ_BW_RD_L19 0x1202f8
3663 #define PXP2_REG_RQ_BW_RD_L20 0x1202fc
3665 #define PXP2_REG_RQ_BW_RD_L22 0x120300
3667 #define PXP2_REG_RQ_BW_RD_L23 0x120304
3669 #define PXP2_REG_RQ_BW_RD_L24 0x120308
3671 #define PXP2_REG_RQ_BW_RD_L25 0x12030c
3673 #define PXP2_REG_RQ_BW_RD_L26 0x120310
3675 #define PXP2_REG_RQ_BW_RD_L27 0x120314
3677 #define PXP2_REG_RQ_BW_RD_L4 0x1202bc
3679 #define PXP2_REG_RQ_BW_RD_L5 0x1202c0
3681 #define PXP2_REG_RQ_BW_RD_UBOUND0 0x120234
3683 #define PXP2_REG_RQ_BW_RD_UBOUND12 0x120264
3685 #define PXP2_REG_RQ_BW_RD_UBOUND13 0x120268
3687 #define PXP2_REG_RQ_BW_RD_UBOUND14 0x12026c
3689 #define PXP2_REG_RQ_BW_RD_UBOUND15 0x120270
3691 #define PXP2_REG_RQ_BW_RD_UBOUND16 0x120274
3693 #define PXP2_REG_RQ_BW_RD_UBOUND17 0x120278
3695 #define PXP2_REG_RQ_BW_RD_UBOUND18 0x12027c
3697 #define PXP2_REG_RQ_BW_RD_UBOUND19 0x120280
3699 #define PXP2_REG_RQ_BW_RD_UBOUND20 0x120284
3701 #define PXP2_REG_RQ_BW_RD_UBOUND22 0x120288
3703 #define PXP2_REG_RQ_BW_RD_UBOUND23 0x12028c
3705 #define PXP2_REG_RQ_BW_RD_UBOUND24 0x120290
3707 #define PXP2_REG_RQ_BW_RD_UBOUND25 0x120294
3709 #define PXP2_REG_RQ_BW_RD_UBOUND26 0x120298
3711 #define PXP2_REG_RQ_BW_RD_UBOUND27 0x12029c
3713 #define PXP2_REG_RQ_BW_RD_UBOUND4 0x120244
3715 #define PXP2_REG_RQ_BW_RD_UBOUND5 0x120248
3717 #define PXP2_REG_RQ_BW_WR_ADD29 0x12022c
3719 #define PXP2_REG_RQ_BW_WR_ADD30 0x120230
3721 #define PXP2_REG_RQ_BW_WR_L29 0x12031c
3723 #define PXP2_REG_RQ_BW_WR_L30 0x120320
3725 #define PXP2_REG_RQ_BW_WR_UBOUND29 0x1202a4
3727 #define PXP2_REG_RQ_BW_WR_UBOUND30 0x1202a8
3728 /* [RW 18] external first_mem_addr field in L2P table for CDU module port 0 */
3729 #define PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR 0x120008
3731 #define PXP2_REG_RQ_CDU_ENDIAN_M 0x1201a0
3732 #define PXP2_REG_RQ_CDU_FIRST_ILT 0x12061c
3733 #define PXP2_REG_RQ_CDU_LAST_ILT 0x120620
3736 #define PXP2_REG_RQ_CDU_P_SIZE 0x120018
3739 #define PXP2_REG_RQ_CFG_DONE 0x1201b4
3741 #define PXP2_REG_RQ_DBG_ENDIAN_M 0x1201a4
3744 #define PXP2_REG_RQ_DISABLE_INPUTS 0x120330
3746 * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3748 #define PXP2_REG_RQ_DRAM_ALIGN 0x1205b0
3750 * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3752 #define PXP2_REG_RQ_DRAM_ALIGN_RD 0x12092c
3755 #define PXP2_REG_RQ_DRAM_ALIGN_SEL 0x120930
3758 #define PXP2_REG_RQ_ELT_DISABLE 0x12066c
3760 #define PXP2_REG_RQ_HC_ENDIAN_M 0x1201a8
3761 /* [RW 1] when '0' ILT logic will work as in A0; otherwise B0; for back
3763 #define PXP2_REG_RQ_ILT_MODE 0x1205b4
3765 #define PXP2_REG_RQ_ONCHIP_AT 0x122000
3767 #define PXP2_REG_RQ_ONCHIP_AT_B0 0x128000
3769 #define PXP2_REG_RQ_PDR_LIMIT 0x12033c
3771 #define PXP2_REG_RQ_QM_ENDIAN_M 0x120194
3772 #define PXP2_REG_RQ_QM_FIRST_ILT 0x120634
3773 #define PXP2_REG_RQ_QM_LAST_ILT 0x120638
3776 #define PXP2_REG_RQ_QM_P_SIZE 0x120050
3778 #define PXP2_REG_RQ_RBC_DONE 0x1201b0
3779 /* [RW 3] Max burst size filed for read requests port 0; 000 - 128B;
3781 #define PXP2_REG_RQ_RD_MBS0 0x120160
3784 #define PXP2_REG_RQ_RD_MBS1 0x120168
3786 #define PXP2_REG_RQ_SRC_ENDIAN_M 0x12019c
3787 #define PXP2_REG_RQ_SRC_FIRST_ILT 0x12063c
3788 #define PXP2_REG_RQ_SRC_LAST_ILT 0x120640
3791 #define PXP2_REG_RQ_SRC_P_SIZE 0x12006c
3793 #define PXP2_REG_RQ_TM_ENDIAN_M 0x120198
3794 #define PXP2_REG_RQ_TM_FIRST_ILT 0x120644
3795 #define PXP2_REG_RQ_TM_LAST_ILT 0x120648
3798 #define PXP2_REG_RQ_TM_P_SIZE 0x120034
3800 #define PXP2_REG_RQ_UFIFO_NUM_OF_ENTRY 0x12080c
3801 /* [RW 18] external first_mem_addr field in L2P table for USDM module port 0 */
3802 #define PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR 0x120094
3803 /* [R 8] Number of entries occupied by vq 0 in pswrq memory */
3804 #define PXP2_REG_RQ_VQ0_ENTRY_CNT 0x120810
3806 #define PXP2_REG_RQ_VQ10_ENTRY_CNT 0x120818
3808 #define PXP2_REG_RQ_VQ11_ENTRY_CNT 0x120820
3810 #define PXP2_REG_RQ_VQ12_ENTRY_CNT 0x120828
3812 #define PXP2_REG_RQ_VQ13_ENTRY_CNT 0x120830
3814 #define PXP2_REG_RQ_VQ14_ENTRY_CNT 0x120838
3816 #define PXP2_REG_RQ_VQ15_ENTRY_CNT 0x120840
3818 #define PXP2_REG_RQ_VQ16_ENTRY_CNT 0x120848
3820 #define PXP2_REG_RQ_VQ17_ENTRY_CNT 0x120850
3822 #define PXP2_REG_RQ_VQ18_ENTRY_CNT 0x120858
3824 #define PXP2_REG_RQ_VQ19_ENTRY_CNT 0x120860
3826 #define PXP2_REG_RQ_VQ1_ENTRY_CNT 0x120868
3828 #define PXP2_REG_RQ_VQ20_ENTRY_CNT 0x120870
3830 #define PXP2_REG_RQ_VQ21_ENTRY_CNT 0x120878
3832 #define PXP2_REG_RQ_VQ22_ENTRY_CNT 0x120880
3834 #define PXP2_REG_RQ_VQ23_ENTRY_CNT 0x120888
3836 #define PXP2_REG_RQ_VQ24_ENTRY_CNT 0x120890
3838 #define PXP2_REG_RQ_VQ25_ENTRY_CNT 0x120898
3840 #define PXP2_REG_RQ_VQ26_ENTRY_CNT 0x1208a0
3842 #define PXP2_REG_RQ_VQ27_ENTRY_CNT 0x1208a8
3844 #define PXP2_REG_RQ_VQ28_ENTRY_CNT 0x1208b0
3846 #define PXP2_REG_RQ_VQ29_ENTRY_CNT 0x1208b8
3848 #define PXP2_REG_RQ_VQ2_ENTRY_CNT 0x1208c0
3850 #define PXP2_REG_RQ_VQ30_ENTRY_CNT 0x1208c8
3852 #define PXP2_REG_RQ_VQ31_ENTRY_CNT 0x1208d0
3854 #define PXP2_REG_RQ_VQ3_ENTRY_CNT 0x1208d8
3856 #define PXP2_REG_RQ_VQ4_ENTRY_CNT 0x1208e0
3858 #define PXP2_REG_RQ_VQ5_ENTRY_CNT 0x1208e8
3860 #define PXP2_REG_RQ_VQ6_ENTRY_CNT 0x1208f0
3862 #define PXP2_REG_RQ_VQ7_ENTRY_CNT 0x1208f8
3864 #define PXP2_REG_RQ_VQ8_ENTRY_CNT 0x120900
3866 #define PXP2_REG_RQ_VQ9_ENTRY_CNT 0x120908
3867 /* [RW 3] Max burst size filed for write requests port 0; 000 - 128B;
3869 #define PXP2_REG_RQ_WR_MBS0 0x12015c
3872 #define PXP2_REG_RQ_WR_MBS1 0x120164
3873 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3875 #define PXP2_REG_WR_CDU_MPS 0x1205f0
3876 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3878 #define PXP2_REG_WR_CSDM_MPS 0x1205d0
3879 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3881 #define PXP2_REG_WR_DBG_MPS 0x1205e8
3882 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3884 #define PXP2_REG_WR_DMAE_MPS 0x1205ec
3888 #define PXP2_REG_WR_DMAE_TH 0x120368
3889 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3891 #define PXP2_REG_WR_HC_MPS 0x1205c8
3892 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3894 #define PXP2_REG_WR_QM_MPS 0x1205dc
3895 /* [RW 1] 0 - working in A0 mode; - working in B0 mode */
3896 #define PXP2_REG_WR_REV_MODE 0x120670
3897 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3899 #define PXP2_REG_WR_SRC_MPS 0x1205e4
3900 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3902 #define PXP2_REG_WR_TM_MPS 0x1205e0
3903 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3905 #define PXP2_REG_WR_TSDM_MPS 0x1205d4
3909 #define PXP2_REG_WR_USDMDP_TH 0x120348
3910 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3912 #define PXP2_REG_WR_USDM_MPS 0x1205cc
3913 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3915 #define PXP2_REG_WR_XSDM_MPS 0x1205d8
3917 #define PXP_REG_HST_ARB_IS_IDLE 0x103004
3920 #define PXP_REG_HST_CLIENTS_WAITING_TO_ARB 0x103008
3923 #define PXP_REG_HST_DISCARD_DOORBELLS 0x1030a4
3927 #define PXP_REG_HST_DISCARD_DOORBELLS_STATUS 0x1030a0
3930 #define PXP_REG_HST_DISCARD_INTERNAL_WRITES 0x1030a8
3935 #define PXP_REG_HST_DISCARD_INTERNAL_WRITES_STATUS 0x10309c
3937 #define PXP_REG_HST_INBOUND_INT 0x103800
3939 * VFID[5:0]}
3941 #define PXP_REG_HST_ZONE_PERMISSION_TABLE 0x103400
3942 /* [RW 32] Interrupt mask register #0 read/write */
3943 #define PXP_REG_PXP_INT_MASK_0 0x103074
3944 #define PXP_REG_PXP_INT_MASK_1 0x103084
3945 /* [R 32] Interrupt register #0 read */
3946 #define PXP_REG_PXP_INT_STS_0 0x103068
3947 #define PXP_REG_PXP_INT_STS_1 0x103078
3948 /* [RC 32] Interrupt register #0 read clear */
3949 #define PXP_REG_PXP_INT_STS_CLR_0 0x10306c
3950 #define PXP_REG_PXP_INT_STS_CLR_1 0x10307c
3951 /* [RW 27] Parity mask register #0 read/write */
3952 #define PXP_REG_PXP_PRTY_MASK 0x103094
3953 /* [R 26] Parity register #0 read */
3954 #define PXP_REG_PXP_PRTY_STS 0x103088
3955 /* [RC 27] Parity register #0 read clear */
3956 #define PXP_REG_PXP_PRTY_STS_CLR 0x10308c
3959 #define QM_REG_ACTCTRINITVAL_0 0x168040
3960 #define QM_REG_ACTCTRINITVAL_1 0x168044
3961 #define QM_REG_ACTCTRINITVAL_2 0x168048
3962 #define QM_REG_ACTCTRINITVAL_3 0x16804c
3966 queues 63-0 */
3967 #define QM_REG_BASEADDR 0x168900
3972 #define QM_REG_BASEADDR_EXT_A 0x16e100
3974 #define QM_REG_BYTECRDCOST 0x168234
3976 #define QM_REG_BYTECRDINITVAL 0x168238
3978 queue uses port 0 else it uses port 1; queues 31-0 */
3979 #define QM_REG_BYTECRDPORT_LSB 0x168228
3981 queue uses port 0 else it uses port 1; queues 95-64 */
3982 #define QM_REG_BYTECRDPORT_LSB_EXT_A 0x16e520
3984 queue uses port 0 else it uses port 1; queues 63-32 */
3985 #define QM_REG_BYTECRDPORT_MSB 0x168224
3987 queue uses port 0 else it uses port 1; queues 127-96 */
3988 #define QM_REG_BYTECRDPORT_MSB_EXT_A 0x16e51c
3991 #define QM_REG_BYTECREDITAFULLTHR 0x168094
3993 #define QM_REG_CMINITCRD_0 0x1680cc
3994 #define QM_REG_BYTECRDCMDQ_0 0x16e6e8
3995 #define QM_REG_CMINITCRD_1 0x1680d0
3996 #define QM_REG_CMINITCRD_2 0x1680d4
3997 #define QM_REG_CMINITCRD_3 0x1680d8
3998 #define QM_REG_CMINITCRD_4 0x1680dc
3999 #define QM_REG_CMINITCRD_5 0x1680e0
4000 #define QM_REG_CMINITCRD_6 0x1680e4
4001 #define QM_REG_CMINITCRD_7 0x1680e8
4002 /* [RW 8] A mask bit per CM interface. If this bit is 0 then this interface
4004 #define QM_REG_CMINTEN 0x1680ec
4006 interface 0 */
4007 #define QM_REG_CMINTVOQMASK_0 0x1681f4
4008 #define QM_REG_CMINTVOQMASK_1 0x1681f8
4009 #define QM_REG_CMINTVOQMASK_2 0x1681fc
4010 #define QM_REG_CMINTVOQMASK_3 0x168200
4011 #define QM_REG_CMINTVOQMASK_4 0x168204
4012 #define QM_REG_CMINTVOQMASK_5 0x168208
4013 #define QM_REG_CMINTVOQMASK_6 0x16820c
4014 #define QM_REG_CMINTVOQMASK_7 0x168210
4017 #define QM_REG_CONNNUM_0 0x168020
4019 #define QM_REG_CQM_WRC_FIFOLVL 0x168018
4021 #define QM_REG_CTXREG_0 0x168030
4022 #define QM_REG_CTXREG_1 0x168034
4023 #define QM_REG_CTXREG_2 0x168038
4024 #define QM_REG_CTXREG_3 0x16803c
4027 #define QM_REG_ENBYPVOQMASK 0x16823c
4029 physical queue uses the byte credit; queues 31-0 */
4030 #define QM_REG_ENBYTECRD_LSB 0x168220
4033 #define QM_REG_ENBYTECRD_LSB_EXT_A 0x16e518
4036 #define QM_REG_ENBYTECRD_MSB 0x16821c
4039 #define QM_REG_ENBYTECRD_MSB_EXT_A 0x16e514
4042 #define QM_REG_ENSEC 0x1680f0
4044 #define QM_REG_FUNCNUMSEL_LSB 0x168230
4046 #define QM_REG_FUNCNUMSEL_MSB 0x16822c
4048 be use for the almost empty indication to the HW block; queues 31:0 */
4049 #define QM_REG_HWAEMPTYMASK_LSB 0x168218
4052 #define QM_REG_HWAEMPTYMASK_LSB_EXT_A 0x16e510
4055 #define QM_REG_HWAEMPTYMASK_MSB 0x168214
4058 #define QM_REG_HWAEMPTYMASK_MSB_EXT_A 0x16e50c
4060 #define QM_REG_OUTLDREQ 0x168804
4063 #define QM_REG_OVFERROR 0x16805c
4065 #define QM_REG_OVFQNUM 0x168058
4066 /* [R 16] Pause state for physical queues 15-0 */
4067 #define QM_REG_PAUSESTATE0 0x168410
4069 #define QM_REG_PAUSESTATE1 0x168414
4071 #define QM_REG_PAUSESTATE2 0x16e684
4073 #define QM_REG_PAUSESTATE3 0x16e688
4075 #define QM_REG_PAUSESTATE4 0x16e68c
4077 #define QM_REG_PAUSESTATE5 0x16e690
4079 #define QM_REG_PAUSESTATE6 0x16e694
4081 #define QM_REG_PAUSESTATE7 0x16e698
4083 #define QM_REG_PCIREQAT 0x168054
4084 #define QM_REG_PF_EN 0x16e70c
4086 * functions are valid in E2 (odd I registers will be hard wired to 0) */
4087 #define QM_REG_PF_USG_CNT_0 0x16e040
4089 #define QM_REG_PORT0BYTECRD 0x168300
4091 #define QM_REG_PORT1BYTECRD 0x168304
4092 /* [RW 3] pci function number of queues 15-0 */
4093 #define QM_REG_PQ2PCIFUNC_0 0x16e6bc
4094 #define QM_REG_PQ2PCIFUNC_1 0x16e6c0
4095 #define QM_REG_PQ2PCIFUNC_2 0x16e6c4
4096 #define QM_REG_PQ2PCIFUNC_3 0x16e6c8
4097 #define QM_REG_PQ2PCIFUNC_4 0x16e6cc
4098 #define QM_REG_PQ2PCIFUNC_5 0x16e6d0
4099 #define QM_REG_PQ2PCIFUNC_6 0x16e6d4
4100 #define QM_REG_PQ2PCIFUNC_7 0x16e6d8
4101 /* [WB 54] Pointer Table Memory for queues 63-0; The mapping is as follow:
4103 bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
4104 #define QM_REG_PTRTBL 0x168a00
4107 bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
4108 #define QM_REG_PTRTBL_EXT_A 0x16e200
4109 /* [RW 2] Interrupt mask register #0 read/write */
4110 #define QM_REG_QM_INT_MASK 0x168444
4111 /* [R 2] Interrupt register #0 read */
4112 #define QM_REG_QM_INT_STS 0x168438
4113 /* [RW 12] Parity mask register #0 read/write */
4114 #define QM_REG_QM_PRTY_MASK 0x168454
4115 /* [R 12] Parity register #0 read */
4116 #define QM_REG_QM_PRTY_STS 0x168448
4117 /* [RC 12] Parity register #0 read clear */
4118 #define QM_REG_QM_PRTY_STS_CLR 0x16844c
4120 #define QM_REG_QSTATUS_HIGH 0x16802c
4122 #define QM_REG_QSTATUS_HIGH_EXT_A 0x16e408
4123 /* [R 32] Current queues in pipeline: Queues from 0 to 31 */
4124 #define QM_REG_QSTATUS_LOW 0x168028
4126 #define QM_REG_QSTATUS_LOW_EXT_A 0x16e404
4127 /* [R 24] The number of tasks queued for each queue; queues 63-0 */
4128 #define QM_REG_QTASKCTR_0 0x168308
4130 #define QM_REG_QTASKCTR_EXT_A_0 0x16e584
4132 #define QM_REG_QVOQIDX_0 0x1680f4
4133 #define QM_REG_QVOQIDX_10 0x16811c
4134 #define QM_REG_QVOQIDX_100 0x16e49c
4135 #define QM_REG_QVOQIDX_101 0x16e4a0
4136 #define QM_REG_QVOQIDX_102 0x16e4a4
4137 #define QM_REG_QVOQIDX_103 0x16e4a8
4138 #define QM_REG_QVOQIDX_104 0x16e4ac
4139 #define QM_REG_QVOQIDX_105 0x16e4b0
4140 #define QM_REG_QVOQIDX_106 0x16e4b4
4141 #define QM_REG_QVOQIDX_107 0x16e4b8
4142 #define QM_REG_QVOQIDX_108 0x16e4bc
4143 #define QM_REG_QVOQIDX_109 0x16e4c0
4144 #define QM_REG_QVOQIDX_11 0x168120
4145 #define QM_REG_QVOQIDX_110 0x16e4c4
4146 #define QM_REG_QVOQIDX_111 0x16e4c8
4147 #define QM_REG_QVOQIDX_112 0x16e4cc
4148 #define QM_REG_QVOQIDX_113 0x16e4d0
4149 #define QM_REG_QVOQIDX_114 0x16e4d4
4150 #define QM_REG_QVOQIDX_115 0x16e4d8
4151 #define QM_REG_QVOQIDX_116 0x16e4dc
4152 #define QM_REG_QVOQIDX_117 0x16e4e0
4153 #define QM_REG_QVOQIDX_118 0x16e4e4
4154 #define QM_REG_QVOQIDX_119 0x16e4e8
4155 #define QM_REG_QVOQIDX_12 0x168124
4156 #define QM_REG_QVOQIDX_120 0x16e4ec
4157 #define QM_REG_QVOQIDX_121 0x16e4f0
4158 #define QM_REG_QVOQIDX_122 0x16e4f4
4159 #define QM_REG_QVOQIDX_123 0x16e4f8
4160 #define QM_REG_QVOQIDX_124 0x16e4fc
4161 #define QM_REG_QVOQIDX_125 0x16e500
4162 #define QM_REG_QVOQIDX_126 0x16e504
4163 #define QM_REG_QVOQIDX_127 0x16e508
4164 #define QM_REG_QVOQIDX_13 0x168128
4165 #define QM_REG_QVOQIDX_14 0x16812c
4166 #define QM_REG_QVOQIDX_15 0x168130
4167 #define QM_REG_QVOQIDX_16 0x168134
4168 #define QM_REG_QVOQIDX_17 0x168138
4169 #define QM_REG_QVOQIDX_21 0x168148
4170 #define QM_REG_QVOQIDX_22 0x16814c
4171 #define QM_REG_QVOQIDX_23 0x168150
4172 #define QM_REG_QVOQIDX_24 0x168154
4173 #define QM_REG_QVOQIDX_25 0x168158
4174 #define QM_REG_QVOQIDX_26 0x16815c
4175 #define QM_REG_QVOQIDX_27 0x168160
4176 #define QM_REG_QVOQIDX_28 0x168164
4177 #define QM_REG_QVOQIDX_29 0x168168
4178 #define QM_REG_QVOQIDX_30 0x16816c
4179 #define QM_REG_QVOQIDX_31 0x168170
4180 #define QM_REG_QVOQIDX_32 0x168174
4181 #define QM_REG_QVOQIDX_33 0x168178
4182 #define QM_REG_QVOQIDX_34 0x16817c
4183 #define QM_REG_QVOQIDX_35 0x168180
4184 #define QM_REG_QVOQIDX_36 0x168184
4185 #define QM_REG_QVOQIDX_37 0x168188
4186 #define QM_REG_QVOQIDX_38 0x16818c
4187 #define QM_REG_QVOQIDX_39 0x168190
4188 #define QM_REG_QVOQIDX_40 0x168194
4189 #define QM_REG_QVOQIDX_41 0x168198
4190 #define QM_REG_QVOQIDX_42 0x16819c
4191 #define QM_REG_QVOQIDX_43 0x1681a0
4192 #define QM_REG_QVOQIDX_44 0x1681a4
4193 #define QM_REG_QVOQIDX_45 0x1681a8
4194 #define QM_REG_QVOQIDX_46 0x1681ac
4195 #define QM_REG_QVOQIDX_47 0x1681b0
4196 #define QM_REG_QVOQIDX_48 0x1681b4
4197 #define QM_REG_QVOQIDX_49 0x1681b8
4198 #define QM_REG_QVOQIDX_5 0x168108
4199 #define QM_REG_QVOQIDX_50 0x1681bc
4200 #define QM_REG_QVOQIDX_51 0x1681c0
4201 #define QM_REG_QVOQIDX_52 0x1681c4
4202 #define QM_REG_QVOQIDX_53 0x1681c8
4203 #define QM_REG_QVOQIDX_54 0x1681cc
4204 #define QM_REG_QVOQIDX_55 0x1681d0
4205 #define QM_REG_QVOQIDX_56 0x1681d4
4206 #define QM_REG_QVOQIDX_57 0x1681d8
4207 #define QM_REG_QVOQIDX_58 0x1681dc
4208 #define QM_REG_QVOQIDX_59 0x1681e0
4209 #define QM_REG_QVOQIDX_6 0x16810c
4210 #define QM_REG_QVOQIDX_60 0x1681e4
4211 #define QM_REG_QVOQIDX_61 0x1681e8
4212 #define QM_REG_QVOQIDX_62 0x1681ec
4213 #define QM_REG_QVOQIDX_63 0x1681f0
4214 #define QM_REG_QVOQIDX_64 0x16e40c
4215 #define QM_REG_QVOQIDX_65 0x16e410
4216 #define QM_REG_QVOQIDX_69 0x16e420
4217 #define QM_REG_QVOQIDX_7 0x168110
4218 #define QM_REG_QVOQIDX_70 0x16e424
4219 #define QM_REG_QVOQIDX_71 0x16e428
4220 #define QM_REG_QVOQIDX_72 0x16e42c
4221 #define QM_REG_QVOQIDX_73 0x16e430
4222 #define QM_REG_QVOQIDX_74 0x16e434
4223 #define QM_REG_QVOQIDX_75 0x16e438
4224 #define QM_REG_QVOQIDX_76 0x16e43c
4225 #define QM_REG_QVOQIDX_77 0x16e440
4226 #define QM_REG_QVOQIDX_78 0x16e444
4227 #define QM_REG_QVOQIDX_79 0x16e448
4228 #define QM_REG_QVOQIDX_8 0x168114
4229 #define QM_REG_QVOQIDX_80 0x16e44c
4230 #define QM_REG_QVOQIDX_81 0x16e450
4231 #define QM_REG_QVOQIDX_85 0x16e460
4232 #define QM_REG_QVOQIDX_86 0x16e464
4233 #define QM_REG_QVOQIDX_87 0x16e468
4234 #define QM_REG_QVOQIDX_88 0x16e46c
4235 #define QM_REG_QVOQIDX_89 0x16e470
4236 #define QM_REG_QVOQIDX_9 0x168118
4237 #define QM_REG_QVOQIDX_90 0x16e474
4238 #define QM_REG_QVOQIDX_91 0x16e478
4239 #define QM_REG_QVOQIDX_92 0x16e47c
4240 #define QM_REG_QVOQIDX_93 0x16e480
4241 #define QM_REG_QVOQIDX_94 0x16e484
4242 #define QM_REG_QVOQIDX_95 0x16e488
4243 #define QM_REG_QVOQIDX_96 0x16e48c
4244 #define QM_REG_QVOQIDX_97 0x16e490
4245 #define QM_REG_QVOQIDX_98 0x16e494
4246 #define QM_REG_QVOQIDX_99 0x16e498
4248 #define QM_REG_SOFT_RESET 0x168428
4250 #define QM_REG_TASKCRDCOST_0 0x16809c
4251 #define QM_REG_TASKCRDCOST_1 0x1680a0
4252 #define QM_REG_TASKCRDCOST_2 0x1680a4
4253 #define QM_REG_TASKCRDCOST_4 0x1680ac
4254 #define QM_REG_TASKCRDCOST_5 0x1680b0
4256 #define QM_REG_TQM_WRC_FIFOLVL 0x168010
4258 #define QM_REG_UQM_WRC_FIFOLVL 0x168008
4260 #define QM_REG_VOQCRDERRREG 0x168408
4262 #define QM_REG_VOQCREDIT_0 0x1682d0
4263 #define QM_REG_VOQCREDIT_1 0x1682d4
4264 #define QM_REG_VOQCREDIT_4 0x1682e0
4266 #define QM_REG_VOQCREDITAFULLTHR 0x168090
4268 #define QM_REG_VOQINITCREDIT_0 0x168060
4269 #define QM_REG_VOQINITCREDIT_1 0x168064
4270 #define QM_REG_VOQINITCREDIT_2 0x168068
4271 #define QM_REG_VOQINITCREDIT_4 0x168070
4272 #define QM_REG_VOQINITCREDIT_5 0x168074
4274 #define QM_REG_VOQPORT_0 0x1682a0
4275 #define QM_REG_VOQPORT_1 0x1682a4
4276 #define QM_REG_VOQPORT_2 0x1682a8
4277 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4278 #define QM_REG_VOQQMASK_0_LSB 0x168240
4280 #define QM_REG_VOQQMASK_0_LSB_EXT_A 0x16e524
4282 #define QM_REG_VOQQMASK_0_MSB 0x168244
4284 #define QM_REG_VOQQMASK_0_MSB_EXT_A 0x16e528
4285 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4286 #define QM_REG_VOQQMASK_10_LSB 0x168290
4288 #define QM_REG_VOQQMASK_10_LSB_EXT_A 0x16e574
4290 #define QM_REG_VOQQMASK_10_MSB 0x168294
4292 #define QM_REG_VOQQMASK_10_MSB_EXT_A 0x16e578
4293 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4294 #define QM_REG_VOQQMASK_11_LSB 0x168298
4296 #define QM_REG_VOQQMASK_11_LSB_EXT_A 0x16e57c
4298 #define QM_REG_VOQQMASK_11_MSB 0x16829c
4300 #define QM_REG_VOQQMASK_11_MSB_EXT_A 0x16e580
4301 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4302 #define QM_REG_VOQQMASK_1_LSB 0x168248
4304 #define QM_REG_VOQQMASK_1_LSB_EXT_A 0x16e52c
4306 #define QM_REG_VOQQMASK_1_MSB 0x16824c
4308 #define QM_REG_VOQQMASK_1_MSB_EXT_A 0x16e530
4309 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4310 #define QM_REG_VOQQMASK_2_LSB 0x168250
4312 #define QM_REG_VOQQMASK_2_LSB_EXT_A 0x16e534
4314 #define QM_REG_VOQQMASK_2_MSB 0x168254
4316 #define QM_REG_VOQQMASK_2_MSB_EXT_A 0x16e538
4317 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4318 #define QM_REG_VOQQMASK_3_LSB 0x168258
4320 #define QM_REG_VOQQMASK_3_LSB_EXT_A 0x16e53c
4322 #define QM_REG_VOQQMASK_3_MSB_EXT_A 0x16e540
4323 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4324 #define QM_REG_VOQQMASK_4_LSB 0x168260
4326 #define QM_REG_VOQQMASK_4_LSB_EXT_A 0x16e544
4328 #define QM_REG_VOQQMASK_4_MSB 0x168264
4330 #define QM_REG_VOQQMASK_4_MSB_EXT_A 0x16e548
4331 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4332 #define QM_REG_VOQQMASK_5_LSB 0x168268
4334 #define QM_REG_VOQQMASK_5_LSB_EXT_A 0x16e54c
4336 #define QM_REG_VOQQMASK_5_MSB 0x16826c
4338 #define QM_REG_VOQQMASK_5_MSB_EXT_A 0x16e550
4339 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4340 #define QM_REG_VOQQMASK_6_LSB 0x168270
4342 #define QM_REG_VOQQMASK_6_LSB_EXT_A 0x16e554
4344 #define QM_REG_VOQQMASK_6_MSB 0x168274
4346 #define QM_REG_VOQQMASK_6_MSB_EXT_A 0x16e558
4347 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4348 #define QM_REG_VOQQMASK_7_LSB 0x168278
4350 #define QM_REG_VOQQMASK_7_LSB_EXT_A 0x16e55c
4352 #define QM_REG_VOQQMASK_7_MSB 0x16827c
4354 #define QM_REG_VOQQMASK_7_MSB_EXT_A 0x16e560
4355 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4356 #define QM_REG_VOQQMASK_8_LSB 0x168280
4358 #define QM_REG_VOQQMASK_8_LSB_EXT_A 0x16e564
4360 #define QM_REG_VOQQMASK_8_MSB 0x168284
4362 #define QM_REG_VOQQMASK_8_MSB_EXT_A 0x16e568
4363 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4364 #define QM_REG_VOQQMASK_9_LSB 0x168288
4366 #define QM_REG_VOQQMASK_9_LSB_EXT_A 0x16e56c
4368 #define QM_REG_VOQQMASK_9_MSB_EXT_A 0x16e570
4370 #define QM_REG_WRRWEIGHTS_0 0x16880c
4371 #define QM_REG_WRRWEIGHTS_1 0x168810
4372 #define QM_REG_WRRWEIGHTS_10 0x168814
4373 #define QM_REG_WRRWEIGHTS_11 0x168818
4374 #define QM_REG_WRRWEIGHTS_12 0x16881c
4375 #define QM_REG_WRRWEIGHTS_13 0x168820
4376 #define QM_REG_WRRWEIGHTS_14 0x168824
4377 #define QM_REG_WRRWEIGHTS_15 0x168828
4378 #define QM_REG_WRRWEIGHTS_16 0x16e000
4379 #define QM_REG_WRRWEIGHTS_17 0x16e004
4380 #define QM_REG_WRRWEIGHTS_18 0x16e008
4381 #define QM_REG_WRRWEIGHTS_19 0x16e00c
4382 #define QM_REG_WRRWEIGHTS_2 0x16882c
4383 #define QM_REG_WRRWEIGHTS_20 0x16e010
4384 #define QM_REG_WRRWEIGHTS_21 0x16e014
4385 #define QM_REG_WRRWEIGHTS_22 0x16e018
4386 #define QM_REG_WRRWEIGHTS_23 0x16e01c
4387 #define QM_REG_WRRWEIGHTS_24 0x16e020
4388 #define QM_REG_WRRWEIGHTS_25 0x16e024
4389 #define QM_REG_WRRWEIGHTS_26 0x16e028
4390 #define QM_REG_WRRWEIGHTS_27 0x16e02c
4391 #define QM_REG_WRRWEIGHTS_28 0x16e030
4392 #define QM_REG_WRRWEIGHTS_29 0x16e034
4393 #define QM_REG_WRRWEIGHTS_3 0x168830
4394 #define QM_REG_WRRWEIGHTS_30 0x16e038
4395 #define QM_REG_WRRWEIGHTS_31 0x16e03c
4396 #define QM_REG_WRRWEIGHTS_4 0x168834
4397 #define QM_REG_WRRWEIGHTS_5 0x168838
4398 #define QM_REG_WRRWEIGHTS_6 0x16883c
4399 #define QM_REG_WRRWEIGHTS_7 0x168840
4400 #define QM_REG_WRRWEIGHTS_8 0x168844
4401 #define QM_REG_WRRWEIGHTS_9 0x168848
4403 #define QM_REG_XQM_WRC_FIFOLVL 0x168000
4405 #define SEM_FAST_REG_PARITY_RST 0x18840
4406 #define SRC_REG_COUNTFREE0 0x40500
4409 #define SRC_REG_E1HMF_ENABLE 0x404cc
4410 #define SRC_REG_FIRSTFREE0 0x40510
4411 #define SRC_REG_KEYRSS0_0 0x40408
4412 #define SRC_REG_KEYRSS0_7 0x40424
4413 #define SRC_REG_KEYRSS1_9 0x40454
4414 #define SRC_REG_KEYSEARCH_0 0x40458
4415 #define SRC_REG_KEYSEARCH_1 0x4045c
4416 #define SRC_REG_KEYSEARCH_2 0x40460
4417 #define SRC_REG_KEYSEARCH_3 0x40464
4418 #define SRC_REG_KEYSEARCH_4 0x40468
4419 #define SRC_REG_KEYSEARCH_5 0x4046c
4420 #define SRC_REG_KEYSEARCH_6 0x40470
4421 #define SRC_REG_KEYSEARCH_7 0x40474
4422 #define SRC_REG_KEYSEARCH_8 0x40478
4423 #define SRC_REG_KEYSEARCH_9 0x4047c
4424 #define SRC_REG_LASTFREE0 0x40530
4425 #define SRC_REG_NUMBER_HASH_BITS0 0x40400
4427 #define SRC_REG_SOFT_RST 0x4049c
4428 /* [R 3] Interrupt register #0 read */
4429 #define SRC_REG_SRC_INT_STS 0x404ac
4430 /* [RW 3] Parity mask register #0 read/write */
4431 #define SRC_REG_SRC_PRTY_MASK 0x404c8
4432 /* [R 3] Parity register #0 read */
4433 #define SRC_REG_SRC_PRTY_STS 0x404bc
4434 /* [RC 3] Parity register #0 read clear */
4435 #define SRC_REG_SRC_PRTY_STS_CLR 0x404c0
4437 #define TCM_REG_CAM_OCCUP 0x5017c
4438 /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4441 #define TCM_REG_CDU_AG_RD_IFEN 0x50034
4442 /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4445 #define TCM_REG_CDU_AG_WR_IFEN 0x50030
4446 /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4449 #define TCM_REG_CDU_SM_RD_IFEN 0x5003c
4450 /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4453 #define TCM_REG_CDU_SM_WR_IFEN 0x50038
4457 #define TCM_REG_CFC_INIT_CRD 0x50204
4458 /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4461 #define TCM_REG_CP_WEIGHT 0x500c0
4462 /* [RW 1] Input csem Interface enable. If 0 - the valid input is
4465 #define TCM_REG_CSEM_IFEN 0x5002c
4468 #define TCM_REG_CSEM_LENGTH_MIS 0x50174
4469 /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4472 #define TCM_REG_CSEM_WEIGHT 0x500bc
4474 #define TCM_REG_ERR_EVNT_ID 0x500a0
4476 #define TCM_REG_ERR_TCM_HDR 0x5009c
4478 #define TCM_REG_EXPR_EVNT_ID 0x500a4
4482 #define TCM_REG_FIC0_INIT_CRD 0x5020c
4486 #define TCM_REG_FIC1_INIT_CRD 0x50210
4487 /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
4491 #define TCM_REG_GR_ARB_TYPE 0x50114
4492 /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
4495 #define TCM_REG_GR_LD0_PR 0x5011c
4496 /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
4499 #define TCM_REG_GR_LD1_PR 0x50120
4503 data in the STORM context is always 0. Index _i stands for the connection
4505 #define TCM_REG_N_SM_CTX_LD_0 0x50050
4506 #define TCM_REG_N_SM_CTX_LD_1 0x50054
4507 #define TCM_REG_N_SM_CTX_LD_2 0x50058
4508 #define TCM_REG_N_SM_CTX_LD_3 0x5005c
4509 #define TCM_REG_N_SM_CTX_LD_4 0x50060
4510 #define TCM_REG_N_SM_CTX_LD_5 0x50064
4511 /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
4514 #define TCM_REG_PBF_IFEN 0x50024
4517 #define TCM_REG_PBF_LENGTH_MIS 0x5016c
4518 /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
4521 #define TCM_REG_PBF_WEIGHT 0x500b4
4522 #define TCM_REG_PHYS_QNUM0_0 0x500e0
4523 #define TCM_REG_PHYS_QNUM0_1 0x500e4
4524 #define TCM_REG_PHYS_QNUM1_0 0x500e8
4525 #define TCM_REG_PHYS_QNUM1_1 0x500ec
4526 #define TCM_REG_PHYS_QNUM2_0 0x500f0
4527 #define TCM_REG_PHYS_QNUM2_1 0x500f4
4528 #define TCM_REG_PHYS_QNUM3_0 0x500f8
4529 #define TCM_REG_PHYS_QNUM3_1 0x500fc
4530 /* [RW 1] Input prs Interface enable. If 0 - the valid input is disregarded;
4533 #define TCM_REG_PRS_IFEN 0x50020
4536 #define TCM_REG_PRS_LENGTH_MIS 0x50168
4537 /* [RW 3] The weight of the input prs in the WRR mechanism. 0 stands for
4540 #define TCM_REG_PRS_WEIGHT 0x500b0
4542 #define TCM_REG_STOP_EVNT_ID 0x500a8
4545 #define TCM_REG_STORM_LENGTH_MIS 0x50160
4546 /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
4549 #define TCM_REG_STORM_TCM_IFEN 0x50010
4550 /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
4553 #define TCM_REG_STORM_WEIGHT 0x500ac
4554 /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
4557 #define TCM_REG_TCM_CFC_IFEN 0x50040
4558 /* [RW 11] Interrupt mask register #0 read/write */
4559 #define TCM_REG_TCM_INT_MASK 0x501dc
4560 /* [R 11] Interrupt register #0 read */
4561 #define TCM_REG_TCM_INT_STS 0x501d0
4562 /* [RW 27] Parity mask register #0 read/write */
4563 #define TCM_REG_TCM_PRTY_MASK 0x501ec
4564 /* [R 27] Parity register #0 read */
4565 #define TCM_REG_TCM_PRTY_STS 0x501e0
4566 /* [RC 27] Parity register #0 read clear */
4567 #define TCM_REG_TCM_PRTY_STS_CLR 0x501e4
4568 /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
4569 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
4572 #define TCM_REG_TCM_REG0_SZ 0x500d8
4573 /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
4576 #define TCM_REG_TCM_STORM0_IFEN 0x50004
4577 /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
4580 #define TCM_REG_TCM_STORM1_IFEN 0x50008
4581 /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
4584 #define TCM_REG_TCM_TQM_IFEN 0x5000c
4586 #define TCM_REG_TCM_TQM_USE_Q 0x500d4
4588 #define TCM_REG_TM_TCM_HDR 0x50098
4589 /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
4592 #define TCM_REG_TM_TCM_IFEN 0x5001c
4593 /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
4596 #define TCM_REG_TM_WEIGHT 0x500d0
4600 #define TCM_REG_TQM_INIT_CRD 0x5021c
4601 /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
4604 #define TCM_REG_TQM_P_WEIGHT 0x500c8
4605 /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
4608 #define TCM_REG_TQM_S_WEIGHT 0x500cc
4610 #define TCM_REG_TQM_TCM_HDR_P 0x50090
4612 #define TCM_REG_TQM_TCM_HDR_S 0x50094
4613 /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
4616 #define TCM_REG_TQM_TCM_IFEN 0x50014
4617 /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
4620 #define TCM_REG_TSDM_IFEN 0x50018
4623 #define TCM_REG_TSDM_LENGTH_MIS 0x50164
4624 /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
4627 #define TCM_REG_TSDM_WEIGHT 0x500c4
4628 /* [RW 1] Input usem Interface enable. If 0 - the valid input is
4631 #define TCM_REG_USEM_IFEN 0x50028
4634 #define TCM_REG_USEM_LENGTH_MIS 0x50170
4635 /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
4638 #define TCM_REG_USEM_WEIGHT 0x500b8
4640 mechanism. The fields are: [5:0] - length of the message; 15:6] - message
4642 #define TCM_REG_XX_DESCR_TABLE 0x50280
4645 #define TCM_REG_XX_FREE 0x50178
4651 #define TCM_REG_XX_INIT_CRD 0x50220
4654 #define TCM_REG_XX_MAX_LL_SZ 0x50044
4657 #define TCM_REG_XX_MSG_NUM 0x50224
4659 #define TCM_REG_XX_OVFL_EVNT_ID 0x50048
4661 The fields are:[4:0] - tail pointer; [10:5] - Link List size; 15:11] -
4663 #define TCM_REG_XX_TABLE 0x50240
4665 #define TM_REG_CFC_AC_CRDCNT_VAL 0x164208
4667 #define TM_REG_CFC_CLD_CRDCNT_VAL 0x164210
4669 #define TM_REG_CL0_CONT_REGION 0x164030
4671 #define TM_REG_CL1_CONT_REGION 0x164034
4673 #define TM_REG_CL2_CONT_REGION 0x164038
4675 #define TM_REG_CLIN_PRIOR0_CLIENT 0x164024
4677 #define TM_REG_CLOUT_CRDCNT0_VAL 0x164220
4679 #define TM_REG_CLOUT_CRDCNT1_VAL 0x164228
4681 #define TM_REG_CLOUT_CRDCNT2_VAL 0x164230
4683 #define TM_REG_EN_CL0_INPUT 0x164008
4685 #define TM_REG_EN_CL1_INPUT 0x16400c
4687 #define TM_REG_EN_CL2_INPUT 0x164010
4688 #define TM_REG_EN_LINEAR0_TIMER 0x164014
4690 #define TM_REG_EN_REAL_TIME_CNT 0x1640d8
4692 #define TM_REG_EN_TIMERS 0x164000
4695 #define TM_REG_EXP_CRDCNT_VAL 0x164238
4697 #define TM_REG_LIN0_LOGIC_ADDR 0x164240
4699 #define TM_REG_LIN0_MAX_ACTIVE_CID 0x164048
4701 #define TM_REG_LIN0_NUM_SCANS 0x1640a0
4703 #define TM_REG_LIN0_PHY_ADDR 0x164270
4705 #define TM_REG_LIN0_PHY_ADDR_VALID 0x164248
4706 #define TM_REG_LIN0_SCAN_ON 0x1640d0
4708 #define TM_REG_LIN0_SCAN_TIME 0x16403c
4709 #define TM_REG_LIN0_VNIC_UC 0x164128
4711 #define TM_REG_LIN1_LOGIC_ADDR 0x164250
4713 #define TM_REG_LIN1_PHY_ADDR 0x164280
4715 #define TM_REG_LIN1_PHY_ADDR_VALID 0x164258
4717 #define TM_REG_LIN_SETCLR_FIFO_ALFULL_THR 0x164070
4719 #define TM_REG_PCIARB_CRDCNT_VAL 0x164260
4721 #define TM_REG_TIMER_TICK_SIZE 0x16401c
4723 #define TM_REG_TM_CONTEXT_REGION 0x164044
4724 /* [RW 1] Interrupt mask register #0 read/write */
4725 #define TM_REG_TM_INT_MASK 0x1640fc
4726 /* [R 1] Interrupt register #0 read */
4727 #define TM_REG_TM_INT_STS 0x1640f0
4728 /* [RW 7] Parity mask register #0 read/write */
4729 #define TM_REG_TM_PRTY_MASK 0x16410c
4730 /* [R 7] Parity register #0 read */
4731 #define TM_REG_TM_PRTY_STS 0x164100
4732 /* [RC 7] Parity register #0 read clear */
4733 #define TM_REG_TM_PRTY_STS_CLR 0x164104
4734 /* [RW 8] The event id for aggregated interrupt 0 */
4735 #define TSDM_REG_AGG_INT_EVENT_0 0x42038
4736 #define TSDM_REG_AGG_INT_EVENT_1 0x4203c
4737 #define TSDM_REG_AGG_INT_EVENT_2 0x42040
4738 #define TSDM_REG_AGG_INT_EVENT_3 0x42044
4739 #define TSDM_REG_AGG_INT_EVENT_4 0x42048
4740 /* [RW 1] The T bit for aggregated interrupt 0 */
4741 #define TSDM_REG_AGG_INT_T_0 0x420b8
4742 #define TSDM_REG_AGG_INT_T_1 0x420bc
4744 #define TSDM_REG_CFC_RSP_START_ADDR 0x42008
4745 /* [RW 16] The maximum value of the completion counter #0 */
4746 #define TSDM_REG_CMP_COUNTER_MAX0 0x4201c
4748 #define TSDM_REG_CMP_COUNTER_MAX1 0x42020
4750 #define TSDM_REG_CMP_COUNTER_MAX2 0x42024
4752 #define TSDM_REG_CMP_COUNTER_MAX3 0x42028
4755 #define TSDM_REG_CMP_COUNTER_START_ADDR 0x4200c
4756 #define TSDM_REG_ENABLE_IN1 0x42238
4757 #define TSDM_REG_ENABLE_IN2 0x4223c
4758 #define TSDM_REG_ENABLE_OUT1 0x42240
4759 #define TSDM_REG_ENABLE_OUT2 0x42244
4762 #define TSDM_REG_INIT_CREDIT_PXP_CTRL 0x424bc
4764 #define TSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x4227c
4766 #define TSDM_REG_NUM_OF_PKT_END_MSG 0x42274
4768 #define TSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x42278
4769 /* [ST 32] The number of commands received in queue 0 */
4770 #define TSDM_REG_NUM_OF_Q0_CMD 0x42248
4772 #define TSDM_REG_NUM_OF_Q10_CMD 0x4226c
4774 #define TSDM_REG_NUM_OF_Q11_CMD 0x42270
4776 #define TSDM_REG_NUM_OF_Q1_CMD 0x4224c
4778 #define TSDM_REG_NUM_OF_Q3_CMD 0x42250
4780 #define TSDM_REG_NUM_OF_Q4_CMD 0x42254
4782 #define TSDM_REG_NUM_OF_Q5_CMD 0x42258
4784 #define TSDM_REG_NUM_OF_Q6_CMD 0x4225c
4786 #define TSDM_REG_NUM_OF_Q7_CMD 0x42260
4788 #define TSDM_REG_NUM_OF_Q8_CMD 0x42264
4790 #define TSDM_REG_NUM_OF_Q9_CMD 0x42268
4792 #define TSDM_REG_PCK_END_MSG_START_ADDR 0x42014
4794 #define TSDM_REG_Q_COUNTER_START_ADDR 0x42010
4796 #define TSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x42548
4798 #define TSDM_REG_SYNC_PARSER_EMPTY 0x42550
4800 #define TSDM_REG_SYNC_SYNC_EMPTY 0x42558
4803 #define TSDM_REG_TIMER_TICK 0x42000
4804 /* [RW 32] Interrupt mask register #0 read/write */
4805 #define TSDM_REG_TSDM_INT_MASK_0 0x4229c
4806 #define TSDM_REG_TSDM_INT_MASK_1 0x422ac
4807 /* [R 32] Interrupt register #0 read */
4808 #define TSDM_REG_TSDM_INT_STS_0 0x42290
4809 #define TSDM_REG_TSDM_INT_STS_1 0x422a0
4810 /* [RW 11] Parity mask register #0 read/write */
4811 #define TSDM_REG_TSDM_PRTY_MASK 0x422bc
4812 /* [R 11] Parity register #0 read */
4813 #define TSDM_REG_TSDM_PRTY_STS 0x422b0
4814 /* [RC 11] Parity register #0 read clear */
4815 #define TSDM_REG_TSDM_PRTY_STS_CLR 0x422b4
4817 #define TSEM_REG_ARB_CYCLE_SIZE 0x180034
4818 /* [RW 3] The source that is associated with arbitration element 0. Source
4819 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4821 #define TSEM_REG_ARB_ELEMENT0 0x180020
4823 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4826 #define TSEM_REG_ARB_ELEMENT1 0x180024
4828 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4832 #define TSEM_REG_ARB_ELEMENT2 0x180028
4834 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4839 #define TSEM_REG_ARB_ELEMENT3 0x18002c
4841 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4847 #define TSEM_REG_ARB_ELEMENT4 0x180030
4848 #define TSEM_REG_ENABLE_IN 0x1800a4
4849 #define TSEM_REG_ENABLE_OUT 0x1800a8
4854 #define TSEM_REG_FAST_MEMORY 0x1a0000
4857 #define TSEM_REG_FIC0_DISABLE 0x180224
4860 #define TSEM_REG_FIC1_DISABLE 0x180234
4863 #define TSEM_REG_INT_TABLE 0x180400
4866 #define TSEM_REG_MSG_NUM_FIC0 0x180000
4869 #define TSEM_REG_MSG_NUM_FIC1 0x180004
4872 #define TSEM_REG_MSG_NUM_FOC0 0x180008
4875 #define TSEM_REG_MSG_NUM_FOC1 0x18000c
4878 #define TSEM_REG_MSG_NUM_FOC2 0x180010
4881 #define TSEM_REG_MSG_NUM_FOC3 0x180014
4884 #define TSEM_REG_PAS_DISABLE 0x18024c
4886 #define TSEM_REG_PASSIVE_BUFFER 0x181000
4887 /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
4888 #define TSEM_REG_PRAM 0x1c0000
4890 #define TSEM_REG_SLEEP_THREADS_VALID 0x18026c
4892 #define TSEM_REG_SLOW_EXT_STORE_EMPTY 0x1802a0
4894 #define TSEM_REG_THREADS_LIST 0x1802e4
4895 /* [RC 32] Parity register #0 read clear */
4896 #define TSEM_REG_TSEM_PRTY_STS_CLR_0 0x180118
4897 #define TSEM_REG_TSEM_PRTY_STS_CLR_1 0x180128
4898 /* [RW 3] The arbitration scheme of time_slot 0 */
4899 #define TSEM_REG_TS_0_AS 0x180038
4901 #define TSEM_REG_TS_10_AS 0x180060
4903 #define TSEM_REG_TS_11_AS 0x180064
4905 #define TSEM_REG_TS_12_AS 0x180068
4907 #define TSEM_REG_TS_13_AS 0x18006c
4909 #define TSEM_REG_TS_14_AS 0x180070
4911 #define TSEM_REG_TS_15_AS 0x180074
4913 #define TSEM_REG_TS_16_AS 0x180078
4915 #define TSEM_REG_TS_17_AS 0x18007c
4917 #define TSEM_REG_TS_18_AS 0x180080
4919 #define TSEM_REG_TS_1_AS 0x18003c
4921 #define TSEM_REG_TS_2_AS 0x180040
4923 #define TSEM_REG_TS_3_AS 0x180044
4925 #define TSEM_REG_TS_4_AS 0x180048
4927 #define TSEM_REG_TS_5_AS 0x18004c
4929 #define TSEM_REG_TS_6_AS 0x180050
4931 #define TSEM_REG_TS_7_AS 0x180054
4933 #define TSEM_REG_TS_8_AS 0x180058
4935 #define TSEM_REG_TS_9_AS 0x18005c
4936 /* [RW 32] Interrupt mask register #0 read/write */
4937 #define TSEM_REG_TSEM_INT_MASK_0 0x180100
4938 #define TSEM_REG_TSEM_INT_MASK_1 0x180110
4939 /* [R 32] Interrupt register #0 read */
4940 #define TSEM_REG_TSEM_INT_STS_0 0x1800f4
4941 #define TSEM_REG_TSEM_INT_STS_1 0x180104
4942 /* [RW 32] Parity mask register #0 read/write */
4943 #define TSEM_REG_TSEM_PRTY_MASK_0 0x180120
4944 #define TSEM_REG_TSEM_PRTY_MASK_1 0x180130
4945 /* [R 32] Parity register #0 read */
4946 #define TSEM_REG_TSEM_PRTY_STS_0 0x180114
4947 #define TSEM_REG_TSEM_PRTY_STS_1 0x180124
4948 /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
4950 #define TSEM_REG_VFPF_ERR_NUM 0x180380
4953 * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
4955 #define UCM_REG_AG_CTX 0xe2000
4957 #define UCM_REG_CAM_OCCUP 0xe0170
4958 /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4961 #define UCM_REG_CDU_AG_RD_IFEN 0xe0038
4962 /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4965 #define UCM_REG_CDU_AG_WR_IFEN 0xe0034
4966 /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4969 #define UCM_REG_CDU_SM_RD_IFEN 0xe0040
4970 /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4973 #define UCM_REG_CDU_SM_WR_IFEN 0xe003c
4977 #define UCM_REG_CFC_INIT_CRD 0xe0204
4978 /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4981 #define UCM_REG_CP_WEIGHT 0xe00c4
4982 /* [RW 1] Input csem Interface enable. If 0 - the valid input is
4985 #define UCM_REG_CSEM_IFEN 0xe0028
4988 #define UCM_REG_CSEM_LENGTH_MIS 0xe0160
4989 /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4992 #define UCM_REG_CSEM_WEIGHT 0xe00b8
4993 /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
4996 #define UCM_REG_DORQ_IFEN 0xe0030
4999 #define UCM_REG_DORQ_LENGTH_MIS 0xe0168
5000 /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
5003 #define UCM_REG_DORQ_WEIGHT 0xe00c0
5005 #define UCM_REG_ERR_EVNT_ID 0xe00a4
5007 #define UCM_REG_ERR_UCM_HDR 0xe00a0
5009 #define UCM_REG_EXPR_EVNT_ID 0xe00a8
5013 #define UCM_REG_FIC0_INIT_CRD 0xe020c
5017 #define UCM_REG_FIC1_INIT_CRD 0xe0210
5018 /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
5022 #define UCM_REG_GR_ARB_TYPE 0xe0144
5023 /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
5026 #define UCM_REG_GR_LD0_PR 0xe014c
5027 /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
5030 #define UCM_REG_GR_LD1_PR 0xe0150
5032 #define UCM_REG_INV_CFLG_Q 0xe00e4
5036 of these data in the STORM context is always 0. Index _i stands for the
5038 #define UCM_REG_N_SM_CTX_LD_0 0xe0054
5039 #define UCM_REG_N_SM_CTX_LD_1 0xe0058
5040 #define UCM_REG_N_SM_CTX_LD_2 0xe005c
5041 #define UCM_REG_N_SM_CTX_LD_3 0xe0060
5042 #define UCM_REG_N_SM_CTX_LD_4 0xe0064
5043 #define UCM_REG_N_SM_CTX_LD_5 0xe0068
5044 #define UCM_REG_PHYS_QNUM0_0 0xe0110
5045 #define UCM_REG_PHYS_QNUM0_1 0xe0114
5046 #define UCM_REG_PHYS_QNUM1_0 0xe0118
5047 #define UCM_REG_PHYS_QNUM1_1 0xe011c
5048 #define UCM_REG_PHYS_QNUM2_0 0xe0120
5049 #define UCM_REG_PHYS_QNUM2_1 0xe0124
5050 #define UCM_REG_PHYS_QNUM3_0 0xe0128
5051 #define UCM_REG_PHYS_QNUM3_1 0xe012c
5053 #define UCM_REG_STOP_EVNT_ID 0xe00ac
5056 #define UCM_REG_STORM_LENGTH_MIS 0xe0154
5057 /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
5060 #define UCM_REG_STORM_UCM_IFEN 0xe0010
5061 /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
5064 #define UCM_REG_STORM_WEIGHT 0xe00b0
5068 #define UCM_REG_TM_INIT_CRD 0xe021c
5070 #define UCM_REG_TM_UCM_HDR 0xe009c
5071 /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
5074 #define UCM_REG_TM_UCM_IFEN 0xe001c
5075 /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
5078 #define UCM_REG_TM_WEIGHT 0xe00d4
5079 /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
5082 #define UCM_REG_TSEM_IFEN 0xe0024
5085 #define UCM_REG_TSEM_LENGTH_MIS 0xe015c
5086 /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
5089 #define UCM_REG_TSEM_WEIGHT 0xe00b4
5090 /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
5093 #define UCM_REG_UCM_CFC_IFEN 0xe0044
5094 /* [RW 11] Interrupt mask register #0 read/write */
5095 #define UCM_REG_UCM_INT_MASK 0xe01d4
5096 /* [R 11] Interrupt register #0 read */
5097 #define UCM_REG_UCM_INT_STS 0xe01c8
5098 /* [RW 27] Parity mask register #0 read/write */
5099 #define UCM_REG_UCM_PRTY_MASK 0xe01e4
5100 /* [R 27] Parity register #0 read */
5101 #define UCM_REG_UCM_PRTY_STS 0xe01d8
5102 /* [RC 27] Parity register #0 read clear */
5103 #define UCM_REG_UCM_PRTY_STS_CLR 0xe01dc
5104 /* [RW 2] The size of AG context region 0 in REG-pairs. Designates the MS
5105 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
5108 #define UCM_REG_UCM_REG0_SZ 0xe00dc
5109 /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
5112 #define UCM_REG_UCM_STORM0_IFEN 0xe0004
5113 /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
5116 #define UCM_REG_UCM_STORM1_IFEN 0xe0008
5117 /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
5120 #define UCM_REG_UCM_TM_IFEN 0xe0020
5121 /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
5124 #define UCM_REG_UCM_UQM_IFEN 0xe000c
5126 #define UCM_REG_UCM_UQM_USE_Q 0xe00d8
5130 #define UCM_REG_UQM_INIT_CRD 0xe0220
5131 /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
5134 #define UCM_REG_UQM_P_WEIGHT 0xe00cc
5135 /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
5138 #define UCM_REG_UQM_S_WEIGHT 0xe00d0
5140 #define UCM_REG_UQM_UCM_HDR_P 0xe0094
5142 #define UCM_REG_UQM_UCM_HDR_S 0xe0098
5143 /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
5146 #define UCM_REG_UQM_UCM_IFEN 0xe0014
5147 /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
5150 #define UCM_REG_USDM_IFEN 0xe0018
5153 #define UCM_REG_USDM_LENGTH_MIS 0xe0158
5154 /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
5157 #define UCM_REG_USDM_WEIGHT 0xe00c8
5158 /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
5161 #define UCM_REG_XSEM_IFEN 0xe002c
5164 #define UCM_REG_XSEM_LENGTH_MIS 0xe0164
5165 /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
5168 #define UCM_REG_XSEM_WEIGHT 0xe00bc
5170 mechanism. The fields are:[5:0] - message length; 14:6] - message
5172 #define UCM_REG_XX_DESCR_TABLE 0xe0280
5175 #define UCM_REG_XX_FREE 0xe016c
5180 #define UCM_REG_XX_INIT_CRD 0xe0224
5183 #define UCM_REG_XX_MSG_NUM 0xe0228
5185 #define UCM_REG_XX_OVFL_EVNT_ID 0xe004c
5187 The fields are: [4:0] - tail pointer; 10:5] - Link List size; 15:11] -
5189 #define UCM_REG_XX_TABLE 0xe0300
5190 #define UMAC_COMMAND_CONFIG_REG_HD_ENA (0x1<<10)
5191 #define UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE (0x1<<28)
5192 #define UMAC_COMMAND_CONFIG_REG_LOOP_ENA (0x1<<15)
5193 #define UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK (0x1<<24)
5194 #define UMAC_COMMAND_CONFIG_REG_PAD_EN (0x1<<5)
5195 #define UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE (0x1<<8)
5196 #define UMAC_COMMAND_CONFIG_REG_PROMIS_EN (0x1<<4)
5197 #define UMAC_COMMAND_CONFIG_REG_RX_ENA (0x1<<1)
5198 #define UMAC_COMMAND_CONFIG_REG_SW_RESET (0x1<<13)
5199 #define UMAC_COMMAND_CONFIG_REG_TX_ENA (0x1<<0)
5200 #define UMAC_REG_COMMAND_CONFIG 0x8
5204 #define UMAC_REG_EEE_WAKE_TIMER 0x6c
5205 /* [RW 32] Register Bit 0 refers to Bit 16 of the MAC address; Bit 1 refers
5207 #define UMAC_REG_MAC_ADDR0 0xc
5208 /* [RW 16] Register Bit 0 refers to Bit 0 of the MAC address; Register Bit 1
5210 #define UMAC_REG_MAC_ADDR1 0x10
5213 #define UMAC_REG_MAXFR 0x14
5214 #define UMAC_REG_UMAC_EEE_CTRL 0x64
5215 #define UMAC_UMAC_EEE_CTRL_REG_EEE_EN (0x1<<3)
5216 /* [RW 8] The event id for aggregated interrupt 0 */
5217 #define USDM_REG_AGG_INT_EVENT_0 0xc4038
5218 #define USDM_REG_AGG_INT_EVENT_1 0xc403c
5219 #define USDM_REG_AGG_INT_EVENT_2 0xc4040
5220 #define USDM_REG_AGG_INT_EVENT_4 0xc4048
5221 #define USDM_REG_AGG_INT_EVENT_5 0xc404c
5222 #define USDM_REG_AGG_INT_EVENT_6 0xc4050
5223 /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
5225 #define USDM_REG_AGG_INT_MODE_0 0xc41b8
5226 #define USDM_REG_AGG_INT_MODE_1 0xc41bc
5227 #define USDM_REG_AGG_INT_MODE_4 0xc41c8
5228 #define USDM_REG_AGG_INT_MODE_5 0xc41cc
5229 #define USDM_REG_AGG_INT_MODE_6 0xc41d0
5231 #define USDM_REG_AGG_INT_T_5 0xc40cc
5232 #define USDM_REG_AGG_INT_T_6 0xc40d0
5234 #define USDM_REG_CFC_RSP_START_ADDR 0xc4008
5235 /* [RW 16] The maximum value of the completion counter #0 */
5236 #define USDM_REG_CMP_COUNTER_MAX0 0xc401c
5238 #define USDM_REG_CMP_COUNTER_MAX1 0xc4020
5240 #define USDM_REG_CMP_COUNTER_MAX2 0xc4024
5242 #define USDM_REG_CMP_COUNTER_MAX3 0xc4028
5245 #define USDM_REG_CMP_COUNTER_START_ADDR 0xc400c
5246 #define USDM_REG_ENABLE_IN1 0xc4238
5247 #define USDM_REG_ENABLE_IN2 0xc423c
5248 #define USDM_REG_ENABLE_OUT1 0xc4240
5249 #define USDM_REG_ENABLE_OUT2 0xc4244
5252 #define USDM_REG_INIT_CREDIT_PXP_CTRL 0xc44c0
5254 #define USDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc4280
5256 #define USDM_REG_NUM_OF_PKT_END_MSG 0xc4278
5258 #define USDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc427c
5259 /* [ST 32] The number of commands received in queue 0 */
5260 #define USDM_REG_NUM_OF_Q0_CMD 0xc4248
5262 #define USDM_REG_NUM_OF_Q10_CMD 0xc4270
5264 #define USDM_REG_NUM_OF_Q11_CMD 0xc4274
5266 #define USDM_REG_NUM_OF_Q1_CMD 0xc424c
5268 #define USDM_REG_NUM_OF_Q2_CMD 0xc4250
5270 #define USDM_REG_NUM_OF_Q3_CMD 0xc4254
5272 #define USDM_REG_NUM_OF_Q4_CMD 0xc4258
5274 #define USDM_REG_NUM_OF_Q5_CMD 0xc425c
5276 #define USDM_REG_NUM_OF_Q6_CMD 0xc4260
5278 #define USDM_REG_NUM_OF_Q7_CMD 0xc4264
5280 #define USDM_REG_NUM_OF_Q8_CMD 0xc4268
5282 #define USDM_REG_NUM_OF_Q9_CMD 0xc426c
5284 #define USDM_REG_PCK_END_MSG_START_ADDR 0xc4014
5286 #define USDM_REG_Q_COUNTER_START_ADDR 0xc4010
5288 #define USDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc4550
5290 #define USDM_REG_SYNC_PARSER_EMPTY 0xc4558
5292 #define USDM_REG_SYNC_SYNC_EMPTY 0xc4560
5295 #define USDM_REG_TIMER_TICK 0xc4000
5296 /* [RW 32] Interrupt mask register #0 read/write */
5297 #define USDM_REG_USDM_INT_MASK_0 0xc42a0
5298 #define USDM_REG_USDM_INT_MASK_1 0xc42b0
5299 /* [R 32] Interrupt register #0 read */
5300 #define USDM_REG_USDM_INT_STS_0 0xc4294
5301 #define USDM_REG_USDM_INT_STS_1 0xc42a4
5302 /* [RW 11] Parity mask register #0 read/write */
5303 #define USDM_REG_USDM_PRTY_MASK 0xc42c0
5304 /* [R 11] Parity register #0 read */
5305 #define USDM_REG_USDM_PRTY_STS 0xc42b4
5306 /* [RC 11] Parity register #0 read clear */
5307 #define USDM_REG_USDM_PRTY_STS_CLR 0xc42b8
5309 #define USEM_REG_ARB_CYCLE_SIZE 0x300034
5310 /* [RW 3] The source that is associated with arbitration element 0. Source
5311 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5313 #define USEM_REG_ARB_ELEMENT0 0x300020
5315 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5318 #define USEM_REG_ARB_ELEMENT1 0x300024
5320 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5324 #define USEM_REG_ARB_ELEMENT2 0x300028
5326 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5331 #define USEM_REG_ARB_ELEMENT3 0x30002c
5333 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5339 #define USEM_REG_ARB_ELEMENT4 0x300030
5340 #define USEM_REG_ENABLE_IN 0x3000a4
5341 #define USEM_REG_ENABLE_OUT 0x3000a8
5346 #define USEM_REG_FAST_MEMORY 0x320000
5349 #define USEM_REG_FIC0_DISABLE 0x300224
5352 #define USEM_REG_FIC1_DISABLE 0x300234
5355 #define USEM_REG_INT_TABLE 0x300400
5358 #define USEM_REG_MSG_NUM_FIC0 0x300000
5361 #define USEM_REG_MSG_NUM_FIC1 0x300004
5364 #define USEM_REG_MSG_NUM_FOC0 0x300008
5367 #define USEM_REG_MSG_NUM_FOC1 0x30000c
5370 #define USEM_REG_MSG_NUM_FOC2 0x300010
5373 #define USEM_REG_MSG_NUM_FOC3 0x300014
5376 #define USEM_REG_PAS_DISABLE 0x30024c
5378 #define USEM_REG_PASSIVE_BUFFER 0x302000
5379 /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5380 #define USEM_REG_PRAM 0x340000
5382 #define USEM_REG_SLEEP_THREADS_VALID 0x30026c
5384 #define USEM_REG_SLOW_EXT_STORE_EMPTY 0x3002a0
5386 #define USEM_REG_THREADS_LIST 0x3002e4
5387 /* [RW 3] The arbitration scheme of time_slot 0 */
5388 #define USEM_REG_TS_0_AS 0x300038
5390 #define USEM_REG_TS_10_AS 0x300060
5392 #define USEM_REG_TS_11_AS 0x300064
5394 #define USEM_REG_TS_12_AS 0x300068
5396 #define USEM_REG_TS_13_AS 0x30006c
5398 #define USEM_REG_TS_14_AS 0x300070
5400 #define USEM_REG_TS_15_AS 0x300074
5402 #define USEM_REG_TS_16_AS 0x300078
5404 #define USEM_REG_TS_17_AS 0x30007c
5406 #define USEM_REG_TS_18_AS 0x300080
5408 #define USEM_REG_TS_1_AS 0x30003c
5410 #define USEM_REG_TS_2_AS 0x300040
5412 #define USEM_REG_TS_3_AS 0x300044
5414 #define USEM_REG_TS_4_AS 0x300048
5416 #define USEM_REG_TS_5_AS 0x30004c
5418 #define USEM_REG_TS_6_AS 0x300050
5420 #define USEM_REG_TS_7_AS 0x300054
5422 #define USEM_REG_TS_8_AS 0x300058
5424 #define USEM_REG_TS_9_AS 0x30005c
5425 /* [RW 32] Interrupt mask register #0 read/write */
5426 #define USEM_REG_USEM_INT_MASK_0 0x300110
5427 #define USEM_REG_USEM_INT_MASK_1 0x300120
5428 /* [R 32] Interrupt register #0 read */
5429 #define USEM_REG_USEM_INT_STS_0 0x300104
5430 #define USEM_REG_USEM_INT_STS_1 0x300114
5431 /* [RW 32] Parity mask register #0 read/write */
5432 #define USEM_REG_USEM_PRTY_MASK_0 0x300130
5433 #define USEM_REG_USEM_PRTY_MASK_1 0x300140
5434 /* [R 32] Parity register #0 read */
5435 #define USEM_REG_USEM_PRTY_STS_0 0x300124
5436 #define USEM_REG_USEM_PRTY_STS_1 0x300134
5437 /* [RC 32] Parity register #0 read clear */
5438 #define USEM_REG_USEM_PRTY_STS_CLR_0 0x300128
5439 #define USEM_REG_USEM_PRTY_STS_CLR_1 0x300138
5440 /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5442 #define USEM_REG_VFPF_ERR_NUM 0x300380
5443 #define VFC_MEMORIES_RST_REG_CAM_RST (0x1<<0)
5444 #define VFC_MEMORIES_RST_REG_RAM_RST (0x1<<1)
5445 #define VFC_REG_MEMORIES_RST 0x1943c
5448 * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
5450 #define XCM_REG_AG_CTX 0x28000
5452 #define XCM_REG_AUX1_Q 0x20134
5454 #define XCM_REG_AUX_CNT_FLG_Q_19 0x201b0
5456 #define XCM_REG_CAM_OCCUP 0x20244
5457 /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
5460 #define XCM_REG_CDU_AG_RD_IFEN 0x20044
5461 /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
5464 #define XCM_REG_CDU_AG_WR_IFEN 0x20040
5465 /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
5468 #define XCM_REG_CDU_SM_RD_IFEN 0x2004c
5469 /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
5472 #define XCM_REG_CDU_SM_WR_IFEN 0x20048
5476 #define XCM_REG_CFC_INIT_CRD 0x20404
5477 /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
5480 #define XCM_REG_CP_WEIGHT 0x200dc
5481 /* [RW 1] Input csem Interface enable. If 0 - the valid input is
5484 #define XCM_REG_CSEM_IFEN 0x20028
5487 #define XCM_REG_CSEM_LENGTH_MIS 0x20228
5488 /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
5491 #define XCM_REG_CSEM_WEIGHT 0x200c4
5492 /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
5495 #define XCM_REG_DORQ_IFEN 0x20030
5498 #define XCM_REG_DORQ_LENGTH_MIS 0x20230
5499 /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
5502 #define XCM_REG_DORQ_WEIGHT 0x200cc
5504 #define XCM_REG_ERR_EVNT_ID 0x200b0
5506 #define XCM_REG_ERR_XCM_HDR 0x200ac
5508 #define XCM_REG_EXPR_EVNT_ID 0x200b4
5512 #define XCM_REG_FIC0_INIT_CRD 0x2040c
5516 #define XCM_REG_FIC1_INIT_CRD 0x20410
5517 #define XCM_REG_GLB_DEL_ACK_MAX_CNT_0 0x20118
5518 #define XCM_REG_GLB_DEL_ACK_MAX_CNT_1 0x2011c
5519 #define XCM_REG_GLB_DEL_ACK_TMR_VAL_0 0x20108
5520 #define XCM_REG_GLB_DEL_ACK_TMR_VAL_1 0x2010c
5521 /* [RW 1] Arbitratiojn between Input Arbiter groups: 0 - fair Round-Robin; 1
5525 #define XCM_REG_GR_ARB_TYPE 0x2020c
5526 /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
5529 #define XCM_REG_GR_LD0_PR 0x20214
5530 /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
5533 #define XCM_REG_GR_LD1_PR 0x20218
5534 /* [RW 1] Input nig0 Interface enable. If 0 - the valid input is
5537 #define XCM_REG_NIG0_IFEN 0x20038
5540 #define XCM_REG_NIG0_LENGTH_MIS 0x20238
5541 /* [RW 3] The weight of the input nig0 in the WRR mechanism. 0 stands for
5544 #define XCM_REG_NIG0_WEIGHT 0x200d4
5545 /* [RW 1] Input nig1 Interface enable. If 0 - the valid input is
5548 #define XCM_REG_NIG1_IFEN 0x2003c
5551 #define XCM_REG_NIG1_LENGTH_MIS 0x2023c
5555 of these data in the STORM context is always 0. Index _i stands for the
5557 #define XCM_REG_N_SM_CTX_LD_0 0x20060
5558 #define XCM_REG_N_SM_CTX_LD_1 0x20064
5559 #define XCM_REG_N_SM_CTX_LD_2 0x20068
5560 #define XCM_REG_N_SM_CTX_LD_3 0x2006c
5561 #define XCM_REG_N_SM_CTX_LD_4 0x20070
5562 #define XCM_REG_N_SM_CTX_LD_5 0x20074
5563 /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
5566 #define XCM_REG_PBF_IFEN 0x20034
5569 #define XCM_REG_PBF_LENGTH_MIS 0x20234
5570 /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
5573 #define XCM_REG_PBF_WEIGHT 0x200d0
5574 #define XCM_REG_PHYS_QNUM3_0 0x20100
5575 #define XCM_REG_PHYS_QNUM3_1 0x20104
5577 #define XCM_REG_STOP_EVNT_ID 0x200b8
5580 #define XCM_REG_STORM_LENGTH_MIS 0x2021c
5581 /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
5584 #define XCM_REG_STORM_WEIGHT 0x200bc
5585 /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
5588 #define XCM_REG_STORM_XCM_IFEN 0x20010
5592 #define XCM_REG_TM_INIT_CRD 0x2041c
5593 /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
5596 #define XCM_REG_TM_WEIGHT 0x200ec
5598 #define XCM_REG_TM_XCM_HDR 0x200a8
5599 /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
5602 #define XCM_REG_TM_XCM_IFEN 0x2001c
5603 /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
5606 #define XCM_REG_TSEM_IFEN 0x20024
5609 #define XCM_REG_TSEM_LENGTH_MIS 0x20224
5610 /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
5613 #define XCM_REG_TSEM_WEIGHT 0x200c0
5615 #define XCM_REG_UNA_GT_NXT_Q 0x20120
5616 /* [RW 1] Input usem Interface enable. If 0 - the valid input is
5619 #define XCM_REG_USEM_IFEN 0x2002c
5622 #define XCM_REG_USEM_LENGTH_MIS 0x2022c
5623 /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
5626 #define XCM_REG_USEM_WEIGHT 0x200c8
5627 #define XCM_REG_WU_DA_CNT_CMD00 0x201d4
5628 #define XCM_REG_WU_DA_CNT_CMD01 0x201d8
5629 #define XCM_REG_WU_DA_CNT_CMD10 0x201dc
5630 #define XCM_REG_WU_DA_CNT_CMD11 0x201e0
5631 #define XCM_REG_WU_DA_CNT_UPD_VAL00 0x201e4
5632 #define XCM_REG_WU_DA_CNT_UPD_VAL01 0x201e8
5633 #define XCM_REG_WU_DA_CNT_UPD_VAL10 0x201ec
5634 #define XCM_REG_WU_DA_CNT_UPD_VAL11 0x201f0
5635 #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00 0x201c4
5636 #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD01 0x201c8
5637 #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD10 0x201cc
5638 #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD11 0x201d0
5639 /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
5642 #define XCM_REG_XCM_CFC_IFEN 0x20050
5643 /* [RW 14] Interrupt mask register #0 read/write */
5644 #define XCM_REG_XCM_INT_MASK 0x202b4
5645 /* [R 14] Interrupt register #0 read */
5646 #define XCM_REG_XCM_INT_STS 0x202a8
5647 /* [RW 30] Parity mask register #0 read/write */
5648 #define XCM_REG_XCM_PRTY_MASK 0x202c4
5649 /* [R 30] Parity register #0 read */
5650 #define XCM_REG_XCM_PRTY_STS 0x202b8
5651 /* [RC 30] Parity register #0 read clear */
5652 #define XCM_REG_XCM_PRTY_STS_CLR 0x202bc
5654 /* [RW 4] The size of AG context region 0 in REG-pairs. Designates the MS
5655 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
5658 #define XCM_REG_XCM_REG0_SZ 0x200f4
5659 /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
5662 #define XCM_REG_XCM_STORM0_IFEN 0x20004
5663 /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
5666 #define XCM_REG_XCM_STORM1_IFEN 0x20008
5667 /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
5670 #define XCM_REG_XCM_TM_IFEN 0x20020
5671 /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
5674 #define XCM_REG_XCM_XQM_IFEN 0x2000c
5676 #define XCM_REG_XCM_XQM_USE_Q 0x200f0
5678 #define XCM_REG_XQM_BYP_ACT_UPD 0x200fc
5682 #define XCM_REG_XQM_INIT_CRD 0x20420
5683 /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
5686 #define XCM_REG_XQM_P_WEIGHT 0x200e4
5687 /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
5690 #define XCM_REG_XQM_S_WEIGHT 0x200e8
5692 #define XCM_REG_XQM_XCM_HDR_P 0x200a0
5694 #define XCM_REG_XQM_XCM_HDR_S 0x200a4
5695 /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
5698 #define XCM_REG_XQM_XCM_IFEN 0x20014
5699 /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
5702 #define XCM_REG_XSDM_IFEN 0x20018
5705 #define XCM_REG_XSDM_LENGTH_MIS 0x20220
5706 /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
5709 #define XCM_REG_XSDM_WEIGHT 0x200e0
5711 mechanism. The fields are: [5:0] - message length; 11:6] - message
5713 #define XCM_REG_XX_DESCR_TABLE 0x20480
5716 #define XCM_REG_XX_FREE 0x20240
5722 #define XCM_REG_XX_INIT_CRD 0x20424
5725 #define XCM_REG_XX_MSG_NUM 0x20428
5727 #define XCM_REG_XX_OVFL_EVNT_ID 0x20058
5728 #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS (0x1<<0)
5729 #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS (0x1<<1)
5730 #define XMAC_CTRL_REG_LINE_LOCAL_LPBK (0x1<<2)
5731 #define XMAC_CTRL_REG_RX_EN (0x1<<1)
5732 #define XMAC_CTRL_REG_SOFT_RESET (0x1<<6)
5733 #define XMAC_CTRL_REG_TX_EN (0x1<<0)
5734 #define XMAC_CTRL_REG_XLGMII_ALIGN_ENB (0x1<<7)
5735 #define XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN (0x1<<18)
5736 #define XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN (0x1<<17)
5737 #define XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON (0x1<<1)
5738 #define XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN (0x1<<0)
5739 #define XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN (0x1<<3)
5740 #define XMAC_PFC_CTRL_HI_REG_RX_PFC_EN (0x1<<4)
5741 #define XMAC_PFC_CTRL_HI_REG_TX_PFC_EN (0x1<<5)
5742 #define XMAC_REG_CLEAR_RX_LSS_STATUS 0x60
5743 #define XMAC_REG_CTRL 0
5746 #define XMAC_REG_CTRL_SA_HI 0x2c
5749 #define XMAC_REG_CTRL_SA_LO 0x28
5750 #define XMAC_REG_EEE_CTRL 0xd8
5751 #define XMAC_REG_EEE_TIMERS_HI 0xe4
5752 #define XMAC_REG_PAUSE_CTRL 0x68
5753 #define XMAC_REG_PFC_CTRL 0x70
5754 #define XMAC_REG_PFC_CTRL_HI 0x74
5755 #define XMAC_REG_RX_LSS_CTRL 0x50
5756 #define XMAC_REG_RX_LSS_STATUS 0x58
5759 #define XMAC_REG_RX_MAX_SIZE 0x40
5760 #define XMAC_REG_TX_CTRL 0x20
5761 #define XMAC_RX_LSS_CTRL_REG_LOCAL_FAULT_DISABLE (0x1<<0)
5762 #define XMAC_RX_LSS_CTRL_REG_REMOTE_FAULT_DISABLE (0x1<<1)
5764 The fields are:[4:0] - tail pointer; 9:5] - Link List size; 14:10] -
5766 #define XCM_REG_XX_TABLE 0x20500
5767 /* [RW 8] The event id for aggregated interrupt 0 */
5768 #define XSDM_REG_AGG_INT_EVENT_0 0x166038
5769 #define XSDM_REG_AGG_INT_EVENT_1 0x16603c
5770 #define XSDM_REG_AGG_INT_EVENT_10 0x166060
5771 #define XSDM_REG_AGG_INT_EVENT_11 0x166064
5772 #define XSDM_REG_AGG_INT_EVENT_12 0x166068
5773 #define XSDM_REG_AGG_INT_EVENT_13 0x16606c
5774 #define XSDM_REG_AGG_INT_EVENT_14 0x166070
5775 #define XSDM_REG_AGG_INT_EVENT_2 0x166040
5776 #define XSDM_REG_AGG_INT_EVENT_3 0x166044
5777 #define XSDM_REG_AGG_INT_EVENT_4 0x166048
5778 #define XSDM_REG_AGG_INT_EVENT_5 0x16604c
5779 #define XSDM_REG_AGG_INT_EVENT_6 0x166050
5780 #define XSDM_REG_AGG_INT_EVENT_7 0x166054
5781 #define XSDM_REG_AGG_INT_EVENT_8 0x166058
5782 #define XSDM_REG_AGG_INT_EVENT_9 0x16605c
5783 /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
5785 #define XSDM_REG_AGG_INT_MODE_0 0x1661b8
5786 #define XSDM_REG_AGG_INT_MODE_1 0x1661bc
5788 #define XSDM_REG_CFC_RSP_START_ADDR 0x166008
5789 /* [RW 16] The maximum value of the completion counter #0 */
5790 #define XSDM_REG_CMP_COUNTER_MAX0 0x16601c
5792 #define XSDM_REG_CMP_COUNTER_MAX1 0x166020
5794 #define XSDM_REG_CMP_COUNTER_MAX2 0x166024
5796 #define XSDM_REG_CMP_COUNTER_MAX3 0x166028
5799 #define XSDM_REG_CMP_COUNTER_START_ADDR 0x16600c
5800 #define XSDM_REG_ENABLE_IN1 0x166238
5801 #define XSDM_REG_ENABLE_IN2 0x16623c
5802 #define XSDM_REG_ENABLE_OUT1 0x166240
5803 #define XSDM_REG_ENABLE_OUT2 0x166244
5806 #define XSDM_REG_INIT_CREDIT_PXP_CTRL 0x1664bc
5808 #define XSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x16627c
5810 #define XSDM_REG_NUM_OF_PKT_END_MSG 0x166274
5812 #define XSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x166278
5813 /* [ST 32] The number of commands received in queue 0 */
5814 #define XSDM_REG_NUM_OF_Q0_CMD 0x166248
5816 #define XSDM_REG_NUM_OF_Q10_CMD 0x16626c
5818 #define XSDM_REG_NUM_OF_Q11_CMD 0x166270
5820 #define XSDM_REG_NUM_OF_Q1_CMD 0x16624c
5822 #define XSDM_REG_NUM_OF_Q3_CMD 0x166250
5824 #define XSDM_REG_NUM_OF_Q4_CMD 0x166254
5826 #define XSDM_REG_NUM_OF_Q5_CMD 0x166258
5828 #define XSDM_REG_NUM_OF_Q6_CMD 0x16625c
5830 #define XSDM_REG_NUM_OF_Q7_CMD 0x166260
5832 #define XSDM_REG_NUM_OF_Q8_CMD 0x166264
5834 #define XSDM_REG_NUM_OF_Q9_CMD 0x166268
5836 #define XSDM_REG_Q_COUNTER_START_ADDR 0x166010
5839 * bits 4:0 are the T124Param[4:0] */
5840 #define XSDM_REG_OPERATION_GEN 0x1664c4
5842 #define XSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x166548
5844 #define XSDM_REG_SYNC_PARSER_EMPTY 0x166550
5846 #define XSDM_REG_SYNC_SYNC_EMPTY 0x166558
5849 #define XSDM_REG_TIMER_TICK 0x166000
5850 /* [RW 32] Interrupt mask register #0 read/write */
5851 #define XSDM_REG_XSDM_INT_MASK_0 0x16629c
5852 #define XSDM_REG_XSDM_INT_MASK_1 0x1662ac
5853 /* [R 32] Interrupt register #0 read */
5854 #define XSDM_REG_XSDM_INT_STS_0 0x166290
5855 #define XSDM_REG_XSDM_INT_STS_1 0x1662a0
5856 /* [RW 11] Parity mask register #0 read/write */
5857 #define XSDM_REG_XSDM_PRTY_MASK 0x1662bc
5858 /* [R 11] Parity register #0 read */
5859 #define XSDM_REG_XSDM_PRTY_STS 0x1662b0
5860 /* [RC 11] Parity register #0 read clear */
5861 #define XSDM_REG_XSDM_PRTY_STS_CLR 0x1662b4
5863 #define XSEM_REG_ARB_CYCLE_SIZE 0x280034
5864 /* [RW 3] The source that is associated with arbitration element 0. Source
5865 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5867 #define XSEM_REG_ARB_ELEMENT0 0x280020
5869 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5872 #define XSEM_REG_ARB_ELEMENT1 0x280024
5874 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5878 #define XSEM_REG_ARB_ELEMENT2 0x280028
5880 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5885 #define XSEM_REG_ARB_ELEMENT3 0x28002c
5887 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5893 #define XSEM_REG_ARB_ELEMENT4 0x280030
5894 #define XSEM_REG_ENABLE_IN 0x2800a4
5895 #define XSEM_REG_ENABLE_OUT 0x2800a8
5900 #define XSEM_REG_FAST_MEMORY 0x2a0000
5903 #define XSEM_REG_FIC0_DISABLE 0x280224
5906 #define XSEM_REG_FIC1_DISABLE 0x280234
5909 #define XSEM_REG_INT_TABLE 0x280400
5912 #define XSEM_REG_MSG_NUM_FIC0 0x280000
5915 #define XSEM_REG_MSG_NUM_FIC1 0x280004
5918 #define XSEM_REG_MSG_NUM_FOC0 0x280008
5921 #define XSEM_REG_MSG_NUM_FOC1 0x28000c
5924 #define XSEM_REG_MSG_NUM_FOC2 0x280010
5927 #define XSEM_REG_MSG_NUM_FOC3 0x280014
5930 #define XSEM_REG_PAS_DISABLE 0x28024c
5932 #define XSEM_REG_PASSIVE_BUFFER 0x282000
5933 /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5934 #define XSEM_REG_PRAM 0x2c0000
5936 #define XSEM_REG_SLEEP_THREADS_VALID 0x28026c
5938 #define XSEM_REG_SLOW_EXT_STORE_EMPTY 0x2802a0
5940 #define XSEM_REG_THREADS_LIST 0x2802e4
5941 /* [RW 3] The arbitration scheme of time_slot 0 */
5942 #define XSEM_REG_TS_0_AS 0x280038
5944 #define XSEM_REG_TS_10_AS 0x280060
5946 #define XSEM_REG_TS_11_AS 0x280064
5948 #define XSEM_REG_TS_12_AS 0x280068
5950 #define XSEM_REG_TS_13_AS 0x28006c
5952 #define XSEM_REG_TS_14_AS 0x280070
5954 #define XSEM_REG_TS_15_AS 0x280074
5956 #define XSEM_REG_TS_16_AS 0x280078
5958 #define XSEM_REG_TS_17_AS 0x28007c
5960 #define XSEM_REG_TS_18_AS 0x280080
5962 #define XSEM_REG_TS_1_AS 0x28003c
5964 #define XSEM_REG_TS_2_AS 0x280040
5966 #define XSEM_REG_TS_3_AS 0x280044
5968 #define XSEM_REG_TS_4_AS 0x280048
5970 #define XSEM_REG_TS_5_AS 0x28004c
5972 #define XSEM_REG_TS_6_AS 0x280050
5974 #define XSEM_REG_TS_7_AS 0x280054
5976 #define XSEM_REG_TS_8_AS 0x280058
5978 #define XSEM_REG_TS_9_AS 0x28005c
5979 /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5981 #define XSEM_REG_VFPF_ERR_NUM 0x280380
5982 /* [RW 32] Interrupt mask register #0 read/write */
5983 #define XSEM_REG_XSEM_INT_MASK_0 0x280110
5984 #define XSEM_REG_XSEM_INT_MASK_1 0x280120
5985 /* [R 32] Interrupt register #0 read */
5986 #define XSEM_REG_XSEM_INT_STS_0 0x280104
5987 #define XSEM_REG_XSEM_INT_STS_1 0x280114
5988 /* [RW 32] Parity mask register #0 read/write */
5989 #define XSEM_REG_XSEM_PRTY_MASK_0 0x280130
5990 #define XSEM_REG_XSEM_PRTY_MASK_1 0x280140
5991 /* [R 32] Parity register #0 read */
5992 #define XSEM_REG_XSEM_PRTY_STS_0 0x280124
5993 #define XSEM_REG_XSEM_PRTY_STS_1 0x280134
5994 /* [RC 32] Parity register #0 read clear */
5995 #define XSEM_REG_XSEM_PRTY_STS_CLR_0 0x280128
5996 #define XSEM_REG_XSEM_PRTY_STS_CLR_1 0x280138
5998 #define MCPR_NVM_ACCESS_ENABLE_EN (1L<<0)
6000 #define MCPR_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
6001 #define MCPR_NVM_CFG4_FLASH_SIZE (0x7L<<0)
6010 #define BIGMAC_REGISTER_BMAC_CONTROL (0x00<<3)
6011 #define BIGMAC_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
6012 #define BIGMAC_REGISTER_CNT_MAX_SIZE (0x05<<3)
6013 #define BIGMAC_REGISTER_RX_CONTROL (0x21<<3)
6014 #define BIGMAC_REGISTER_RX_LLFC_MSG_FLDS (0x46<<3)
6015 #define BIGMAC_REGISTER_RX_LSS_STATUS (0x43<<3)
6016 #define BIGMAC_REGISTER_RX_MAX_SIZE (0x23<<3)
6017 #define BIGMAC_REGISTER_RX_STAT_GR64 (0x26<<3)
6018 #define BIGMAC_REGISTER_RX_STAT_GRIPJ (0x42<<3)
6019 #define BIGMAC_REGISTER_TX_CONTROL (0x07<<3)
6020 #define BIGMAC_REGISTER_TX_MAX_SIZE (0x09<<3)
6021 #define BIGMAC_REGISTER_TX_PAUSE_THRESHOLD (0x0A<<3)
6022 #define BIGMAC_REGISTER_TX_SOURCE_ADDR (0x08<<3)
6023 #define BIGMAC_REGISTER_TX_STAT_GTBYT (0x20<<3)
6024 #define BIGMAC_REGISTER_TX_STAT_GTPKT (0x0C<<3)
6025 #define BIGMAC2_REGISTER_BMAC_CONTROL (0x00<<3)
6026 #define BIGMAC2_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
6027 #define BIGMAC2_REGISTER_CNT_MAX_SIZE (0x05<<3)
6028 #define BIGMAC2_REGISTER_PFC_CONTROL (0x06<<3)
6029 #define BIGMAC2_REGISTER_RX_CONTROL (0x3A<<3)
6030 #define BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS (0x62<<3)
6031 #define BIGMAC2_REGISTER_RX_LSS_STAT (0x3E<<3)
6032 #define BIGMAC2_REGISTER_RX_MAX_SIZE (0x3C<<3)
6033 #define BIGMAC2_REGISTER_RX_STAT_GR64 (0x40<<3)
6034 #define BIGMAC2_REGISTER_RX_STAT_GRIPJ (0x5f<<3)
6035 #define BIGMAC2_REGISTER_RX_STAT_GRPP (0x51<<3)
6036 #define BIGMAC2_REGISTER_TX_CONTROL (0x1C<<3)
6037 #define BIGMAC2_REGISTER_TX_MAX_SIZE (0x1E<<3)
6038 #define BIGMAC2_REGISTER_TX_PAUSE_CONTROL (0x20<<3)
6039 #define BIGMAC2_REGISTER_TX_SOURCE_ADDR (0x1D<<3)
6040 #define BIGMAC2_REGISTER_TX_STAT_GTBYT (0x39<<3)
6041 #define BIGMAC2_REGISTER_TX_STAT_GTPOK (0x22<<3)
6042 #define BIGMAC2_REGISTER_TX_STAT_GTPP (0x24<<3)
6047 #define EMAC_LED_OVERRIDE (1L<<0)
6049 #define EMAC_MDIO_COMM_COMMAND_ADDRESS (0L<<26)
6054 #define EMAC_MDIO_COMM_DATA (0xffffL<<0)
6058 #define EMAC_MDIO_MODE_CLOCK_CNT (0x3ffL<<16)
6066 #define EMAC_MODE_RESET (1L<<0)
6067 #define EMAC_REG_EMAC_LED 0xc
6068 #define EMAC_REG_EMAC_MAC_MATCH 0x10
6069 #define EMAC_REG_EMAC_MDIO_COMM 0xac
6070 #define EMAC_REG_EMAC_MDIO_MODE 0xb4
6071 #define EMAC_REG_EMAC_MDIO_STATUS 0xb0
6072 #define EMAC_REG_EMAC_MODE 0x0
6073 #define EMAC_REG_EMAC_RX_MODE 0xc8
6074 #define EMAC_REG_EMAC_RX_MTU_SIZE 0x9c
6075 #define EMAC_REG_EMAC_RX_STAT_AC 0x180
6076 #define EMAC_REG_EMAC_RX_STAT_AC_28 0x1f4
6078 #define EMAC_REG_EMAC_TX_MODE 0xbc
6079 #define EMAC_REG_EMAC_TX_STAT_AC 0x280
6081 #define EMAC_REG_RX_PFC_MODE 0x320
6084 #define EMAC_REG_RX_PFC_MODE_TX_EN (1L<<0)
6085 #define EMAC_REG_RX_PFC_PARAM 0x324
6086 #define EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT 0
6088 #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD 0x328
6089 #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT (0xffff<<0)
6090 #define EMAC_REG_RX_PFC_STATS_XOFF_SENT 0x330
6091 #define EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT (0xffff<<0)
6092 #define EMAC_REG_RX_PFC_STATS_XON_RCVD 0x32c
6093 #define EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT (0xffff<<0)
6094 #define EMAC_REG_RX_PFC_STATS_XON_SENT 0x334
6095 #define EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT (0xffff<<0)
6100 #define EMAC_RX_MODE_RESET (1L<<0)
6104 #define EMAC_TX_MODE_RESET (1L<<0)
6105 #define MISC_REGISTERS_GPIO_0 0
6110 #define MISC_REGISTERS_GPIO_FLOAT (0xffL<<24)
6115 #define MISC_REGISTERS_GPIO_INT_OUTPUT_CLR 0
6118 #define MISC_REGISTERS_GPIO_LOW 0
6120 #define MISC_REGISTERS_GPIO_OUTPUT_LOW 0
6123 #define MISC_REGISTERS_RESET_REG_1_CLEAR 0x588
6124 #define MISC_REGISTERS_RESET_REG_1_RST_BRB1 (0x1<<0)
6125 #define MISC_REGISTERS_RESET_REG_1_RST_DORQ (0x1<<19)
6126 #define MISC_REGISTERS_RESET_REG_1_RST_HC (0x1<<29)
6127 #define MISC_REGISTERS_RESET_REG_1_RST_NIG (0x1<<7)
6128 #define MISC_REGISTERS_RESET_REG_1_RST_PXP (0x1<<26)
6129 #define MISC_REGISTERS_RESET_REG_1_RST_PXPV (0x1<<27)
6130 #define MISC_REGISTERS_RESET_REG_1_RST_XSEM (0x1<<22)
6131 #define MISC_REGISTERS_RESET_REG_1_SET 0x584
6132 #define MISC_REGISTERS_RESET_REG_2_CLEAR 0x598
6133 #define MISC_REGISTERS_RESET_REG_2_MSTAT0 (0x1<<24)
6134 #define MISC_REGISTERS_RESET_REG_2_MSTAT1 (0x1<<25)
6135 #define MISC_REGISTERS_RESET_REG_2_PGLC (0x1<<19)
6136 #define MISC_REGISTERS_RESET_REG_2_RST_ATC (0x1<<17)
6137 #define MISC_REGISTERS_RESET_REG_2_RST_BMAC0 (0x1<<0)
6138 #define MISC_REGISTERS_RESET_REG_2_RST_BMAC1 (0x1<<1)
6139 #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0 (0x1<<2)
6140 #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE (0x1<<14)
6141 #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1 (0x1<<3)
6142 #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE (0x1<<15)
6143 #define MISC_REGISTERS_RESET_REG_2_RST_GRC (0x1<<4)
6144 #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B (0x1<<6)
6145 #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE (0x1<<8)
6146 #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU (0x1<<7)
6147 #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE (0x1<<5)
6148 #define MISC_REGISTERS_RESET_REG_2_RST_MDIO (0x1<<13)
6149 #define MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE (0x1<<11)
6150 #define MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO (0x1<<13)
6151 #define MISC_REGISTERS_RESET_REG_2_RST_RBCN (0x1<<9)
6152 #define MISC_REGISTERS_RESET_REG_2_SET 0x594
6153 #define MISC_REGISTERS_RESET_REG_2_UMAC0 (0x1<<20)
6154 #define MISC_REGISTERS_RESET_REG_2_UMAC1 (0x1<<21)
6155 #define MISC_REGISTERS_RESET_REG_2_XMAC (0x1<<22)
6156 #define MISC_REGISTERS_RESET_REG_2_XMAC_SOFT (0x1<<23)
6157 #define MISC_REGISTERS_RESET_REG_3_CLEAR 0x5a8
6158 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ (0x1<<1)
6159 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN (0x1<<2)
6160 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD (0x1<<3)
6161 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW (0x1<<0)
6162 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ (0x1<<5)
6163 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN (0x1<<6)
6164 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD (0x1<<7)
6165 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW (0x1<<4)
6166 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB (0x1<<8)
6167 #define MISC_REGISTERS_RESET_REG_3_SET 0x5a4
6172 #define MISC_REGISTERS_SPIO_FLOAT (0xffL<<24)
6177 #define MISC_REGISTERS_SPIO_OUTPUT_LOW 0
6180 #define MISC_SPIO_FLOAT (0xffL<<24)
6185 #define MISC_SPIO_OUTPUT_LOW 0
6187 #define MISC_SPIO_SPIO4 0x10
6188 #define MISC_SPIO_SPIO5 0x20
6193 #define HW_LOCK_RESOURCE_MDIO 0
6201 #define AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT (0x1<<4)
6202 #define AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR (0x1<<5)
6203 #define AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT (0x1<<19)
6204 #define AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR (0x1<<18)
6205 #define AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT (0x1<<31)
6206 #define AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR (0x1<<30)
6207 #define AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT (0x1<<9)
6208 #define AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR (0x1<<8)
6209 #define AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT (0x1<<7)
6210 #define AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR (0x1<<6)
6211 #define AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT (0x1<<29)
6212 #define AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR (0x1<<28)
6213 #define AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT (0x1<<1)
6214 #define AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR (0x1<<0)
6215 #define AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR (0x1<<18)
6216 #define AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT (0x1<<11)
6217 #define AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR (0x1<<10)
6218 #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT (0x1<<13)
6219 #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR (0x1<<12)
6220 #define AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 (0x1<<2)
6221 #define AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR (0x1<<12)
6222 #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY (0x1<<28)
6223 #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY (0x1U<<31)
6224 #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY (0x1<<29)
6225 #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY (0x1<<30)
6226 #define AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT (0x1<<15)
6227 #define AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR (0x1<<14)
6228 #define AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR (0x1<<14)
6229 #define AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR (0x1<<20)
6230 #define AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT (0x1<<31)
6231 #define AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR (0x1<<30)
6232 #define AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR (0x1<<0)
6233 #define AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT (0x1<<2)
6234 #define AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR (0x1<<3)
6235 #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT (0x1<<5)
6236 #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR (0x1<<4)
6237 #define AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT (0x1<<3)
6238 #define AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR (0x1<<2)
6239 #define AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT (0x1<<3)
6240 #define AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR (0x1<<2)
6241 #define AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR (0x1<<22)
6242 #define AEU_INPUTS_ATTN_BITS_SPIO5 (0x1<<15)
6243 #define AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT (0x1<<27)
6244 #define AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR (0x1<<26)
6245 #define AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT (0x1<<5)
6246 #define AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR (0x1<<4)
6247 #define AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT (0x1<<25)
6248 #define AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR (0x1<<24)
6249 #define AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT (0x1<<29)
6250 #define AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR (0x1<<28)
6251 #define AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT (0x1<<23)
6252 #define AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR (0x1<<22)
6253 #define AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT (0x1<<27)
6254 #define AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR (0x1<<26)
6255 #define AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT (0x1<<21)
6256 #define AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR (0x1<<20)
6257 #define AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT (0x1<<25)
6258 #define AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR (0x1<<24)
6259 #define AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR (0x1<<16)
6260 #define AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT (0x1<<9)
6261 #define AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR (0x1<<8)
6262 #define AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT (0x1<<7)
6263 #define AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR (0x1<<6)
6264 #define AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT (0x1<<11)
6265 #define AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR (0x1<<10)
6267 #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 (0x1<<5)
6268 #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 (0x1<<9)
6270 #define RESERVED_GENERAL_ATTENTION_BIT_0 0
6272 #define EVEREST_GEN_ATTN_IN_USE_MASK 0x7ffe0
6273 #define EVEREST_LATCHED_ATTN_IN_USE_MASK 0xffe00000
6334 #define GRCBASE_PXPCS 0x000000
6335 #define GRCBASE_PCICONFIG 0x002000
6336 #define GRCBASE_PCIREG 0x002400
6337 #define GRCBASE_EMAC0 0x008000
6338 #define GRCBASE_EMAC1 0x008400
6339 #define GRCBASE_DBU 0x008800
6340 #define GRCBASE_MISC 0x00A000
6341 #define GRCBASE_DBG 0x00C000
6342 #define GRCBASE_NIG 0x010000
6343 #define GRCBASE_XCM 0x020000
6344 #define GRCBASE_PRS 0x040000
6345 #define GRCBASE_SRCH 0x040400
6346 #define GRCBASE_TSDM 0x042000
6347 #define GRCBASE_TCM 0x050000
6348 #define GRCBASE_BRB1 0x060000
6349 #define GRCBASE_MCP 0x080000
6350 #define GRCBASE_UPB 0x0C1000
6351 #define GRCBASE_CSDM 0x0C2000
6352 #define GRCBASE_USDM 0x0C4000
6353 #define GRCBASE_CCM 0x0D0000
6354 #define GRCBASE_UCM 0x0E0000
6355 #define GRCBASE_CDU 0x101000
6356 #define GRCBASE_DMAE 0x102000
6357 #define GRCBASE_PXP 0x103000
6358 #define GRCBASE_CFC 0x104000
6359 #define GRCBASE_HC 0x108000
6360 #define GRCBASE_PXP2 0x120000
6361 #define GRCBASE_PBF 0x140000
6362 #define GRCBASE_UMAC0 0x160000
6363 #define GRCBASE_UMAC1 0x160400
6364 #define GRCBASE_XPB 0x161000
6365 #define GRCBASE_MSTAT0 0x162000
6366 #define GRCBASE_MSTAT1 0x162800
6367 #define GRCBASE_XMAC0 0x163000
6368 #define GRCBASE_XMAC1 0x163800
6369 #define GRCBASE_TIMERS 0x164000
6370 #define GRCBASE_XSDM 0x166000
6371 #define GRCBASE_QM 0x168000
6372 #define GRCBASE_DQ 0x170000
6373 #define GRCBASE_TSEM 0x180000
6374 #define GRCBASE_CSEM 0x200000
6375 #define GRCBASE_XSEM 0x280000
6376 #define GRCBASE_USEM 0x300000
6381 #define PCICFG_OFFSET 0x2000
6382 #define PCICFG_VENDOR_ID_OFFSET 0x00
6383 #define PCICFG_DEVICE_ID_OFFSET 0x02
6384 #define PCICFG_COMMAND_OFFSET 0x04
6385 #define PCICFG_COMMAND_IO_SPACE (1<<0)
6396 #define PCICFG_COMMAND_RESERVED (0x1f<<11)
6397 #define PCICFG_STATUS_OFFSET 0x06
6398 #define PCICFG_REVISION_ID_OFFSET 0x08
6399 #define PCICFG_REVESION_ID_MASK 0xff
6400 #define PCICFG_REVESION_ID_ERROR_VAL 0xff
6401 #define PCICFG_CACHE_LINE_SIZE 0x0c
6402 #define PCICFG_LATENCY_TIMER 0x0d
6403 #define PCICFG_BAR_1_LOW 0x10
6404 #define PCICFG_BAR_1_HIGH 0x14
6405 #define PCICFG_BAR_2_LOW 0x18
6406 #define PCICFG_BAR_2_HIGH 0x1c
6407 #define PCICFG_SUBSYSTEM_VENDOR_ID_OFFSET 0x2c
6408 #define PCICFG_SUBSYSTEM_ID_OFFSET 0x2e
6409 #define PCICFG_INT_LINE 0x3c
6410 #define PCICFG_INT_PIN 0x3d
6411 #define PCICFG_PM_CAPABILITY 0x48
6412 #define PCICFG_PM_CAPABILITY_VERSION (0x3<<16)
6416 #define PCICFG_PM_CAPABILITY_AUX_CURRENT (0x7<<22)
6424 #define PCICFG_PM_CSR_OFFSET 0x4c
6425 #define PCICFG_PM_CSR_STATE (0x3<<0)
6428 #define PCICFG_MSI_CAP_ID_OFFSET 0x58
6429 #define PCICFG_MSI_CONTROL_ENABLE (0x1<<16)
6430 #define PCICFG_MSI_CONTROL_MCAP (0x7<<17)
6431 #define PCICFG_MSI_CONTROL_MENA (0x7<<20)
6432 #define PCICFG_MSI_CONTROL_64_BIT_ADDR_CAP (0x1<<23)
6433 #define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE (0x1<<24)
6434 #define PCICFG_GRC_ADDRESS 0x78
6435 #define PCICFG_GRC_DATA 0x80
6436 #define PCICFG_ME_REGISTER 0x98
6437 #define PCICFG_MSIX_CAP_ID_OFFSET 0xa0
6438 #define PCICFG_MSIX_CONTROL_TABLE_SIZE (0x7ff<<16)
6439 #define PCICFG_MSIX_CONTROL_RESERVED (0x7<<27)
6440 #define PCICFG_MSIX_CONTROL_FUNC_MASK (0x1<<30)
6441 #define PCICFG_MSIX_CONTROL_MSIX_ENABLE (0x1<<31)
6443 #define PCICFG_DEVICE_CONTROL 0xb4
6444 #define PCICFG_DEVICE_STATUS 0xb6
6445 #define PCICFG_DEVICE_STATUS_CORR_ERR_DET (1<<0)
6451 #define PCICFG_LINK_CONTROL 0xbc
6454 #define BAR_USTRORM_INTMEM 0x400000
6455 #define BAR_CSTRORM_INTMEM 0x410000
6456 #define BAR_XSTRORM_INTMEM 0x420000
6457 #define BAR_TSTRORM_INTMEM 0x430000
6460 #define BAR_IGU_INTMEM 0x440000
6462 #define BAR_DOORBELL_OFFSET 0x800000
6464 #define BAR_ME_REGISTER 0x450000
6467 #define GRC_CONFIG_2_SIZE_REG 0x408
6468 #define PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
6469 #define PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
6470 #define PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
6471 #define PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
6472 #define PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
6473 #define PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
6474 #define PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
6475 #define PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
6476 #define PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
6477 #define PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
6478 #define PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
6479 #define PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
6480 #define PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
6481 #define PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
6482 #define PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
6483 #define PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
6484 #define PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
6489 #define PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
6490 #define PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
6507 #define PCI_CONFIG_2_RESERVED0 (0x7fffL<<17)
6510 #define GRC_CONFIG_3_SIZE_REG 0x40c
6511 #define PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
6515 #define PCI_CONFIG_3_PM_STATE (0x3L<<27)
6519 #define GRC_BAR2_CONFIG 0x4e0
6520 #define PCI_CONFIG_2_BAR2_SIZE (0xfL<<0)
6521 #define PCI_CONFIG_2_BAR2_SIZE_DISABLED (0L<<0)
6522 #define PCI_CONFIG_2_BAR2_SIZE_64K (1L<<0)
6523 #define PCI_CONFIG_2_BAR2_SIZE_128K (2L<<0)
6524 #define PCI_CONFIG_2_BAR2_SIZE_256K (3L<<0)
6525 #define PCI_CONFIG_2_BAR2_SIZE_512K (4L<<0)
6526 #define PCI_CONFIG_2_BAR2_SIZE_1M (5L<<0)
6527 #define PCI_CONFIG_2_BAR2_SIZE_2M (6L<<0)
6528 #define PCI_CONFIG_2_BAR2_SIZE_4M (7L<<0)
6529 #define PCI_CONFIG_2_BAR2_SIZE_8M (8L<<0)
6530 #define PCI_CONFIG_2_BAR2_SIZE_16M (9L<<0)
6531 #define PCI_CONFIG_2_BAR2_SIZE_32M (10L<<0)
6532 #define PCI_CONFIG_2_BAR2_SIZE_64M (11L<<0)
6533 #define PCI_CONFIG_2_BAR2_SIZE_128M (12L<<0)
6534 #define PCI_CONFIG_2_BAR2_SIZE_256M (13L<<0)
6535 #define PCI_CONFIG_2_BAR2_SIZE_512M (14L<<0)
6536 #define PCI_CONFIG_2_BAR2_SIZE_1G (15L<<0)
6539 #define PCI_PM_DATA_A 0x410
6540 #define PCI_PM_DATA_B 0x414
6541 #define PCI_ID_VAL1 0x434
6542 #define PCI_ID_VAL2 0x438
6543 #define PCI_ID_VAL3 0x43c
6545 #define GRC_CONFIG_REG_VF_MSIX_CONTROL 0x61C
6546 #define GRC_CONFIG_REG_PF_INIT_VF 0x624
6547 #define GRC_CR_PF_INIT_VF_PF_FIRST_VF_NUM_MASK 0xf
6552 * Since registers from 0x000-0x7ff are split across functions, each PF will
6556 #define PXPCS_TL_CONTROL_5 0x814
6586 #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP (1 << 0) /*WC*/
6589 #define PXPCS_TL_FUNC345_STAT 0x854
6681 (1 << 0) /* Poisoned Error Status Status for Function 2, if set, \
6685 #define PXPCS_TL_FUNC678_STAT 0x85C
6777 (1 << 0) /* Poisoned Error Status Status for Function 5, if set, \
6781 #define BAR_USTRORM_INTMEM 0x400000
6782 #define BAR_CSTRORM_INTMEM 0x410000
6783 #define BAR_XSTRORM_INTMEM 0x420000
6784 #define BAR_TSTRORM_INTMEM 0x430000
6787 #define BAR_IGU_INTMEM 0x440000
6789 #define BAR_DOORBELL_OFFSET 0x800000
6791 #define BAR_ME_REGISTER 0x450000
6792 #define ME_REG_PF_NUM_SHIFT 0
6797 #define ME_REG_VF_NUM_MASK (0x3f<<ME_REG_VF_NUM_SHIFT)
6798 #define ME_REG_VF_ERR (0x1<<3)
6804 #define PXP_VF_ADDR_IGU_START 0
6805 #define PXP_VF_ADDR_IGU_SIZE 0x3000
6809 #define PXP_VF_ADDR_USDM_QUEUES_START 0x3000
6815 #define PXP_VF_ADDR_CSDM_GLOBAL_START 0x7600
6820 #define PXP_VF_ADDR_DB_START 0x7c00
6821 #define PXP_VF_ADDR_DB_SIZE 0x200
6825 #define MDIO_REG_BANK_CL73_IEEEB0 0x0
6826 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL 0x0
6827 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN 0x0200
6828 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN 0x1000
6829 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST 0x8000
6831 #define MDIO_REG_BANK_CL73_IEEEB1 0x10
6832 #define MDIO_CL73_IEEEB1_AN_ADV1 0x00
6833 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE 0x0400
6834 #define MDIO_CL73_IEEEB1_AN_ADV1_ASYMMETRIC 0x0800
6835 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH 0x0C00
6836 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK 0x0C00
6837 #define MDIO_CL73_IEEEB1_AN_ADV2 0x01
6838 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M 0x0000
6839 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX 0x0020
6840 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 0x0040
6841 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR 0x0080
6842 #define MDIO_CL73_IEEEB1_AN_LP_ADV1 0x03
6843 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE 0x0400
6844 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_ASYMMETRIC 0x0800
6845 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_BOTH 0x0C00
6846 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK 0x0C00
6847 #define MDIO_CL73_IEEEB1_AN_LP_ADV2 0x04
6849 #define MDIO_REG_BANK_RX0 0x80b0
6850 #define MDIO_RX0_RX_STATUS 0x10
6851 #define MDIO_RX0_RX_STATUS_SIGDET 0x8000
6852 #define MDIO_RX0_RX_STATUS_RX_SEQ_DONE 0x1000
6853 #define MDIO_RX0_RX_EQ_BOOST 0x1c
6854 #define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6855 #define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL 0x10
6857 #define MDIO_REG_BANK_RX1 0x80c0
6858 #define MDIO_RX1_RX_EQ_BOOST 0x1c
6859 #define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6860 #define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL 0x10
6862 #define MDIO_REG_BANK_RX2 0x80d0
6863 #define MDIO_RX2_RX_EQ_BOOST 0x1c
6864 #define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6865 #define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL 0x10
6867 #define MDIO_REG_BANK_RX3 0x80e0
6868 #define MDIO_RX3_RX_EQ_BOOST 0x1c
6869 #define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6870 #define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL 0x10
6872 #define MDIO_REG_BANK_RX_ALL 0x80f0
6873 #define MDIO_RX_ALL_RX_EQ_BOOST 0x1c
6874 #define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6875 #define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL 0x10
6877 #define MDIO_REG_BANK_TX0 0x8060
6878 #define MDIO_TX0_TX_DRIVER 0x17
6879 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6881 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6883 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6885 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6889 #define MDIO_REG_BANK_TX1 0x8070
6890 #define MDIO_TX1_TX_DRIVER 0x17
6891 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6893 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6895 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6897 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6901 #define MDIO_REG_BANK_TX2 0x8080
6902 #define MDIO_TX2_TX_DRIVER 0x17
6903 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6905 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6907 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6909 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6913 #define MDIO_REG_BANK_TX3 0x8090
6914 #define MDIO_TX3_TX_DRIVER 0x17
6915 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6917 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6919 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6921 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6925 #define MDIO_REG_BANK_XGXS_BLOCK0 0x8000
6926 #define MDIO_BLOCK0_XGXS_CONTROL 0x10
6928 #define MDIO_REG_BANK_XGXS_BLOCK1 0x8010
6929 #define MDIO_BLOCK1_LANE_CTRL0 0x15
6930 #define MDIO_BLOCK1_LANE_CTRL1 0x16
6931 #define MDIO_BLOCK1_LANE_CTRL2 0x17
6932 #define MDIO_BLOCK1_LANE_PRBS 0x19
6934 #define MDIO_REG_BANK_XGXS_BLOCK2 0x8100
6935 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP 0x10
6936 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE 0x8000
6937 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE 0x4000
6938 #define MDIO_XGXS_BLOCK2_TX_LN_SWAP 0x11
6939 #define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE 0x8000
6940 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G 0x14
6941 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS 0x0001
6942 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS 0x0010
6943 #define MDIO_XGXS_BLOCK2_TEST_MODE_LANE 0x15
6945 #define MDIO_REG_BANK_GP_STATUS 0x8120
6946 #define MDIO_GP_STATUS_TOP_AN_STATUS1 0x1B
6947 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE 0x0001
6948 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE 0x0002
6949 #define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS 0x0004
6950 #define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS 0x0008
6951 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE 0x0010
6952 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE 0x0020
6953 #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE 0x0040
6954 #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE 0x0080
6955 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK 0x3f00
6956 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M 0x0000
6957 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M 0x0100
6958 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G 0x0200
6959 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G 0x0300
6960 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G 0x0400
6961 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G 0x0500
6962 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG 0x0600
6963 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4 0x0700
6964 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG 0x0800
6965 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G 0x0900
6966 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G 0x0A00
6967 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G 0x0B00
6968 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G 0x0C00
6969 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX 0x0D00
6970 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4 0x0E00
6971 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR 0x0F00
6972 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI 0x1B00
6973 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS 0x1E00
6974 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI 0x1F00
6975 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_KR2 0x3900
6978 #define MDIO_REG_BANK_10G_PARALLEL_DETECT 0x8130
6979 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS 0x10
6980 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK 0x8000
6981 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL 0x11
6982 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN 0x1
6983 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK 0x13
6984 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT (0xb71<<1)
6986 #define MDIO_REG_BANK_SERDES_DIGITAL 0x8300
6987 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1 0x10
6988 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE 0x0001
6989 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF 0x0002
6990 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN 0x0004
6991 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT 0x0008
6992 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET 0x0010
6993 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE 0x0020
6994 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2 0x11
6995 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN 0x0001
6996 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR 0x0040
6997 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1 0x14
6998 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SGMII 0x0001
6999 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_LINK 0x0002
7000 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX 0x0004
7001 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK 0x0018
7003 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G 0x0018
7004 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G 0x0010
7005 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M 0x0008
7006 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M 0x0000
7007 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2 0x15
7008 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED 0x0002
7009 #define MDIO_SERDES_DIGITAL_MISC1 0x18
7010 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK 0xE000
7011 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M 0x0000
7012 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M 0x2000
7013 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M 0x4000
7014 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M 0x6000
7015 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M 0x8000
7016 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL 0x0010
7017 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK 0x000f
7018 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G 0x0000
7019 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G 0x0001
7020 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G 0x0002
7021 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG 0x0003
7022 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4 0x0004
7023 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G 0x0005
7024 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G 0x0006
7025 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G 0x0007
7026 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G 0x0008
7027 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G 0x0009
7029 #define MDIO_REG_BANK_OVER_1G 0x8320
7030 #define MDIO_OVER_1G_DIGCTL_3_4 0x14
7031 #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK 0xffe0
7033 #define MDIO_OVER_1G_UP1 0x19
7034 #define MDIO_OVER_1G_UP1_2_5G 0x0001
7035 #define MDIO_OVER_1G_UP1_5G 0x0002
7036 #define MDIO_OVER_1G_UP1_6G 0x0004
7037 #define MDIO_OVER_1G_UP1_10G 0x0010
7038 #define MDIO_OVER_1G_UP1_10GH 0x0008
7039 #define MDIO_OVER_1G_UP1_12G 0x0020
7040 #define MDIO_OVER_1G_UP1_12_5G 0x0040
7041 #define MDIO_OVER_1G_UP1_13G 0x0080
7042 #define MDIO_OVER_1G_UP1_15G 0x0100
7043 #define MDIO_OVER_1G_UP1_16G 0x0200
7044 #define MDIO_OVER_1G_UP2 0x1A
7045 #define MDIO_OVER_1G_UP2_IPREDRIVER_MASK 0x0007
7046 #define MDIO_OVER_1G_UP2_IDRIVER_MASK 0x0038
7047 #define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK 0x03C0
7048 #define MDIO_OVER_1G_UP3 0x1B
7049 #define MDIO_OVER_1G_UP3_HIGIG2 0x0001
7050 #define MDIO_OVER_1G_LP_UP1 0x1C
7051 #define MDIO_OVER_1G_LP_UP2 0x1D
7052 #define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK 0x03ff
7053 #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK 0x0780
7055 #define MDIO_OVER_1G_LP_UP3 0x1E
7057 #define MDIO_REG_BANK_REMOTE_PHY 0x8330
7058 #define MDIO_REMOTE_PHY_MISC_RX_STATUS 0x10
7059 #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG 0x0010
7060 #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG 0x0600
7062 #define MDIO_REG_BANK_BAM_NEXT_PAGE 0x8350
7063 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL 0x10
7064 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE 0x0001
7065 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN 0x0002
7067 #define MDIO_REG_BANK_CL73_USERB0 0x8370
7068 #define MDIO_CL73_USERB0_CL73_UCTRL 0x10
7069 #define MDIO_CL73_USERB0_CL73_UCTRL_USTAT1_MUXSEL 0x0002
7070 #define MDIO_CL73_USERB0_CL73_USTAT1 0x11
7071 #define MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK 0x0100
7072 #define MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37 0x0400
7073 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1 0x12
7074 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN 0x8000
7075 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN 0x4000
7076 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN 0x2000
7077 #define MDIO_CL73_USERB0_CL73_BAM_CTRL3 0x14
7078 #define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR 0x0001
7080 #define MDIO_REG_BANK_AER_BLOCK 0xFFD0
7081 #define MDIO_AER_BLOCK_AER_REG 0x1E
7083 #define MDIO_REG_BANK_COMBO_IEEE0 0xFFE0
7084 #define MDIO_COMBO_IEEE0_MII_CONTROL 0x10
7085 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK 0x2040
7086 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10 0x0000
7087 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100 0x2000
7088 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000 0x0040
7089 #define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX 0x0100
7090 #define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN 0x0200
7091 #define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN 0x1000
7092 #define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK 0x4000
7093 #define MDIO_COMBO_IEEO_MII_CONTROL_RESET 0x8000
7094 #define MDIO_COMBO_IEEE0_MII_STATUS 0x11
7095 #define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS 0x0004
7096 #define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE 0x0020
7097 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV 0x14
7098 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX 0x0020
7099 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX 0x0040
7100 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK 0x0180
7101 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE 0x0000
7102 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC 0x0080
7103 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC 0x0100
7104 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH 0x0180
7105 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE 0x8000
7106 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1 0x15
7107 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE 0x8000
7108 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK 0x4000
7109 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK 0x0180
7110 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE 0x0000
7111 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH 0x0180
7112 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP 0x0040
7113 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP 0x0020
7117 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE 0x0001
7120 #define MDIO_PMA_DEVAD 0x1
7122 #define MDIO_PMA_REG_CTRL 0x0
7123 #define MDIO_PMA_REG_STATUS 0x1
7124 #define MDIO_PMA_REG_10G_CTRL2 0x7
7125 #define MDIO_PMA_REG_TX_DISABLE 0x0009
7126 #define MDIO_PMA_REG_RX_SD 0xa
7128 #define MDIO_PMA_REG_BCM_CTRL 0x0096
7129 #define MDIO_PMA_REG_FEC_CTRL 0x00ab
7130 #define MDIO_PMA_REG_PHY_IDENTIFIER 0xc800
7131 #define MDIO_PMA_REG_DIGITAL_CTRL 0xc808
7132 #define MDIO_PMA_REG_DIGITAL_STATUS 0xc809
7133 #define MDIO_PMA_REG_TX_POWER_DOWN 0xca02
7134 #define MDIO_PMA_REG_CMU_PLL_BYPASS 0xca09
7135 #define MDIO_PMA_REG_MISC_CTRL 0xca0a
7136 #define MDIO_PMA_REG_GEN_CTRL 0xca10
7137 #define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP 0x0188
7138 #define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET 0x018a
7139 #define MDIO_PMA_REG_M8051_MSGIN_REG 0xca12
7140 #define MDIO_PMA_REG_M8051_MSGOUT_REG 0xca13
7141 #define MDIO_PMA_REG_ROM_VER1 0xca19
7142 #define MDIO_PMA_REG_ROM_VER2 0xca1a
7143 #define MDIO_PMA_REG_EDC_FFE_MAIN 0xca1b
7144 #define MDIO_PMA_REG_PLL_BANDWIDTH 0xca1d
7145 #define MDIO_PMA_REG_PLL_CTRL 0xca1e
7146 #define MDIO_PMA_REG_MISC_CTRL0 0xca23
7147 #define MDIO_PMA_REG_LRM_MODE 0xca3f
7148 #define MDIO_PMA_REG_CDR_BANDWIDTH 0xca46
7149 #define MDIO_PMA_REG_MISC_CTRL1 0xca85
7151 #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL 0x8000
7152 #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK 0x000c
7153 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE 0x0000
7154 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE 0x0004
7155 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IN_PROGRESS 0x0008
7156 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_FAILED 0x000c
7157 #define MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT 0x8002
7158 #define MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR 0x8003
7159 #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF 0xc820
7160 #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK 0xff
7161 #define MDIO_PMA_REG_8726_TX_CTRL1 0xca01
7162 #define MDIO_PMA_REG_8726_TX_CTRL2 0xca05
7164 #define MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR 0x8005
7165 #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF 0x8007
7166 #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK 0xff
7167 #define MDIO_PMA_REG_8727_TX_CTRL1 0xca02
7168 #define MDIO_PMA_REG_8727_TX_CTRL2 0xca05
7169 #define MDIO_PMA_REG_8727_PCS_OPT_CTRL 0xc808
7170 #define MDIO_PMA_REG_8727_GPIO_CTRL 0xc80e
7171 #define MDIO_PMA_REG_8727_PCS_GP 0xc842
7172 #define MDIO_PMA_REG_8727_OPT_CFG_REG 0xc8e4
7174 #define MDIO_AN_REG_8727_MISC_CTRL 0x8309
7176 #define MDIO_PMA_REG_8073_CHIP_REV 0xc801
7177 #define MDIO_PMA_REG_8073_SPEED_LINK_STATUS 0xc820
7178 #define MDIO_PMA_REG_8073_XAUI_WA 0xc841
7179 #define MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL 0xcd08
7181 #define MDIO_PMA_REG_7101_RESET 0xc000
7182 #define MDIO_PMA_REG_7107_LED_CNTL 0xc007
7183 #define MDIO_PMA_REG_7107_LINK_LED_CNTL 0xc009
7184 #define MDIO_PMA_REG_7101_VER1 0xc026
7185 #define MDIO_PMA_REG_7101_VER2 0xc027
7187 #define MDIO_PMA_REG_8481_PMD_SIGNAL 0xa811
7188 #define MDIO_PMA_REG_8481_LED1_MASK 0xa82c
7189 #define MDIO_PMA_REG_8481_LED2_MASK 0xa82f
7190 #define MDIO_PMA_REG_8481_LED3_MASK 0xa832
7191 #define MDIO_PMA_REG_8481_LED3_BLINK 0xa834
7192 #define MDIO_PMA_REG_8481_LED5_MASK 0xa838
7193 #define MDIO_PMA_REG_8481_SIGNAL_MASK 0xa835
7194 #define MDIO_PMA_REG_8481_LINK_SIGNAL 0xa83b
7195 #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK 0x800
7199 #define MDIO_WIS_DEVAD 0x2
7201 #define MDIO_WIS_REG_LASI_CNTL 0x9002
7202 #define MDIO_WIS_REG_LASI_STATUS 0x9005
7204 #define MDIO_PCS_DEVAD 0x3
7205 #define MDIO_PCS_REG_STATUS 0x0020
7206 #define MDIO_PCS_REG_LASI_STATUS 0x9005
7207 #define MDIO_PCS_REG_7101_DSP_ACCESS 0xD000
7208 #define MDIO_PCS_REG_7101_SPI_MUX 0xD008
7209 #define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
7211 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
7213 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD (0xC7)
7215 #define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
7218 #define MDIO_XS_DEVAD 0x4
7219 #define MDIO_XS_PLL_SEQUENCER 0x8000
7220 #define MDIO_XS_SFX7101_XGXS_TEST1 0xc00a
7222 #define MDIO_XS_8706_REG_BANK_RX0 0x80bc
7223 #define MDIO_XS_8706_REG_BANK_RX1 0x80cc
7224 #define MDIO_XS_8706_REG_BANK_RX2 0x80dc
7225 #define MDIO_XS_8706_REG_BANK_RX3 0x80ec
7226 #define MDIO_XS_8706_REG_BANK_RXA 0x80fc
7228 #define MDIO_XS_REG_8073_RX_CTRL_PCIE 0x80FA
7230 #define MDIO_AN_DEVAD 0x7
7232 #define MDIO_AN_REG_CTRL 0x0000
7233 #define MDIO_AN_REG_STATUS 0x0001
7234 #define MDIO_AN_REG_STATUS_AN_COMPLETE 0x0020
7235 #define MDIO_AN_REG_ADV_PAUSE 0x0010
7236 #define MDIO_AN_REG_ADV_PAUSE_PAUSE 0x0400
7237 #define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC 0x0800
7238 #define MDIO_AN_REG_ADV_PAUSE_BOTH 0x0C00
7239 #define MDIO_AN_REG_ADV_PAUSE_MASK 0x0C00
7240 #define MDIO_AN_REG_ADV 0x0011
7241 #define MDIO_AN_REG_ADV2 0x0012
7242 #define MDIO_AN_REG_LP_AUTO_NEG 0x0013
7243 #define MDIO_AN_REG_LP_AUTO_NEG2 0x0014
7244 #define MDIO_AN_REG_MASTER_STATUS 0x0021
7245 #define MDIO_AN_REG_EEE_ADV 0x003c
7246 #define MDIO_AN_REG_LP_EEE_ADV 0x003d
7248 #define MDIO_AN_REG_LINK_STATUS 0x8304
7249 #define MDIO_AN_REG_CL37_CL73 0x8370
7250 #define MDIO_AN_REG_CL37_AN 0xffe0
7251 #define MDIO_AN_REG_CL37_FC_LD 0xffe4
7252 #define MDIO_AN_REG_CL37_FC_LP 0xffe5
7253 #define MDIO_AN_REG_1000T_STATUS 0xffea
7255 #define MDIO_AN_REG_8073_2_5G 0x8329
7256 #define MDIO_AN_REG_8073_BAM 0x8350
7258 #define MDIO_AN_REG_8481_10GBASE_T_AN_CTRL 0x0020
7259 #define MDIO_AN_REG_8481_LEGACY_MII_CTRL 0xffe0
7260 #define MDIO_AN_REG_8481_MII_CTRL_FORCE_1G 0x40
7261 #define MDIO_AN_REG_8481_LEGACY_MII_STATUS 0xffe1
7262 #define MDIO_AN_REG_848xx_ID_MSB 0xffe2
7263 #define BCM84858_PHY_ID 0x600d
7264 #define MDIO_AN_REG_848xx_ID_LSB 0xffe3
7265 #define MDIO_AN_REG_8481_LEGACY_AN_ADV 0xffe4
7266 #define MDIO_AN_REG_8481_LEGACY_AN_EXPANSION 0xffe6
7267 #define MDIO_AN_REG_8481_1000T_CTRL 0xffe9
7268 #define MDIO_AN_REG_8481_1G_100T_EXT_CTRL 0xfff0
7269 #define MIDO_AN_REG_8481_EXT_CTRL_FORCE_LEDS_OFF 0x0008
7270 #define MDIO_AN_REG_8481_EXPANSION_REG_RD_RW 0xfff5
7271 #define MDIO_AN_REG_8481_EXPANSION_REG_ACCESS 0xfff7
7272 #define MDIO_AN_REG_8481_AUX_CTRL 0xfff8
7273 #define MDIO_AN_REG_8481_LEGACY_SHADOW 0xfffc
7276 #define MDIO_CTL_DEVAD 0x1e
7277 #define MDIO_CTL_REG_84823_MEDIA 0x401a
7278 #define MDIO_CTL_REG_84823_MEDIA_MAC_MASK 0x0018
7280 #define MDIO_CTL_REG_84823_CTRL_MAC_XFI 0x0008
7281 #define MDIO_CTL_REG_84823_MEDIA_MAC_XAUI_M 0x0010
7283 #define MDIO_CTL_REG_84823_MEDIA_LINE_MASK 0x0060
7284 #define MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L 0x0020
7285 #define MDIO_CTL_REG_84823_MEDIA_LINE_XFI 0x0040
7289 #define MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN 0x0080
7290 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK 0x0100
7291 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER 0x0000
7292 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER 0x0100
7293 #define MDIO_CTL_REG_84823_MEDIA_FIBER_1G 0x1000
7294 #define MDIO_CTL_REG_84823_USER_CTRL_REG 0x4005
7295 #define MDIO_CTL_REG_84823_USER_CTRL_CMS 0x0080
7296 #define MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH 0xa82b
7297 #define MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ 0x2f
7298 #define MDIO_PMA_REG_84823_CTL_LED_CTL_1 0xa8e3
7299 #define MDIO_PMA_REG_84833_CTL_LED_CTL_1 0xa8ec
7300 #define MDIO_PMA_REG_84823_LED3_STRETCH_EN 0x0080
7302 #define MDIO_PMA_REG_84858_ALLOW_GPHY_ACT 0x8000
7305 #define MDIO_84833_TOP_CFG_FW_REV 0x400f
7306 #define MDIO_84833_TOP_CFG_FW_EEE 0x10b1
7307 #define MDIO_84833_TOP_CFG_FW_NO_EEE 0x1f81
7308 #define MDIO_84833_TOP_CFG_XGPHY_STRAP1 0x401a
7309 #define MDIO_84833_SUPER_ISOLATE 0x8000
7311 #define MDIO_848xx_TOP_CFG_SCRATCH_REG0 0x4005
7312 #define MDIO_848xx_TOP_CFG_SCRATCH_REG1 0x4006
7313 #define MDIO_848xx_TOP_CFG_SCRATCH_REG2 0x4007
7314 #define MDIO_848xx_TOP_CFG_SCRATCH_REG3 0x4008
7315 #define MDIO_848xx_TOP_CFG_SCRATCH_REG4 0x4009
7316 #define MDIO_848xx_TOP_CFG_SCRATCH_REG26 0x4037
7317 #define MDIO_848xx_TOP_CFG_SCRATCH_REG27 0x4038
7318 #define MDIO_848xx_TOP_CFG_SCRATCH_REG28 0x4039
7319 #define MDIO_848xx_TOP_CFG_SCRATCH_REG29 0x403a
7320 #define MDIO_848xx_TOP_CFG_SCRATCH_REG30 0x403b
7321 #define MDIO_848xx_TOP_CFG_SCRATCH_REG31 0x403c
7331 #define PHY848xx_CMD_SET_PAIR_SWAP 0x8001
7332 #define PHY848xx_CMD_GET_EEE_MODE 0x8008
7333 #define PHY848xx_CMD_SET_EEE_MODE 0x8009
7335 #define PHY84833_STATUS_CMD_RECEIVED 0x0001
7336 #define PHY84833_STATUS_CMD_IN_PROGRESS 0x0002
7337 #define PHY84833_STATUS_CMD_COMPLETE_PASS 0x0004
7338 #define PHY84833_STATUS_CMD_COMPLETE_ERROR 0x0008
7339 #define PHY84833_STATUS_CMD_OPEN_FOR_CMDS 0x0010
7340 #define PHY84833_STATUS_CMD_SYSTEM_BOOT 0x0020
7341 #define PHY84833_STATUS_CMD_NOT_OPEN_FOR_CMDS 0x0040
7342 #define PHY84833_STATUS_CMD_CLEAR_COMPLETE 0x0080
7343 #define PHY84833_STATUS_CMD_OPEN_OVERRIDE 0xa5a5
7350 #define PHY84858_STATUS_CMD_RECEIVED 0x0001
7351 #define PHY84858_STATUS_CMD_IN_PROGRESS 0x0002
7352 #define PHY84858_STATUS_CMD_COMPLETE_PASS 0x0004
7353 #define PHY84858_STATUS_CMD_COMPLETE_ERROR 0x0008
7354 #define PHY84858_STATUS_CMD_SYSTEM_BUSY 0xbbbb
7358 #define MDIO_WC_DEVAD 0x3
7359 #define MDIO_WC_REG_IEEE0BLK_MIICNTL 0x0
7360 #define MDIO_WC_REG_IEEE0BLK_AUTONEGNP 0x7
7361 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT0 0x10
7362 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1 0x11
7363 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2 0x12
7364 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY 0x4000
7365 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ 0x8000
7366 #define MDIO_WC_REG_PCS_STATUS2 0x0021
7367 #define MDIO_WC_REG_PMD_KR_CONTROL 0x0096
7368 #define MDIO_WC_REG_XGXSBLK0_XGXSCONTROL 0x8000
7369 #define MDIO_WC_REG_XGXSBLK0_MISCCONTROL1 0x800e
7370 #define MDIO_WC_REG_XGXSBLK1_DESKEW 0x8010
7371 #define MDIO_WC_REG_XGXSBLK1_LANECTRL0 0x8015
7372 #define MDIO_WC_REG_XGXSBLK1_LANECTRL1 0x8016
7373 #define MDIO_WC_REG_XGXSBLK1_LANECTRL2 0x8017
7374 #define MDIO_WC_REG_TX0_ANA_CTRL0 0x8061
7375 #define MDIO_WC_REG_TX1_ANA_CTRL0 0x8071
7376 #define MDIO_WC_REG_TX2_ANA_CTRL0 0x8081
7377 #define MDIO_WC_REG_TX3_ANA_CTRL0 0x8091
7378 #define MDIO_WC_REG_TX0_TX_DRIVER 0x8067
7379 #define MDIO_WC_REG_TX0_TX_DRIVER_IFIR_OFFSET 0x01
7380 #define MDIO_WC_REG_TX0_TX_DRIVER_IFIR_MASK 0x000e
7381 #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET 0x04
7382 #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_MASK 0x00f0
7383 #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET 0x08
7384 #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
7385 #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET 0x0c
7386 #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_MASK 0x7000
7387 #define MDIO_WC_REG_TX1_TX_DRIVER 0x8077
7388 #define MDIO_WC_REG_TX2_TX_DRIVER 0x8087
7389 #define MDIO_WC_REG_TX3_TX_DRIVER 0x8097
7390 #define MDIO_WC_REG_RX0_ANARXCONTROL1G 0x80b9
7391 #define MDIO_WC_REG_RX2_ANARXCONTROL1G 0x80d9
7392 #define MDIO_WC_REG_RX0_PCI_CTRL 0x80ba
7393 #define MDIO_WC_REG_RX1_PCI_CTRL 0x80ca
7394 #define MDIO_WC_REG_RX2_PCI_CTRL 0x80da
7395 #define MDIO_WC_REG_RX3_PCI_CTRL 0x80ea
7396 #define MDIO_WC_REG_RXB_ANA_RX_CONTROL_PCI 0x80fa
7397 #define MDIO_WC_REG_XGXSBLK2_UNICORE_MODE_10G 0x8104
7398 #define MDIO_WC_REG_XGXS_STATUS3 0x8129
7399 #define MDIO_WC_REG_PAR_DET_10G_STATUS 0x8130
7400 #define MDIO_WC_REG_PAR_DET_10G_CTRL 0x8131
7401 #define MDIO_WC_REG_XGXS_X2_CONTROL2 0x8141
7402 #define MDIO_WC_REG_XGXS_X2_CONTROL3 0x8142
7403 #define MDIO_WC_REG_XGXS_RX_LN_SWAP1 0x816B
7404 #define MDIO_WC_REG_XGXS_TX_LN_SWAP1 0x8169
7405 #define MDIO_WC_REG_GP2_STATUS_GP_2_0 0x81d0
7406 #define MDIO_WC_REG_GP2_STATUS_GP_2_1 0x81d1
7407 #define MDIO_WC_REG_GP2_STATUS_GP_2_2 0x81d2
7408 #define MDIO_WC_REG_GP2_STATUS_GP_2_3 0x81d3
7409 #define MDIO_WC_REG_GP2_STATUS_GP_2_4 0x81d4
7410 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL 0x1000
7411 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_AN_CMPL 0x0100
7412 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP 0x0010
7413 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_AN_CAP 0x1
7414 #define MDIO_WC_REG_UC_INFO_B0_DEAD_TRAP 0x81EE
7415 #define MDIO_WC_REG_UC_INFO_B1_VERSION 0x81F0
7416 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE 0x81F2
7417 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE0_OFFSET 0x0
7418 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT 0x0
7419 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_OPT_LR 0x1
7420 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC 0x2
7421 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_XLAUI 0x3
7422 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_LONG_CH_6G 0x4
7423 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE1_OFFSET 0x4
7424 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE2_OFFSET 0x8
7425 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE3_OFFSET 0xc
7426 #define MDIO_WC_REG_UC_INFO_B1_CRC 0x81FE
7427 #define MDIO_WC_REG_DSC_SMC 0x8213
7428 #define MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0 0x821e
7429 #define MDIO_WC_REG_TX_FIR_TAP 0x82e2
7430 #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET 0x00
7431 #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_MASK 0x000f
7432 #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET 0x04
7433 #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_MASK 0x03f0
7434 #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET 0x0a
7435 #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_MASK 0x7c00
7436 #define MDIO_WC_REG_TX_FIR_TAP_ENABLE 0x8000
7437 #define MDIO_WC_REG_CL72_USERB0_CL72_TX_FIR_TAP 0x82e2
7438 #define MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL 0x82e3
7439 #define MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL 0x82e6
7440 #define MDIO_WC_REG_CL72_USERB0_CL72_BR_DEF_CTRL 0x82e7
7441 #define MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL 0x82e8
7442 #define MDIO_WC_REG_CL72_USERB0_CL72_MISC4_CONTROL 0x82ec
7443 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1 0x8300
7444 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2 0x8301
7445 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3 0x8302
7446 #define MDIO_WC_REG_SERDESDIGITAL_STATUS1000X1 0x8304
7447 #define MDIO_WC_REG_SERDESDIGITAL_MISC1 0x8308
7448 #define MDIO_WC_REG_SERDESDIGITAL_MISC2 0x8309
7449 #define MDIO_WC_REG_DIGITAL3_UP1 0x8329
7450 #define MDIO_WC_REG_DIGITAL3_LP_UP1 0x832c
7451 #define MDIO_WC_REG_DIGITAL4_MISC3 0x833c
7452 #define MDIO_WC_REG_DIGITAL4_MISC5 0x833e
7453 #define MDIO_WC_REG_DIGITAL5_MISC6 0x8345
7454 #define MDIO_WC_REG_DIGITAL5_MISC7 0x8349
7455 #define MDIO_WC_REG_DIGITAL5_LINK_STATUS 0x834d
7456 #define MDIO_WC_REG_DIGITAL5_ACTUAL_SPEED 0x834e
7457 #define MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL 0x8350
7458 #define MDIO_WC_REG_CL49_USERB0_CTRL 0x8368
7459 #define MDIO_WC_REG_CL73_USERB0_CTRL 0x8370
7460 #define MDIO_WC_REG_CL73_USERB0_USTAT 0x8371
7461 #define MDIO_WC_REG_CL73_BAM_CTRL1 0x8372
7462 #define MDIO_WC_REG_CL73_BAM_CTRL2 0x8373
7463 #define MDIO_WC_REG_CL73_BAM_CTRL3 0x8374
7464 #define MDIO_WC_REG_CL73_BAM_CODE_FIELD 0x837b
7465 #define MDIO_WC_REG_EEE_COMBO_CONTROL0 0x8390
7466 #define MDIO_WC_REG_TX66_CONTROL 0x83b0
7467 #define MDIO_WC_REG_RX66_CONTROL 0x83c0
7468 #define MDIO_WC_REG_RX66_SCW0 0x83c2
7469 #define MDIO_WC_REG_RX66_SCW1 0x83c3
7470 #define MDIO_WC_REG_RX66_SCW2 0x83c4
7471 #define MDIO_WC_REG_RX66_SCW3 0x83c5
7472 #define MDIO_WC_REG_RX66_SCW0_MASK 0x83c6
7473 #define MDIO_WC_REG_RX66_SCW1_MASK 0x83c7
7474 #define MDIO_WC_REG_RX66_SCW2_MASK 0x83c8
7475 #define MDIO_WC_REG_RX66_SCW3_MASK 0x83c9
7476 #define MDIO_WC_REG_FX100_CTRL1 0x8400
7477 #define MDIO_WC_REG_FX100_CTRL3 0x8402
7478 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL5 0x8436
7479 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL6 0x8437
7480 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL7 0x8438
7481 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL9 0x8439
7482 #define MDIO_WC_REG_CL82_USERB1_RX_CTRL10 0x843a
7483 #define MDIO_WC_REG_CL82_USERB1_RX_CTRL11 0x843b
7484 #define MDIO_WC_REG_ETA_CL73_OUI1 0x8453
7485 #define MDIO_WC_REG_ETA_CL73_OUI2 0x8454
7486 #define MDIO_WC_REG_ETA_CL73_OUI3 0x8455
7487 #define MDIO_WC_REG_ETA_CL73_LD_BAM_CODE 0x8456
7488 #define MDIO_WC_REG_ETA_CL73_LD_UD_CODE 0x8457
7489 #define MDIO_WC_REG_MICROBLK_CMD 0xffc2
7490 #define MDIO_WC_REG_MICROBLK_DL_STATUS 0xffc5
7491 #define MDIO_WC_REG_MICROBLK_CMD3 0xffcc
7493 #define MDIO_WC_REG_AERBLK_AER 0xffde
7494 #define MDIO_WC_REG_COMBO_IEEE0_MIICTRL 0xffe0
7495 #define MDIO_WC_REG_COMBO_IEEE0_MIIISTAT 0xffe1
7497 #define MDIO_WC0_XGXS_BLK2_LANE_RESET 0x810A
7498 #define MDIO_WC0_XGXS_BLK2_LANE_RESET_RX_BITSHIFT 0
7501 #define MDIO_WC0_XGXS_BLK6_XGXS_X2_CONTROL2 0x8141
7503 #define DIGITAL5_ACTUAL_SPEED_TX_MASK 0x003f
7506 #define MDIO_REG_GPHY_PHYID_LSB 0x3
7507 #define MDIO_REG_GPHY_ID_54618SE 0x5cd5
7508 #define MDIO_REG_GPHY_CL45_ADDR_REG 0xd
7509 #define MDIO_REG_GPHY_CL45_DATA_REG 0xe
7510 #define MDIO_REG_GPHY_EEE_RESOLVED 0x803e
7511 #define MDIO_REG_GPHY_EXP_ACCESS_GATE 0x15
7512 #define MDIO_REG_GPHY_EXP_ACCESS 0x17
7513 #define MDIO_REG_GPHY_EXP_ACCESS_TOP 0xd00
7514 #define MDIO_REG_GPHY_EXP_TOP_2K_BUF 0x40
7515 #define MDIO_REG_GPHY_AUX_STATUS 0x19
7516 #define MDIO_REG_INTR_STATUS 0x1a
7517 #define MDIO_REG_INTR_MASK 0x1b
7518 #define MDIO_REG_INTR_MASK_LINK_STATUS (0x1 << 1)
7519 #define MDIO_REG_GPHY_SHADOW 0x1c
7520 #define MDIO_REG_GPHY_SHADOW_LED_SEL1 (0x0d << 10)
7521 #define MDIO_REG_GPHY_SHADOW_LED_SEL2 (0x0e << 10)
7522 #define MDIO_REG_GPHY_SHADOW_WR_ENA (0x1 << 15)
7523 #define MDIO_REG_GPHY_SHADOW_AUTO_DET_MED (0x1e << 10)
7524 #define MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD (0x1 << 8)
7526 #define IGU_FUNC_BASE 0x0400
7528 #define IGU_ADDR_MSIX 0x0000
7529 #define IGU_ADDR_INT_ACK 0x0200
7530 #define IGU_ADDR_PROD_UPD 0x0201
7531 #define IGU_ADDR_ATTN_BITS_UPD 0x0202
7532 #define IGU_ADDR_ATTN_BITS_SET 0x0203
7533 #define IGU_ADDR_ATTN_BITS_CLR 0x0204
7534 #define IGU_ADDR_COALESCE_NOW 0x0205
7535 #define IGU_ADDR_SIMD_MASK 0x0206
7536 #define IGU_ADDR_SIMD_NOMASK 0x0207
7537 #define IGU_ADDR_MSI_CTL 0x0210
7538 #define IGU_ADDR_MSI_ADDR_LO 0x0211
7539 #define IGU_ADDR_MSI_ADDR_HI 0x0212
7540 #define IGU_ADDR_MSI_DATA 0x0213
7542 #define IGU_USE_REGISTER_ustorm_type_0_sb_cleanup 0
7547 #define COMMAND_REG_INT_ACK 0x0
7548 #define COMMAND_REG_PROD_UPD 0x4
7549 #define COMMAND_REG_ATTN_BITS_UPD 0x8
7550 #define COMMAND_REG_ATTN_BITS_SET 0xc
7551 #define COMMAND_REG_ATTN_BITS_CLR 0x10
7552 #define COMMAND_REG_COALESCE_NOW 0x14
7553 #define COMMAND_REG_SIMD_MASK 0x18
7554 #define COMMAND_REG_SIMD_NOMASK 0x1c
7557 #define IGU_MEM_BASE 0x0000
7559 #define IGU_MEM_MSIX_BASE 0x0000
7560 #define IGU_MEM_MSIX_UPPER 0x007f
7561 #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
7563 #define IGU_MEM_PBA_MSIX_BASE 0x0200
7564 #define IGU_MEM_PBA_MSIX_UPPER 0x0200
7566 #define IGU_CMD_BACKWARD_COMP_PROD_UPD 0x0201
7567 #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
7569 #define IGU_CMD_INT_ACK_BASE 0x0400
7572 #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x04ff
7574 #define IGU_CMD_E2_PROD_UPD_BASE 0x0500
7577 #define IGU_CMD_E2_PROD_UPD_RESERVED_UPPER 0x059f
7579 #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05a0
7580 #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05a1
7581 #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05a2
7583 #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05a3
7584 #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05a4
7585 #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05a5
7586 #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05a6
7588 #define IGU_REG_RESERVED_UPPER 0x05ff
7590 #define IGU_PF_CONF_FUNC_EN (0x1<<0) /* function enable */
7591 #define IGU_PF_CONF_MSI_MSIX_EN (0x1<<1) /* MSI/MSIX enable */
7592 #define IGU_PF_CONF_INT_LINE_EN (0x1<<2) /* INT enable */
7593 #define IGU_PF_CONF_ATTN_BIT_EN (0x1<<3) /* attention enable */
7594 #define IGU_PF_CONF_SINGLE_ISR_EN (0x1<<4) /* single ISR mode enable */
7595 #define IGU_PF_CONF_SIMD_MODE (0x1<<5) /* simd all ones mode */
7598 #define IGU_VF_CONF_FUNC_EN (0x1<<0) /* function enable */
7599 #define IGU_VF_CONF_MSI_MSIX_EN (0x1<<1) /* MSI/MSIX enable */
7600 #define IGU_VF_CONF_PARENT_MASK (0x3<<2) /* Parent PF */
7602 #define IGU_VF_CONF_SINGLE_ISR_EN (0x1<<4) /* single ISR mode enable */
7612 /* FID (if VF - [6] = 0; [5:0] = VF number; if PF - [6] = 1; \
7613 [5:2] = 0; [1:0] = PF number) */
7614 #define IGU_FID_ENCODE_IS_PF (0x1<<6)
7616 #define IGU_FID_VF_NUM_MASK (0x3f)
7617 #define IGU_FID_PF_NUM_MASK (0x7)
7619 #define IGU_REG_MAPPING_MEMORY_VALID (1<<0)
7620 #define IGU_REG_MAPPING_MEMORY_VECTOR_MASK (0x3F<<1)
7622 #define IGU_REG_MAPPING_MEMORY_FID_MASK (0x7F<<7)
7632 * String-to-compress [3:0] = Type
7635 (((_cid) << 8) | (((_region)&0xf)<<4) | (((_type)&0xf)))
7637 (calc_crc8(CDU_VALID_DATA(_cid, _region, _type), 0xff))
7639 (0x80 | ((CDU_CRC8(_cid, _region, _type)) & 0x7f))
7641 (0x80 | ((_type)&0xf << 3) | ((CDU_CRC8(_cid, _region, _type)) & 0x7))
7642 #define CDU_RSRVD_INVALIDATE_CONTEXT_VALUE(_val) ((_val) & ~0x80)
7645 #define PXP_REG_HST_VF_DISABLED_ERROR_VALID 0x1030bc
7646 #define PXP_REG_HST_VF_DISABLED_ERROR_DATA 0x1030b8
7647 #define PXP_REG_HST_PER_VIOLATION_VALID 0x1030e0
7648 #define PXP_REG_HST_INCORRECT_ACCESS_VALID 0x1030cc
7649 #define PXP2_REG_RD_CPL_ERR_DETAILS 0x120778
7650 #define PXP2_REG_RD_CPL_ERR_DETAILS2 0x12077c
7651 #define PXP2_REG_RQ_GARB 0x120748
7652 #define PBF_REG_DISABLE_NEW_TASK_PROC_Q0 0x15c1bc
7653 #define PBF_REG_DISABLE_NEW_TASK_PROC_Q1 0x15c1c0
7654 #define PBF_REG_DISABLE_NEW_TASK_PROC_Q2 0x15c1c4
7655 #define PBF_REG_DISABLE_NEW_TASK_PROC_Q3 0x15c1c8
7656 #define PBF_REG_DISABLE_NEW_TASK_PROC_Q4 0x15c1cc
7657 #define PBF_REG_DISABLE_NEW_TASK_PROC_Q5 0x15c1d0
7658 #define PBF_REG_CREDIT_Q2 0x140344
7659 #define PBF_REG_CREDIT_Q3 0x140348
7660 #define PBF_REG_CREDIT_Q4 0x14034c
7661 #define PBF_REG_CREDIT_Q5 0x140350
7662 #define PBF_REG_INIT_CRD_Q2 0x15c238
7663 #define PBF_REG_INIT_CRD_Q3 0x15c23c
7664 #define PBF_REG_INIT_CRD_Q4 0x15c240
7665 #define PBF_REG_INIT_CRD_Q5 0x15c244
7666 #define PBF_REG_TASK_CNT_Q0 0x140374
7667 #define PBF_REG_TASK_CNT_Q1 0x140378
7668 #define PBF_REG_TASK_CNT_Q2 0x14037c
7669 #define PBF_REG_TASK_CNT_Q3 0x140380
7670 #define PBF_REG_TASK_CNT_Q4 0x140384
7671 #define PBF_REG_TASK_CNT_Q5 0x140388
7672 #define PBF_REG_TASK_CNT_LB_Q 0x140370
7673 #define QM_REG_BYTECRD0 0x16e6fc
7674 #define QM_REG_BYTECRD1 0x16e700
7675 #define QM_REG_BYTECRD2 0x16e704
7676 #define QM_REG_BYTECRD3 0x16e7ac
7677 #define QM_REG_BYTECRD4 0x16e7b0
7678 #define QM_REG_BYTECRD5 0x16e7b4
7679 #define QM_REG_BYTECRD6 0x16e7b8
7680 #define QM_REG_BYTECRDCMDQ_0 0x16e6e8
7681 #define QM_REG_BYTECRDERRREG 0x16e708
7682 #define MISC_REG_GRC_TIMEOUT_ATTN_FULL_FID 0xa714
7683 #define QM_REG_VOQCREDIT_2 0x1682d8
7684 #define QM_REG_VOQCREDIT_3 0x1682dc
7685 #define QM_REG_VOQCREDIT_5 0x1682e4
7686 #define QM_REG_VOQCREDIT_6 0x1682e8
7687 #define QM_REG_VOQINITCREDIT_3 0x16806c
7688 #define QM_REG_VOQINITCREDIT_6 0x168078
7689 #define QM_REG_FWVOQ0TOHWVOQ 0x16e7bc
7690 #define QM_REG_FWVOQ1TOHWVOQ 0x16e7c0
7691 #define QM_REG_FWVOQ2TOHWVOQ 0x16e7c4
7692 #define QM_REG_FWVOQ3TOHWVOQ 0x16e7c8
7693 #define QM_REG_FWVOQ4TOHWVOQ 0x16e7cc
7694 #define QM_REG_FWVOQ5TOHWVOQ 0x16e7d0
7695 #define QM_REG_FWVOQ6TOHWVOQ 0x16e7d4
7696 #define QM_REG_FWVOQ7TOHWVOQ 0x16e7d8
7697 #define NIG_REG_INGRESS_EOP_PORT0_EMPTY 0x104ec
7698 #define NIG_REG_INGRESS_EOP_PORT1_EMPTY 0x104f8
7699 #define NIG_REG_INGRESS_RMP0_DSCR_EMPTY 0x10530
7700 #define NIG_REG_INGRESS_RMP1_DSCR_EMPTY 0x10538
7701 #define NIG_REG_INGRESS_LB_PBF_DELAY_EMPTY 0x10508
7702 #define NIG_REG_EGRESS_MNG0_FIFO_EMPTY 0x10460
7703 #define NIG_REG_EGRESS_MNG1_FIFO_EMPTY 0x10474
7704 #define NIG_REG_EGRESS_DEBUG_FIFO_EMPTY 0x10418
7705 #define NIG_REG_EGRESS_DELAY0_EMPTY 0x10420
7706 #define NIG_REG_EGRESS_DELAY1_EMPTY 0x10428
7707 #define NIG_REG_LLH0_FIFO_EMPTY 0x10548
7708 #define NIG_REG_LLH1_FIFO_EMPTY 0x10558
7709 #define NIG_REG_P0_TX_MNG_HOST_FIFO_EMPTY 0x182a8
7710 #define NIG_REG_P0_TLLH_FIFO_EMPTY 0x18308
7711 #define NIG_REG_P0_HBUF_DSCR_EMPTY 0x18318
7712 #define NIG_REG_P1_HBUF_DSCR_EMPTY 0x18348
7713 #define NIG_REG_P0_RX_MACFIFO_EMPTY 0x18570
7714 #define NIG_REG_P0_TX_MACFIFO_EMPTY 0x18578
7715 #define NIG_REG_EGRESS_DELAY2_EMPTY 0x1862c
7716 #define NIG_REG_EGRESS_DELAY3_EMPTY 0x18630
7717 #define NIG_REG_EGRESS_DELAY4_EMPTY 0x18634
7718 #define NIG_REG_EGRESS_DELAY5_EMPTY 0x18638
7722 * Calculates crc 8 on a word value: polynomial 0-1-2-8
7735 for (i = 0; i < 32; i++) { in calc_crc8()
7741 for (i = 0; i < 8; i++) { in calc_crc8()
7746 NewCRC[0] = D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^ in calc_crc8()
7747 D[16] ^ D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0] ^ C[4] ^ in calc_crc8()
7751 D[12] ^ D[9] ^ D[6] ^ D[1] ^ D[0] ^ C[0] ^ C[4] ^ C[5] ^ in calc_crc8()
7754 D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0] ^ in calc_crc8()
7755 C[0] ^ C[1] ^ C[4] ^ C[5]; in calc_crc8()
7761 C[0] ^ C[2] ^ C[3] ^ C[6] ^ C[7]; in calc_crc8()
7772 crc_res = 0; in calc_crc8()
7773 for (i = 0; i < 8; i++) in calc_crc8()