Lines Matching defs:sdr
1153 const struct nand_sdr_timings *sdr =
1201 PSEC_TO_MSEC(sdr->tPROG_max));
1633 const struct nand_sdr_timings *sdr =
1672 ret = marvell_nfc_wait_op(chip, PSEC_TO_MSEC(sdr->tPROG_max));
2395 const struct nand_sdr_timings *sdr;
2399 sdr = nand_get_sdr_timings(conf);
2400 if (IS_ERR(sdr))
2401 return PTR_ERR(sdr);
2417 nfc_tmg.tRP = TO_CYCLES(DIV_ROUND_UP(sdr->tRC_min, 2), period_ns) - 1;
2419 nfc_tmg.tWP = TO_CYCLES(DIV_ROUND_UP(sdr->tWC_min, 2), period_ns) - 1;
2421 nfc_tmg.tCS = TO_CYCLES(sdr->tCS_min, period_ns);
2422 nfc_tmg.tCH = TO_CYCLES(sdr->tCH_min, period_ns) - 1;
2423 nfc_tmg.tADL = TO_CYCLES(sdr->tADL_min, period_ns);
2430 read_delay = sdr->tRC_min >= 30000 ?
2433 nfc_tmg.tAR = TO_CYCLES(sdr->tAR_min, period_ns);
2439 nfc_tmg.tWHR = TO_CYCLES(max_t(int, sdr->tWHR_min, sdr->tCCS_min),
2441 nfc_tmg.tRHW = TO_CYCLES(max_t(int, sdr->tRHW_min, sdr->tCCS_min),
2449 nfc_tmg.tR = TO_CYCLES(sdr->tWB_max, period_ns);
2451 nfc_tmg.tR = TO_CYCLES64(sdr->tWB_max + sdr->tR_max,