Lines Matching refs:ctx
36 void (*init_sequence)(struct mipi_dsi_multi_context *ctx);
49 #define nt36672e_switch_page(ctx, page) \
50 mipi_dsi_dcs_write_seq_multi(ctx, NT36672E_DCS_SWITCH_PAGE, (page))
52 static void nt36672e_enable_reload_cmds(struct mipi_dsi_multi_context *ctx)
54 mipi_dsi_dcs_write_seq_multi(ctx, 0xfb, 0x01);
62 static void nt36672e_1080x2408_60hz_init(struct mipi_dsi_multi_context *ctx)
64 nt36672e_switch_page(ctx, 0x10);
65 nt36672e_enable_reload_cmds(ctx);
66 mipi_dsi_dcs_write_seq_multi(ctx, 0xb0, 0x00);
67 mipi_dsi_dcs_write_seq_multi(ctx, 0xc0, 0x00);
68 mipi_dsi_dcs_write_seq_multi(ctx, 0xc1, 0x89, 0x28, 0x00, 0x08, 0x00, 0xaa, 0x02,
70 mipi_dsi_dcs_write_seq_multi(ctx, 0xc2, 0x1b, 0xa0);
72 nt36672e_switch_page(ctx, 0x20);
73 nt36672e_enable_reload_cmds(ctx);
74 mipi_dsi_dcs_write_seq_multi(ctx, 0x01, 0x66);
75 mipi_dsi_dcs_write_seq_multi(ctx, 0x06, 0x40);
76 mipi_dsi_dcs_write_seq_multi(ctx, 0x07, 0x38);
77 mipi_dsi_dcs_write_seq_multi(ctx, 0x2f, 0x83);
78 mipi_dsi_dcs_write_seq_multi(ctx, 0x69, 0x91);
79 mipi_dsi_dcs_write_seq_multi(ctx, 0x95, 0xd1);
80 mipi_dsi_dcs_write_seq_multi(ctx, 0x96, 0xd1);
81 mipi_dsi_dcs_write_seq_multi(ctx, 0xf2, 0x64);
82 mipi_dsi_dcs_write_seq_multi(ctx, 0xf3, 0x54);
83 mipi_dsi_dcs_write_seq_multi(ctx, 0xf4, 0x64);
84 mipi_dsi_dcs_write_seq_multi(ctx, 0xf5, 0x54);
85 mipi_dsi_dcs_write_seq_multi(ctx, 0xf6, 0x64);
86 mipi_dsi_dcs_write_seq_multi(ctx, 0xf7, 0x54);
87 mipi_dsi_dcs_write_seq_multi(ctx, 0xf8, 0x64);
88 mipi_dsi_dcs_write_seq_multi(ctx, 0xf9, 0x54);
90 nt36672e_switch_page(ctx, 0x24);
91 nt36672e_enable_reload_cmds(ctx);
92 mipi_dsi_dcs_write_seq_multi(ctx, 0x01, 0x0f);
93 mipi_dsi_dcs_write_seq_multi(ctx, 0x03, 0x0c);
94 mipi_dsi_dcs_write_seq_multi(ctx, 0x05, 0x1d);
95 mipi_dsi_dcs_write_seq_multi(ctx, 0x08, 0x2f);
96 mipi_dsi_dcs_write_seq_multi(ctx, 0x09, 0x2e);
97 mipi_dsi_dcs_write_seq_multi(ctx, 0x0a, 0x2d);
98 mipi_dsi_dcs_write_seq_multi(ctx, 0x0b, 0x2c);
99 mipi_dsi_dcs_write_seq_multi(ctx, 0x11, 0x17);
100 mipi_dsi_dcs_write_seq_multi(ctx, 0x12, 0x13);
101 mipi_dsi_dcs_write_seq_multi(ctx, 0x13, 0x15);
102 mipi_dsi_dcs_write_seq_multi(ctx, 0x15, 0x14);
103 mipi_dsi_dcs_write_seq_multi(ctx, 0x16, 0x16);
104 mipi_dsi_dcs_write_seq_multi(ctx, 0x17, 0x18);
105 mipi_dsi_dcs_write_seq_multi(ctx, 0x1b, 0x01);
106 mipi_dsi_dcs_write_seq_multi(ctx, 0x1d, 0x1d);
107 mipi_dsi_dcs_write_seq_multi(ctx, 0x20, 0x2f);
108 mipi_dsi_dcs_write_seq_multi(ctx, 0x21, 0x2e);
109 mipi_dsi_dcs_write_seq_multi(ctx, 0x22, 0x2d);
110 mipi_dsi_dcs_write_seq_multi(ctx, 0x23, 0x2c);
111 mipi_dsi_dcs_write_seq_multi(ctx, 0x29, 0x17);
112 mipi_dsi_dcs_write_seq_multi(ctx, 0x2a, 0x13);
113 mipi_dsi_dcs_write_seq_multi(ctx, 0x2b, 0x15);
114 mipi_dsi_dcs_write_seq_multi(ctx, 0x2f, 0x14);
115 mipi_dsi_dcs_write_seq_multi(ctx, 0x30, 0x16);
116 mipi_dsi_dcs_write_seq_multi(ctx, 0x31, 0x18);
117 mipi_dsi_dcs_write_seq_multi(ctx, 0x32, 0x04);
118 mipi_dsi_dcs_write_seq_multi(ctx, 0x34, 0x10);
119 mipi_dsi_dcs_write_seq_multi(ctx, 0x35, 0x1f);
120 mipi_dsi_dcs_write_seq_multi(ctx, 0x36, 0x1f);
121 mipi_dsi_dcs_write_seq_multi(ctx, 0x4d, 0x14);
122 mipi_dsi_dcs_write_seq_multi(ctx, 0x4e, 0x36);
123 mipi_dsi_dcs_write_seq_multi(ctx, 0x4f, 0x36);
124 mipi_dsi_dcs_write_seq_multi(ctx, 0x53, 0x36);
125 mipi_dsi_dcs_write_seq_multi(ctx, 0x71, 0x30);
126 mipi_dsi_dcs_write_seq_multi(ctx, 0x79, 0x11);
127 mipi_dsi_dcs_write_seq_multi(ctx, 0x7a, 0x82);
128 mipi_dsi_dcs_write_seq_multi(ctx, 0x7b, 0x8f);
129 mipi_dsi_dcs_write_seq_multi(ctx, 0x7d, 0x04);
130 mipi_dsi_dcs_write_seq_multi(ctx, 0x80, 0x04);
131 mipi_dsi_dcs_write_seq_multi(ctx, 0x81, 0x04);
132 mipi_dsi_dcs_write_seq_multi(ctx, 0x82, 0x13);
133 mipi_dsi_dcs_write_seq_multi(ctx, 0x84, 0x31);
134 mipi_dsi_dcs_write_seq_multi(ctx, 0x85, 0x00);
135 mipi_dsi_dcs_write_seq_multi(ctx, 0x86, 0x00);
136 mipi_dsi_dcs_write_seq_multi(ctx, 0x87, 0x00);
137 mipi_dsi_dcs_write_seq_multi(ctx, 0x90, 0x13);
138 mipi_dsi_dcs_write_seq_multi(ctx, 0x92, 0x31);
139 mipi_dsi_dcs_write_seq_multi(ctx, 0x93, 0x00);
140 mipi_dsi_dcs_write_seq_multi(ctx, 0x94, 0x00);
141 mipi_dsi_dcs_write_seq_multi(ctx, 0x95, 0x00);
142 mipi_dsi_dcs_write_seq_multi(ctx, 0x9c, 0xf4);
143 mipi_dsi_dcs_write_seq_multi(ctx, 0x9d, 0x01);
144 mipi_dsi_dcs_write_seq_multi(ctx, 0xa0, 0x0f);
145 mipi_dsi_dcs_write_seq_multi(ctx, 0xa2, 0x0f);
146 mipi_dsi_dcs_write_seq_multi(ctx, 0xa3, 0x02);
147 mipi_dsi_dcs_write_seq_multi(ctx, 0xa4, 0x04);
148 mipi_dsi_dcs_write_seq_multi(ctx, 0xa5, 0x04);
149 mipi_dsi_dcs_write_seq_multi(ctx, 0xc6, 0xc0);
150 mipi_dsi_dcs_write_seq_multi(ctx, 0xc9, 0x00);
151 mipi_dsi_dcs_write_seq_multi(ctx, 0xd9, 0x80);
152 mipi_dsi_dcs_write_seq_multi(ctx, 0xe9, 0x02);
154 nt36672e_switch_page(ctx, 0x25);
155 nt36672e_enable_reload_cmds(ctx);
156 mipi_dsi_dcs_write_seq_multi(ctx, 0x18, 0x22);
157 mipi_dsi_dcs_write_seq_multi(ctx, 0x19, 0xe4);
158 mipi_dsi_dcs_write_seq_multi(ctx, 0x21, 0x40);
159 mipi_dsi_dcs_write_seq_multi(ctx, 0x66, 0xd8);
160 mipi_dsi_dcs_write_seq_multi(ctx, 0x68, 0x50);
161 mipi_dsi_dcs_write_seq_multi(ctx, 0x69, 0x10);
162 mipi_dsi_dcs_write_seq_multi(ctx, 0x6b, 0x00);
163 mipi_dsi_dcs_write_seq_multi(ctx, 0x6d, 0x0d);
164 mipi_dsi_dcs_write_seq_multi(ctx, 0x6e, 0x48);
165 mipi_dsi_dcs_write_seq_multi(ctx, 0x72, 0x41);
166 mipi_dsi_dcs_write_seq_multi(ctx, 0x73, 0x4a);
167 mipi_dsi_dcs_write_seq_multi(ctx, 0x74, 0xd0);
168 mipi_dsi_dcs_write_seq_multi(ctx, 0x77, 0x62);
169 mipi_dsi_dcs_write_seq_multi(ctx, 0x79, 0x7e);
170 mipi_dsi_dcs_write_seq_multi(ctx, 0x7d, 0x03);
171 mipi_dsi_dcs_write_seq_multi(ctx, 0x7e, 0x15);
172 mipi_dsi_dcs_write_seq_multi(ctx, 0x7f, 0x00);
173 mipi_dsi_dcs_write_seq_multi(ctx, 0x84, 0x4d);
174 mipi_dsi_dcs_write_seq_multi(ctx, 0xcf, 0x80);
175 mipi_dsi_dcs_write_seq_multi(ctx, 0xd6, 0x80);
176 mipi_dsi_dcs_write_seq_multi(ctx, 0xd7, 0x80);
177 mipi_dsi_dcs_write_seq_multi(ctx, 0xef, 0x20);
178 mipi_dsi_dcs_write_seq_multi(ctx, 0xf0, 0x84);
180 nt36672e_switch_page(ctx, 0x26);
181 nt36672e_enable_reload_cmds(ctx);
182 mipi_dsi_dcs_write_seq_multi(ctx, 0x81, 0x0f);
183 mipi_dsi_dcs_write_seq_multi(ctx, 0x83, 0x01);
184 mipi_dsi_dcs_write_seq_multi(ctx, 0x84, 0x03);
185 mipi_dsi_dcs_write_seq_multi(ctx, 0x85, 0x01);
186 mipi_dsi_dcs_write_seq_multi(ctx, 0x86, 0x03);
187 mipi_dsi_dcs_write_seq_multi(ctx, 0x87, 0x01);
188 mipi_dsi_dcs_write_seq_multi(ctx, 0x88, 0x05);
189 mipi_dsi_dcs_write_seq_multi(ctx, 0x8a, 0x1a);
190 mipi_dsi_dcs_write_seq_multi(ctx, 0x8b, 0x11);
191 mipi_dsi_dcs_write_seq_multi(ctx, 0x8c, 0x24);
192 mipi_dsi_dcs_write_seq_multi(ctx, 0x8e, 0x42);
193 mipi_dsi_dcs_write_seq_multi(ctx, 0x8f, 0x11);
194 mipi_dsi_dcs_write_seq_multi(ctx, 0x90, 0x11);
195 mipi_dsi_dcs_write_seq_multi(ctx, 0x91, 0x11);
196 mipi_dsi_dcs_write_seq_multi(ctx, 0x9a, 0x80);
197 mipi_dsi_dcs_write_seq_multi(ctx, 0x9b, 0x04);
198 mipi_dsi_dcs_write_seq_multi(ctx, 0x9c, 0x00);
199 mipi_dsi_dcs_write_seq_multi(ctx, 0x9d, 0x00);
200 mipi_dsi_dcs_write_seq_multi(ctx, 0x9e, 0x00);
202 nt36672e_switch_page(ctx, 0x27);
203 nt36672e_enable_reload_cmds(ctx);
204 mipi_dsi_dcs_write_seq_multi(ctx, 0x01, 0x68);
205 mipi_dsi_dcs_write_seq_multi(ctx, 0x20, 0x81);
206 mipi_dsi_dcs_write_seq_multi(ctx, 0x21, 0x6a);
207 mipi_dsi_dcs_write_seq_multi(ctx, 0x25, 0x81);
208 mipi_dsi_dcs_write_seq_multi(ctx, 0x26, 0x94);
209 mipi_dsi_dcs_write_seq_multi(ctx, 0x6e, 0x00);
210 mipi_dsi_dcs_write_seq_multi(ctx, 0x6f, 0x00);
211 mipi_dsi_dcs_write_seq_multi(ctx, 0x70, 0x00);
212 mipi_dsi_dcs_write_seq_multi(ctx, 0x71, 0x00);
213 mipi_dsi_dcs_write_seq_multi(ctx, 0x72, 0x00);
214 mipi_dsi_dcs_write_seq_multi(ctx, 0x75, 0x00);
215 mipi_dsi_dcs_write_seq_multi(ctx, 0x76, 0x00);
216 mipi_dsi_dcs_write_seq_multi(ctx, 0x77, 0x00);
217 mipi_dsi_dcs_write_seq_multi(ctx, 0x7d, 0x09);
218 mipi_dsi_dcs_write_seq_multi(ctx, 0x7e, 0x67);
219 mipi_dsi_dcs_write_seq_multi(ctx, 0x80, 0x23);
220 mipi_dsi_dcs_write_seq_multi(ctx, 0x82, 0x09);
221 mipi_dsi_dcs_write_seq_multi(ctx, 0x83, 0x67);
222 mipi_dsi_dcs_write_seq_multi(ctx, 0x88, 0x01);
223 mipi_dsi_dcs_write_seq_multi(ctx, 0x89, 0x10);
224 mipi_dsi_dcs_write_seq_multi(ctx, 0xa5, 0x10);
225 mipi_dsi_dcs_write_seq_multi(ctx, 0xa6, 0x23);
226 mipi_dsi_dcs_write_seq_multi(ctx, 0xa7, 0x01);
227 mipi_dsi_dcs_write_seq_multi(ctx, 0xb6, 0x40);
228 mipi_dsi_dcs_write_seq_multi(ctx, 0xe5, 0x02);
229 mipi_dsi_dcs_write_seq_multi(ctx, 0xe6, 0xd3);
230 mipi_dsi_dcs_write_seq_multi(ctx, 0xeb, 0x03);
231 mipi_dsi_dcs_write_seq_multi(ctx, 0xec, 0x28);
233 nt36672e_switch_page(ctx, 0x2a);
234 nt36672e_enable_reload_cmds(ctx);
235 mipi_dsi_dcs_write_seq_multi(ctx, 0x00, 0x91);
236 mipi_dsi_dcs_write_seq_multi(ctx, 0x03, 0x20);
237 mipi_dsi_dcs_write_seq_multi(ctx, 0x07, 0x50);
238 mipi_dsi_dcs_write_seq_multi(ctx, 0x0a, 0x70);
239 mipi_dsi_dcs_write_seq_multi(ctx, 0x0c, 0x04);
240 mipi_dsi_dcs_write_seq_multi(ctx, 0x0d, 0x40);
241 mipi_dsi_dcs_write_seq_multi(ctx, 0x0f, 0x01);
242 mipi_dsi_dcs_write_seq_multi(ctx, 0x11, 0xe0);
243 mipi_dsi_dcs_write_seq_multi(ctx, 0x15, 0x0f);
244 mipi_dsi_dcs_write_seq_multi(ctx, 0x16, 0xa4);
245 mipi_dsi_dcs_write_seq_multi(ctx, 0x19, 0x0f);
246 mipi_dsi_dcs_write_seq_multi(ctx, 0x1a, 0x78);
247 mipi_dsi_dcs_write_seq_multi(ctx, 0x1b, 0x23);
248 mipi_dsi_dcs_write_seq_multi(ctx, 0x1d, 0x36);
249 mipi_dsi_dcs_write_seq_multi(ctx, 0x1e, 0x3e);
250 mipi_dsi_dcs_write_seq_multi(ctx, 0x1f, 0x3e);
251 mipi_dsi_dcs_write_seq_multi(ctx, 0x20, 0x3e);
252 mipi_dsi_dcs_write_seq_multi(ctx, 0x28, 0xfd);
253 mipi_dsi_dcs_write_seq_multi(ctx, 0x29, 0x12);
254 mipi_dsi_dcs_write_seq_multi(ctx, 0x2a, 0xe1);
255 mipi_dsi_dcs_write_seq_multi(ctx, 0x2d, 0x0a);
256 mipi_dsi_dcs_write_seq_multi(ctx, 0x30, 0x49);
257 mipi_dsi_dcs_write_seq_multi(ctx, 0x33, 0x96);
258 mipi_dsi_dcs_write_seq_multi(ctx, 0x34, 0xff);
259 mipi_dsi_dcs_write_seq_multi(ctx, 0x35, 0x40);
260 mipi_dsi_dcs_write_seq_multi(ctx, 0x36, 0xde);
261 mipi_dsi_dcs_write_seq_multi(ctx, 0x37, 0xf9);
262 mipi_dsi_dcs_write_seq_multi(ctx, 0x38, 0x45);
263 mipi_dsi_dcs_write_seq_multi(ctx, 0x39, 0xd9);
264 mipi_dsi_dcs_write_seq_multi(ctx, 0x3a, 0x49);
265 mipi_dsi_dcs_write_seq_multi(ctx, 0x4a, 0xf0);
266 mipi_dsi_dcs_write_seq_multi(ctx, 0x7a, 0x09);
267 mipi_dsi_dcs_write_seq_multi(ctx, 0x7b, 0x40);
268 mipi_dsi_dcs_write_seq_multi(ctx, 0x7f, 0xf0);
269 mipi_dsi_dcs_write_seq_multi(ctx, 0x83, 0x0f);
270 mipi_dsi_dcs_write_seq_multi(ctx, 0x84, 0xa4);
271 mipi_dsi_dcs_write_seq_multi(ctx, 0x87, 0x0f);
272 mipi_dsi_dcs_write_seq_multi(ctx, 0x88, 0x78);
273 mipi_dsi_dcs_write_seq_multi(ctx, 0x89, 0x23);
274 mipi_dsi_dcs_write_seq_multi(ctx, 0x8b, 0x36);
275 mipi_dsi_dcs_write_seq_multi(ctx, 0x8c, 0x7d);
276 mipi_dsi_dcs_write_seq_multi(ctx, 0x8d, 0x7d);
277 mipi_dsi_dcs_write_seq_multi(ctx, 0x8e, 0x7d);
279 nt36672e_switch_page(ctx, 0x20);
280 nt36672e_enable_reload_cmds(ctx);
281 mipi_dsi_dcs_write_seq_multi(ctx, 0xb0, 0x00, 0x00, 0x00, 0x17, 0x00, 0x49, 0x00,
283 mipi_dsi_dcs_write_seq_multi(ctx, 0xb1, 0x00, 0xd9, 0x01, 0x10, 0x01, 0x3a, 0x01,
285 mipi_dsi_dcs_write_seq_multi(ctx, 0xb2, 0x02, 0x64, 0x02, 0xa3, 0x02, 0xca, 0x03,
287 mipi_dsi_dcs_write_seq_multi(ctx, 0xb3, 0x03, 0x7d, 0x03, 0x93, 0x03, 0xab, 0x03,
289 mipi_dsi_dcs_write_seq_multi(ctx, 0xb4, 0x00, 0x00, 0x00, 0x1b, 0x00, 0x51, 0x00,
291 mipi_dsi_dcs_write_seq_multi(ctx, 0xb5, 0x00, 0xe2, 0x01, 0x1a, 0x01, 0x43, 0x01,
293 mipi_dsi_dcs_write_seq_multi(ctx, 0xb6, 0x02, 0x6b, 0x02, 0xa8, 0x02, 0xd0, 0x03,
295 mipi_dsi_dcs_write_seq_multi(ctx, 0xb7, 0x03, 0x7e, 0x03, 0x94, 0x03, 0xac, 0x03,
297 mipi_dsi_dcs_write_seq_multi(ctx, 0xb8, 0x00, 0x00, 0x00, 0x1b, 0x00, 0x51, 0x00,
299 mipi_dsi_dcs_write_seq_multi(ctx, 0xb9, 0x00, 0xe2, 0x01, 0x18, 0x01, 0x42, 0x01,
301 mipi_dsi_dcs_write_seq_multi(ctx, 0xba, 0x02, 0x68, 0x02, 0xa6, 0x02, 0xcd, 0x03,
303 mipi_dsi_dcs_write_seq_multi(ctx, 0xbb, 0x03, 0x7d, 0x03, 0x93, 0x03, 0xab, 0x03,
306 nt36672e_switch_page(ctx, 0x21);
307 nt36672e_enable_reload_cmds(ctx);
308 mipi_dsi_dcs_write_seq_multi(ctx, 0xb0, 0x00, 0x00, 0x00, 0x17, 0x00, 0x49, 0x00,
310 mipi_dsi_dcs_write_seq_multi(ctx, 0xb1, 0x00, 0xd9, 0x01, 0x10, 0x01, 0x3a, 0x01,
312 mipi_dsi_dcs_write_seq_multi(ctx, 0xb2, 0x02, 0x64, 0x02, 0xa3, 0x02, 0xca, 0x03,
314 mipi_dsi_dcs_write_seq_multi(ctx, 0xb3, 0x03, 0x7d, 0x03, 0x93, 0x03, 0xab, 0x03,
316 mipi_dsi_dcs_write_seq_multi(ctx, 0xb4, 0x00, 0x00, 0x00, 0x1b, 0x00, 0x51, 0x00,
318 mipi_dsi_dcs_write_seq_multi(ctx, 0xb5, 0x00, 0xe2, 0x01, 0x1a, 0x01, 0x43, 0x01,
320 mipi_dsi_dcs_write_seq_multi(ctx, 0xb6, 0x02, 0x6b, 0x02, 0xa8, 0x02, 0xd0, 0x03,
322 mipi_dsi_dcs_write_seq_multi(ctx, 0xb7, 0x03, 0x7e, 0x03, 0x94, 0x03, 0xac, 0x03,
324 mipi_dsi_dcs_write_seq_multi(ctx, 0xb8, 0x00, 0x00, 0x00, 0x1b, 0x00, 0x51, 0x00,
326 mipi_dsi_dcs_write_seq_multi(ctx, 0xb9, 0x00, 0xe2, 0x01, 0x18, 0x01, 0x42, 0x01,
328 mipi_dsi_dcs_write_seq_multi(ctx, 0xba, 0x02, 0x68, 0x02, 0xa6, 0x02, 0xcd, 0x03,
330 mipi_dsi_dcs_write_seq_multi(ctx, 0xbb, 0x03, 0x7d, 0x03, 0x93, 0x03, 0xab, 0x03,
333 nt36672e_switch_page(ctx, 0x2c);
334 nt36672e_enable_reload_cmds(ctx);
335 mipi_dsi_dcs_write_seq_multi(ctx, 0x61, 0x1f);
336 mipi_dsi_dcs_write_seq_multi(ctx, 0x62, 0x1f);
337 mipi_dsi_dcs_write_seq_multi(ctx, 0x7e, 0x03);
338 mipi_dsi_dcs_write_seq_multi(ctx, 0x6a, 0x14);
339 mipi_dsi_dcs_write_seq_multi(ctx, 0x6b, 0x36);
340 mipi_dsi_dcs_write_seq_multi(ctx, 0x6c, 0x36);
341 mipi_dsi_dcs_write_seq_multi(ctx, 0x6d, 0x36);
342 mipi_dsi_dcs_write_seq_multi(ctx, 0x53, 0x04);
343 mipi_dsi_dcs_write_seq_multi(ctx, 0x54, 0x04);
344 mipi_dsi_dcs_write_seq_multi(ctx, 0x55, 0x04);
345 mipi_dsi_dcs_write_seq_multi(ctx, 0x56, 0x0f);
346 mipi_dsi_dcs_write_seq_multi(ctx, 0x58, 0x0f);
347 mipi_dsi_dcs_write_seq_multi(ctx, 0x59, 0x0f);
349 nt36672e_switch_page(ctx, 0xf0);
350 nt36672e_enable_reload_cmds(ctx);
351 mipi_dsi_dcs_write_seq_multi(ctx, 0x5a, 0x00);
353 nt36672e_switch_page(ctx, 0x10);
354 nt36672e_enable_reload_cmds(ctx);
355 mipi_dsi_dcs_write_seq_multi(ctx, 0x51, 0xff);
356 mipi_dsi_dcs_write_seq_multi(ctx, 0x53, 0x24);
357 mipi_dsi_dcs_write_seq_multi(ctx, 0x55, 0x01);
360 static int nt36672e_power_on(struct nt36672e_panel *ctx)
362 struct mipi_dsi_device *dsi = ctx->dsi;
365 ret = regulator_bulk_enable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
375 gpiod_set_value(ctx->reset_gpio, 1);
377 gpiod_set_value(ctx->reset_gpio, 0);
379 gpiod_set_value(ctx->reset_gpio, 1);
385 static int nt36672e_power_off(struct nt36672e_panel *ctx)
387 struct mipi_dsi_device *dsi = ctx->dsi;
390 gpiod_set_value(ctx->reset_gpio, 0);
392 ret = regulator_bulk_disable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
401 struct mipi_dsi_multi_context ctx = { .dsi = nt36672e->dsi };
407 desc->init_sequence(&ctx);
409 mipi_dsi_dcs_exit_sleep_mode_multi(&ctx);
410 mipi_dsi_msleep(&ctx, 120);
412 mipi_dsi_dcs_set_display_on_multi(&ctx);
414 mipi_dsi_msleep(&ctx, 100);
416 return ctx.accum_err;
421 struct mipi_dsi_multi_context ctx = { .dsi = panel->dsi };
425 mipi_dsi_dcs_set_display_off_multi(&ctx);
426 mipi_dsi_msleep(&ctx, 20);
428 mipi_dsi_dcs_enter_sleep_mode_multi(&ctx);
429 mipi_dsi_msleep(&ctx, 60);
431 return ctx.accum_err;
436 struct nt36672e_panel *ctx = to_nt36672e_panel(panel);
437 struct mipi_dsi_device *dsi = ctx->dsi;
440 ret = nt36672e_power_on(ctx);
444 ret = nt36672e_on(ctx);
446 if (nt36672e_power_off(ctx))
456 struct nt36672e_panel *ctx = to_nt36672e_panel(panel);
457 struct mipi_dsi_device *dsi = ctx->dsi;
460 nt36672e_off(ctx);
462 ret = nt36672e_power_off(ctx);
496 struct nt36672e_panel *ctx = to_nt36672e_panel(panel);
499 mode = drm_mode_duplicate(connector->dev, ctx->desc->display_mode);
506 connector->display_info.width_mm = ctx->desc->width_mm;
507 connector->display_info.height_mm = ctx->desc->height_mm;
522 struct nt36672e_panel *ctx;
525 ctx = devm_drm_panel_alloc(dev, struct nt36672e_panel, panel,
528 if (IS_ERR(ctx))
529 return PTR_ERR(ctx);
531 ctx->desc = of_device_get_match_data(dev);
532 if (!ctx->desc) {
537 for (i = 0; i < ARRAY_SIZE(ctx->supplies); i++) {
538 ctx->supplies[i].supply = regulator_names[i];
539 ctx->supplies[i].init_load_uA = regulator_enable_loads[i];
542 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(ctx->supplies),
543 ctx->supplies);
547 ctx->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
548 if (IS_ERR(ctx->reset_gpio))
549 return dev_err_probe(dev, PTR_ERR(ctx->reset_gpio), "Failed to get reset-gpios\n");
551 ctx->dsi = dsi;
552 mipi_dsi_set_drvdata(dsi, ctx);
554 dsi->lanes = ctx->desc->lanes;
555 dsi->format = ctx->desc->format;
556 dsi->mode_flags = ctx->desc->mode_flags;
558 ret = drm_panel_of_backlight(&ctx->panel);
562 ctx->panel.prepare_prev_first = true;
564 drm_panel_add(&ctx->panel);
575 drm_panel_remove(&ctx->panel);
581 struct nt36672e_panel *ctx = mipi_dsi_get_drvdata(dsi);
583 mipi_dsi_detach(ctx->dsi);
584 drm_panel_remove(&ctx->panel);