Lines Matching +full:24 +full:gbit
233 ast_moutdwm(ast, 0x1e6e0068, dlli | (dlli << 8) | (dlli << 16) | (dlli << 24)); in cbrdlli_ast2150()
250 ast_moutdwm(ast, 0x1e6e0068, dlli | (dlli << 8) | (dlli << 16) | (dlli << 24)); in cbrdlli_ast2150()
600 ast_moutdwm(ast, 0x1E6E0068, 0x00001400 | (dlli << 16) | (dlli << 24)); in finetuneDQI_L()
719 ast_moutdwm(ast, 0x1E6E0068, 0x00001300 | (dlli << 16) | (dlli << 24)); in finetuneDQSI()
792 ast_moutdwm(ast, 0x1E6E0068, 0x00001300 | (dlli << 16) | (dlli << 24)); in cbr_dll2()
1752 /* Check 8Gbit */ in check_dram_size_2500()
1755 reg_14 |= (tRFC >> 24) & 0xFF; in check_dram_size_2500()
1756 /* Check 4Gbit */ in check_dram_size_2500()
1760 /* Check 2Gbit */ in check_dram_size_2500()
1804 /* CLKIN = 24MHz */ in set_mpll_2500()
2064 * [23]:= 1:CLKIN is 25MHz and USBCK1 = 24/48 MHz (determined by in ast_post_chip_2500()
2065 * [18]: 0(24)/1(48) MHz) in ast_post_chip_2500()