Lines Matching +full:0 +full:x000003ff

49 	mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
50 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
51 mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
52 mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
53 mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
54 mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
55 mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
56 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
57 mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
58 mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
59 mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
60 mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
61 mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
62 mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
63 mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
64 mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
65 mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
66 mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
67 mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
68 mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
69 mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
70 mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
71 mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
72 mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
73 mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
74 mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
75 mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
76 mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
77 mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
78 mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
79 mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
80 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
81 mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
82 mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
83 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
84 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
85 mmPCIE_DATA, 0x000f0000, 0x00000000,
86 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
87 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
88 mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
89 mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
90 mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
91 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
92 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
93 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
94 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
95 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100,
99 mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
100 mmDB_DEBUG2, 0xf00fffff, 0x00000400,
101 mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
102 mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
103 mmFBC_MISC, 0x1f311fff, 0x12300000,
104 mmHDMI_CONTROL, 0x31000111, 0x00000011,
105 mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
106 mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
107 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
108 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
109 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
110 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
111 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
112 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
113 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
114 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
115 mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
116 mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
117 mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
118 mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
119 mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
120 mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
121 mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
122 mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
123 mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
127 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
128 mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
129 mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
130 mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
131 mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
132 mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
133 mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
134 mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
135 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
136 mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
140 mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
141 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
142 mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
143 mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
144 mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
145 mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
146 mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
147 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
148 mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
149 mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
150 mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
151 mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
152 mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
153 mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
154 mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
155 mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
156 mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
157 mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
158 mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
159 mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
160 mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
161 mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
162 mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
163 mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
164 mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
165 mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
166 mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
167 mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
168 mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
169 mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
170 mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
171 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
172 mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
173 mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
174 mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
175 mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
176 mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
177 mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
178 mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
179 mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
180 mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
181 mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
182 mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
183 mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
184 mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
185 mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
186 mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
187 mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
188 mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
189 mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
190 mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
191 mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
192 mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
193 mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
194 mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
195 mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
196 mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
197 mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
198 mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
199 mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
200 mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
201 mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
202 mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
203 mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
204 mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
205 mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
206 mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
207 mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
208 mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
209 mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
210 mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
211 mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
212 mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
213 mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
214 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
215 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
216 mmPCIE_DATA, 0x000f0000, 0x00000000,
217 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
218 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
219 mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
220 mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
221 mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
222 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
223 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
224 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
225 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
226 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100,
230 mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
231 mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
232 mmDB_DEBUG2, 0xf00fffff, 0x00000400,
233 mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
234 mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
235 mmFBC_MISC, 0x1f311fff, 0x12300000,
236 mmGB_GPU_ID, 0x0000000f, 0x00000000,
237 mmHDMI_CONTROL, 0x31000111, 0x00000011,
238 mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
239 mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
240 mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
241 mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
242 mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
243 mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
244 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
245 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
246 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
247 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
248 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
249 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
250 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
251 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
252 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
253 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
254 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
255 mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
256 mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
257 mmTCC_CTRL, 0x00100000, 0xf31fff7f,
258 mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
259 mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
260 mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
261 mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
262 mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
263 mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
264 mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
265 mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
266 mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
270 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
271 mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
272 mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
273 mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
274 mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
275 mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
276 mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
329 /*Wait for RCV_MSG_VALID to be 0*/ in xgpu_vi_mailbox_send_ack()
332 if (timeout <= 0) { in xgpu_vi_mailbox_send_ack()
349 TRN_MSG_VALID, val ? 1 : 0); in xgpu_vi_mailbox_set_valid()
386 return 0; in xgpu_vi_mailbox_rcv_msg()
391 int r = 0, timeout = VI_MAILBOX_TIMEDOUT; in xgpu_vi_poll_ack()
397 if (timeout <= 0) { in xgpu_vi_poll_ack()
413 int r = 0, timeout = VI_MAILBOX_TIMEDOUT; in xgpu_vi_poll_msg()
417 if (timeout <= 0) { in xgpu_vi_poll_msg()
456 return 0; in xgpu_vi_send_access_requests()
482 int r = 0; in xgpu_vi_release_full_gpu_access()
496 return 0; in xgpu_vi_mailbox_ack_irq()
507 (state == AMDGPU_IRQ_STATE_ENABLE) ? 1 : 0); in xgpu_vi_set_mailbox_ack_irq()
510 return 0; in xgpu_vi_set_mailbox_ack_irq()
521 memset(&reset_context, 0, sizeof(reset_context)); in xgpu_vi_mailbox_flr_work()
540 (state == AMDGPU_IRQ_STATE_ENABLE) ? 1 : 0); in xgpu_vi_set_mailbox_rcv_irq()
543 return 0; in xgpu_vi_set_mailbox_rcv_irq()
565 return 0; in xgpu_vi_mailbox_rcv_irq()
596 amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0); in xgpu_vi_mailbox_add_irq_id()
600 return 0; in xgpu_vi_mailbox_add_irq_id()
607 r = amdgpu_irq_get(adev, &adev->virt.rcv_irq, 0); in xgpu_vi_mailbox_get_irq()
610 r = amdgpu_irq_get(adev, &adev->virt.ack_irq, 0); in xgpu_vi_mailbox_get_irq()
612 amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0); in xgpu_vi_mailbox_get_irq()
618 return 0; in xgpu_vi_mailbox_get_irq()
623 amdgpu_irq_put(adev, &adev->virt.ack_irq, 0); in xgpu_vi_mailbox_put_irq()
624 amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0); in xgpu_vi_mailbox_put_irq()