Lines Matching full:p

69 static inline u32 gpio_rcar_read(struct gpio_rcar_priv *p, int offs)  in gpio_rcar_read()  argument
71 return ioread32(p->base + offs); in gpio_rcar_read()
74 static inline void gpio_rcar_write(struct gpio_rcar_priv *p, int offs, in gpio_rcar_write() argument
77 iowrite32(value, p->base + offs); in gpio_rcar_write()
80 static void gpio_rcar_modify_bit(struct gpio_rcar_priv *p, int offs, in gpio_rcar_modify_bit() argument
83 u32 tmp = gpio_rcar_read(p, offs); in gpio_rcar_modify_bit()
90 gpio_rcar_write(p, offs, tmp); in gpio_rcar_modify_bit()
96 struct gpio_rcar_priv *p = gpiochip_get_data(gc); in gpio_rcar_irq_disable() local
99 gpio_rcar_write(p, INTMSK, ~BIT(hwirq)); in gpio_rcar_irq_disable()
106 struct gpio_rcar_priv *p = gpiochip_get_data(gc); in gpio_rcar_irq_enable() local
110 gpio_rcar_write(p, MSKCLR, BIT(hwirq)); in gpio_rcar_irq_enable()
113 static void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv *p, in gpio_rcar_config_interrupt_input_mode() argument
126 raw_spin_lock_irqsave(&p->lock, flags); in gpio_rcar_config_interrupt_input_mode()
129 gpio_rcar_modify_bit(p, POSNEG, hwirq, !active_high_rising_edge); in gpio_rcar_config_interrupt_input_mode()
132 gpio_rcar_modify_bit(p, EDGLEVEL, hwirq, !level_trigger); in gpio_rcar_config_interrupt_input_mode()
135 if (p->info.has_both_edge_trigger) in gpio_rcar_config_interrupt_input_mode()
136 gpio_rcar_modify_bit(p, BOTHEDGE, hwirq, both); in gpio_rcar_config_interrupt_input_mode()
139 gpio_rcar_modify_bit(p, IOINTSEL, hwirq, true); in gpio_rcar_config_interrupt_input_mode()
143 gpio_rcar_write(p, INTCLR, BIT(hwirq)); in gpio_rcar_config_interrupt_input_mode()
145 raw_spin_unlock_irqrestore(&p->lock, flags); in gpio_rcar_config_interrupt_input_mode()
151 struct gpio_rcar_priv *p = gpiochip_get_data(gc); in gpio_rcar_irq_set_type() local
154 dev_dbg(p->dev, "sense irq = %d, type = %d\n", hwirq, type); in gpio_rcar_irq_set_type()
158 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, true, in gpio_rcar_irq_set_type()
162 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, true, in gpio_rcar_irq_set_type()
166 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false, in gpio_rcar_irq_set_type()
170 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, false, in gpio_rcar_irq_set_type()
174 if (!p->info.has_both_edge_trigger) in gpio_rcar_irq_set_type()
176 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false, in gpio_rcar_irq_set_type()
188 struct gpio_rcar_priv *p = gpiochip_get_data(gc); in gpio_rcar_irq_set_wake() local
191 if (p->irq_parent) { in gpio_rcar_irq_set_wake()
192 error = irq_set_irq_wake(p->irq_parent, on); in gpio_rcar_irq_set_wake()
194 dev_dbg(p->dev, "irq %u doesn't support irq_set_wake\n", in gpio_rcar_irq_set_wake()
195 p->irq_parent); in gpio_rcar_irq_set_wake()
196 p->irq_parent = 0; in gpio_rcar_irq_set_wake()
201 atomic_inc(&p->wakeup_path); in gpio_rcar_irq_set_wake()
203 atomic_dec(&p->wakeup_path); in gpio_rcar_irq_set_wake()
221 struct gpio_rcar_priv *p = dev_id; in gpio_rcar_irq_handler() local
225 while ((pending = gpio_rcar_read(p, INTDT) & in gpio_rcar_irq_handler()
226 gpio_rcar_read(p, INTMSK))) { in gpio_rcar_irq_handler()
228 gpio_rcar_write(p, INTCLR, BIT(offset)); in gpio_rcar_irq_handler()
229 generic_handle_domain_irq(p->gpio_chip.irq.domain, in gpio_rcar_irq_handler()
241 struct gpio_rcar_priv *p = gpiochip_get_data(chip); in gpio_rcar_config_general_input_output_mode() local
249 raw_spin_lock_irqsave(&p->lock, flags); in gpio_rcar_config_general_input_output_mode()
252 gpio_rcar_modify_bit(p, POSNEG, gpio, false); in gpio_rcar_config_general_input_output_mode()
255 gpio_rcar_modify_bit(p, IOINTSEL, gpio, false); in gpio_rcar_config_general_input_output_mode()
258 gpio_rcar_modify_bit(p, INOUTSEL, gpio, output); in gpio_rcar_config_general_input_output_mode()
261 if (p->info.has_outdtsel && output) in gpio_rcar_config_general_input_output_mode()
262 gpio_rcar_modify_bit(p, OUTDTSEL, gpio, false); in gpio_rcar_config_general_input_output_mode()
264 raw_spin_unlock_irqrestore(&p->lock, flags); in gpio_rcar_config_general_input_output_mode()
269 struct gpio_rcar_priv *p = gpiochip_get_data(chip); in gpio_rcar_request() local
272 error = pm_runtime_get_sync(p->dev); in gpio_rcar_request()
274 pm_runtime_put(p->dev); in gpio_rcar_request()
280 pm_runtime_put(p->dev); in gpio_rcar_request()
287 struct gpio_rcar_priv *p = gpiochip_get_data(chip); in gpio_rcar_free() local
297 pm_runtime_put(p->dev); in gpio_rcar_free()
302 struct gpio_rcar_priv *p = gpiochip_get_data(chip); in gpio_rcar_get_direction() local
304 if (gpio_rcar_read(p, INOUTSEL) & BIT(offset)) in gpio_rcar_get_direction()
318 struct gpio_rcar_priv *p = gpiochip_get_data(chip); in gpio_rcar_get() local
325 if (!p->info.has_always_in && (gpio_rcar_read(p, INOUTSEL) & bit)) in gpio_rcar_get()
326 return !!(gpio_rcar_read(p, OUTDT) & bit); in gpio_rcar_get()
328 return !!(gpio_rcar_read(p, INDT) & bit); in gpio_rcar_get()
334 struct gpio_rcar_priv *p = gpiochip_get_data(chip); in gpio_rcar_get_multiple() local
342 if (p->info.has_always_in) { in gpio_rcar_get_multiple()
343 bits[0] = gpio_rcar_read(p, INDT) & bankmask; in gpio_rcar_get_multiple()
347 raw_spin_lock_irqsave(&p->lock, flags); in gpio_rcar_get_multiple()
348 outputs = gpio_rcar_read(p, INOUTSEL); in gpio_rcar_get_multiple()
351 val |= gpio_rcar_read(p, OUTDT) & m; in gpio_rcar_get_multiple()
355 val |= gpio_rcar_read(p, INDT) & m; in gpio_rcar_get_multiple()
356 raw_spin_unlock_irqrestore(&p->lock, flags); in gpio_rcar_get_multiple()
364 struct gpio_rcar_priv *p = gpiochip_get_data(chip); in gpio_rcar_set() local
367 raw_spin_lock_irqsave(&p->lock, flags); in gpio_rcar_set()
368 gpio_rcar_modify_bit(p, OUTDT, offset, value); in gpio_rcar_set()
369 raw_spin_unlock_irqrestore(&p->lock, flags); in gpio_rcar_set()
375 struct gpio_rcar_priv *p = gpiochip_get_data(chip); in gpio_rcar_set_multiple() local
383 raw_spin_lock_irqsave(&p->lock, flags); in gpio_rcar_set_multiple()
384 val = gpio_rcar_read(p, OUTDT); in gpio_rcar_set_multiple()
387 gpio_rcar_write(p, OUTDT, val); in gpio_rcar_set_multiple()
388 raw_spin_unlock_irqrestore(&p->lock, flags); in gpio_rcar_set_multiple()
454 static int gpio_rcar_parse_dt(struct gpio_rcar_priv *p, unsigned int *npins) in gpio_rcar_parse_dt() argument
456 struct device_node *np = p->dev->of_node; in gpio_rcar_parse_dt()
461 info = of_device_get_match_data(p->dev); in gpio_rcar_parse_dt()
462 p->info = *info; in gpio_rcar_parse_dt()
473 dev_warn(p->dev, "Invalid number of gpio lines %u, using %u\n", in gpio_rcar_parse_dt()
481 static void gpio_rcar_enable_inputs(struct gpio_rcar_priv *p) in gpio_rcar_enable_inputs() argument
483 u32 mask = GENMASK(p->gpio_chip.ngpio - 1, 0); in gpio_rcar_enable_inputs()
486 valid_mask = gpiochip_query_valid_mask(&p->gpio_chip); in gpio_rcar_enable_inputs()
492 gpio_rcar_write(p, INEN, gpio_rcar_read(p, INEN) | mask); in gpio_rcar_enable_inputs()
497 struct gpio_rcar_priv *p; in gpio_rcar_probe() local
505 p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL); in gpio_rcar_probe()
506 if (!p) in gpio_rcar_probe()
509 p->dev = dev; in gpio_rcar_probe()
510 raw_spin_lock_init(&p->lock); in gpio_rcar_probe()
513 ret = gpio_rcar_parse_dt(p, &npins); in gpio_rcar_probe()
517 platform_set_drvdata(pdev, p); in gpio_rcar_probe()
524 p->irq_parent = ret; in gpio_rcar_probe()
526 p->base = devm_platform_ioremap_resource(pdev, 0); in gpio_rcar_probe()
527 if (IS_ERR(p->base)) { in gpio_rcar_probe()
528 ret = PTR_ERR(p->base); in gpio_rcar_probe()
532 gpio_chip = &p->gpio_chip; in gpio_rcar_probe()
557 ret = gpiochip_add_data(gpio_chip, p); in gpio_rcar_probe()
564 ret = devm_request_irq(dev, p->irq_parent, gpio_rcar_irq_handler, in gpio_rcar_probe()
565 IRQF_SHARED, name, p); in gpio_rcar_probe()
571 if (p->info.has_inen) { in gpio_rcar_probe()
573 gpio_rcar_enable_inputs(p); in gpio_rcar_probe()
590 struct gpio_rcar_priv *p = platform_get_drvdata(pdev); in gpio_rcar_remove() local
592 gpiochip_remove(&p->gpio_chip); in gpio_rcar_remove()
600 struct gpio_rcar_priv *p = dev_get_drvdata(dev); in gpio_rcar_suspend() local
602 p->bank_info.iointsel = gpio_rcar_read(p, IOINTSEL); in gpio_rcar_suspend()
603 p->bank_info.inoutsel = gpio_rcar_read(p, INOUTSEL); in gpio_rcar_suspend()
604 p->bank_info.outdt = gpio_rcar_read(p, OUTDT); in gpio_rcar_suspend()
605 p->bank_info.intmsk = gpio_rcar_read(p, INTMSK); in gpio_rcar_suspend()
606 p->bank_info.posneg = gpio_rcar_read(p, POSNEG); in gpio_rcar_suspend()
607 p->bank_info.edglevel = gpio_rcar_read(p, EDGLEVEL); in gpio_rcar_suspend()
608 if (p->info.has_both_edge_trigger) in gpio_rcar_suspend()
609 p->bank_info.bothedge = gpio_rcar_read(p, BOTHEDGE); in gpio_rcar_suspend()
611 if (atomic_read(&p->wakeup_path)) in gpio_rcar_suspend()
619 struct gpio_rcar_priv *p = dev_get_drvdata(dev); in gpio_rcar_resume() local
623 for (offset = 0; offset < p->gpio_chip.ngpio; offset++) { in gpio_rcar_resume()
624 if (!gpiochip_line_is_valid(&p->gpio_chip, offset)) in gpio_rcar_resume()
629 if (!(p->bank_info.iointsel & mask)) { in gpio_rcar_resume()
630 if (p->bank_info.inoutsel & mask) in gpio_rcar_resume()
632 &p->gpio_chip, offset, in gpio_rcar_resume()
633 !!(p->bank_info.outdt & mask)); in gpio_rcar_resume()
635 gpio_rcar_direction_input(&p->gpio_chip, in gpio_rcar_resume()
640 p, in gpio_rcar_resume()
642 !(p->bank_info.posneg & mask), in gpio_rcar_resume()
643 !(p->bank_info.edglevel & mask), in gpio_rcar_resume()
644 !!(p->bank_info.bothedge & mask)); in gpio_rcar_resume()
646 if (p->bank_info.intmsk & mask) in gpio_rcar_resume()
647 gpio_rcar_write(p, MSKCLR, mask); in gpio_rcar_resume()
651 if (p->info.has_inen) in gpio_rcar_resume()
652 gpio_rcar_enable_inputs(p); in gpio_rcar_resume()