Lines Matching refs:pll_ref_div
576 u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK; in tegra20_clk_measure_input_freq() local
581 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1); in tegra20_clk_measure_input_freq()
585 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1); in tegra20_clk_measure_input_freq()
589 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1); in tegra20_clk_measure_input_freq()
593 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1); in tegra20_clk_measure_input_freq()
608 u32 pll_ref_div = readl_relaxed(clk_base + OSC_CTRL) & in tegra20_get_pll_ref_div() local
611 switch (pll_ref_div) { in tegra20_get_pll_ref_div()
619 pr_err("Invalid pll ref divider %d\n", pll_ref_div); in tegra20_get_pll_ref_div()
859 unsigned int pll_ref_div; in tegra20_osc_clk_init() local
869 pll_ref_div = tegra20_get_pll_ref_div(); in tegra20_osc_clk_init()
871 CLK_SET_RATE_PARENT, 1, pll_ref_div); in tegra20_osc_clk_init()