Lines Matching +full:5 +full:- +full:6
1 // SPDX-License-Identifier: GPL-2.0
8 #include <linux/clk-provider.h>
13 #include <dt-bindings/clock/renesas,r9a09g057-cpg.h>
15 #include "rzv2h-cpg.h"
136 DEF_FIXED(".pllcm33_div5", CLK_PLLCM33_DIV5, CLK_PLLCM33, 1, 5),
197 BUS_MSTOP(5, BIT(9))),
206 DEF_MOD_CRITICAL("icu_0_pclk_i", CLK_PLLCM33_DIV16, 0, 5, 0, 5,
209 BUS_MSTOP(3, BIT(5))),
211 BUS_MSTOP(5, BIT(10))),
213 BUS_MSTOP(5, BIT(11))),
214 DEF_MOD("gtm_2_pclk", CLK_PLLCLN_DIV16, 4, 5, 2, 5,
216 DEF_MOD("gtm_3_pclk", CLK_PLLCLN_DIV16, 4, 6, 2, 6,
235 BUS_MSTOP(5, BIT(12))),
236 DEF_MOD("wdt_2_clk_loco", CLK_QEXTAL, 5, 0, 2, 16,
237 BUS_MSTOP(5, BIT(12))),
238 DEF_MOD("wdt_3_clkp", CLK_PLLCLN_DIV16, 5, 1, 2, 17,
239 BUS_MSTOP(5, BIT(13))),
240 DEF_MOD("wdt_3_clk_loco", CLK_QEXTAL, 5, 2, 2, 18,
241 BUS_MSTOP(5, BIT(13))),
242 DEF_MOD("rspi_0_pclk", CLK_PLLCLN_DIV8, 5, 4, 2, 20,
244 DEF_MOD("rspi_0_pclk_sfr", CLK_PLLCLN_DIV8, 5, 5, 2, 21,
246 DEF_MOD("rspi_0_tclk", CLK_PLLCLN_DIV8, 5, 6, 2, 22,
248 DEF_MOD("rspi_1_pclk", CLK_PLLCLN_DIV8, 5, 7, 2, 23,
250 DEF_MOD("rspi_1_pclk_sfr", CLK_PLLCLN_DIV8, 5, 8, 2, 24,
252 DEF_MOD("rspi_1_tclk", CLK_PLLCLN_DIV8, 5, 9, 2, 25,
254 DEF_MOD("rspi_2_pclk", CLK_PLLCLN_DIV8, 5, 10, 2, 26,
256 DEF_MOD("rspi_2_pclk_sfr", CLK_PLLCLN_DIV8, 5, 11, 2, 27,
258 DEF_MOD("rspi_2_tclk", CLK_PLLCLN_DIV8, 5, 12, 2, 28,
272 DEF_MOD("riic_1_ckm", CLK_PLLCLN_DIV16, 9, 5, 4, 21,
274 DEF_MOD("riic_2_ckm", CLK_PLLCLN_DIV16, 9, 6, 4, 22,
279 BUS_MSTOP(1, BIT(5))),
281 BUS_MSTOP(1, BIT(6))),
287 BUS_MSTOP(4, BIT(5))),
288 DEF_MOD("spi_aclk", CLK_PLLCM33_GEAR, 10, 0, 5, 0,
289 BUS_MSTOP(4, BIT(5))),
290 DEF_MOD("spi_clk_spix2", CLK_PLLCM33_XSPI, 10, 1, 5, 2,
291 BUS_MSTOP(4, BIT(5))),
292 DEF_MOD("sdhi_0_imclk", CLK_PLLCLN_DIV8, 10, 3, 5, 3,
294 DEF_MOD("sdhi_0_imclk2", CLK_PLLCLN_DIV8, 10, 4, 5, 4,
296 DEF_MOD("sdhi_0_clk_hs", CLK_PLLCLN_DIV2, 10, 5, 5, 5,
298 DEF_MOD("sdhi_0_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 6, 5, 6,
300 DEF_MOD("sdhi_1_imclk", CLK_PLLCLN_DIV8, 10, 7, 5, 7,
302 DEF_MOD("sdhi_1_imclk2", CLK_PLLCLN_DIV8, 10, 8, 5, 8,
304 DEF_MOD("sdhi_1_clk_hs", CLK_PLLCLN_DIV2, 10, 9, 5, 9,
306 DEF_MOD("sdhi_1_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 10, 5, 10,
308 DEF_MOD("sdhi_2_imclk", CLK_PLLCLN_DIV8, 10, 11, 5, 11,
310 DEF_MOD("sdhi_2_imclk2", CLK_PLLCLN_DIV8, 10, 12, 5, 12,
312 DEF_MOD("sdhi_2_clk_hs", CLK_PLLCLN_DIV2, 10, 13, 5, 13,
314 DEF_MOD("sdhi_2_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 14, 5, 14,
316 DEF_MOD("usb2_0_u2h0_hclk", CLK_PLLDTY_DIV8, 11, 3, 5, 19,
318 DEF_MOD("usb2_0_u2h1_hclk", CLK_PLLDTY_DIV8, 11, 4, 5, 20,
320 DEF_MOD("usb2_0_u2p_exr_cpuclk", CLK_PLLDTY_ACPU_DIV4, 11, 5, 5, 21,
322 DEF_MOD("usb2_0_pclk_usbtst0", CLK_PLLDTY_ACPU_DIV4, 11, 6, 5, 22,
324 DEF_MOD("usb2_0_pclk_usbtst1", CLK_PLLDTY_ACPU_DIV4, 11, 7, 5, 23,
326 DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_tx_i", CLK_SMUX2_GBE0_TXCLK, 11, 8, 5, 24,
327 BUS_MSTOP(8, BIT(5)), 1),
328 DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_rx_i", CLK_SMUX2_GBE0_RXCLK, 11, 9, 5, 25,
329 BUS_MSTOP(8, BIT(5)), 1),
330 DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_tx_180_i", CLK_SMUX2_GBE0_TXCLK, 11, 10, 5, 26,
331 BUS_MSTOP(8, BIT(5)), 1),
332 DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_rx_180_i", CLK_SMUX2_GBE0_RXCLK, 11, 11, 5, 27,
333 BUS_MSTOP(8, BIT(5)), 1),
334 DEF_MOD("gbeth_0_aclk_csr_i", CLK_PLLDTY_DIV8, 11, 12, 5, 28,
335 BUS_MSTOP(8, BIT(5))),
336 DEF_MOD("gbeth_0_aclk_i", CLK_PLLDTY_DIV8, 11, 13, 5, 29,
337 BUS_MSTOP(8, BIT(5))),
338 DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_tx_i", CLK_SMUX2_GBE1_TXCLK, 11, 14, 5, 30,
339 BUS_MSTOP(8, BIT(6)), 1),
340 DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_rx_i", CLK_SMUX2_GBE1_RXCLK, 11, 15, 5, 31,
341 BUS_MSTOP(8, BIT(6)), 1),
342 DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_tx_180_i", CLK_SMUX2_GBE1_TXCLK, 12, 0, 6, 0,
343 BUS_MSTOP(8, BIT(6)), 1),
344 DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_rx_180_i", CLK_SMUX2_GBE1_RXCLK, 12, 1, 6, 1,
345 BUS_MSTOP(8, BIT(6)), 1),
346 DEF_MOD("gbeth_1_aclk_csr_i", CLK_PLLDTY_DIV8, 12, 2, 6, 2,
347 BUS_MSTOP(8, BIT(6))),
348 DEF_MOD("gbeth_1_aclk_i", CLK_PLLDTY_DIV8, 12, 3, 6, 3,
349 BUS_MSTOP(8, BIT(6))),
350 DEF_MOD("cru_0_aclk", CLK_PLLDTY_ACPU_DIV2, 13, 2, 6, 18,
352 DEF_MOD_NO_PM("cru_0_vclk", CLK_PLLVDO_CRU0, 13, 3, 6, 19,
354 DEF_MOD("cru_0_pclk", CLK_PLLDTY_DIV16, 13, 4, 6, 20,
356 DEF_MOD("cru_1_aclk", CLK_PLLDTY_ACPU_DIV2, 13, 5, 6, 21,
357 BUS_MSTOP(9, BIT(5))),
358 DEF_MOD_NO_PM("cru_1_vclk", CLK_PLLVDO_CRU1, 13, 6, 6, 22,
359 BUS_MSTOP(9, BIT(5))),
360 DEF_MOD("cru_1_pclk", CLK_PLLDTY_DIV16, 13, 7, 6, 23,
361 BUS_MSTOP(9, BIT(5))),
362 DEF_MOD("cru_2_aclk", CLK_PLLDTY_ACPU_DIV2, 13, 8, 6, 24,
363 BUS_MSTOP(9, BIT(6))),
364 DEF_MOD_NO_PM("cru_2_vclk", CLK_PLLVDO_CRU2, 13, 9, 6, 25,
365 BUS_MSTOP(9, BIT(6))),
366 DEF_MOD("cru_2_pclk", CLK_PLLDTY_DIV16, 13, 10, 6, 26,
367 BUS_MSTOP(9, BIT(6))),
368 DEF_MOD("cru_3_aclk", CLK_PLLDTY_ACPU_DIV2, 13, 11, 6, 27,
370 DEF_MOD_NO_PM("cru_3_vclk", CLK_PLLVDO_CRU3, 13, 12, 6, 28,
372 DEF_MOD("cru_3_pclk", CLK_PLLDTY_DIV16, 13, 13, 6, 29,
387 DEF_RST(3, 4, 1, 5), /* DMAC_3_ARESETN */
388 DEF_RST(3, 5, 1, 6), /* DMAC_4_ARESETN */
389 DEF_RST(3, 6, 1, 7), /* ICU_0_PRESETN_I */
392 DEF_RST(6, 13, 2, 30), /* GTM_0_PRESETZ */
393 DEF_RST(6, 14, 2, 31), /* GTM_1_PRESETZ */
394 DEF_RST(6, 15, 3, 0), /* GTM_2_PRESETZ */
399 DEF_RST(7, 4, 3, 5), /* GTM_7_PRESETZ */
400 DEF_RST(7, 5, 3, 6), /* WDT_0_RESET */
401 DEF_RST(7, 6, 3, 7), /* WDT_1_RESET */
410 DEF_RST(9, 5, 4, 6), /* SCIF_0_RST_SYSTEM_N */
411 DEF_RST(9, 6, 4, 7), /* I3C_0_PRESETN */
430 DEF_RST(10, 15, 5, 0), /* USB2_0_PRESETN */
431 DEF_RST(11, 0, 5, 1), /* GBETH_0_ARESETN_I */
432 DEF_RST(11, 1, 5, 2), /* GBETH_1_ARESETN_I */
433 DEF_RST(12, 5, 5, 22), /* CRU_0_PRESETN */
434 DEF_RST(12, 6, 5, 23), /* CRU_0_ARESETN */
435 DEF_RST(12, 7, 5, 24), /* CRU_0_S_RESETN */
436 DEF_RST(12, 8, 5, 25), /* CRU_1_PRESETN */
437 DEF_RST(12, 9, 5, 26), /* CRU_1_ARESETN */
438 DEF_RST(12, 10, 5, 27), /* CRU_1_S_RESETN */
439 DEF_RST(12, 11, 5, 28), /* CRU_2_PRESETN */
440 DEF_RST(12, 12, 5, 29), /* CRU_2_ARESETN */
441 DEF_RST(12, 13, 5, 30), /* CRU_2_S_RESETN */
442 DEF_RST(12, 14, 5, 31), /* CRU_3_PRESETN */
443 DEF_RST(12, 15, 6, 0), /* CRU_3_ARESETN */
444 DEF_RST(13, 0, 6, 1), /* CRU_3_S_RESETN */
445 DEF_RST(13, 13, 6, 14), /* GPU_0_RESETN */
446 DEF_RST(13, 14, 6, 15), /* GPU_0_AXI_RESETN */
447 DEF_RST(13, 15, 6, 16), /* GPU_0_ACE_RESETN */