Lines Matching +full:0 +full:x19004
53 .offset = 0x20000,
56 .enable_reg = 0xb000,
57 .enable_mask = BIT(0),
81 .offset = 0x21000,
84 .enable_reg = 0xb000,
96 { 0x1, 2 },
101 .offset = 0x21000,
116 .offset = 0x22000,
119 .enable_reg = 0xb000,
142 { P_XO, 0 },
146 { P_XO, 0 },
158 { P_XO, 0 },
168 { P_XO, 0 },
180 { P_XO, 0 },
194 { P_XO, 0 },
202 { P_XO, 0 },
224 { P_XO, 0 },
238 { P_XO, 0 },
252 { P_XO, 0 },
266 { P_XO, 0 },
278 { P_XO, 0 },
290 F(24000000, P_XO, 1, 0, 0),
291 F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
296 .cmd_rcgr = 0x1c004,
297 .mnd_width = 0,
310 F(24000000, P_XO, 1, 0, 0),
315 .cmd_rcgr = 0x34004,
316 .mnd_width = 0,
343 .cmd_rcgr = 0x17088,
344 .mnd_width = 0,
357 F(240000000, P_GPLL4_OUT_MAIN, 5, 0, 0),
362 .cmd_rcgr = 0x28018,
363 .mnd_width = 0,
376 .cmd_rcgr = 0x28020,
377 .mnd_width = 0,
390 .cmd_rcgr = 0x29018,
391 .mnd_width = 0,
404 .cmd_rcgr = 0x29020,
405 .mnd_width = 0,
418 F(266666667, P_GPLL4_OUT_MAIN, 4.5, 0, 0),
423 .cmd_rcgr = 0x2a018,
424 .mnd_width = 0,
437 .cmd_rcgr = 0x2a020,
438 .mnd_width = 0,
451 .cmd_rcgr = 0x2b018,
452 .mnd_width = 0,
465 .cmd_rcgr = 0x2b020,
466 .mnd_width = 0,
484 .cmd_rcgr = 0x28004,
498 F(4800000, P_XO, 5, 0, 0),
499 F(9600000, P_XO, 2.5, 0, 0),
500 F(24000000, P_XO, 1, 0, 0),
501 F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
502 F(64000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
507 .cmd_rcgr = 0x2018,
508 .mnd_width = 0,
521 .cmd_rcgr = 0x3018,
522 .mnd_width = 0,
536 F(4800000, P_XO, 5, 0, 0),
539 F(24000000, P_XO, 1, 0, 0),
542 F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
547 .cmd_rcgr = 0x4004,
561 .cmd_rcgr = 0x5004,
576 F(4800000, P_XO, 5, 0, 0),
579 F(24000000, P_XO, 1, 0, 0),
581 F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
582 F(64000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
587 .cmd_rcgr = 0x202c,
601 .cmd_rcgr = 0x302c,
617 F(24000000, P_XO, 1, 0, 0),
620 F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
621 F(192000000, P_GPLL2_OUT_MAIN, 6, 0, 0),
622 F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
627 .cmd_rcgr = 0x33004,
641 F(300000000, P_GPLL4_OUT_MAIN, 4, 0, 0),
646 .cmd_rcgr = 0x33018,
660 .cmd_rcgr = 0x17090,
661 .mnd_width = 0,
674 .cmd_rcgr = 0x2c018,
688 F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
693 .cmd_rcgr = 0x2c004,
707 F(24000000, P_XO, 1, 0, 0),
713 .cmd_rcgr = 0x2c02c,
727 .cmd_rcgr = 0x3c004,
741 F(24000000, P_XO, 1, 0, 0),
742 F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
747 .cmd_rcgr = 0x25030,
760 F(240000000, P_GPLL4_OUT_MAIN, 5, 0, 0),
765 .cmd_rcgr = 0x2d004,
778 F(600000000, P_GPLL4_OUT_MAIN, 2, 0, 0),
783 .cmd_rcgr = 0x2d01c,
823 F(24000000, P_XO, 1, 0, 0),
824 F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
825 F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
826 F(266666667, P_GPLL4_OUT_MAIN, 4.5, 0, 0),
831 .cmd_rcgr = 0x2e004,
844 F(24000000, P_XO, 1, 0, 0),
845 F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
846 F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
851 .cmd_rcgr = 0x31004,
852 .mnd_width = 0,
865 F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
870 .cmd_rcgr = 0x27004,
871 .mnd_width = 0,
884 .cmd_rcgr = 0x2700c,
885 .mnd_width = 0,
911 F(32000, P_SLEEP_CLK, 1, 0, 0),
916 .cmd_rcgr = 0x3400c,
917 .mnd_width = 0,
930 F(24000000, P_XO, 1, 0, 0),
931 F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
932 F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
933 F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
934 F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
939 .cmd_rcgr = 0x32004,
940 .mnd_width = 0,
953 .cmd_rcgr = 0x32020,
954 .mnd_width = 0,
967 .cmd_rcgr = 0x28028,
968 .mnd_width = 0,
981 .cmd_rcgr = 0x29028,
982 .mnd_width = 0,
995 .cmd_rcgr = 0x2a028,
996 .mnd_width = 0,
1009 .cmd_rcgr = 0x2b028,
1010 .mnd_width = 0,
1023 .reg = 0x2020,
1024 .shift = 0,
1038 .reg = 0x3020,
1039 .shift = 0,
1053 .reg = 0x2c040,
1054 .shift = 0,
1068 .reg = 0x3c018,
1069 .shift = 0,
1083 .halt_reg = 0x1c00c,
1086 .enable_reg = 0x1c00c,
1087 .enable_mask = BIT(0),
1101 .halt_reg = 0x2402c,
1104 .enable_reg = 0x2402c,
1105 .enable_mask = BIT(0),
1119 .halt_reg = 0x31088,
1122 .enable_reg = 0x31088,
1123 .enable_mask = BIT(0),
1137 .halt_reg = 0x3108c,
1140 .enable_reg = 0x3108c,
1141 .enable_mask = BIT(0),
1155 .halt_reg = 0x31090,
1158 .enable_reg = 0x31090,
1159 .enable_mask = BIT(0),
1173 .halt_reg = 0x31094,
1176 .enable_reg = 0x31094,
1177 .enable_mask = BIT(0),
1191 .halt_reg = 0x310a8,
1194 .enable_reg = 0x310a8,
1195 .enable_mask = BIT(0),
1209 .halt_reg = 0x17040,
1212 .enable_reg = 0x17040,
1213 .enable_mask = BIT(0),
1227 .halt_reg = 0x17018,
1230 .enable_reg = 0x17018,
1231 .enable_mask = BIT(0),
1245 .halt_reg = 0x17034,
1248 .enable_reg = 0x17034,
1249 .enable_mask = BIT(0),
1263 .halt_reg = 0x1702c,
1266 .enable_reg = 0x1702c,
1267 .enable_mask = BIT(0),
1281 .halt_reg = 0x17014,
1284 .enable_reg = 0x17014,
1285 .enable_mask = BIT(0),
1299 .halt_reg = 0x17030,
1302 .enable_reg = 0x17030,
1303 .enable_mask = BIT(0),
1317 .halt_reg = 0x17080,
1320 .enable_reg = 0x17080,
1321 .enable_mask = BIT(0),
1335 .halt_reg = 0x1701c,
1338 .enable_reg = 0x1701c,
1339 .enable_mask = BIT(0),
1353 .halt_reg = 0x1707c,
1356 .enable_reg = 0x1707c,
1357 .enable_mask = BIT(0),
1371 .halt_reg = 0x17028,
1374 .enable_reg = 0x17028,
1375 .enable_mask = BIT(0),
1389 .halt_reg = 0x17020,
1392 .enable_reg = 0x17020,
1393 .enable_mask = BIT(0),
1407 .halt_reg = 0x17074,
1410 .enable_reg = 0x17074,
1411 .enable_mask = BIT(0),
1425 .halt_reg = 0x28030,
1428 .enable_reg = 0x28030,
1429 .enable_mask = BIT(0),
1443 .halt_reg = 0x28070,
1446 .enable_reg = 0x28070,
1447 .enable_mask = BIT(0),
1461 .halt_reg = 0x28038,
1464 .enable_reg = 0x28038,
1465 .enable_mask = BIT(0),
1479 .halt_reg = 0x2e07c,
1482 .enable_reg = 0x2e07c,
1483 .enable_mask = BIT(0),
1497 .halt_reg = 0x28048,
1500 .enable_reg = 0x28048,
1501 .enable_mask = BIT(0),
1515 .halt_reg = 0x28040,
1518 .enable_reg = 0x28040,
1519 .enable_mask = BIT(0),
1533 .reg = 0x28064,
1547 .halt_reg = 0x28068,
1550 .enable_reg = 0x28068,
1551 .enable_mask = BIT(0),
1565 .halt_reg = 0x29030,
1568 .enable_reg = 0x29030,
1569 .enable_mask = BIT(0),
1583 .halt_reg = 0x29074,
1586 .enable_reg = 0x29074,
1587 .enable_mask = BIT(0),
1601 .halt_reg = 0x29038,
1604 .enable_reg = 0x29038,
1605 .enable_mask = BIT(0),
1619 .halt_reg = 0x2e084,
1622 .enable_reg = 0x2e084,
1623 .enable_mask = BIT(0),
1637 .halt_reg = 0x29048,
1640 .enable_reg = 0x29048,
1641 .enable_mask = BIT(0),
1655 .halt_reg = 0x29040,
1658 .enable_reg = 0x29040,
1659 .enable_mask = BIT(0),
1673 .reg = 0x29064,
1687 .halt_reg = 0x29068,
1690 .enable_reg = 0x29068,
1691 .enable_mask = BIT(0),
1706 .halt_reg = 0x2a030,
1709 .enable_reg = 0x2a030,
1710 .enable_mask = BIT(0),
1724 .halt_reg = 0x2a078,
1727 .enable_reg = 0x2a078,
1728 .enable_mask = BIT(0),
1742 .halt_reg = 0x2a038,
1745 .enable_reg = 0x2a038,
1746 .enable_mask = BIT(0),
1760 .halt_reg = 0x2e080,
1763 .enable_reg = 0x2e080,
1764 .enable_mask = BIT(0),
1778 .halt_reg = 0x2a048,
1781 .enable_reg = 0x2a048,
1782 .enable_mask = BIT(0),
1796 .halt_reg = 0x2a040,
1799 .enable_reg = 0x2a040,
1800 .enable_mask = BIT(0),
1814 .reg = 0x2a064,
1828 .halt_reg = 0x2a068,
1831 .enable_reg = 0x2a068,
1832 .enable_mask = BIT(0),
1846 .halt_reg = 0x2b030,
1849 .enable_reg = 0x2b030,
1850 .enable_mask = BIT(0),
1864 .halt_reg = 0x2b07c,
1867 .enable_reg = 0x2b07c,
1868 .enable_mask = BIT(0),
1882 .halt_reg = 0x2b038,
1885 .enable_reg = 0x2b038,
1886 .enable_mask = BIT(0),
1900 .halt_reg = 0x2e090,
1903 .enable_reg = 0x2e090,
1904 .enable_mask = BIT(0),
1918 .halt_reg = 0x2b048,
1921 .enable_reg = 0x2b048,
1922 .enable_mask = BIT(0),
1936 .halt_reg = 0x2b040,
1939 .enable_reg = 0x2b040,
1940 .enable_mask = BIT(0),
1954 .reg = 0x2b064,
1968 .halt_reg = 0x2b068,
1971 .enable_reg = 0x2b068,
1972 .enable_mask = BIT(0),
1986 .halt_reg = 0x13024,
1989 .enable_reg = 0xb004,
2004 .halt_reg = 0x1014,
2007 .enable_reg = 0xb004,
2022 .halt_reg = 0x102c,
2025 .enable_reg = 0xb004,
2040 .halt_reg = 0x2024,
2043 .enable_reg = 0x2024,
2044 .enable_mask = BIT(0),
2058 .halt_reg = 0x3024,
2061 .enable_reg = 0x3024,
2062 .enable_mask = BIT(0),
2076 .halt_reg = 0x4020,
2079 .enable_reg = 0x4020,
2080 .enable_mask = BIT(0),
2094 .halt_reg = 0x5020,
2097 .enable_reg = 0x5020,
2098 .enable_mask = BIT(0),
2112 .halt_reg = 0x2040,
2115 .enable_reg = 0x2040,
2116 .enable_mask = BIT(0),
2130 .halt_reg = 0x3040,
2133 .enable_reg = 0x3040,
2134 .enable_mask = BIT(0),
2148 .halt_reg = 0x3303c,
2151 .enable_reg = 0x3303c,
2152 .enable_mask = BIT(0),
2166 .halt_reg = 0x3302c,
2169 .enable_reg = 0x3302c,
2170 .enable_mask = BIT(0),
2184 .halt_reg = 0x33034,
2187 .enable_reg = 0x33034,
2188 .enable_mask = BIT(0),
2202 .halt_reg = 0x1704c,
2205 .enable_reg = 0x1704c,
2206 .enable_mask = BIT(0),
2220 .halt_reg = 0x17048,
2223 .enable_reg = 0x17048,
2224 .enable_mask = BIT(0),
2238 .halt_reg = 0x1705c,
2241 .enable_reg = 0x1705c,
2242 .enable_mask = BIT(0),
2256 .halt_reg = 0x17058,
2259 .enable_reg = 0x17058,
2260 .enable_mask = BIT(0),
2274 .halt_reg = 0x1706c,
2277 .enable_reg = 0x1706c,
2278 .enable_mask = BIT(0),
2292 .halt_reg = 0x17068,
2295 .enable_reg = 0x17068,
2296 .enable_mask = BIT(0),
2310 .halt_reg = 0x2c04c,
2313 .enable_reg = 0x2c04c,
2314 .enable_mask = BIT(0),
2328 .halt_reg = 0x2c044,
2331 .enable_reg = 0x2c044,
2332 .enable_mask = BIT(0),
2346 .halt_reg = 0x2c050,
2349 .enable_reg = 0x2c050,
2350 .enable_mask = BIT(0),
2364 .halt_reg = 0x3c024,
2367 .enable_reg = 0x3c024,
2368 .enable_mask = BIT(0),
2382 .halt_reg = 0x2c05c,
2385 .enable_reg = 0x2c05c,
2386 .enable_mask = BIT(0),
2400 .halt_reg = 0x3c01c,
2403 .enable_reg = 0x3c01c,
2404 .enable_mask = BIT(0),
2418 .halt_reg = 0x3c028,
2421 .enable_reg = 0x3c028,
2422 .enable_mask = BIT(0),
2436 .reg = 0x2c074,
2450 .halt_reg = 0x2c054,
2453 .enable_reg = 0x2c054,
2454 .enable_mask = BIT(0),
2468 .halt_reg = 0x2c058,
2471 .enable_reg = 0x2c058,
2472 .enable_mask = BIT(0),
2486 .halt_reg = 0x3c020,
2489 .enable_reg = 0x3c020,
2490 .enable_mask = BIT(0),
2504 .halt_reg = 0x3a004,
2507 .enable_reg = 0x3a004,
2508 .enable_mask = BIT(0),
2522 .halt_reg = 0x3a008,
2525 .enable_reg = 0x3a008,
2526 .enable_mask = BIT(0),
2540 .halt_reg = 0x27014,
2543 .enable_reg = 0x27014,
2544 .enable_mask = BIT(0),
2558 .halt_reg = 0x2e028,
2561 .enable_reg = 0x2e028,
2562 .enable_mask = BIT(0),
2576 .halt_reg = 0x27018,
2579 .enable_reg = 0x27018,
2580 .enable_mask = BIT(0),
2594 .halt_reg = 0x31020,
2597 .enable_reg = 0x31020,
2598 .enable_mask = BIT(0),
2612 .halt_reg = 0x30004,
2615 .enable_reg = 0x30004,
2616 .enable_mask = BIT(0),
2630 .halt_reg = 0x32010,
2633 .enable_reg = 0x32010,
2634 .enable_mask = BIT(0),
2648 .halt_reg = 0x32028,
2651 .enable_reg = 0x32028,
2652 .enable_mask = BIT(0),
2666 .halt_reg = 0x3200c,
2669 .enable_reg = 0x3200c,
2670 .enable_mask = BIT(0),
2684 .halt_reg = 0x2d058,
2686 .enable_reg = 0x2d058,
2687 .enable_mask = BIT(0),
2701 .halt_reg = 0x2d034,
2703 .enable_reg = 0x2d034,
2704 .enable_mask = BIT(0),
2718 .halt_reg = 0x28028,
2720 .enable_reg = 0x28028,
2735 .halt_reg = 0x29028,
2737 .enable_reg = 0x29028,
2752 .halt_reg = 0x2a028,
2754 .enable_reg = 0x2a028,
2769 .halt_reg = 0x2b028,
2771 .enable_reg = 0x2b028,
2932 [GCC_QUPV3_BCR] = { 0x01000, 0 },
2933 [GCC_QUPV3_I2C0_BCR] = { 0x02000, 0 },
2934 [GCC_QUPV3_UART0_BCR] = { 0x02020, 0 },
2935 [GCC_QUPV3_I2C1_BCR] = { 0x03000, 0 },
2936 [GCC_QUPV3_UART1_BCR] = { 0x03028, 0 },
2937 [GCC_QUPV3_SPI0_BCR] = { 0x04000, 0 },
2938 [GCC_QUPV3_SPI1_BCR] = { 0x05000, 0 },
2939 [GCC_IMEM_BCR] = { 0x0e000, 0 },
2940 [GCC_TME_BCR] = { 0x100000, 0 },
2941 [GCC_DDRSS_BCR] = { 0x11000, 0 },
2942 [GCC_PRNG_BCR] = { 0x13020, 0 },
2943 [GCC_BOOT_ROM_BCR] = { 0x13028, 0 },
2944 [GCC_NSS_BCR] = { 0x17000, 0 },
2945 [GCC_MDIO_BCR] = { 0x1703c, 0 },
2946 [GCC_UNIPHY0_BCR] = { 0x17044, 0 },
2947 [GCC_UNIPHY1_BCR] = { 0x17054, 0 },
2948 [GCC_UNIPHY2_BCR] = { 0x17064, 0 },
2949 [GCC_WCSS_BCR] = { 0x18004, 0 },
2950 [GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
2951 [GCC_TME_SEC_BUS_BCR] = { 0xa1030, 0 },
2952 [GCC_ADSS_BCR] = { 0x1c000, 0 },
2953 [GCC_LPASS_BCR] = { 0x27000, 0 },
2954 [GCC_PCIE0_BCR] = { 0x28000, 0 },
2955 [GCC_PCIE0_LINK_DOWN_BCR] = { 0x28054, 0 },
2956 [GCC_PCIE0PHY_PHY_BCR] = { 0x2805c, 0 },
2957 [GCC_PCIE0_PHY_BCR] = { 0x28060, 0 },
2958 [GCC_PCIE1_BCR] = { 0x29000, 0 },
2959 [GCC_PCIE1_LINK_DOWN_BCR] = { 0x29054, 0 },
2960 [GCC_PCIE1PHY_PHY_BCR] = { 0x2905c, 0 },
2961 [GCC_PCIE1_PHY_BCR] = { 0x29060, 0 },
2962 [GCC_PCIE2_BCR] = { 0x2a000, 0 },
2963 [GCC_PCIE2_LINK_DOWN_BCR] = { 0x2a054, 0 },
2964 [GCC_PCIE2PHY_PHY_BCR] = { 0x2a05c, 0 },
2965 [GCC_PCIE2_PHY_BCR] = { 0x2a060, 0 },
2966 [GCC_PCIE3_BCR] = { 0x2b000, 0 },
2967 [GCC_PCIE3_LINK_DOWN_BCR] = { 0x2b054, 0 },
2968 [GCC_PCIE3PHY_PHY_BCR] = { 0x2b05c, 0 },
2969 [GCC_PCIE3_PHY_BCR] = { 0x2b060, 0 },
2970 [GCC_USB_BCR] = { 0x2c000, 0 },
2971 [GCC_QUSB2_0_PHY_BCR] = { 0x2c068, 0 },
2972 [GCC_USB0_PHY_BCR] = { 0x2c06c, 0 },
2973 [GCC_USB3PHY_0_PHY_BCR] = { 0x2c070, 0 },
2974 [GCC_QDSS_BCR] = { 0x2d000, 0 },
2975 [GCC_SNOC_BCR] = { 0x2e000, 0 },
2976 [GCC_ANOC_BCR] = { 0x2e074, 0 },
2977 [GCC_PCNOC_BCR] = { 0x31000, 0 },
2978 [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x31030, 0 },
2979 [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x31038, 0 },
2980 [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x31040, 0 },
2981 [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x31048, 0 },
2982 [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x31050, 0 },
2983 [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x31058, 0 },
2984 [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x31060, 0 },
2985 [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x31068, 0 },
2986 [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x31070, 0 },
2987 [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x31078, 0 },
2988 [GCC_QPIC_BCR] = { 0x32000, 0 },
2989 [GCC_SDCC_BCR] = { 0x33000, 0 },
2990 [GCC_DCC_BCR] = { 0x35000, 0 },
2991 [GCC_SPDM_BCR] = { 0x36000, 0 },
2992 [GCC_MPM_BCR] = { 0x37000, 0 },
2993 [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x38000, 0 },
2994 [GCC_RBCPR_BCR] = { 0x39000, 0 },
2995 [GCC_CMN_BLK_BCR] = { 0x3a000, 0 },
2996 [GCC_TCSR_BCR] = { 0x3d000, 0 },
2997 [GCC_TLMM_BCR] = { 0x3e000, 0 },
2998 [GCC_QUPV3_AHB_MST_ARES] = { 0x01014, 2 },
2999 [GCC_QUPV3_CORE_ARES] = { 0x01018, 2 },
3000 [GCC_QUPV3_2X_CORE_ARES] = { 0x01020, 2 },
3001 [GCC_QUPV3_SLEEP_ARES] = { 0x01028, 2 },
3002 [GCC_QUPV3_AHB_SLV_ARES] = { 0x0102c, 2 },
3003 [GCC_QUPV3_I2C0_ARES] = { 0x02024, 2 },
3004 [GCC_QUPV3_UART0_ARES] = { 0x02040, 2 },
3005 [GCC_QUPV3_I2C1_ARES] = { 0x03024, 2 },
3006 [GCC_QUPV3_UART1_ARES] = { 0x03040, 2 },
3007 [GCC_QUPV3_SPI0_ARES] = { 0x04020, 2 },
3008 [GCC_QUPV3_SPI1_ARES] = { 0x05020, 2 },
3009 [GCC_DEBUG_ARES] = { 0x06068, 2 },
3010 [GCC_GP1_ARES] = { 0x08018, 2 },
3011 [GCC_GP2_ARES] = { 0x09018, 2 },
3012 [GCC_GP3_ARES] = { 0x0a018, 2 },
3013 [GCC_IMEM_AXI_ARES] = { 0x0e004, 2 },
3014 [GCC_IMEM_CFG_AHB_ARES] = { 0x0e00c, 2 },
3015 [GCC_TME_ARES] = { 0x100b4, 2 },
3016 [GCC_TME_TS_ARES] = { 0x100c0, 2 },
3017 [GCC_TME_SLOW_ARES] = { 0x100d0, 2 },
3018 [GCC_TME_RTC_TOGGLE_ARES] = { 0x100d8, 2 },
3019 [GCC_TIC_ARES] = { 0x12004, 2 },
3020 [GCC_PRNG_AHB_ARES] = { 0x13024, 2 },
3021 [GCC_BOOT_ROM_AHB_ARES] = { 0x1302c, 2 },
3022 [GCC_NSSNOC_ATB_ARES] = { 0x17014, 2 },
3023 [GCC_NSS_TS_ARES] = { 0x17018, 2 },
3024 [GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x1701c, 2 },
3025 [GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x17020, 2 },
3026 [GCC_NSSNOC_MEMNOC_ARES] = { 0x17024, 2 },
3027 [GCC_NSSNOC_SNOC_ARES] = { 0x17028, 2 },
3028 [GCC_NSSCFG_ARES] = { 0x1702c, 2 },
3029 [GCC_NSSNOC_NSSCC_ARES] = { 0x17030, 2 },
3030 [GCC_NSSCC_ARES] = { 0x17034, 2 },
3031 [GCC_MDIO_AHB_ARES] = { 0x17040, 2 },
3032 [GCC_UNIPHY0_SYS_ARES] = { 0x17048, 2 },
3033 [GCC_UNIPHY0_AHB_ARES] = { 0x1704c, 2 },
3034 [GCC_UNIPHY1_SYS_ARES] = { 0x17058, 2 },
3035 [GCC_UNIPHY1_AHB_ARES] = { 0x1705c, 2 },
3036 [GCC_UNIPHY2_SYS_ARES] = { 0x17068, 2 },
3037 [GCC_UNIPHY2_AHB_ARES] = { 0x1706c, 2 },
3038 [GCC_NSSNOC_XO_DCD_ARES] = { 0x17074, 2 },
3039 [GCC_NSSNOC_SNOC_1_ARES] = { 0x1707c, 2 },
3040 [GCC_NSSNOC_PCNOC_1_ARES] = { 0x17080, 2 },
3041 [GCC_NSSNOC_MEMNOC_1_ARES] = { 0x17084, 2 },
3042 [GCC_DDRSS_ATB_ARES] = { 0x19004, 2 },
3043 [GCC_DDRSS_AHB_ARES] = { 0x19008, 2 },
3044 [GCC_GEMNOC_AHB_ARES] = { 0x1900c, 2 },
3045 [GCC_GEMNOC_Q6_AXI_ARES] = { 0x19010, 2 },
3046 [GCC_GEMNOC_NSSNOC_ARES] = { 0x19014, 2 },
3047 [GCC_GEMNOC_SNOC_ARES] = { 0x19018, 2 },
3048 [GCC_GEMNOC_APSS_ARES] = { 0x1901c, 2 },
3049 [GCC_GEMNOC_QOSGEN_EXTREF_ARES] = { 0x19024, 2 },
3050 [GCC_GEMNOC_TS_ARES] = { 0x19028, 2 },
3051 [GCC_DDRSS_SMS_SLOW_ARES] = { 0x1902c, 2 },
3052 [GCC_GEMNOC_CNOC_ARES] = { 0x19038, 2 },
3053 [GCC_GEMNOC_XO_DBG_ARES] = { 0x19040, 2 },
3054 [GCC_GEMNOC_ANOC_ARES] = { 0x19048, 2 },
3055 [GCC_DDRSS_LLCC_ATB_ARES] = { 0x1904c, 2 },
3056 [GCC_LLCC_TPDM_CFG_ARES] = { 0x19050, 2 },
3057 [GCC_TME_BUS_ARES] = { 0x1a014, 2 },
3058 [GCC_SEC_CTRL_ACC_ARES] = { 0x1a018, 2 },
3059 [GCC_SEC_CTRL_ARES] = { 0x1a020, 2 },
3060 [GCC_SEC_CTRL_SENSE_ARES] = { 0x1a028, 2 },
3061 [GCC_SEC_CTRL_AHB_ARES] = { 0x1a038, 2 },
3062 [GCC_SEC_CTRL_BOOT_ROM_PATCH_ARES] = { 0x1a03c, 2 },
3063 [GCC_ADSS_PWM_ARES] = { 0x1c00c, 2 },
3064 [GCC_TME_ATB_ARES] = { 0x1e030, 2 },
3065 [GCC_TME_DBGAPB_ARES] = { 0x1e034, 2 },
3066 [GCC_TME_DEBUG_ARES] = { 0x1e038, 2 },
3067 [GCC_TME_AT_ARES] = { 0x1e03C, 2 },
3068 [GCC_TME_APB_ARES] = { 0x1e040, 2 },
3069 [GCC_TME_DMI_DBG_HS_ARES] = { 0x1e044, 2 },
3070 [GCC_APSS_AHB_ARES] = { 0x24014, 2 },
3071 [GCC_APSS_AXI_ARES] = { 0x24018, 2 },
3072 [GCC_CPUSS_TRIG_ARES] = { 0x2401c, 2 },
3073 [GCC_APSS_DBG_ARES] = { 0x2402c, 2 },
3074 [GCC_APSS_TS_ARES] = { 0x24030, 2 },
3075 [GCC_APSS_ATB_ARES] = { 0x24034, 2 },
3076 [GCC_Q6_AXIM_ARES] = { 0x2500c, 2 },
3077 [GCC_Q6_AXIS_ARES] = { 0x25010, 2 },
3078 [GCC_Q6_AHB_ARES] = { 0x25014, 2 },
3079 [GCC_Q6_AHB_S_ARES] = { 0x25018, 2 },
3080 [GCC_Q6SS_ATBM_ARES] = { 0x2501c, 2 },
3081 [GCC_Q6_TSCTR_1TO2_ARES] = { 0x25020, 2 },
3082 [GCC_Q6SS_PCLKDBG_ARES] = { 0x25024, 2 },
3083 [GCC_Q6SS_TRIG_ARES] = { 0x25028, 2 },
3084 [GCC_Q6SS_BOOT_CBCR_ARES] = { 0x2502c, 2 },
3085 [GCC_WCSS_DBG_IFC_APB_ARES] = { 0x25038, 2 },
3086 [GCC_WCSS_DBG_IFC_ATB_ARES] = { 0x2503c, 2 },
3087 [GCC_WCSS_DBG_IFC_NTS_ARES] = { 0x25040, 2 },
3088 [GCC_WCSS_DBG_IFC_DAPBUS_ARES] = { 0x25044, 2 },
3089 [GCC_WCSS_DBG_IFC_APB_BDG_ARES] = { 0x25048, 2 },
3090 [GCC_WCSS_DBG_IFC_NTS_BDG_ARES] = { 0x25050, 2 },
3091 [GCC_WCSS_DBG_IFC_DAPBUS_BDG_ARES] = { 0x25054, 2 },
3092 [GCC_WCSS_ECAHB_ARES] = { 0x25058, 2 },
3093 [GCC_WCSS_ACMT_ARES] = { 0x2505c, 2 },
3094 [GCC_WCSS_AHB_S_ARES] = { 0x25060, 2 },
3095 [GCC_WCSS_AXI_M_ARES] = { 0x25064, 2 },
3096 [GCC_PCNOC_WAPSS_ARES] = { 0x25080, 2 },
3097 [GCC_SNOC_WAPSS_ARES] = { 0x25090, 2 },
3098 [GCC_LPASS_SWAY_ARES] = { 0x27014, 2 },
3099 [GCC_LPASS_CORE_AXIM_ARES] = { 0x27018, 2 },
3100 [GCC_PCIE0_AHB_ARES] = { 0x28030, 2 },
3101 [GCC_PCIE0_AXI_M_ARES] = { 0x28038, 2 },
3102 [GCC_PCIE0_AXI_S_ARES] = { 0x28040, 2 },
3103 [GCC_PCIE0_AXI_S_BRIDGE_ARES] = { 0x28048, 2},
3104 [GCC_PCIE0_PIPE_ARES] = { 0x28068, 2},
3105 [GCC_PCIE0_AUX_ARES] = { 0x28070, 2 },
3106 [GCC_PCIE1_AHB_ARES] = { 0x29030, 2 },
3107 [GCC_PCIE1_AXI_M_ARES] = { 0x29038, 2 },
3108 [GCC_PCIE1_AXI_S_ARES] = { 0x29040, 2 },
3109 [GCC_PCIE1_AXI_S_BRIDGE_ARES] = { 0x29048, 2 },
3110 [GCC_PCIE1_PIPE_ARES] = { 0x29068, 2 },
3111 [GCC_PCIE1_AUX_ARES] = { 0x29074, 2 },
3112 [GCC_PCIE2_AHB_ARES] = { 0x2a030, 2 },
3113 [GCC_PCIE2_AXI_M_ARES] = { 0x2a038, 2 },
3114 [GCC_PCIE2_AXI_S_ARES] = { 0x2a040, 2 },
3115 [GCC_PCIE2_AXI_S_BRIDGE_ARES] = { 0x2a048, 2 },
3116 [GCC_PCIE2_PIPE_ARES] = { 0x2a068, 2 },
3117 [GCC_PCIE2_AUX_ARES] = { 0x2a078, 2 },
3118 [GCC_PCIE3_AHB_ARES] = { 0x2b030, 2 },
3119 [GCC_PCIE3_AXI_M_ARES] = { 0x2b038, 2 },
3120 [GCC_PCIE3_AXI_S_ARES] = { 0x2b040, 2 },
3121 [GCC_PCIE3_AXI_S_BRIDGE_ARES] = { 0x2b048, 2 },
3122 [GCC_PCIE3_PIPE_ARES] = { 0x2b068, 2 },
3123 [GCC_PCIE3_AUX_ARES] = { 0x2b07C, 2 },
3124 [GCC_USB0_MASTER_ARES] = { 0x2c044, 2 },
3125 [GCC_USB0_AUX_ARES] = { 0x2c04c, 2 },
3126 [GCC_USB0_MOCK_UTMI_ARES] = { 0x2c050, 2 },
3127 [GCC_USB0_PIPE_ARES] = { 0x2c054, 2 },
3128 [GCC_USB0_SLEEP_ARES] = { 0x2c058, 2 },
3129 [GCC_USB0_PHY_CFG_AHB_ARES] = { 0x2c05c, 2 },
3130 [GCC_QDSS_AT_ARES] = { 0x2d034, 2 },
3131 [GCC_QDSS_STM_ARES] = { 0x2d03C, 2 },
3132 [GCC_QDSS_TRACECLKIN_ARES] = { 0x2d040, 2 },
3133 [GCC_QDSS_TSCTR_DIV2_ARES] = { 0x2d044, 2 },
3134 [GCC_QDSS_TSCTR_DIV3_ARES] = { 0x2d048, 2 },
3135 [GCC_QDSS_TSCTR_DIV4_ARES] = { 0x2d04c, 2 },
3136 [GCC_QDSS_TSCTR_DIV8_ARES] = { 0x2d050, 2 },
3137 [GCC_QDSS_TSCTR_DIV16_ARES] = { 0x2d054, 2 },
3138 [GCC_QDSS_DAP_ARES] = { 0x2d058, 2 },
3139 [GCC_QDSS_APB2JTAG_ARES] = { 0x2d05c, 2 },
3140 [GCC_QDSS_ETR_USB_ARES] = { 0x2d060, 2 },
3141 [GCC_QDSS_DAP_AHB_ARES] = { 0x2d064, 2 },
3142 [GCC_QDSS_CFG_AHB_ARES] = { 0x2d068, 2 },
3143 [GCC_QDSS_EUD_AT_ARES] = { 0x2d06c, 2 },
3144 [GCC_QDSS_TS_ARES] = { 0x2d078, 2 },
3145 [GCC_QDSS_USB_ARES] = { 0x2d07c, 2 },
3146 [GCC_SYS_NOC_AXI_ARES] = { 0x2e01c, 2 },
3147 [GCC_SNOC_QOSGEN_EXTREF_ARES] = { 0x2e020, 2 },
3148 [GCC_CNOC_LPASS_CFG_ARES] = { 0x2e028, 2 },
3149 [GCC_SYS_NOC_AT_ARES] = { 0x2e038, 2 },
3150 [GCC_SNOC_PCNOC_AHB_ARES] = { 0x2e03c, 2 },
3151 [GCC_SNOC_TME_ARES] = { 0x2e05c, 2 },
3152 [GCC_SNOC_XO_DCD_ARES] = { 0x2e060, 2 },
3153 [GCC_SNOC_TS_ARES] = { 0x2e068, 2 },
3154 [GCC_ANOC0_AXI_ARES] = { 0x2e078, 2 },
3155 [GCC_ANOC_PCIE0_1LANE_M_ARES] = { 0x2e07c, 2 },
3156 [GCC_ANOC_PCIE2_2LANE_M_ARES] = { 0x2e080, 2 },
3157 [GCC_ANOC_PCIE1_1LANE_M_ARES] = { 0x2e084, 2 },
3158 [GCC_ANOC_PCIE3_2LANE_M_ARES] = { 0x2e090, 2 },
3159 [GCC_ANOC_PCNOC_AHB_ARES] = { 0x2e094, 2 },
3160 [GCC_ANOC_QOSGEN_EXTREF_ARES] = { 0x2e098, 2 },
3161 [GCC_ANOC_XO_DCD_ARES] = { 0x2e09C, 2 },
3162 [GCC_SNOC_XO_DBG_ARES] = { 0x2e0a0, 2 },
3163 [GCC_AGGRNOC_ATB_ARES] = { 0x2e0ac, 2 },
3164 [GCC_AGGRNOC_TS_ARES] = { 0x2e0b0, 2 },
3165 [GCC_USB0_EUD_AT_ARES] = { 0x30004, 2 },
3166 [GCC_PCNOC_TIC_ARES] = { 0x31014, 2 },
3167 [GCC_PCNOC_AHB_ARES] = { 0x31018, 2 },
3168 [GCC_PCNOC_XO_DBG_ARES] = { 0x3101c, 2 },
3169 [GCC_SNOC_LPASS_ARES] = { 0x31020, 2 },
3170 [GCC_PCNOC_AT_ARES] = { 0x31024, 2 },
3171 [GCC_PCNOC_XO_DCD_ARES] = { 0x31028, 2 },
3172 [GCC_PCNOC_TS_ARES] = { 0x3102c, 2 },
3173 [GCC_PCNOC_BUS_TIMEOUT0_AHB_ARES] = { 0x31034, 2 },
3174 [GCC_PCNOC_BUS_TIMEOUT1_AHB_ARES] = { 0x3103c, 2 },
3175 [GCC_PCNOC_BUS_TIMEOUT2_AHB_ARES] = { 0x31044, 2 },
3176 [GCC_PCNOC_BUS_TIMEOUT3_AHB_ARES] = { 0x3104c, 2 },
3177 [GCC_PCNOC_BUS_TIMEOUT4_AHB_ARES] = { 0x31054, 2 },
3178 [GCC_PCNOC_BUS_TIMEOUT5_AHB_ARES] = { 0x3105c, 2 },
3179 [GCC_PCNOC_BUS_TIMEOUT6_AHB_ARES] = { 0x31064, 2 },
3180 [GCC_PCNOC_BUS_TIMEOUT7_AHB_ARES] = { 0x3106c, 2 },
3181 [GCC_Q6_AXIM_RESET] = { 0x2506c, 0 },
3182 [GCC_Q6_AXIS_RESET] = { 0x2506c, 1 },
3183 [GCC_Q6_AHB_S_RESET] = { 0x2506c, 2 },
3184 [GCC_Q6_AHB_RESET] = { 0x2506c, 3 },
3185 [GCC_Q6SS_DBG_RESET] = { 0x2506c, 4 },
3186 [GCC_WCSS_ECAHB_RESET] = { 0x25070, 0 },
3187 [GCC_WCSS_DBG_BDG_RESET] = { 0x25070, 1 },
3188 [GCC_WCSS_DBG_RESET] = { 0x25070, 2 },
3189 [GCC_WCSS_AXI_M_RESET] = { 0x25070, 3 },
3190 [GCC_WCSS_AHB_S_RESET] = { 0x25070, 4 },
3191 [GCC_WCSS_ACMT_RESET] = { 0x25070, 5 },
3192 [GCC_WCSSAON_RESET] = { 0x25074, 0 },
3193 [GCC_PCIE0_PIPE_RESET] = { 0x28058, 0 },
3194 [GCC_PCIE0_CORE_STICKY_RESET] = { 0x28058, 1 },
3195 [GCC_PCIE0_AXI_S_STICKY_RESET] = { 0x28058, 2 },
3196 [GCC_PCIE0_AXI_S_RESET] = { 0x28058, 3 },
3197 [GCC_PCIE0_AXI_M_STICKY_RESET] = { 0x28058, 4 },
3198 [GCC_PCIE0_AXI_M_RESET] = { 0x28058, 5 },
3199 [GCC_PCIE0_AUX_RESET] = { 0x28058, 6 },
3200 [GCC_PCIE0_AHB_RESET] = { 0x28058, 7 },
3201 [GCC_PCIE1_PIPE_RESET] = { 0x29058, 0 },
3202 [GCC_PCIE1_CORE_STICKY_RESET] = { 0x29058, 1 },
3203 [GCC_PCIE1_AXI_S_STICKY_RESET] = { 0x29058, 2 },
3204 [GCC_PCIE1_AXI_S_RESET] = { 0x29058, 3 },
3205 [GCC_PCIE1_AXI_M_STICKY_RESET] = { 0x29058, 4 },
3206 [GCC_PCIE1_AXI_M_RESET] = { 0x29058, 5 },
3207 [GCC_PCIE1_AUX_RESET] = { 0x29058, 6 },
3208 [GCC_PCIE1_AHB_RESET] = { 0x29058, 7 },
3209 [GCC_PCIE2_PIPE_RESET] = { 0x2a058, 0 },
3210 [GCC_PCIE2_CORE_STICKY_RESET] = { 0x2a058, 1 },
3211 [GCC_PCIE2_AXI_S_STICKY_RESET] = { 0x2a058, 2 },
3212 [GCC_PCIE2_AXI_S_RESET] = { 0x2a058, 3 },
3213 [GCC_PCIE2_AXI_M_STICKY_RESET] = { 0x2a058, 4 },
3214 [GCC_PCIE2_AXI_M_RESET] = { 0x2a058, 5 },
3215 [GCC_PCIE2_AUX_RESET] = { 0x2a058, 6 },
3216 [GCC_PCIE2_AHB_RESET] = { 0x2a058, 7 },
3217 [GCC_PCIE3_PIPE_RESET] = { 0x2b058, 0 },
3218 [GCC_PCIE3_CORE_STICKY_RESET] = { 0x2b058, 1 },
3219 [GCC_PCIE3_AXI_S_STICKY_RESET] = { 0x2b058, 2 },
3220 [GCC_PCIE3_AXI_S_RESET] = { 0x2b058, 3 },
3221 [GCC_PCIE3_AXI_M_STICKY_RESET] = { 0x2b058, 4 },
3222 [GCC_PCIE3_AXI_M_RESET] = { 0x2b058, 5 },
3223 [GCC_PCIE3_AUX_RESET] = { 0x2b058, 6 },
3224 [GCC_PCIE3_AHB_RESET] = { 0x2b058, 7 },
3225 [GCC_NSS_PARTIAL_RESET] = { 0x17078, 0 },
3226 [GCC_UNIPHY0_XPCS_ARES] = { 0x17050, 2 },
3227 [GCC_UNIPHY1_XPCS_ARES] = { 0x17060, 2 },
3228 [GCC_UNIPHY2_XPCS_ARES] = { 0x17070, 2 },
3229 [GCC_USB1_BCR] = { 0x3C000, 0 },
3230 [GCC_QUSB2_1_PHY_BCR] = { 0x3C030, 0 },
3243 .max_register = 0x3f024,