Lines Matching +full:qman +full:- +full:pfdr
4 * Copyright 2014 - 2015 Freescale Semiconductor Inc.
42 reserved-memory {
43 #address-cells = <2>;
44 #size-cells = <2>;
47 bman_fbpr: bman-fbpr {
51 qman_fqd: qman-fqd {
55 qman_pfdr: qman-pfdr {
68 #address-cells = <1>;
69 #size-cells = <1>;
70 compatible = "cfi-flash";
72 bank-width = <2>;
73 device-width = <1>;
77 #address-cells = <1>;
78 #size-cells = <1>;
79 compatible = "fsl,ifc-nand";
96 bportals: bman-portals@ff4000000 {
100 qportals: qman-portals@ff6000000 {
110 #address-cells = <1>;
111 #size-cells = <1>;
112 compatible = "micron,n25q512ax3", "jedec,spi-nor";
114 spi-max-frequency = <10000000>; /* input clock */
119 spi-max-frequency = <2000000>; /* input clock */
131 i2c-mux@77 {
134 #address-cells = <1>;
135 #size-cells = <0>;
141 phy-handle = <&phy_rgmii_0>;
142 phy-connection-type = "rgmii-id";
146 phy-handle = <&phy_rgmii_1>;
147 phy-connection-type = "rgmii-id";
151 phy_sgmii_2: ethernet-phy@3 {
155 phy_rgmii_0: ethernet-phy@1 {
159 phy_rgmii_1: ethernet-phy@2 {
229 brg-frequency = <0>;
230 bus-frequency = <0>;
233 compatible = "fsl,t1040-qe-si";
238 compatible = "fsl,t1040-qe-siram";
243 compatible = "fsl,ucc-hdlc";
244 rx-clock-name = "clk8";
245 tx-clock-name = "clk9";
246 fsl,rx-sync-clock = "rsync_pin";
247 fsl,tx-sync-clock = "tsync_pin";
248 fsl,tx-timeslot-mask = <0xfffffffe>;
249 fsl,rx-timeslot-mask = <0xfffffffe>;
250 fsl,tdm-framer-type = "e1";
251 fsl,tdm-id = <0>;
252 fsl,siram-entry-id = <0>;
253 fsl,tdm-interface;
257 compatible = "fsl,t1040-ucc-uart";
258 port-number = <0>;
259 rx-clock-name = "brg2";
260 tx-clock-name = "brg2";