Lines Matching refs:sli_ctl_portx
1164 union cvmx_sli_ctl_portx sli_ctl_portx; in __cvmx_pcie_rc_initialize_gen2() local
1404 sli_ctl_portx.u64 = cvmx_read_csr(CVMX_PEXP_SLI_CTL_PORTX(pcie_port)); in __cvmx_pcie_rc_initialize_gen2()
1405 sli_ctl_portx.s.ptlp_ro = 1; in __cvmx_pcie_rc_initialize_gen2()
1406 sli_ctl_portx.s.ctlp_ro = 1; in __cvmx_pcie_rc_initialize_gen2()
1407 sli_ctl_portx.s.wait_com = 0; in __cvmx_pcie_rc_initialize_gen2()
1408 sli_ctl_portx.s.waitl_com = 0; in __cvmx_pcie_rc_initialize_gen2()
1409 cvmx_write_csr(CVMX_PEXP_SLI_CTL_PORTX(pcie_port), sli_ctl_portx.u64); in __cvmx_pcie_rc_initialize_gen2()
1871 union cvmx_sli_ctl_portx sli_ctl_portx; in octeon_pcie_setup() local
2074 sli_ctl_portx.u64 = cvmx_read_csr(CVMX_PEXP_SLI_CTL_PORTX(port)); in octeon_pcie_setup()
2075 sli_ctl_portx.s.inta_map = 1; in octeon_pcie_setup()
2076 sli_ctl_portx.s.intb_map = 1; in octeon_pcie_setup()
2077 sli_ctl_portx.s.intc_map = 1; in octeon_pcie_setup()
2078 sli_ctl_portx.s.intd_map = 1; in octeon_pcie_setup()
2079 cvmx_write_csr(CVMX_PEXP_SLI_CTL_PORTX(port), sli_ctl_portx.u64); in octeon_pcie_setup()
2081 sli_ctl_portx.u64 = cvmx_read_csr(CVMX_PEXP_SLI_CTL_PORTX(!port)); in octeon_pcie_setup()
2082 sli_ctl_portx.s.inta_map = 0; in octeon_pcie_setup()
2083 sli_ctl_portx.s.intb_map = 0; in octeon_pcie_setup()
2084 sli_ctl_portx.s.intc_map = 0; in octeon_pcie_setup()
2085 sli_ctl_portx.s.intd_map = 0; in octeon_pcie_setup()
2086 cvmx_write_csr(CVMX_PEXP_SLI_CTL_PORTX(!port), sli_ctl_portx.u64); in octeon_pcie_setup()