Lines Matching +full:strobe +full:- +full:sel
1 /* SPDX-License-Identifier: GPL-2.0 */
50 u8 fill0[0x151 - 0x142 - 1];
56 u8 fill1[0x159 - 0x153 - 1];
62 u8 fill2[0x16a - 0x15b - 1];
67 u8 fill3[0x170 - 0x16b - 1];
153 u32 pad1[(0x20000 - 0x00154) / 4];
157 u32 pad2[(0x40000 - 0x20180) / 4];
160 u32 ssram[(0x80000 - 0x40000) / 4];
163 0x80000 - Access to the generic devices selected with DEV0
165 0xA0000 - Access to the generic devices selected with DEV1
167 0xC0000 - Access to the generic devices selected with DEV2
169 0xE0000 - Access to the generic devices selected with DEV3
242 /* ------------------------------------------------------------------------- */
347 #define SSCR_RX_RING_DCD 0x00040000 /* post RX record on delta-DCD */
348 #define SSCR_RX_RING_CTS 0x00080000 /* post RX record on delta-CTS */
405 #define SIO_IR_SA_INT 0x00000040 /* port A pass-thru intr */
417 #define SIO_IR_PP_INT 0x00040000 /* P port pass-thru intr */
447 #define SIO_SR_CMD_PULSE 0x00078000 /* byte bus strobe length */
455 #define SIO_CR_ARB_DIAG_IDLE 0x00400000 /* 0 -> active request (ro) */
473 100 / INT_OUT_NS_PER_TICK - 1)
494 #define GPCR_UARTB_MODESEL 0x40 /* pin is output to port B mode sel */
495 #define GPCR_UARTA_MODESEL 0x80 /* pin is output to port A mode sel */
498 #define GPPR_UARTB_MODESEL_PIN 6 /* GIO pin cntrlling uart b mode sel */
499 #define GPPR_UARTA_MODESEL_PIN 7 /* GIO pin cntrlling uart a mode sel */
593 /* subsystem IDs supplied by card detection in pci-xtalk-bridge */