Lines Matching +full:ufs +full:- +full:ddr
1 // SPDX-License-Identifier: BSD-3-Clause
6 #include <dt-bindings/interrupt-controller/arm-gic.h>
7 #include <dt-bindings/clock/qcom,dsi-phy-28nm.h>
8 #include <dt-bindings/clock/qcom,gcc-sm8450.h>
9 #include <dt-bindings/clock/qcom,rpmh.h>
10 #include <dt-bindings/clock/qcom,sm8450-camcc.h>
11 #include <dt-bindings/clock/qcom,sm8450-dispcc.h>
12 #include <dt-bindings/clock/qcom,sm8450-gpucc.h>
13 #include <dt-bindings/clock/qcom,sm8450-videocc.h>
14 #include <dt-bindings/dma/qcom-gpi.h>
15 #include <dt-bindings/firmware/qcom,scm.h>
16 #include <dt-bindings/gpio/gpio.h>
17 #include <dt-bindings/mailbox/qcom-ipcc.h>
18 #include <dt-bindings/phy/phy-qcom-qmp.h>
19 #include <dt-bindings/power/qcom,rpmhpd.h>
20 #include <dt-bindings/power/qcom-rpmpd.h>
21 #include <dt-bindings/interconnect/qcom,icc.h>
22 #include <dt-bindings/interconnect/qcom,sm8450.h>
23 #include <dt-bindings/reset/qcom,sm8450-gpucc.h>
24 #include <dt-bindings/soc/qcom,gpr.h>
25 #include <dt-bindings/soc/qcom,rpmh-rsc.h>
26 #include <dt-bindings/sound/qcom,q6dsp-lpass-ports.h>
27 #include <dt-bindings/thermal/thermal.h>
30 interrupt-parent = <&intc>;
32 #address-cells = <2>;
33 #size-cells = <2>;
38 xo_board: xo-board {
39 compatible = "fixed-clock";
40 #clock-cells = <0>;
41 clock-frequency = <76800000>;
44 sleep_clk: sleep-clk {
45 compatible = "fixed-clock";
46 #clock-cells = <0>;
47 clock-frequency = <32764>;
52 #address-cells = <2>;
53 #size-cells = <0>;
59 enable-method = "psci";
60 next-level-cache = <&l2_0>;
61 power-domains = <&cpu_pd0>;
62 power-domain-names = "psci";
63 qcom,freq-domain = <&cpufreq_hw 0>;
64 #cooling-cells = <2>;
66 l2_0: l2-cache {
68 cache-level = <2>;
69 cache-unified;
70 next-level-cache = <&l3_0>;
71 l3_0: l3-cache {
73 cache-level = <3>;
74 cache-unified;
83 enable-method = "psci";
84 next-level-cache = <&l2_100>;
85 power-domains = <&cpu_pd1>;
86 power-domain-names = "psci";
87 qcom,freq-domain = <&cpufreq_hw 0>;
88 #cooling-cells = <2>;
90 l2_100: l2-cache {
92 cache-level = <2>;
93 cache-unified;
94 next-level-cache = <&l3_0>;
102 enable-method = "psci";
103 next-level-cache = <&l2_200>;
104 power-domains = <&cpu_pd2>;
105 power-domain-names = "psci";
106 qcom,freq-domain = <&cpufreq_hw 0>;
107 #cooling-cells = <2>;
109 l2_200: l2-cache {
111 cache-level = <2>;
112 cache-unified;
113 next-level-cache = <&l3_0>;
121 enable-method = "psci";
122 next-level-cache = <&l2_300>;
123 power-domains = <&cpu_pd3>;
124 power-domain-names = "psci";
125 qcom,freq-domain = <&cpufreq_hw 0>;
126 #cooling-cells = <2>;
128 l2_300: l2-cache {
130 cache-level = <2>;
131 cache-unified;
132 next-level-cache = <&l3_0>;
140 enable-method = "psci";
141 next-level-cache = <&l2_400>;
142 power-domains = <&cpu_pd4>;
143 power-domain-names = "psci";
144 qcom,freq-domain = <&cpufreq_hw 1>;
145 #cooling-cells = <2>;
147 l2_400: l2-cache {
149 cache-level = <2>;
150 cache-unified;
151 next-level-cache = <&l3_0>;
159 enable-method = "psci";
160 next-level-cache = <&l2_500>;
161 power-domains = <&cpu_pd5>;
162 power-domain-names = "psci";
163 qcom,freq-domain = <&cpufreq_hw 1>;
164 #cooling-cells = <2>;
166 l2_500: l2-cache {
168 cache-level = <2>;
169 cache-unified;
170 next-level-cache = <&l3_0>;
178 enable-method = "psci";
179 next-level-cache = <&l2_600>;
180 power-domains = <&cpu_pd6>;
181 power-domain-names = "psci";
182 qcom,freq-domain = <&cpufreq_hw 1>;
183 #cooling-cells = <2>;
185 l2_600: l2-cache {
187 cache-level = <2>;
188 cache-unified;
189 next-level-cache = <&l3_0>;
197 enable-method = "psci";
198 next-level-cache = <&l2_700>;
199 power-domains = <&cpu_pd7>;
200 power-domain-names = "psci";
201 qcom,freq-domain = <&cpufreq_hw 2>;
202 #cooling-cells = <2>;
204 l2_700: l2-cache {
206 cache-level = <2>;
207 cache-unified;
208 next-level-cache = <&l3_0>;
212 cpu-map {
248 idle-states {
249 entry-method = "psci";
251 little_cpu_sleep_0: cpu-sleep-0-0 {
252 compatible = "arm,idle-state";
253 idle-state-name = "silver-rail-power-collapse";
254 arm,psci-suspend-param = <0x40000004>;
255 entry-latency-us = <800>;
256 exit-latency-us = <750>;
257 min-residency-us = <4090>;
258 local-timer-stop;
261 big_cpu_sleep_0: cpu-sleep-1-0 {
262 compatible = "arm,idle-state";
263 idle-state-name = "gold-rail-power-collapse";
264 arm,psci-suspend-param = <0x40000004>;
265 entry-latency-us = <600>;
266 exit-latency-us = <1550>;
267 min-residency-us = <4791>;
268 local-timer-stop;
272 domain-idle-states {
273 cluster_sleep_0: cluster-sleep-0 {
274 compatible = "domain-idle-state";
275 arm,psci-suspend-param = <0x41000044>;
276 entry-latency-us = <1050>;
277 exit-latency-us = <2500>;
278 min-residency-us = <5309>;
281 cluster_sleep_1: cluster-sleep-1 {
282 compatible = "domain-idle-state";
283 arm,psci-suspend-param = <0x4100c344>;
284 entry-latency-us = <2700>;
285 exit-latency-us = <3500>;
286 min-residency-us = <13959>;
291 ete-0 {
292 compatible = "arm,embedded-trace-extension";
295 out-ports {
298 remote-endpoint = <&funnel_ete_in_ete0>;
304 ete-1 {
305 compatible = "arm,embedded-trace-extension";
308 out-ports {
311 remote-endpoint = <&funnel_ete_in_ete1>;
317 ete-2 {
318 compatible = "arm,embedded-trace-extension";
321 out-ports {
324 remote-endpoint = <&funnel_ete_in_ete2>;
330 ete-3 {
331 compatible = "arm,embedded-trace-extension";
334 out-ports {
337 remote-endpoint = <&funnel_ete_in_ete3>;
343 ete-4 {
344 compatible = "arm,embedded-trace-extension";
347 out-ports {
350 remote-endpoint = <&funnel_ete_in_ete4>;
356 ete-5 {
357 compatible = "arm,embedded-trace-extension";
360 out-ports {
363 remote-endpoint = <&funnel_ete_in_ete5>;
369 ete-6 {
370 compatible = "arm,embedded-trace-extension";
373 out-ports {
376 remote-endpoint = <&funnel_ete_in_ete6>;
382 ete-7 {
383 compatible = "arm,embedded-trace-extension";
386 out-ports {
389 remote-endpoint = <&funnel_ete_in_ete7>;
395 funnel-ete {
396 compatible = "arm,coresight-static-funnel";
398 out-ports {
401 remote-endpoint =
407 in-ports {
408 #address-cells = <1>;
409 #size-cells = <0>;
414 remote-endpoint =
422 remote-endpoint =
430 remote-endpoint =
438 remote-endpoint =
446 remote-endpoint =
454 remote-endpoint =
462 remote-endpoint =
470 remote-endpoint =
479 compatible = "qcom,scm-sm8450", "qcom,scm";
480 qcom,dload-mode = <&tcsr 0x13000>;
482 #reset-cells = <1>;
486 clk_virt: interconnect-0 {
487 compatible = "qcom,sm8450-clk-virt";
488 #interconnect-cells = <2>;
489 qcom,bcm-voters = <&apps_bcm_voter>;
492 mc_virt: interconnect-1 {
493 compatible = "qcom,sm8450-mc-virt";
494 #interconnect-cells = <2>;
495 qcom,bcm-voters = <&apps_bcm_voter>;
505 compatible = "arm,armv8-pmuv3";
510 compatible = "arm,psci-1.0";
513 cpu_pd0: power-domain-cpu0 {
514 #power-domain-cells = <0>;
515 power-domains = <&cluster_pd>;
516 domain-idle-states = <&little_cpu_sleep_0>;
519 cpu_pd1: power-domain-cpu1 {
520 #power-domain-cells = <0>;
521 power-domains = <&cluster_pd>;
522 domain-idle-states = <&little_cpu_sleep_0>;
525 cpu_pd2: power-domain-cpu2 {
526 #power-domain-cells = <0>;
527 power-domains = <&cluster_pd>;
528 domain-idle-states = <&little_cpu_sleep_0>;
531 cpu_pd3: power-domain-cpu3 {
532 #power-domain-cells = <0>;
533 power-domains = <&cluster_pd>;
534 domain-idle-states = <&little_cpu_sleep_0>;
537 cpu_pd4: power-domain-cpu4 {
538 #power-domain-cells = <0>;
539 power-domains = <&cluster_pd>;
540 domain-idle-states = <&big_cpu_sleep_0>;
543 cpu_pd5: power-domain-cpu5 {
544 #power-domain-cells = <0>;
545 power-domains = <&cluster_pd>;
546 domain-idle-states = <&big_cpu_sleep_0>;
549 cpu_pd6: power-domain-cpu6 {
550 #power-domain-cells = <0>;
551 power-domains = <&cluster_pd>;
552 domain-idle-states = <&big_cpu_sleep_0>;
555 cpu_pd7: power-domain-cpu7 {
556 #power-domain-cells = <0>;
557 power-domains = <&cluster_pd>;
558 domain-idle-states = <&big_cpu_sleep_0>;
561 cluster_pd: power-domain-cpu-cluster0 {
562 #power-domain-cells = <0>;
563 domain-idle-states = <&cluster_sleep_0>, <&cluster_sleep_1>;
567 qup_opp_table_100mhz: opp-table-qup {
568 compatible = "operating-points-v2";
570 opp-50000000 {
571 opp-hz = /bits/ 64 <50000000>;
572 required-opps = <&rpmhpd_opp_min_svs>;
575 opp-75000000 {
576 opp-hz = /bits/ 64 <75000000>;
577 required-opps = <&rpmhpd_opp_low_svs>;
580 opp-100000000 {
581 opp-hz = /bits/ 64 <100000000>;
582 required-opps = <&rpmhpd_opp_svs>;
586 reserved_memory: reserved-memory {
587 #address-cells = <2>;
588 #size-cells = <2>;
593 no-map;
598 no-map;
603 no-map;
608 no-map;
613 no-map;
617 compatible = "qcom,cmd-db";
619 no-map;
624 no-map;
629 no-map;
634 no-map;
639 no-map;
647 no-map;
652 no-map;
657 no-map;
662 no-map;
667 no-map;
672 no-map;
677 no-map;
682 no-map;
687 no-map;
692 no-map;
697 no-map;
703 no-map;
709 no-map;
714 no-map;
719 no-map;
724 no-map;
728 compatible = "qcom,rmtfs-mem";
730 no-map;
732 qcom,client-id = <1>;
738 no-map;
743 no-map;
752 no-map;
757 no-map;
762 no-map;
767 no-map;
772 no-map;
777 no-map;
782 no-map;
787 no-map;
792 no-map;
797 no-map;
802 no-map;
807 no-map;
812 no-map;
817 no-map;
821 smp2p-adsp {
824 interrupts-extended = <&ipcc IPCC_CLIENT_LPASS
830 qcom,local-pid = <0>;
831 qcom,remote-pid = <2>;
833 smp2p_adsp_out: master-kernel {
834 qcom,entry-name = "master-kernel";
835 #qcom,smem-state-cells = <1>;
838 smp2p_adsp_in: slave-kernel {
839 qcom,entry-name = "slave-kernel";
840 interrupt-controller;
841 #interrupt-cells = <2>;
845 smp2p-cdsp {
848 interrupts-extended = <&ipcc IPCC_CLIENT_CDSP
854 qcom,local-pid = <0>;
855 qcom,remote-pid = <5>;
857 smp2p_cdsp_out: master-kernel {
858 qcom,entry-name = "master-kernel";
859 #qcom,smem-state-cells = <1>;
862 smp2p_cdsp_in: slave-kernel {
863 qcom,entry-name = "slave-kernel";
864 interrupt-controller;
865 #interrupt-cells = <2>;
869 smp2p-modem {
872 interrupts-extended = <&ipcc IPCC_CLIENT_MPSS
878 qcom,local-pid = <0>;
879 qcom,remote-pid = <1>;
881 smp2p_modem_out: master-kernel {
882 qcom,entry-name = "master-kernel";
883 #qcom,smem-state-cells = <1>;
886 smp2p_modem_in: slave-kernel {
887 qcom,entry-name = "slave-kernel";
888 interrupt-controller;
889 #interrupt-cells = <2>;
892 ipa_smp2p_out: ipa-ap-to-modem {
893 qcom,entry-name = "ipa";
894 #qcom,smem-state-cells = <1>;
897 ipa_smp2p_in: ipa-modem-to-ap {
898 qcom,entry-name = "ipa";
899 interrupt-controller;
900 #interrupt-cells = <2>;
904 smp2p-slpi {
907 interrupts-extended = <&ipcc IPCC_CLIENT_SLPI
913 qcom,local-pid = <0>;
914 qcom,remote-pid = <3>;
916 smp2p_slpi_out: master-kernel {
917 qcom,entry-name = "master-kernel";
918 #qcom,smem-state-cells = <1>;
921 smp2p_slpi_in: slave-kernel {
922 qcom,entry-name = "slave-kernel";
923 interrupt-controller;
924 #interrupt-cells = <2>;
929 #address-cells = <2>;
930 #size-cells = <2>;
932 dma-ranges = <0 0 0 0 0x10 0>;
933 compatible = "simple-bus";
935 gcc: clock-controller@100000 {
936 compatible = "qcom,gcc-sm8450";
938 #clock-cells = <1>;
939 #reset-cells = <1>;
940 #power-domain-cells = <1>;
950 clock-names = "bi_tcxo",
961 gpi_dma2: dma-controller@800000 {
962 compatible = "qcom,sm8450-gpi-dma", "qcom,sm6350-gpi-dma";
963 #dma-cells = <3>;
977 dma-channels = <12>;
978 dma-channel-mask = <0x7e>;
984 compatible = "qcom,geni-se-qup";
986 clock-names = "m-ahb", "s-ahb";
990 #address-cells = <2>;
991 #size-cells = <2>;
996 compatible = "qcom,geni-i2c";
998 clock-names = "se";
1000 pinctrl-names = "default";
1001 pinctrl-0 = <&qup_i2c15_data_clk>;
1003 #address-cells = <1>;
1004 #size-cells = <0>;
1008 interconnect-names = "qup-core", "qup-config", "qup-memory";
1011 dma-names = "tx", "rx";
1016 compatible = "qcom,geni-spi";
1018 clock-names = "se";
1021 pinctrl-names = "default";
1022 pinctrl-0 = <&qup_spi15_data_clk>, <&qup_spi15_cs>;
1025 interconnect-names = "qup-core", "qup-config";
1028 dma-names = "tx", "rx";
1029 #address-cells = <1>;
1030 #size-cells = <0>;
1035 compatible = "qcom,geni-i2c";
1037 clock-names = "se";
1039 pinctrl-names = "default";
1040 pinctrl-0 = <&qup_i2c16_data_clk>;
1042 #address-cells = <1>;
1043 #size-cells = <0>;
1047 interconnect-names = "qup-core", "qup-config", "qup-memory";
1050 dma-names = "tx", "rx";
1055 compatible = "qcom,geni-spi";
1057 clock-names = "se";
1060 pinctrl-names = "default";
1061 pinctrl-0 = <&qup_spi16_data_clk>, <&qup_spi16_cs>;
1064 interconnect-names = "qup-core", "qup-config";
1067 dma-names = "tx", "rx";
1068 #address-cells = <1>;
1069 #size-cells = <0>;
1074 compatible = "qcom,geni-i2c";
1076 clock-names = "se";
1078 pinctrl-names = "default";
1079 pinctrl-0 = <&qup_i2c17_data_clk>;
1081 #address-cells = <1>;
1082 #size-cells = <0>;
1086 interconnect-names = "qup-core", "qup-config", "qup-memory";
1089 dma-names = "tx", "rx";
1094 compatible = "qcom,geni-spi";
1096 clock-names = "se";
1099 pinctrl-names = "default";
1100 pinctrl-0 = <&qup_spi17_data_clk>, <&qup_spi17_cs>;
1103 interconnect-names = "qup-core", "qup-config";
1106 dma-names = "tx", "rx";
1107 #address-cells = <1>;
1108 #size-cells = <0>;
1113 compatible = "qcom,geni-i2c";
1115 clock-names = "se";
1117 pinctrl-names = "default";
1118 pinctrl-0 = <&qup_i2c18_data_clk>;
1120 #address-cells = <1>;
1121 #size-cells = <0>;
1125 interconnect-names = "qup-core", "qup-config", "qup-memory";
1128 dma-names = "tx", "rx";
1133 compatible = "qcom,geni-spi";
1135 clock-names = "se";
1138 pinctrl-names = "default";
1139 pinctrl-0 = <&qup_spi18_data_clk>, <&qup_spi18_cs>;
1142 interconnect-names = "qup-core", "qup-config";
1145 dma-names = "tx", "rx";
1146 #address-cells = <1>;
1147 #size-cells = <0>;
1152 compatible = "qcom,geni-i2c";
1154 clock-names = "se";
1156 pinctrl-names = "default";
1157 pinctrl-0 = <&qup_i2c19_data_clk>;
1159 #address-cells = <1>;
1160 #size-cells = <0>;
1164 interconnect-names = "qup-core", "qup-config", "qup-memory";
1167 dma-names = "tx", "rx";
1172 compatible = "qcom,geni-spi";
1174 clock-names = "se";
1177 pinctrl-names = "default";
1178 pinctrl-0 = <&qup_spi19_data_clk>, <&qup_spi19_cs>;
1181 interconnect-names = "qup-core", "qup-config";
1184 dma-names = "tx", "rx";
1185 #address-cells = <1>;
1186 #size-cells = <0>;
1191 compatible = "qcom,geni-i2c";
1193 clock-names = "se";
1195 pinctrl-names = "default";
1196 pinctrl-0 = <&qup_i2c20_data_clk>;
1198 #address-cells = <1>;
1199 #size-cells = <0>;
1203 interconnect-names = "qup-core", "qup-config", "qup-memory";
1206 dma-names = "tx", "rx";
1211 compatible = "qcom,geni-uart";
1213 clock-names = "se";
1215 pinctrl-names = "default";
1216 pinctrl-0 = <&qup_uart20_default>;
1222 interconnect-names = "qup-core",
1223 "qup-config";
1228 compatible = "qcom,geni-spi";
1230 clock-names = "se";
1233 pinctrl-names = "default";
1234 pinctrl-0 = <&qup_spi20_data_clk>, <&qup_spi20_cs>;
1237 interconnect-names = "qup-core", "qup-config";
1240 dma-names = "tx", "rx";
1241 #address-cells = <1>;
1242 #size-cells = <0>;
1247 compatible = "qcom,geni-i2c";
1249 clock-names = "se";
1251 pinctrl-names = "default";
1252 pinctrl-0 = <&qup_i2c21_data_clk>;
1254 #address-cells = <1>;
1255 #size-cells = <0>;
1259 interconnect-names = "qup-core", "qup-config", "qup-memory";
1262 dma-names = "tx", "rx";
1267 compatible = "qcom,geni-spi";
1269 clock-names = "se";
1272 pinctrl-names = "default";
1273 pinctrl-0 = <&qup_spi21_data_clk>, <&qup_spi21_cs>;
1276 interconnect-names = "qup-core", "qup-config";
1279 dma-names = "tx", "rx";
1280 #address-cells = <1>;
1281 #size-cells = <0>;
1286 gpi_dma0: dma-controller@900000 {
1287 compatible = "qcom,sm8450-gpi-dma", "qcom,sm6350-gpi-dma";
1288 #dma-cells = <3>;
1302 dma-channels = <12>;
1303 dma-channel-mask = <0x7e>;
1309 compatible = "qcom,geni-se-qup";
1311 clock-names = "m-ahb", "s-ahb";
1316 interconnect-names = "qup-core";
1317 #address-cells = <2>;
1318 #size-cells = <2>;
1323 compatible = "qcom,geni-i2c";
1325 clock-names = "se";
1327 pinctrl-names = "default";
1328 pinctrl-0 = <&qup_i2c0_data_clk>;
1330 #address-cells = <1>;
1331 #size-cells = <0>;
1335 interconnect-names = "qup-core", "qup-config", "qup-memory";
1338 dma-names = "tx", "rx";
1343 compatible = "qcom,geni-spi";
1345 clock-names = "se";
1348 pinctrl-names = "default";
1349 pinctrl-0 = <&qup_spi0_data_clk>, <&qup_spi0_cs>;
1350 power-domains = <&rpmhpd RPMHPD_CX>;
1351 operating-points-v2 = <&qup_opp_table_100mhz>;
1355 interconnect-names = "qup-core", "qup-config", "qup-memory";
1358 dma-names = "tx", "rx";
1359 #address-cells = <1>;
1360 #size-cells = <0>;
1365 compatible = "qcom,geni-i2c";
1367 clock-names = "se";
1369 pinctrl-names = "default";
1370 pinctrl-0 = <&qup_i2c1_data_clk>;
1372 #address-cells = <1>;
1373 #size-cells = <0>;
1377 interconnect-names = "qup-core", "qup-config", "qup-memory";
1380 dma-names = "tx", "rx";
1385 compatible = "qcom,geni-spi";
1387 clock-names = "se";
1390 pinctrl-names = "default";
1391 pinctrl-0 = <&qup_spi1_data_clk>, <&qup_spi1_cs>;
1395 interconnect-names = "qup-core", "qup-config", "qup-memory";
1398 dma-names = "tx", "rx";
1399 #address-cells = <1>;
1400 #size-cells = <0>;
1405 compatible = "qcom,geni-i2c";
1407 clock-names = "se";
1409 pinctrl-names = "default";
1410 pinctrl-0 = <&qup_i2c2_data_clk>;
1412 #address-cells = <1>;
1413 #size-cells = <0>;
1417 interconnect-names = "qup-core", "qup-config", "qup-memory";
1420 dma-names = "tx", "rx";
1425 compatible = "qcom,geni-spi";
1427 clock-names = "se";
1430 pinctrl-names = "default";
1431 pinctrl-0 = <&qup_spi2_data_clk>, <&qup_spi2_cs>;
1435 interconnect-names = "qup-core", "qup-config", "qup-memory";
1438 dma-names = "tx", "rx";
1439 #address-cells = <1>;
1440 #size-cells = <0>;
1446 compatible = "qcom,geni-i2c";
1448 clock-names = "se";
1450 pinctrl-names = "default";
1451 pinctrl-0 = <&qup_i2c3_data_clk>;
1453 #address-cells = <1>;
1454 #size-cells = <0>;
1458 interconnect-names = "qup-core", "qup-config", "qup-memory";
1461 dma-names = "tx", "rx";
1466 compatible = "qcom,geni-spi";
1468 clock-names = "se";
1471 pinctrl-names = "default";
1472 pinctrl-0 = <&qup_spi3_data_clk>, <&qup_spi3_cs>;
1476 interconnect-names = "qup-core", "qup-config", "qup-memory";
1479 dma-names = "tx", "rx";
1480 #address-cells = <1>;
1481 #size-cells = <0>;
1486 compatible = "qcom,geni-i2c";
1488 clock-names = "se";
1490 pinctrl-names = "default";
1491 pinctrl-0 = <&qup_i2c4_data_clk>;
1493 #address-cells = <1>;
1494 #size-cells = <0>;
1498 interconnect-names = "qup-core", "qup-config", "qup-memory";
1501 dma-names = "tx", "rx";
1506 compatible = "qcom,geni-spi";
1508 clock-names = "se";
1511 pinctrl-names = "default";
1512 pinctrl-0 = <&qup_spi4_data_clk>, <&qup_spi4_cs>;
1513 power-domains = <&rpmhpd RPMHPD_CX>;
1514 operating-points-v2 = <&qup_opp_table_100mhz>;
1518 interconnect-names = "qup-core", "qup-config", "qup-memory";
1521 dma-names = "tx", "rx";
1522 #address-cells = <1>;
1523 #size-cells = <0>;
1528 compatible = "qcom,geni-i2c";
1530 clock-names = "se";
1532 pinctrl-names = "default";
1533 pinctrl-0 = <&qup_i2c5_data_clk>;
1535 #address-cells = <1>;
1536 #size-cells = <0>;
1540 interconnect-names = "qup-core", "qup-config", "qup-memory";
1543 dma-names = "tx", "rx";
1548 compatible = "qcom,geni-spi";
1550 clock-names = "se";
1553 pinctrl-names = "default";
1554 pinctrl-0 = <&qup_spi5_data_clk>, <&qup_spi5_cs>;
1558 interconnect-names = "qup-core", "qup-config", "qup-memory";
1561 dma-names = "tx", "rx";
1562 #address-cells = <1>;
1563 #size-cells = <0>;
1569 compatible = "qcom,geni-i2c";
1571 clock-names = "se";
1573 pinctrl-names = "default";
1574 pinctrl-0 = <&qup_i2c6_data_clk>;
1576 #address-cells = <1>;
1577 #size-cells = <0>;
1581 interconnect-names = "qup-core", "qup-config", "qup-memory";
1584 dma-names = "tx", "rx";
1589 compatible = "qcom,geni-spi";
1591 clock-names = "se";
1594 pinctrl-names = "default";
1595 pinctrl-0 = <&qup_spi6_data_clk>, <&qup_spi6_cs>;
1599 interconnect-names = "qup-core", "qup-config", "qup-memory";
1602 dma-names = "tx", "rx";
1603 #address-cells = <1>;
1604 #size-cells = <0>;
1609 compatible = "qcom,geni-debug-uart";
1611 clock-names = "se";
1613 pinctrl-names = "default";
1614 pinctrl-0 = <&qup_uart7_tx>, <&qup_uart7_rx>;
1620 interconnect-names = "qup-core",
1621 "qup-config";
1626 gpi_dma1: dma-controller@a00000 {
1627 compatible = "qcom,sm8450-gpi-dma", "qcom,sm6350-gpi-dma";
1628 #dma-cells = <3>;
1642 dma-channels = <12>;
1643 dma-channel-mask = <0x7e>;
1649 compatible = "qcom,geni-se-qup";
1651 clock-names = "m-ahb", "s-ahb";
1656 interconnect-names = "qup-core";
1657 #address-cells = <2>;
1658 #size-cells = <2>;
1663 compatible = "qcom,geni-i2c";
1665 clock-names = "se";
1667 pinctrl-names = "default";
1668 pinctrl-0 = <&qup_i2c8_data_clk>;
1670 #address-cells = <1>;
1671 #size-cells = <0>;
1675 interconnect-names = "qup-core", "qup-config", "qup-memory";
1678 dma-names = "tx", "rx";
1683 compatible = "qcom,geni-spi";
1685 clock-names = "se";
1688 pinctrl-names = "default";
1689 pinctrl-0 = <&qup_spi8_data_clk>, <&qup_spi8_cs>;
1693 interconnect-names = "qup-core", "qup-config", "qup-memory";
1696 dma-names = "tx", "rx";
1697 #address-cells = <1>;
1698 #size-cells = <0>;
1703 compatible = "qcom,geni-i2c";
1705 clock-names = "se";
1707 pinctrl-names = "default";
1708 pinctrl-0 = <&qup_i2c9_data_clk>;
1710 #address-cells = <1>;
1711 #size-cells = <0>;
1715 interconnect-names = "qup-core", "qup-config", "qup-memory";
1718 dma-names = "tx", "rx";
1723 compatible = "qcom,geni-spi";
1725 clock-names = "se";
1728 pinctrl-names = "default";
1729 pinctrl-0 = <&qup_spi9_data_clk>, <&qup_spi9_cs>;
1733 interconnect-names = "qup-core", "qup-config", "qup-memory";
1736 dma-names = "tx", "rx";
1737 #address-cells = <1>;
1738 #size-cells = <0>;
1743 compatible = "qcom,geni-i2c";
1745 clock-names = "se";
1747 pinctrl-names = "default";
1748 pinctrl-0 = <&qup_i2c10_data_clk>;
1750 #address-cells = <1>;
1751 #size-cells = <0>;
1755 interconnect-names = "qup-core", "qup-config", "qup-memory";
1758 dma-names = "tx", "rx";
1763 compatible = "qcom,geni-spi";
1765 clock-names = "se";
1768 pinctrl-names = "default";
1769 pinctrl-0 = <&qup_spi10_data_clk>, <&qup_spi10_cs>;
1773 interconnect-names = "qup-core", "qup-config", "qup-memory";
1776 dma-names = "tx", "rx";
1777 #address-cells = <1>;
1778 #size-cells = <0>;
1783 compatible = "qcom,geni-i2c";
1785 clock-names = "se";
1787 pinctrl-names = "default";
1788 pinctrl-0 = <&qup_i2c11_data_clk>;
1790 #address-cells = <1>;
1791 #size-cells = <0>;
1795 interconnect-names = "qup-core", "qup-config", "qup-memory";
1798 dma-names = "tx", "rx";
1803 compatible = "qcom,geni-spi";
1805 clock-names = "se";
1808 pinctrl-names = "default";
1809 pinctrl-0 = <&qup_spi11_data_clk>, <&qup_spi11_cs>;
1813 interconnect-names = "qup-core", "qup-config", "qup-memory";
1816 dma-names = "tx", "rx";
1817 #address-cells = <1>;
1818 #size-cells = <0>;
1823 compatible = "qcom,geni-i2c";
1825 clock-names = "se";
1827 pinctrl-names = "default";
1828 pinctrl-0 = <&qup_i2c12_data_clk>;
1830 #address-cells = <1>;
1831 #size-cells = <0>;
1835 interconnect-names = "qup-core", "qup-config", "qup-memory";
1838 dma-names = "tx", "rx";
1843 compatible = "qcom,geni-spi";
1845 clock-names = "se";
1848 pinctrl-names = "default";
1849 pinctrl-0 = <&qup_spi12_data_clk>, <&qup_spi12_cs>;
1853 interconnect-names = "qup-core", "qup-config", "qup-memory";
1856 dma-names = "tx", "rx";
1857 #address-cells = <1>;
1858 #size-cells = <0>;
1863 compatible = "qcom,geni-i2c";
1865 clock-names = "se";
1867 pinctrl-names = "default";
1868 pinctrl-0 = <&qup_i2c13_data_clk>;
1873 interconnect-names = "qup-core", "qup-config", "qup-memory";
1876 dma-names = "tx", "rx";
1877 #address-cells = <1>;
1878 #size-cells = <0>;
1883 compatible = "qcom,geni-spi";
1885 clock-names = "se";
1888 pinctrl-names = "default";
1889 pinctrl-0 = <&qup_spi13_data_clk>, <&qup_spi13_cs>;
1893 interconnect-names = "qup-core", "qup-config", "qup-memory";
1896 dma-names = "tx", "rx";
1897 #address-cells = <1>;
1898 #size-cells = <0>;
1903 compatible = "qcom,geni-i2c";
1905 clock-names = "se";
1907 pinctrl-names = "default";
1908 pinctrl-0 = <&qup_i2c14_data_clk>;
1913 interconnect-names = "qup-core", "qup-config", "qup-memory";
1916 dma-names = "tx", "rx";
1917 #address-cells = <1>;
1918 #size-cells = <0>;
1923 compatible = "qcom,geni-spi";
1925 clock-names = "se";
1928 pinctrl-names = "default";
1929 pinctrl-0 = <&qup_spi14_data_clk>, <&qup_spi14_cs>;
1933 interconnect-names = "qup-core", "qup-config", "qup-memory";
1936 dma-names = "tx", "rx";
1937 #address-cells = <1>;
1938 #size-cells = <0>;
1944 compatible = "qcom,sm8450-trng", "qcom,trng";
1949 compatible = "qcom,pcie-sm8450-pcie0";
1955 reg-names = "parf", "dbi", "elbi", "atu", "config";
1957 linux,pci-domain = <0>;
1958 bus-range = <0x00 0xff>;
1959 num-lanes = <1>;
1961 #address-cells = <3>;
1962 #size-cells = <2>;
1967 msi-map = <0x0 &gic_its 0x5980 0x1>,
1969 msi-map-mask = <0xff00>;
1979 interrupt-names = "msi0",
1988 #interrupt-cells = <1>;
1989 interrupt-map-mask = <0 0 0 0x7>;
1990 interrupt-map = <0 0 0 1 &intc 0 0 0 149 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
1999 interconnect-names = "pcie-mem", "cpu-pcie";
2013 clock-names = "pipe",
2026 iommu-map = <0x0 &apps_smmu 0x1c00 0x1>,
2030 reset-names = "pci";
2032 power-domains = <&gcc PCIE_0_GDSC>;
2035 phy-names = "pciephy";
2037 perst-gpios = <&tlmm 94 GPIO_ACTIVE_LOW>;
2038 wake-gpios = <&tlmm 96 GPIO_ACTIVE_HIGH>;
2040 pinctrl-names = "default";
2041 pinctrl-0 = <&pcie0_default_state>;
2043 operating-points-v2 = <&pcie0_opp_table>;
2047 pcie0_opp_table: opp-table {
2048 compatible = "operating-points-v2";
2051 opp-2500000 {
2052 opp-hz = /bits/ 64 <2500000>;
2053 required-opps = <&rpmhpd_opp_low_svs>;
2054 opp-peak-kBps = <250000 1>;
2058 opp-5000000 {
2059 opp-hz = /bits/ 64 <5000000>;
2060 required-opps = <&rpmhpd_opp_low_svs>;
2061 opp-peak-kBps = <500000 1>;
2065 opp-8000000 {
2066 opp-hz = /bits/ 64 <8000000>;
2067 required-opps = <&rpmhpd_opp_nom>;
2068 opp-peak-kBps = <984500 1>;
2075 bus-range = <0x01 0xff>;
2077 #address-cells = <3>;
2078 #size-cells = <2>;
2084 compatible = "qcom,sm8450-qmp-gen3x1-pcie-phy";
2092 clock-names = "aux",
2098 clock-output-names = "pcie_0_pipe_clk";
2099 #clock-cells = <0>;
2101 #phy-cells = <0>;
2104 reset-names = "phy";
2106 assigned-clocks = <&gcc GCC_PCIE_0_PHY_RCHNG_CLK>;
2107 assigned-clock-rates = <100000000>;
2113 compatible = "qcom,pcie-sm8450-pcie1";
2119 reg-names = "parf", "dbi", "elbi", "atu", "config";
2121 linux,pci-domain = <1>;
2122 bus-range = <0x00 0xff>;
2123 num-lanes = <2>;
2125 #address-cells = <3>;
2126 #size-cells = <2>;
2131 msi-map = <0x0 &gic_its 0x5a00 0x1>,
2133 msi-map-mask = <0xff00>;
2143 interrupt-names = "msi0",
2152 #interrupt-cells = <1>;
2153 interrupt-map-mask = <0 0 0 0x7>;
2154 interrupt-map = <0 0 0 1 &intc 0 0 0 434 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
2163 interconnect-names = "pcie-mem", "cpu-pcie";
2176 clock-names = "pipe",
2188 iommu-map = <0x0 &apps_smmu 0x1c80 0x1>,
2192 reset-names = "pci";
2194 power-domains = <&gcc PCIE_1_GDSC>;
2197 phy-names = "pciephy";
2199 perst-gpios = <&tlmm 97 GPIO_ACTIVE_LOW>;
2200 wake-gpios = <&tlmm 99 GPIO_ACTIVE_HIGH>;
2202 pinctrl-names = "default";
2203 pinctrl-0 = <&pcie1_default_state>;
2205 operating-points-v2 = <&pcie1_opp_table>;
2209 pcie1_opp_table: opp-table {
2210 compatible = "operating-points-v2";
2213 opp-2500000 {
2214 opp-hz = /bits/ 64 <2500000>;
2215 required-opps = <&rpmhpd_opp_low_svs>;
2216 opp-peak-kBps = <250000 1>;
2220 opp-5000000 {
2221 opp-hz = /bits/ 64 <5000000>;
2222 required-opps = <&rpmhpd_opp_low_svs>;
2223 opp-peak-kBps = <500000 1>;
2227 opp-10000000 {
2228 opp-hz = /bits/ 64 <10000000>;
2229 required-opps = <&rpmhpd_opp_low_svs>;
2230 opp-peak-kBps = <1000000 1>;
2234 opp-8000000 {
2235 opp-hz = /bits/ 64 <8000000>;
2236 required-opps = <&rpmhpd_opp_nom>;
2237 opp-peak-kBps = <984500 1>;
2241 opp-16000000 {
2242 opp-hz = /bits/ 64 <16000000>;
2243 required-opps = <&rpmhpd_opp_nom>;
2244 opp-peak-kBps = <1969000 1>;
2248 opp-32000000 {
2249 opp-hz = /bits/ 64 <32000000>;
2250 required-opps = <&rpmhpd_opp_nom>;
2251 opp-peak-kBps = <3938000 1>;
2258 bus-range = <0x01 0xff>;
2260 #address-cells = <3>;
2261 #size-cells = <2>;
2266 pcie1_ep: pcie-ep@1c08000 {
2267 compatible = "qcom,sm8450-pcie-ep";
2275 reg-names = "parf",
2291 clock-names = "aux",
2303 interrupt-names = "global",
2311 interconnect-names = "pcie-mem",
2312 "cpu-pcie";
2316 reset-names = "core";
2317 power-domains = <&gcc PCIE_1_GDSC>;
2319 phy-names = "pciephy";
2320 num-lanes = <2>;
2322 pinctrl-names = "default";
2323 pinctrl-0 = <&pcie1_default_state>;
2329 compatible = "qcom,sm8450-qmp-gen4x2-pcie-phy";
2337 clock-names = "aux",
2343 clock-output-names = "pcie_1_pipe_clk";
2344 #clock-cells = <1>;
2346 #phy-cells = <0>;
2349 reset-names = "phy";
2351 assigned-clocks = <&gcc GCC_PCIE_1_PHY_RCHNG_CLK>;
2352 assigned-clock-rates = <100000000>;
2358 compatible = "qcom,sm8450-config-noc";
2360 #interconnect-cells = <2>;
2361 qcom,bcm-voters = <&apps_bcm_voter>;
2365 compatible = "qcom,sm8450-system-noc";
2367 #interconnect-cells = <2>;
2368 qcom,bcm-voters = <&apps_bcm_voter>;
2372 compatible = "qcom,sm8450-pcie-anoc";
2374 #interconnect-cells = <2>;
2375 qcom,bcm-voters = <&apps_bcm_voter>;
2379 compatible = "qcom,sm8450-aggre1-noc";
2381 #interconnect-cells = <2>;
2384 qcom,bcm-voters = <&apps_bcm_voter>;
2388 compatible = "qcom,sm8450-aggre2-noc";
2390 #interconnect-cells = <2>;
2391 qcom,bcm-voters = <&apps_bcm_voter>;
2399 compatible = "qcom,sm8450-mmss-noc";
2401 #interconnect-cells = <2>;
2402 qcom,bcm-voters = <&apps_bcm_voter>;
2406 compatible = "qcom,tcsr-mutex";
2408 #hwlock-cells = <1>;
2412 compatible = "qcom,sm8450-tcsr", "syscon";
2417 compatible = "qcom,adreno-730.1", "qcom,adreno";
2421 reg-names = "kgsl_3d0_reg_memory",
2430 operating-points-v2 = <&gpu_opp_table>;
2433 #cooling-cells = <2>;
2437 zap-shader {
2438 memory-region = <&gpu_micro_code_mem>;
2441 gpu_opp_table: opp-table {
2442 compatible = "operating-points-v2";
2444 opp-818000000 {
2445 opp-hz = /bits/ 64 <818000000>;
2446 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
2449 opp-791000000 {
2450 opp-hz = /bits/ 64 <791000000>;
2451 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
2454 opp-734000000 {
2455 opp-hz = /bits/ 64 <734000000>;
2456 opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
2459 opp-640000000 {
2460 opp-hz = /bits/ 64 <640000000>;
2461 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>;
2464 opp-599000000 {
2465 opp-hz = /bits/ 64 <599000000>;
2466 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
2469 opp-545000000 {
2470 opp-hz = /bits/ 64 <545000000>;
2471 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L0>;
2474 opp-492000000 {
2475 opp-hz = /bits/ 64 <492000000>;
2476 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
2479 opp-421000000 {
2480 opp-hz = /bits/ 64 <421000000>;
2481 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS_L1>;
2484 opp-350000000 {
2485 opp-hz = /bits/ 64 <350000000>;
2486 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
2489 opp-317000000 {
2490 opp-hz = /bits/ 64 <317000000>;
2491 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
2494 opp-285000000 {
2495 opp-hz = /bits/ 64 <285000000>;
2496 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS_D1>;
2499 opp-220000000 {
2500 opp-hz = /bits/ 64 <220000000>;
2501 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS_D1>;
2507 compatible = "qcom,adreno-gmu-730.1", "qcom,adreno-gmu";
2511 reg-names = "gmu", "rscc", "gmu_pdc";
2515 interrupt-names = "hfi", "gmu";
2524 clock-names = "ahb",
2532 power-domains = <&gpucc GPU_CX_GDSC>,
2534 power-domain-names = "cx",
2541 operating-points-v2 = <&gmu_opp_table>;
2543 gmu_opp_table: opp-table {
2544 compatible = "operating-points-v2";
2546 opp-500000000 {
2547 opp-hz = /bits/ 64 <500000000>;
2548 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
2551 opp-200000000 {
2552 opp-hz = /bits/ 64 <200000000>;
2553 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
2558 gpucc: clock-controller@3d90000 {
2559 compatible = "qcom,sm8450-gpucc";
2564 #clock-cells = <1>;
2565 #reset-cells = <1>;
2566 #power-domain-cells = <1>;
2570 compatible = "qcom,sm8450-smmu-500", "qcom,adreno-smmu",
2571 "qcom,smmu-500", "arm,mmu-500";
2573 #iommu-cells = <2>;
2574 #global-interrupts = <1>;
2607 clock-names = "gmu",
2613 power-domains = <&gpucc GPU_CX_GDSC>;
2614 dma-coherent;
2618 compatible = "qcom,sm8450-usb-hs-phy",
2619 "qcom,usb-snps-hs-7nm-phy";
2622 #phy-cells = <0>;
2625 clock-names = "ref";
2631 compatible = "qcom,sm8450-qmp-usb3-dp-phy";
2638 clock-names = "aux", "ref", "com_aux", "usb3_pipe";
2642 reset-names = "phy", "common";
2644 #clock-cells = <1>;
2645 #phy-cells = <1>;
2647 orientation-switch;
2652 #address-cells = <1>;
2653 #size-cells = <0>;
2666 remote-endpoint = <&usb_1_dwc3_ss>;
2674 remote-endpoint = <&mdss_dp0_out>;
2681 compatible = "qcom,sm8450-slpi-pas";
2684 interrupts-extended = <&pdc 9 IRQ_TYPE_EDGE_RISING>,
2689 interrupt-names = "wdog", "fatal", "ready",
2690 "handover", "stop-ack";
2693 clock-names = "xo";
2695 power-domains = <&rpmhpd RPMHPD_LCX>,
2697 power-domain-names = "lcx", "lmx";
2699 memory-region = <&slpi_mem>;
2703 qcom,smem-states = <&smp2p_slpi_out 0>;
2704 qcom,smem-state-names = "stop";
2708 glink-edge {
2709 interrupts-extended = <&ipcc IPCC_CLIENT_SLPI
2716 qcom,remote-pid = <3>;
2720 qcom,glink-channels = "fastrpcglink-apps-dsp";
2722 qcom,non-secure-domain;
2723 #address-cells = <1>;
2724 #size-cells = <0>;
2726 compute-cb@1 {
2727 compatible = "qcom,fastrpc-compute-cb";
2732 compute-cb@2 {
2733 compatible = "qcom,fastrpc-compute-cb";
2738 compute-cb@3 {
2739 compatible = "qcom,fastrpc-compute-cb";
2742 /* note: shared-cb = <4> in downstream */
2749 compatible = "qcom,sm8450-adsp-pas";
2752 interrupts-extended = <&pdc 6 IRQ_TYPE_EDGE_RISING>,
2757 interrupt-names = "wdog", "fatal", "ready",
2758 "handover", "stop-ack";
2761 clock-names = "xo";
2763 power-domains = <&rpmhpd RPMHPD_LCX>,
2765 power-domain-names = "lcx", "lmx";
2767 memory-region = <&adsp_mem>;
2771 qcom,smem-states = <&smp2p_adsp_out 0>;
2772 qcom,smem-state-names = "stop";
2776 remoteproc_adsp_glink: glink-edge {
2777 interrupts-extended = <&ipcc IPCC_CLIENT_LPASS
2784 qcom,remote-pid = <2>;
2788 qcom,glink-channels = "adsp_apps";
2791 #address-cells = <1>;
2792 #size-cells = <0>;
2797 #sound-dai-cells = <0>;
2798 qcom,protection-domain = "avs/audio",
2802 compatible = "qcom,q6apm-dais";
2807 compatible = "qcom,q6apm-lpass-dais";
2808 #sound-dai-cells = <1>;
2815 qcom,protection-domain = "avs/audio",
2818 q6prmcc: clock-controller {
2819 compatible = "qcom,q6prm-lpass-clocks";
2820 #clock-cells = <2>;
2827 qcom,glink-channels = "fastrpcglink-apps-dsp";
2829 qcom,non-secure-domain;
2830 #address-cells = <1>;
2831 #size-cells = <0>;
2833 compute-cb@3 {
2834 compatible = "qcom,fastrpc-compute-cb";
2839 compute-cb@4 {
2840 compatible = "qcom,fastrpc-compute-cb";
2845 compute-cb@5 {
2846 compatible = "qcom,fastrpc-compute-cb";
2855 compatible = "qcom,sm8450-lpass-wsa-macro";
2862 clock-names = "mclk", "npl", "macro", "dcodec", "fsgen";
2864 #clock-cells = <0>;
2865 clock-output-names = "wsa2-mclk";
2866 #sound-dai-cells = <1>;
2870 compatible = "qcom,soundwire-v1.7.0";
2874 clock-names = "iface";
2877 pinctrl-0 = <&wsa2_swr_active>;
2878 pinctrl-names = "default";
2880 qcom,din-ports = <2>;
2881 qcom,dout-ports = <6>;
2883 qcom,ports-sinterval-low = /bits/ 8 <0x07 0x1f 0x3f 0x07 0x1f 0x3f 0x0f 0x0f>;
2884 qcom,ports-offset1 = /bits/ 8 <0x01 0x02 0x0c 0x06 0x12 0x0d 0x07 0x0a>;
2885 qcom,ports-offset2 = /bits/ 8 <0xff 0x00 0x1f 0xff 0x00 0x1f 0x00 0x00>;
2886 qcom,ports-hstart = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2887 qcom,ports-hstop = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2888 qcom,ports-word-length = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2889 qcom,ports-block-pack-mode = /bits/ 8 <0xff 0xff 0x01 0xff 0xff 0x01 0xff 0xff>;
2890 qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2891 qcom,ports-lane-control = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2893 #address-cells = <2>;
2894 #size-cells = <0>;
2895 #sound-dai-cells = <1>;
2900 compatible = "qcom,sm8450-lpass-rx-macro";
2907 clock-names = "mclk", "npl", "macro", "dcodec", "fsgen";
2909 #clock-cells = <0>;
2910 clock-output-names = "mclk";
2911 #sound-dai-cells = <1>;
2915 compatible = "qcom,soundwire-v1.7.0";
2919 clock-names = "iface";
2921 qcom,din-ports = <0>;
2922 qcom,dout-ports = <5>;
2924 pinctrl-0 = <&rx_swr_active>;
2925 pinctrl-names = "default";
2927 qcom,ports-sinterval-low = /bits/ 8 <0x03 0x1f 0x1f 0x07 0x00>;
2928 qcom,ports-offset1 = /bits/ 8 <0x00 0x00 0x0b 0x01 0x00>;
2929 qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x0b 0x00 0x00>;
2930 qcom,ports-hstart = /bits/ 8 <0xff 0x03 0xff 0xff 0xff>;
2931 qcom,ports-hstop = /bits/ 8 <0xff 0x06 0xff 0xff 0xff>;
2932 qcom,ports-word-length = /bits/ 8 <0x01 0x07 0x04 0xff 0xff>;
2933 qcom,ports-block-pack-mode = /bits/ 8 <0xff 0x00 0x01 0xff 0xff>;
2934 qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff 0xff 0x00>;
2935 qcom,ports-lane-control = /bits/ 8 <0x01 0x00 0x00 0x00 0x00>;
2937 #address-cells = <2>;
2938 #size-cells = <0>;
2939 #sound-dai-cells = <1>;
2944 compatible = "qcom,sm8450-lpass-tx-macro";
2951 clock-names = "mclk", "npl", "macro", "dcodec", "fsgen";
2953 #clock-cells = <0>;
2954 clock-output-names = "mclk";
2955 #sound-dai-cells = <1>;
2959 compatible = "qcom,sm8450-lpass-wsa-macro";
2966 clock-names = "mclk", "npl", "macro", "dcodec", "fsgen";
2968 #clock-cells = <0>;
2969 clock-output-names = "mclk";
2970 #sound-dai-cells = <1>;
2974 compatible = "qcom,soundwire-v1.7.0";
2978 clock-names = "iface";
2981 pinctrl-0 = <&wsa_swr_active>;
2982 pinctrl-names = "default";
2984 qcom,din-ports = <2>;
2985 qcom,dout-ports = <6>;
2987 qcom,ports-sinterval-low = /bits/ 8 <0x07 0x1f 0x3f 0x07 0x1f 0x3f 0x0f 0x0f>;
2988 qcom,ports-offset1 = /bits/ 8 <0x01 0x02 0x0c 0x06 0x12 0x0d 0x07 0x0a>;
2989 qcom,ports-offset2 = /bits/ 8 <0xff 0x00 0x1f 0xff 0x00 0x1f 0x00 0x00>;
2990 qcom,ports-hstart = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2991 qcom,ports-hstop = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2992 qcom,ports-word-length = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2993 qcom,ports-block-pack-mode = /bits/ 8 <0xff 0xff 0x01 0xff 0xff 0x01 0xff 0xff>;
2994 qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2995 qcom,ports-lane-control = /bits/ 8 <0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff>;
2997 #address-cells = <2>;
2998 #size-cells = <0>;
2999 #sound-dai-cells = <1>;
3004 compatible = "qcom,soundwire-v1.7.0";
3008 interrupt-names = "core", "wakeup";
3011 clock-names = "iface";
3014 pinctrl-0 = <&tx_swr_active>;
3015 pinctrl-names = "default";
3017 qcom,din-ports = <4>;
3018 qcom,dout-ports = <0>;
3019 qcom,ports-sinterval-low = /bits/ 8 <0x01 0x01 0x03 0x03>;
3020 qcom,ports-offset1 = /bits/ 8 <0x00 0x00 0x01 0x01>;
3021 qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x00 0x00>;
3022 qcom,ports-hstart = /bits/ 8 <0xff 0xff 0xff 0xff>;
3023 qcom,ports-hstop = /bits/ 8 <0xff 0xff 0xff 0xff>;
3024 qcom,ports-word-length = /bits/ 8 <0xff 0xff 0xff 0xff>;
3025 qcom,ports-block-pack-mode = /bits/ 8 <0xff 0xff 0xff 0xff>;
3026 qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff 0xff>;
3027 qcom,ports-lane-control = /bits/ 8 <0x01 0x02 0x00 0x00>;
3029 #address-cells = <2>;
3030 #size-cells = <0>;
3031 #sound-dai-cells = <1>;
3036 compatible = "qcom,sm8450-lpass-va-macro";
3042 clock-names = "mclk", "macro", "dcodec", "npl";
3044 #clock-cells = <0>;
3045 clock-output-names = "fsgen";
3046 #sound-dai-cells = <1>;
3051 compatible = "qcom,sm8450-cdsp-pas";
3054 interrupts-extended = <&intc GIC_SPI 578 IRQ_TYPE_EDGE_RISING>,
3059 interrupt-names = "wdog", "fatal", "ready",
3060 "handover", "stop-ack";
3063 clock-names = "xo";
3065 power-domains = <&rpmhpd RPMHPD_CX>,
3067 power-domain-names = "cx", "mxc";
3069 memory-region = <&cdsp_mem>;
3073 qcom,smem-states = <&smp2p_cdsp_out 0>;
3074 qcom,smem-state-names = "stop";
3078 glink-edge {
3079 interrupts-extended = <&ipcc IPCC_CLIENT_CDSP
3086 qcom,remote-pid = <5>;
3090 qcom,glink-channels = "fastrpcglink-apps-dsp";
3092 qcom,non-secure-domain;
3093 #address-cells = <1>;
3094 #size-cells = <0>;
3096 compute-cb@1 {
3097 compatible = "qcom,fastrpc-compute-cb";
3103 compute-cb@2 {
3104 compatible = "qcom,fastrpc-compute-cb";
3110 compute-cb@3 {
3111 compatible = "qcom,fastrpc-compute-cb";
3117 compute-cb@4 {
3118 compatible = "qcom,fastrpc-compute-cb";
3124 compute-cb@5 {
3125 compatible = "qcom,fastrpc-compute-cb";
3131 compute-cb@6 {
3132 compatible = "qcom,fastrpc-compute-cb";
3138 compute-cb@7 {
3139 compatible = "qcom,fastrpc-compute-cb";
3145 compute-cb@8 {
3146 compatible = "qcom,fastrpc-compute-cb";
3158 compatible = "qcom,sm8450-mpss-pas";
3161 interrupts-extended = <&intc GIC_SPI 264 IRQ_TYPE_EDGE_RISING>,
3167 interrupt-names = "wdog", "fatal", "ready", "handover",
3168 "stop-ack", "shutdown-ack";
3171 clock-names = "xo";
3173 power-domains = <&rpmhpd RPMHPD_CX>,
3175 power-domain-names = "cx", "mss";
3177 memory-region = <&mpss_mem>;
3181 qcom,smem-states = <&smp2p_modem_out 0>;
3182 qcom,smem-state-names = "stop";
3186 glink-edge {
3187 interrupts-extended = <&ipcc IPCC_CLIENT_MPSS
3193 qcom,remote-pid = <1>;
3197 videocc: clock-controller@aaf0000 {
3198 compatible = "qcom,sm8450-videocc";
3202 power-domains = <&rpmhpd RPMHPD_MMCX>;
3203 required-opps = <&rpmhpd_opp_low_svs>;
3204 #clock-cells = <1>;
3205 #reset-cells = <1>;
3206 #power-domain-cells = <1>;
3210 compatible = "qcom,sm8450-cci", "qcom,msm8996-cci";
3213 power-domains = <&camcc TITAN_TOP_GDSC>;
3220 clock-names = "camnoc_axi",
3225 pinctrl-0 = <&cci0_default &cci1_default>;
3226 pinctrl-1 = <&cci0_sleep &cci1_sleep>;
3227 pinctrl-names = "default", "sleep";
3230 #address-cells = <1>;
3231 #size-cells = <0>;
3233 cci0_i2c0: i2c-bus@0 {
3235 clock-frequency = <1000000>;
3236 #address-cells = <1>;
3237 #size-cells = <0>;
3240 cci0_i2c1: i2c-bus@1 {
3242 clock-frequency = <1000000>;
3243 #address-cells = <1>;
3244 #size-cells = <0>;
3249 compatible = "qcom,sm8450-cci", "qcom,msm8996-cci";
3252 power-domains = <&camcc TITAN_TOP_GDSC>;
3259 clock-names = "camnoc_axi",
3264 pinctrl-0 = <&cci2_default &cci3_default>;
3265 pinctrl-1 = <&cci2_sleep &cci3_sleep>;
3266 pinctrl-names = "default", "sleep";
3269 #address-cells = <1>;
3270 #size-cells = <0>;
3272 cci1_i2c0: i2c-bus@0 {
3274 clock-frequency = <1000000>;
3275 #address-cells = <1>;
3276 #size-cells = <0>;
3279 cci1_i2c1: i2c-bus@1 {
3281 clock-frequency = <1000000>;
3282 #address-cells = <1>;
3283 #size-cells = <0>;
3287 camcc: clock-controller@ade0000 {
3288 compatible = "qcom,sm8450-camcc";
3294 power-domains = <&rpmhpd RPMHPD_MMCX>;
3295 required-opps = <&rpmhpd_opp_low_svs>;
3296 #clock-cells = <1>;
3297 #reset-cells = <1>;
3298 #power-domain-cells = <1>;
3302 mdss: display-subsystem@ae00000 {
3303 compatible = "qcom,sm8450-mdss";
3305 reg-names = "mdss";
3312 interconnect-names = "mdp0-mem",
3313 "mdp1-mem",
3314 "cpu-cfg";
3318 power-domains = <&dispcc MDSS_GDSC>;
3326 interrupt-controller;
3327 #interrupt-cells = <1>;
3331 #address-cells = <2>;
3332 #size-cells = <2>;
3337 mdss_mdp: display-controller@ae01000 {
3338 compatible = "qcom,sm8450-dpu";
3341 reg-names = "mdp", "vbif";
3349 clock-names = "bus",
3356 assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
3357 assigned-clock-rates = <19200000>;
3359 operating-points-v2 = <&mdp_opp_table>;
3360 power-domains = <&rpmhpd RPMHPD_MMCX>;
3362 interrupt-parent = <&mdss>;
3366 #address-cells = <1>;
3367 #size-cells = <0>;
3372 remote-endpoint = <&mdss_dsi0_in>;
3379 remote-endpoint = <&mdss_dsi1_in>;
3386 remote-endpoint = <&mdss_dp0_in>;
3391 mdp_opp_table: opp-table {
3392 compatible = "operating-points-v2";
3394 opp-172000000 {
3395 opp-hz = /bits/ 64 <172000000>;
3396 required-opps = <&rpmhpd_opp_low_svs_d1>;
3399 opp-200000000 {
3400 opp-hz = /bits/ 64 <200000000>;
3401 required-opps = <&rpmhpd_opp_low_svs>;
3404 opp-325000000 {
3405 opp-hz = /bits/ 64 <325000000>;
3406 required-opps = <&rpmhpd_opp_svs>;
3409 opp-375000000 {
3410 opp-hz = /bits/ 64 <375000000>;
3411 required-opps = <&rpmhpd_opp_svs_l1>;
3414 opp-500000000 {
3415 opp-hz = /bits/ 64 <500000000>;
3416 required-opps = <&rpmhpd_opp_nom>;
3421 mdss_dp0: displayport-controller@ae90000 {
3422 compatible = "qcom,sm8450-dp", "qcom,sm8350-dp";
3428 interrupt-parent = <&mdss>;
3435 clock-names = "core_iface",
3441 assigned-clocks = <&dispcc DISP_CC_MDSS_DPTX0_LINK_CLK_SRC>,
3443 assigned-clock-parents = <&usb_1_qmpphy QMP_USB43DP_DP_LINK_CLK>,
3447 phy-names = "dp";
3449 #sound-dai-cells = <0>;
3451 operating-points-v2 = <&dp_opp_table>;
3452 power-domains = <&rpmhpd RPMHPD_MMCX>;
3457 #address-cells = <1>;
3458 #size-cells = <0>;
3463 remote-endpoint = <&dpu_intf0_out>;
3471 remote-endpoint = <&usb_1_qmpphy_dp_in>;
3476 dp_opp_table: opp-table {
3477 compatible = "operating-points-v2";
3479 opp-160000000 {
3480 opp-hz = /bits/ 64 <160000000>;
3481 required-opps = <&rpmhpd_opp_low_svs>;
3484 opp-270000000 {
3485 opp-hz = /bits/ 64 <270000000>;
3486 required-opps = <&rpmhpd_opp_svs>;
3489 opp-540000000 {
3490 opp-hz = /bits/ 64 <540000000>;
3491 required-opps = <&rpmhpd_opp_svs_l1>;
3494 opp-810000000 {
3495 opp-hz = /bits/ 64 <810000000>;
3496 required-opps = <&rpmhpd_opp_nom>;
3502 compatible = "qcom,sm8450-dsi-ctrl", "qcom,mdss-dsi-ctrl";
3504 reg-names = "dsi_ctrl";
3506 interrupt-parent = <&mdss>;
3515 clock-names = "byte",
3522 assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>,
3524 assigned-clock-parents = <&mdss_dsi0_phy DSI_BYTE_PLL_CLK>,
3527 operating-points-v2 = <&mdss_dsi_opp_table>;
3528 power-domains = <&rpmhpd RPMHPD_MMCX>;
3531 phy-names = "dsi";
3533 #address-cells = <1>;
3534 #size-cells = <0>;
3539 #address-cells = <1>;
3540 #size-cells = <0>;
3545 remote-endpoint = <&dpu_intf1_out>;
3556 mdss_dsi_opp_table: opp-table {
3557 compatible = "operating-points-v2";
3559 opp-187500000 {
3560 opp-hz = /bits/ 64 <187500000>;
3561 required-opps = <&rpmhpd_opp_low_svs>;
3564 opp-300000000 {
3565 opp-hz = /bits/ 64 <300000000>;
3566 required-opps = <&rpmhpd_opp_svs>;
3569 opp-358000000 {
3570 opp-hz = /bits/ 64 <358000000>;
3571 required-opps = <&rpmhpd_opp_svs_l1>;
3577 compatible = "qcom,sm8450-dsi-phy-5nm";
3581 reg-names = "dsi_phy",
3585 #clock-cells = <1>;
3586 #phy-cells = <0>;
3590 clock-names = "iface", "ref";
3596 compatible = "qcom,sm8450-dsi-ctrl", "qcom,mdss-dsi-ctrl";
3598 reg-names = "dsi_ctrl";
3600 interrupt-parent = <&mdss>;
3609 clock-names = "byte",
3616 assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>,
3618 assigned-clock-parents = <&mdss_dsi1_phy DSI_BYTE_PLL_CLK>,
3621 operating-points-v2 = <&mdss_dsi_opp_table>;
3622 power-domains = <&rpmhpd RPMHPD_MMCX>;
3625 phy-names = "dsi";
3627 #address-cells = <1>;
3628 #size-cells = <0>;
3633 #address-cells = <1>;
3634 #size-cells = <0>;
3639 remote-endpoint = <&dpu_intf2_out>;
3652 compatible = "qcom,sm8450-dsi-phy-5nm";
3656 reg-names = "dsi_phy",
3660 #clock-cells = <1>;
3661 #phy-cells = <0>;
3665 clock-names = "iface", "ref";
3671 dispcc: clock-controller@af00000 {
3672 compatible = "qcom,sm8450-dispcc";
3690 power-domains = <&rpmhpd RPMHPD_MMCX>;
3691 required-opps = <&rpmhpd_opp_low_svs>;
3692 #clock-cells = <1>;
3693 #reset-cells = <1>;
3694 #power-domain-cells = <1>;
3697 pdc: interrupt-controller@b220000 {
3698 compatible = "qcom,sm8450-pdc", "qcom,pdc";
3700 qcom,pdc-ranges = <0 480 12>, <14 494 24>, <40 520 54>,
3702 #interrupt-cells = <2>;
3703 interrupt-parent = <&intc>;
3704 interrupt-controller;
3707 tsens0: thermal-sensor@c263000 {
3708 compatible = "qcom,sm8450-tsens", "qcom,tsens-v2";
3714 interrupt-names = "uplow", "critical";
3715 #thermal-sensor-cells = <1>;
3718 tsens1: thermal-sensor@c265000 {
3719 compatible = "qcom,sm8450-tsens", "qcom,tsens-v2";
3725 interrupt-names = "uplow", "critical";
3726 #thermal-sensor-cells = <1>;
3729 aoss_qmp: power-management@c300000 {
3730 compatible = "qcom,sm8450-aoss-qmp", "qcom,aoss-qmp";
3732 interrupts-extended = <&ipcc IPCC_CLIENT_AOP IPCC_MPROC_SIGNAL_GLINK_QMP
3736 #clock-cells = <0>;
3740 compatible = "qcom,rpmh-stats";
3745 compatible = "qcom,spmi-pmic-arb";
3751 reg-names = "core",
3756 interrupt-names = "periph_irq";
3757 interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>;
3760 interrupt-controller;
3761 #interrupt-cells = <4>;
3762 #address-cells = <2>;
3763 #size-cells = <0>;
3767 compatible = "qcom,sm8450-ipcc", "qcom,ipcc";
3770 interrupt-controller;
3771 #interrupt-cells = <3>;
3772 #mbox-cells = <2>;
3776 compatible = "qcom,sm8450-tlmm";
3779 gpio-controller;
3780 #gpio-cells = <2>;
3781 interrupt-controller;
3782 #interrupt-cells = <2>;
3783 gpio-ranges = <&tlmm 0 0 211>;
3784 wakeup-parent = <&pdc>;
3786 sdc2_default_state: sdc2-default-state {
3787 clk-pins {
3789 drive-strength = <16>;
3790 bias-disable;
3793 cmd-pins {
3795 drive-strength = <16>;
3796 bias-pull-up;
3799 data-pins {
3801 drive-strength = <16>;
3802 bias-pull-up;
3806 sdc2_sleep_state: sdc2-sleep-state {
3807 clk-pins {
3809 drive-strength = <2>;
3810 bias-disable;
3813 cmd-pins {
3815 drive-strength = <2>;
3816 bias-pull-up;
3819 data-pins {
3821 drive-strength = <2>;
3822 bias-pull-up;
3826 cci0_default: cci0-default-state {
3830 drive-strength = <2>;
3831 bias-pull-up;
3834 cci0_sleep: cci0-sleep-state {
3838 drive-strength = <2>;
3839 bias-pull-down;
3842 cci1_default: cci1-default-state {
3846 drive-strength = <2>;
3847 bias-pull-up;
3850 cci1_sleep: cci1-sleep-state {
3854 drive-strength = <2>;
3855 bias-pull-down;
3858 cci2_default: cci2-default-state {
3862 drive-strength = <2>;
3863 bias-pull-up;
3866 cci2_sleep: cci2-sleep-state {
3870 drive-strength = <2>;
3871 bias-pull-down;
3874 cci3_default: cci3-default-state {
3878 drive-strength = <2>;
3879 bias-pull-up;
3882 cci3_sleep: cci3-sleep-state {
3886 drive-strength = <2>;
3887 bias-pull-down;
3890 pcie0_default_state: pcie0-default-state {
3891 perst-pins {
3894 drive-strength = <2>;
3895 bias-pull-down;
3898 clkreq-pins {
3901 drive-strength = <2>;
3902 bias-pull-up;
3905 wake-pins {
3908 drive-strength = <2>;
3909 bias-pull-up;
3913 pcie1_default_state: pcie1-default-state {
3914 perst-pins {
3917 drive-strength = <2>;
3918 bias-pull-down;
3921 clkreq-pins {
3924 drive-strength = <2>;
3925 bias-pull-up;
3928 wake-pins {
3931 drive-strength = <2>;
3932 bias-pull-up;
3936 qup_i2c0_data_clk: qup-i2c0-data-clk-state {
3941 qup_i2c1_data_clk: qup-i2c1-data-clk-state {
3946 qup_i2c2_data_clk: qup-i2c2-data-clk-state {
3951 qup_i2c3_data_clk: qup-i2c3-data-clk-state {
3956 qup_i2c4_data_clk: qup-i2c4-data-clk-state {
3961 qup_i2c5_data_clk: qup-i2c5-data-clk-state {
3966 qup_i2c6_data_clk: qup-i2c6-data-clk-state {
3971 qup_i2c8_data_clk: qup-i2c8-data-clk-state {
3976 qup_i2c9_data_clk: qup-i2c9-data-clk-state {
3981 qup_i2c10_data_clk: qup-i2c10-data-clk-state {
3986 qup_i2c11_data_clk: qup-i2c11-data-clk-state {
3991 qup_i2c12_data_clk: qup-i2c12-data-clk-state {
3996 qup_i2c13_data_clk: qup-i2c13-data-clk-state {
3999 drive-strength = <2>;
4000 bias-pull-up;
4003 qup_i2c14_data_clk: qup-i2c14-data-clk-state {
4006 drive-strength = <2>;
4007 bias-pull-up;
4010 qup_i2c15_data_clk: qup-i2c15-data-clk-state {
4015 qup_i2c16_data_clk: qup-i2c16-data-clk-state {
4020 qup_i2c17_data_clk: qup-i2c17-data-clk-state {
4025 qup_i2c18_data_clk: qup-i2c18-data-clk-state {
4030 qup_i2c19_data_clk: qup-i2c19-data-clk-state {
4035 qup_i2c20_data_clk: qup-i2c20-data-clk-state {
4040 qup_i2c21_data_clk: qup-i2c21-data-clk-state {
4045 qup_spi0_cs: qup-spi0-cs-state {
4050 qup_spi0_data_clk: qup-spi0-data-clk-state {
4055 qup_spi1_cs: qup-spi1-cs-state {
4060 qup_spi1_data_clk: qup-spi1-data-clk-state {
4065 qup_spi2_cs: qup-spi2-cs-state {
4070 qup_spi2_data_clk: qup-spi2-data-clk-state {
4075 qup_spi3_cs: qup-spi3-cs-state {
4080 qup_spi3_data_clk: qup-spi3-data-clk-state {
4085 qup_spi4_cs: qup-spi4-cs-state {
4088 drive-strength = <6>;
4089 bias-disable;
4092 qup_spi4_data_clk: qup-spi4-data-clk-state {
4097 qup_spi5_cs: qup-spi5-cs-state {
4102 qup_spi5_data_clk: qup-spi5-data-clk-state {
4107 qup_spi6_cs: qup-spi6-cs-state {
4112 qup_spi6_data_clk: qup-spi6-data-clk-state {
4117 qup_spi8_cs: qup-spi8-cs-state {
4122 qup_spi8_data_clk: qup-spi8-data-clk-state {
4127 qup_spi9_cs: qup-spi9-cs-state {
4132 qup_spi9_data_clk: qup-spi9-data-clk-state {
4137 qup_spi10_cs: qup-spi10-cs-state {
4142 qup_spi10_data_clk: qup-spi10-data-clk-state {
4147 qup_spi11_cs: qup-spi11-cs-state {
4152 qup_spi11_data_clk: qup-spi11-data-clk-state {
4157 qup_spi12_cs: qup-spi12-cs-state {
4162 qup_spi12_data_clk: qup-spi12-data-clk-state {
4167 qup_spi13_cs: qup-spi13-cs-state {
4172 qup_spi13_data_clk: qup-spi13-data-clk-state {
4177 qup_spi14_cs: qup-spi14-cs-state {
4182 qup_spi14_data_clk: qup-spi14-data-clk-state {
4187 qup_spi15_cs: qup-spi15-cs-state {
4192 qup_spi15_data_clk: qup-spi15-data-clk-state {
4197 qup_spi16_cs: qup-spi16-cs-state {
4202 qup_spi16_data_clk: qup-spi16-data-clk-state {
4207 qup_spi17_cs: qup-spi17-cs-state {
4212 qup_spi17_data_clk: qup-spi17-data-clk-state {
4217 qup_spi18_cs: qup-spi18-cs-state {
4220 drive-strength = <6>;
4221 bias-disable;
4224 qup_spi18_data_clk: qup-spi18-data-clk-state {
4227 drive-strength = <6>;
4228 bias-disable;
4231 qup_spi19_cs: qup-spi19-cs-state {
4234 drive-strength = <6>;
4235 bias-disable;
4238 qup_spi19_data_clk: qup-spi19-data-clk-state {
4241 drive-strength = <6>;
4242 bias-disable;
4245 qup_spi20_cs: qup-spi20-cs-state {
4250 qup_spi20_data_clk: qup-spi20-data-clk-state {
4255 qup_spi21_cs: qup-spi21-cs-state {
4260 qup_spi21_data_clk: qup-spi21-data-clk-state {
4265 qup_uart7_rx: qup-uart7-rx-state {
4268 drive-strength = <2>;
4269 bias-disable;
4272 qup_uart7_tx: qup-uart7-tx-state {
4275 drive-strength = <2>;
4276 bias-disable;
4279 qup_uart20_default: qup-uart20-default-state {
4286 compatible = "qcom,sm8450-lpass-lpi-pinctrl";
4289 gpio-controller;
4290 #gpio-cells = <2>;
4291 gpio-ranges = <&lpass_tlmm 0 0 23>;
4295 clock-names = "core", "audio";
4297 tx_swr_active: tx-swr-active-state {
4298 clk-pins {
4301 drive-strength = <2>;
4302 slew-rate = <1>;
4303 bias-disable;
4306 data-pins {
4309 drive-strength = <2>;
4310 slew-rate = <1>;
4311 bias-bus-hold;
4315 rx_swr_active: rx-swr-active-state {
4316 clk-pins {
4319 drive-strength = <2>;
4320 slew-rate = <1>;
4321 bias-disable;
4324 data-pins {
4327 drive-strength = <2>;
4328 slew-rate = <1>;
4329 bias-bus-hold;
4333 dmic01_default: dmic01-default-state {
4334 clk-pins {
4337 drive-strength = <8>;
4338 output-high;
4341 data-pins {
4344 drive-strength = <8>;
4348 dmic23_default: dmic23-default-state {
4349 clk-pins {
4352 drive-strength = <8>;
4353 output-high;
4356 data-pins {
4359 drive-strength = <8>;
4363 wsa_swr_active: wsa-swr-active-state {
4364 clk-pins {
4367 drive-strength = <2>;
4368 slew-rate = <1>;
4369 bias-disable;
4372 data-pins {
4375 drive-strength = <2>;
4376 slew-rate = <1>;
4377 bias-bus-hold;
4381 wsa2_swr_active: wsa2-swr-active-state {
4382 clk-pins {
4385 drive-strength = <2>;
4386 slew-rate = <1>;
4387 bias-disable;
4390 data-pins {
4393 drive-strength = <2>;
4394 slew-rate = <1>;
4395 bias-bus-hold;
4401 compatible = "arm,coresight-stm", "arm,primecell";
4404 reg-names = "stm-base", "stm-stimulus-base";
4407 clock-names = "apb_pclk";
4409 out-ports {
4412 remote-endpoint =
4420 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
4424 clock-names = "apb_pclk";
4426 in-ports {
4427 #address-cells = <1>;
4428 #size-cells = <0>;
4433 remote-endpoint =
4439 out-ports {
4442 remote-endpoint =
4450 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
4455 clock-names = "apb_pclk";
4457 in-ports {
4458 #address-cells = <1>;
4459 #size-cells = <0>;
4464 remote-endpoint =
4472 remote-endpoint =
4478 out-ports {
4481 remote-endpoint =
4489 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
4493 clock-names = "apb_pclk";
4495 in-ports {
4496 #address-cells = <1>;
4497 #size-cells = <0>;
4502 remote-endpoint =
4510 remote-endpoint =
4516 out-ports {
4519 remote-endpoint =
4527 compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
4531 clock-names = "apb_pclk";
4533 in-ports {
4536 remote-endpoint =
4542 out-ports {
4546 remote-endpoint =
4554 compatible = "arm,coresight-tmc", "arm,primecell";
4558 arm,buffer-size = <0x10000>;
4560 arm,scatter-gather;
4562 clock-names = "apb_pclk";
4564 in-ports {
4567 remote-endpoint =
4575 compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
4579 clock-names = "apb_pclk";
4581 in-ports {
4584 remote-endpoint =
4590 out-ports {
4595 remote-endpoint =
4603 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
4608 clock-names = "apb_pclk";
4610 in-ports {
4611 #address-cells = <1>;
4612 #size-cells = <0>;
4617 remote-endpoint =
4625 remote-endpoint =
4631 out-ports {
4634 remote-endpoint =
4642 compatible = "arm,coresight-tmc", "arm,primecell";
4646 clock-names = "apb_pclk";
4648 in-ports {
4651 remote-endpoint =
4657 out-ports {
4660 remote-endpoint =
4668 compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
4671 qcom,replicator-loses-context;
4673 clock-names = "apb_pclk";
4675 in-ports {
4678 remote-endpoint =
4684 out-ports {
4688 remote-endpoint =
4696 compatible = "qcom,coresight-tpda", "arm,primecell";
4701 clock-names = "apb_pclk";
4703 in-ports {
4705 #address-cells = <1>;
4706 #size-cells = <0>;
4711 remote-endpoint =
4719 remote-endpoint =
4725 out-ports {
4729 remote-endpoint =
4737 compatible = "qcom,coresight-tpdm", "arm,primecell";
4742 clock-names = "apb_pclk";
4744 out-ports {
4747 remote-endpoint =
4755 compatible = "qcom,coresight-tpdm", "arm,primecell";
4759 clock-names = "apb_pclk";
4761 out-ports {
4764 remote-endpoint =
4772 compatible = "qcom,coresight-tpdm", "arm,primecell";
4776 clock-names = "apb_pclk";
4778 out-ports {
4781 remote-endpoint =
4789 compatible = "qcom,coresight-tpdm", "arm,primecell";
4793 clock-names = "apb_pclk";
4795 out-ports {
4798 remote-endpoint =
4806 compatible = "arm,coresight-cti", "arm,primecell";
4810 clock-names = "apb_pclk";
4814 compatible = "arm,coresight-cti", "arm,primecell";
4818 clock-names = "apb_pclk";
4822 compatible = "qcom,coresight-tpda", "arm,primecell";
4826 clock-names = "apb_pclk";
4828 in-ports {
4830 #address-cells = <1>;
4831 #size-cells = <0>;
4836 remote-endpoint =
4844 remote-endpoint =
4850 out-ports {
4854 remote-endpoint =
4862 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
4866 clock-names = "apb_pclk";
4868 in-ports {
4872 remote-endpoint =
4878 out-ports {
4881 remote-endpoint =
4889 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
4894 clock-names = "apb_pclk";
4896 in-ports {
4900 remote-endpoint =
4906 out-ports {
4909 remote-endpoint =
4917 compatible = "arm,coresight-cti", "arm,primecell";
4921 clock-names = "apb_pclk";
4925 compatible = "arm,coresight-cti", "arm,primecell";
4929 clock-names = "apb_pclk";
4933 compatible = "arm,coresight-cti", "arm,primecell";
4937 clock-names = "apb_pclk";
4941 compatible = "qcom,sm8450-imem", "syscon", "simple-mfd";
4945 #address-cells = <1>;
4946 #size-cells = <1>;
4948 pil-reloc@94c {
4949 compatible = "qcom,pil-reloc-info";
4955 compatible = "qcom,sm8450-smmu-500", "arm,mmu-500";
4957 #iommu-cells = <2>;
4958 #global-interrupts = <1>;
5056 dma-coherent;
5059 intc: interrupt-controller@17100000 {
5060 compatible = "arm,gic-v3";
5061 #interrupt-cells = <3>;
5062 interrupt-controller;
5063 #redistributor-regions = <1>;
5064 redistributor-stride = <0x0 0x40000>;
5068 #address-cells = <2>;
5069 #size-cells = <2>;
5072 gic_its: msi-controller@17140000 {
5073 compatible = "arm,gic-v3-its";
5075 msi-controller;
5076 #msi-cells = <1>;
5081 compatible = "arm,armv7-timer-mem";
5082 #address-cells = <1>;
5083 #size-cells = <1>;
5086 clock-frequency = <19200000>;
5089 frame-number = <0>;
5097 frame-number = <1>;
5104 frame-number = <2>;
5111 frame-number = <3>;
5118 frame-number = <4>;
5125 frame-number = <5>;
5132 frame-number = <6>;
5141 compatible = "qcom,rpmh-rsc";
5146 reg-names = "drv-0", "drv-1", "drv-2", "drv-3";
5150 qcom,tcs-offset = <0xd00>;
5151 qcom,drv-id = <2>;
5152 qcom,tcs-config = <ACTIVE_TCS 3>, <SLEEP_TCS 2>,
5154 power-domains = <&cluster_pd>;
5156 apps_bcm_voter: bcm-voter {
5157 compatible = "qcom,bcm-voter";
5160 rpmhcc: clock-controller {
5161 compatible = "qcom,sm8450-rpmh-clk";
5162 #clock-cells = <1>;
5163 clock-names = "xo";
5167 rpmhpd: power-controller {
5168 compatible = "qcom,sm8450-rpmhpd";
5169 #power-domain-cells = <1>;
5170 operating-points-v2 = <&rpmhpd_opp_table>;
5172 rpmhpd_opp_table: opp-table {
5173 compatible = "operating-points-v2";
5176 opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
5180 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
5184 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS_D1>;
5188 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
5192 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS_L1>;
5196 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
5200 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L0>;
5204 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
5208 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>;
5212 opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
5216 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
5220 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
5224 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
5228 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
5235 compatible = "qcom,sm8450-cpufreq-epss", "qcom,cpufreq-epss";
5239 reg-names = "freq-domain0", "freq-domain1", "freq-domain2";
5241 clock-names = "xo", "alternate";
5245 interrupt-names = "dcvsh-irq-0", "dcvsh-irq-1", "dcvsh-irq-2";
5246 #freq-domain-cells = <1>;
5247 #clock-cells = <1>;
5251 compatible = "qcom,sm8450-gem-noc";
5253 #interconnect-cells = <2>;
5254 qcom,bcm-voters = <&apps_bcm_voter>;
5257 system-cache-controller@19200000 {
5258 compatible = "qcom,sm8450-llcc";
5262 reg-names = "llcc0_base", "llcc1_base", "llcc2_base",
5269 compatible = "qcom,sm8450-ufshc", "qcom,ufshc",
5270 "jedec,ufs-2.0";
5274 phy-names = "ufsphy";
5275 lanes-per-direction = <2>;
5276 #reset-cells = <1>;
5278 reset-names = "rst";
5280 power-domains = <&gcc UFS_PHY_GDSC>;
5283 dma-coherent;
5287 interconnect-names = "ufs-ddr", "cpu-ufs";
5288 clock-names =
5306 freq-table-hz =
5321 compatible = "qcom,sm8450-qmp-ufs-phy";
5324 clock-names = "ref", "ref_aux", "qref";
5329 power-domains = <&gcc UFS_PHY_GDSC>;
5332 reset-names = "ufsphy";
5334 #clock-cells = <1>;
5335 #phy-cells = <0>;
5341 compatible = "qcom,sm8450-inline-crypto-engine",
5342 "qcom,inline-crypto-engine";
5347 cryptobam: dma-controller@1dc4000 {
5348 compatible = "qcom,bam-v1.7.4", "qcom,bam-v1.7.0";
5351 #dma-cells = <1>;
5353 qcom,num-ees = <4>;
5354 num-channels = <16>;
5355 qcom,controlled-remotely;
5364 compatible = "qcom,sm8450-qce", "qcom,sm8150-qce", "qcom,qce";
5367 dma-names = "rx", "tx";
5374 interconnect-names = "memory";
5378 compatible = "qcom,sm8450-sdhci", "qcom,sdhci-msm-v5";
5383 interrupt-names = "hc_irq", "pwr_irq";
5388 clock-names = "iface", "core", "xo";
5392 interconnect-names = "sdhc-ddr","cpu-sdhc";
5394 power-domains = <&rpmhpd RPMHPD_CX>;
5395 operating-points-v2 = <&sdhc2_opp_table>;
5396 bus-width = <4>;
5397 dma-coherent;
5399 /* Forbid SDR104/SDR50 - broken hw! */
5400 sdhci-caps-mask = <0x3 0x0>;
5404 sdhc2_opp_table: opp-table {
5405 compatible = "operating-points-v2";
5407 opp-100000000 {
5408 opp-hz = /bits/ 64 <100000000>;
5409 required-opps = <&rpmhpd_opp_low_svs>;
5412 opp-202000000 {
5413 opp-hz = /bits/ 64 <202000000>;
5414 required-opps = <&rpmhpd_opp_svs_l1>;
5420 compatible = "qcom,sm8450-dwc3", "qcom,dwc3";
5423 #address-cells = <2>;
5424 #size-cells = <2>;
5433 clock-names = "cfg_noc",
5440 assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
5442 assigned-clock-rates = <19200000>, <200000000>;
5444 interrupts-extended = <&intc GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
5449 interrupt-names = "pwr_event",
5455 power-domains = <&gcc USB30_PRIM_GDSC>;
5461 interconnect-names = "usb-ddr", "apps-usb";
5471 snps,dis-u1-entry-quirk;
5472 snps,dis-u2-entry-quirk;
5474 phy-names = "usb2-phy", "usb3-phy";
5477 #address-cells = <1>;
5478 #size-cells = <0>;
5491 remote-endpoint = <&usb_1_qmpphy_usb_ss_in>;
5499 compatible = "qcom,sm8450-nsp-noc";
5501 #interconnect-cells = <2>;
5502 qcom,bcm-voters = <&apps_bcm_voter>;
5506 compatible = "qcom,sm8450-lpass-ag-noc";
5508 #interconnect-cells = <2>;
5509 qcom,bcm-voters = <&apps_bcm_voter>;
5516 thermal-zones {
5517 aoss0-thermal {
5518 thermal-sensors = <&tsens0 0>;
5521 thermal-engine-config {
5527 reset-mon-cfg {
5535 cpuss0-thermal {
5536 thermal-sensors = <&tsens0 1>;
5539 thermal-engine-config {
5545 reset-mon-cfg {
5553 cpuss1-thermal {
5554 thermal-sensors = <&tsens0 2>;
5557 thermal-engine-config {
5563 reset-mon-cfg {
5571 cpuss3-thermal {
5572 thermal-sensors = <&tsens0 3>;
5575 thermal-engine-config {
5581 reset-mon-cfg {
5589 cpuss4-thermal {
5590 thermal-sensors = <&tsens0 4>;
5593 thermal-engine-config {
5599 reset-mon-cfg {
5607 cpu4-top-thermal {
5608 thermal-sensors = <&tsens0 5>;
5611 cpu4_top_alert0: trip-point0 {
5617 cpu4_top_alert1: trip-point1 {
5623 cpu4_top_crit: cpu-crit {
5631 cpu4-bottom-thermal {
5632 thermal-sensors = <&tsens0 6>;
5635 cpu4_bottom_alert0: trip-point0 {
5641 cpu4_bottom_alert1: trip-point1 {
5647 cpu4_bottom_crit: cpu-crit {
5655 cpu5-top-thermal {
5656 thermal-sensors = <&tsens0 7>;
5659 cpu5_top_alert0: trip-point0 {
5665 cpu5_top_alert1: trip-point1 {
5671 cpu5_top_crit: cpu-crit {
5679 cpu5-bottom-thermal {
5680 thermal-sensors = <&tsens0 8>;
5683 cpu5_bottom_alert0: trip-point0 {
5689 cpu5_bottom_alert1: trip-point1 {
5695 cpu5_bottom_crit: cpu-crit {
5703 cpu6-top-thermal {
5704 thermal-sensors = <&tsens0 9>;
5707 cpu6_top_alert0: trip-point0 {
5713 cpu6_top_alert1: trip-point1 {
5719 cpu6_top_crit: cpu-crit {
5727 cpu6-bottom-thermal {
5728 thermal-sensors = <&tsens0 10>;
5731 cpu6_bottom_alert0: trip-point0 {
5737 cpu6_bottom_alert1: trip-point1 {
5743 cpu6_bottom_crit: cpu-crit {
5751 cpu7-top-thermal {
5752 thermal-sensors = <&tsens0 11>;
5755 cpu7_top_alert0: trip-point0 {
5761 cpu7_top_alert1: trip-point1 {
5767 cpu7_top_crit: cpu-crit {
5775 cpu7-middle-thermal {
5776 thermal-sensors = <&tsens0 12>;
5779 cpu7_middle_alert0: trip-point0 {
5785 cpu7_middle_alert1: trip-point1 {
5791 cpu7_middle_crit: cpu-crit {
5799 cpu7-bottom-thermal {
5800 thermal-sensors = <&tsens0 13>;
5803 cpu7_bottom_alert0: trip-point0 {
5809 cpu7_bottom_alert1: trip-point1 {
5815 cpu7_bottom_crit: cpu-crit {
5823 gpu-top-thermal {
5824 polling-delay-passive = <10>;
5826 thermal-sensors = <&tsens0 14>;
5828 cooling-maps {
5831 cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5836 gpu_top_alert0: trip-point0 {
5842 trip-point1 {
5848 trip-point2 {
5856 gpu-bottom-thermal {
5857 polling-delay-passive = <10>;
5859 thermal-sensors = <&tsens0 15>;
5861 cooling-maps {
5864 cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5869 gpu_bottom_alert0: trip-point0 {
5875 trip-point1 {
5881 trip-point2 {
5889 aoss1-thermal {
5890 thermal-sensors = <&tsens1 0>;
5893 thermal-engine-config {
5899 reset-mon-cfg {
5907 cpu0-thermal {
5908 thermal-sensors = <&tsens1 1>;
5911 cpu0_alert0: trip-point0 {
5917 cpu0_alert1: trip-point1 {
5923 cpu0_crit: cpu-crit {
5931 cpu1-thermal {
5932 thermal-sensors = <&tsens1 2>;
5935 cpu1_alert0: trip-point0 {
5941 cpu1_alert1: trip-point1 {
5947 cpu1_crit: cpu-crit {
5955 cpu2-thermal {
5956 thermal-sensors = <&tsens1 3>;
5959 cpu2_alert0: trip-point0 {
5965 cpu2_alert1: trip-point1 {
5971 cpu2_crit: cpu-crit {
5979 cpu3-thermal {
5980 thermal-sensors = <&tsens1 4>;
5983 cpu3_alert0: trip-point0 {
5989 cpu3_alert1: trip-point1 {
5995 cpu3_crit: cpu-crit {
6003 cdsp0-thermal {
6004 polling-delay-passive = <10>;
6006 thermal-sensors = <&tsens1 5>;
6009 thermal-engine-config {
6015 thermal-hal-config {
6021 reset-mon-cfg {
6027 cdsp_0_config: junction-config {
6035 cdsp1-thermal {
6036 polling-delay-passive = <10>;
6038 thermal-sensors = <&tsens1 6>;
6041 thermal-engine-config {
6047 thermal-hal-config {
6053 reset-mon-cfg {
6059 cdsp_1_config: junction-config {
6067 cdsp2-thermal {
6068 polling-delay-passive = <10>;
6070 thermal-sensors = <&tsens1 7>;
6073 thermal-engine-config {
6079 thermal-hal-config {
6085 reset-mon-cfg {
6091 cdsp_2_config: junction-config {
6099 video-thermal {
6100 thermal-sensors = <&tsens1 8>;
6103 thermal-engine-config {
6109 reset-mon-cfg {
6117 mem-thermal {
6118 polling-delay-passive = <10>;
6120 thermal-sensors = <&tsens1 9>;
6123 thermal-engine-config {
6129 ddr_config0: ddr0-config {
6135 reset-mon-cfg {
6143 modem0-thermal {
6144 thermal-sensors = <&tsens1 10>;
6147 thermal-engine-config {
6153 mdmss0_config0: mdmss0-config0 {
6159 mdmss0_config1: mdmss0-config1 {
6165 reset-mon-cfg {
6173 modem1-thermal {
6174 thermal-sensors = <&tsens1 11>;
6177 thermal-engine-config {
6183 mdmss1_config0: mdmss1-config0 {
6189 mdmss1_config1: mdmss1-config1 {
6195 reset-mon-cfg {
6203 modem2-thermal {
6204 thermal-sensors = <&tsens1 12>;
6207 thermal-engine-config {
6213 mdmss2_config0: mdmss2-config0 {
6219 mdmss2_config1: mdmss2-config1 {
6225 reset-mon-cfg {
6233 modem3-thermal {
6234 thermal-sensors = <&tsens1 13>;
6237 thermal-engine-config {
6243 mdmss3_config0: mdmss3-config0 {
6249 mdmss3_config1: mdmss3-config1 {
6255 reset-mon-cfg {
6263 camera0-thermal {
6264 thermal-sensors = <&tsens1 14>;
6267 thermal-engine-config {
6273 reset-mon-cfg {
6281 camera1-thermal {
6282 thermal-sensors = <&tsens1 15>;
6285 thermal-engine-config {
6291 reset-mon-cfg {
6301 compatible = "arm,armv8-timer";
6306 clock-frequency = <19200000>;