Lines Matching +full:0 +full:x411
35 #clock-cells = <0>;
42 #clock-cells = <0>;
50 #size-cells = <0>;
55 reg = <0x0 0x100>;
75 reg = <0x0 0x101>;
90 reg = <0x0 0x102>;
105 reg = <0x0 0x103>;
117 CPU4: cpu@0 {
120 reg = <0x0 0x0>;
140 reg = <0x0 0x1>;
155 reg = <0x0 0x2>;
170 reg = <0x0 0x3>;
223 PWR_CPU_SLEEP_0: cpu-sleep-0-0 {
226 arm,psci-suspend-param = <0x40000002>;
232 PWR_CPU_SLEEP_1: cpu-sleep-0-1 {
235 arm,psci-suspend-param = <0x40000003>;
242 PERF_CPU_SLEEP_0: cpu-sleep-1-0 {
245 arm,psci-suspend-param = <0x40000002>;
254 arm,psci-suspend-param = <0x40000003>;
261 PWR_CLUSTER_SLEEP_0: cluster-sleep-0-0 {
264 arm,psci-suspend-param = <0x400000F2>;
271 PWR_CLUSTER_SLEEP_1: cluster-sleep-0-1 {
274 arm,psci-suspend-param = <0x400000F3>;
281 PWR_CLUSTER_SLEEP_2: cluster-sleep-0-2 {
284 arm,psci-suspend-param = <0x400000F4>;
291 PERF_CLUSTER_SLEEP_0: cluster-sleep-1-0 {
294 arm,psci-suspend-param = <0x400000F2>;
304 arm,psci-suspend-param = <0x400000F3>;
314 arm,psci-suspend-param = <0x400000F4>;
332 reg = <0x0 0x80000000 0x0 0x0>;
372 mboxes = <&apcs_glb 0>;
438 reg = <0x0 0x85600000 0x0 0x100000>;
443 reg = <0x0 0x85700000 0x0 0x100000>;
448 reg = <0x0 0x85800000 0x0 0x600000>;
454 reg = <0x0 0x85e00000 0x0 0x200000>;
462 reg = <0 0x86000000 0 0x200000>;
467 reg = <0x0 0x86200000 0x0 0x3300000>;
472 reg = <0x0 0x8ac00000 0x0 0x7e00000>;
477 reg = <0x0 0x92a00000 0x0 0x1e00000>;
482 reg = <0x0 0x94800000 0x0 0x200000>;
487 reg = <0x0 0x94a00000 0x0 0x100000>;
492 reg = <0x0 0x9f800000 0x0 0x800000>;
497 reg = <0x0 0xf6000000 0x0 0x800000>;
502 reg = <0x0 0xf6800000 0x0 0x1400000>;
508 reg = <0x0 0xfed00000 0x0 0xa00000>;
524 qcom,local-pid = <0>;
544 qcom,local-pid = <0>;
559 soc@0 {
562 ranges = <0 0 0 0xffffffff>;
570 reg = <0x00100000 0x94000>;
579 reg = <0x00778000 0x7000>;
584 reg = <0x00780000 0x621c>;
589 reg = <0x243 0x1>;
594 reg = <0x41a2 0x1>;
601 reg = <0x00793000 0x1000>;
608 reg = <0x01008000 0x78000>;
614 reg = <0x010ac000 0x4>;
619 reg = <0x01500000 0x10000>;
625 reg = <0x01626000 0x7090>;
631 reg = <0x016c0000 0x40000>;
674 reg = <0x01704000 0xc100>;
690 reg = <0x01745000 0xa010>;
698 reg = <0x010ae000 0x1000>, /* TM */
699 <0x010ad000 0x1000>; /* SROT */
709 reg = <0x01f40000 0x20000>;
715 reg = <0x01f60000 0x20000>;
720 reg = <0x03100000 0x400000>,
721 <0x03500000 0x400000>,
722 <0x03900000 0x400000>;
726 gpio-ranges = <&tlmm 0 0 114>;
1015 reg = <0x04080000 0x100>, <0x04180000 0x40>;
1019 <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
1048 qcom,smem-states = <&modem_smp2p_out 0>;
1054 qcom,halt-regs = <&tcsr_regs_1 0x3000 0x5000 0x4000>;
1075 reg = <0x05000000 0x40000>;
1095 iommus = <&kgsl_smmu 0>;
1114 opp-supported-hw = <0xa2>;
1120 opp-supported-hw = <0xff>;
1126 opp-supported-hw = <0xff>;
1132 opp-supported-hw = <0xff>;
1138 opp-supported-hw = <0xff>;
1144 opp-supported-hw = <0xff>;
1150 opp-supported-hw = <0xff>;
1158 reg = <0x05040000 0x10000>;
1198 reg = <0x05065000 0x9038>;
1211 reg = <0x05100000 0x40000>;
1242 reg = <0x00290000 0x10000>;
1247 reg = <0x0800f000 0x1000>,
1248 <0x08400000 0x1000000>,
1249 <0x09400000 0x1000000>,
1250 <0x0a400000 0x220000>,
1251 <0x0800a000 0x3000>;
1255 qcom,ee = <0>;
1256 qcom,channel = <0>;
1258 #size-cells = <0>;
1265 reg = <0x0a8f8800 0x400>;
1301 reg = <0x0a800000 0xc8d0>;
1309 snps,hird-threshold = /bits/ 8 <0>;
1315 reg = <0x0c010000 0x1000>;
1326 #clock-cells = <0>;
1327 #phy-cells = <0>;
1334 qcom,tcsr-reg = <&tcsr_regs_1 0x6b244>;
1341 reg = <0x0c012000 0x180>;
1342 #phy-cells = <0>;
1355 reg = <0x0c014000 0x180>;
1356 #phy-cells = <0>;
1369 reg = <0x0c084000 0x1000>;
1385 <&gnoc 0 &cnoc 28>;
1390 pinctrl-0 = <&sdc2_state_on>;
1422 reg = <0x0c0c4000 0x1000>,
1423 <0x0c0c5000 0x1000>,
1424 <0x0c0c8000 0x8000>;
1438 <&gnoc 0 &cnoc 27>;
1442 pinctrl-0 = <&sdc1_state_on>;
1477 reg = <0x0c2f8800 0x400>;
1507 reg = <0x0c200000 0xc8d0>;
1516 snps,hird-threshold = /bits/ 8 <0>;
1522 reg = <0x0c8c0000 0x40000>;
1541 <&mdss_dsi0_phy 0>,
1542 <0>,
1543 <0>,
1544 <0>,
1545 <0>;
1550 reg = <0x0c900000 0x1000>,
1551 <0x0c9b0000 0x1040>;
1577 reg = <0x0c901000 0x89000>;
1581 interrupts = <0>;
1598 <&gnoc 0 &mnoc 17>;
1602 iommus = <&mmss_smmu 0>;
1608 #size-cells = <0>;
1610 port@0 {
1611 reg = <0>;
1652 reg = <0x0c994000 0x400>;
1663 assigned-clock-parents = <&mdss_dsi0_phy 0>,
1691 #size-cells = <0>;
1693 port@0 {
1694 reg = <0>;
1710 reg = <0x0c994400 0x100>,
1711 <0x0c994500 0x300>,
1712 <0x0c994800 0x188>;
1718 #phy-cells = <0>;
1728 reg = <0x0c144000 0x1f000>;
1733 qcom,ee = <0>;
1741 reg = <0x0c16f000 0x200>;
1746 dmas = <&blsp1_dma 0>, <&blsp1_dma 1>;
1749 pinctrl-0 = <&blsp1_uart1_default>;
1756 reg = <0x0c170000 0x1000>;
1764 pinctrl-0 = <&blsp1_uart2_default>;
1770 reg = <0x0c175000 0x600>;
1781 pinctrl-0 = <&i2c1_default>;
1784 #size-cells = <0>;
1790 reg = <0x0c176000 0x600>;
1801 pinctrl-0 = <&i2c2_default>;
1804 #size-cells = <0>;
1810 reg = <0x0c177000 0x600>;
1821 pinctrl-0 = <&i2c3_default>;
1824 #size-cells = <0>;
1830 reg = <0x0c178000 0x600>;
1841 pinctrl-0 = <&i2c4_default>;
1844 #size-cells = <0>;
1850 reg = <0x0c184000 0x1f000>;
1855 qcom,ee = <0>;
1863 reg = <0x0c1af000 0x200>;
1868 dmas = <&blsp2_dma 0>, <&blsp2_dma 1>;
1871 pinctrl-0 = <&blsp2_uart1_default>;
1878 reg = <0x0c1b5000 0x600>;
1889 pinctrl-0 = <&i2c5_default>;
1892 #size-cells = <0>;
1898 reg = <0x0c1b6000 0x600>;
1909 pinctrl-0 = <&i2c6_default>;
1912 #size-cells = <0>;
1918 reg = <0x0c1b7000 0x600>;
1929 pinctrl-0 = <&i2c7_default>;
1932 #size-cells = <0>;
1938 reg = <0x0c1b8000 0x600>;
1949 pinctrl-0 = <&i2c8_default>;
1952 #size-cells = <0>;
1958 reg = <0x146bf000 0x1000>;
1963 ranges = <0 0x146bf000 0x1000>;
1967 reg = <0x94c 0xc8>;
1973 reg = <0x0ca00020 0x10>,
1974 <0x0ca30000 0x100>,
1975 <0x0ca30400 0x100>,
1976 <0x0ca30800 0x100>,
1977 <0x0ca30c00 0x100>,
1978 <0x0c824000 0x1000>,
1979 <0x0ca00120 0x4>,
1980 <0x0c825000 0x1000>,
1981 <0x0ca00124 0x4>,
1982 <0x0c826000 0x1000>,
1983 <0x0ca00128 0x4>,
1984 <0x0ca31000 0x500>,
1985 <0x0ca10000 0x1000>,
1986 <0x0ca14000 0x1000>;
2107 iommus = <&mmss_smmu 0xc00>,
2108 <&mmss_smmu 0xc01>,
2109 <&mmss_smmu 0xc02>,
2110 <&mmss_smmu 0xc03>;
2117 #size-cells = <0>;
2124 #size-cells = <0>;
2125 reg = <0x0ca0c000 0x1000>;
2141 pinctrl-0 = <&cci0_default &cci1_default>;
2145 cci_i2c0: i2c-bus@0 {
2146 reg = <0>;
2149 #size-cells = <0>;
2156 #size-cells = <0>;
2162 reg = <0x0cc00000 0xff000>;
2168 interconnects = <&gnoc 0 &mnoc 13>,
2172 iommus = <&mmss_smmu 0x400>,
2173 <&mmss_smmu 0x401>,
2174 <&mmss_smmu 0x40a>,
2175 <&mmss_smmu 0x407>,
2176 <&mmss_smmu 0x40e>,
2177 <&mmss_smmu 0x40f>,
2178 <&mmss_smmu 0x408>,
2179 <&mmss_smmu 0x409>,
2180 <&mmss_smmu 0x40b>,
2181 <&mmss_smmu 0x40c>,
2182 <&mmss_smmu 0x40d>,
2183 <&mmss_smmu 0x410>,
2184 <&mmss_smmu 0x421>,
2185 <&mmss_smmu 0x428>,
2186 <&mmss_smmu 0x429>,
2187 <&mmss_smmu 0x42b>,
2188 <&mmss_smmu 0x42c>,
2189 <&mmss_smmu 0x42d>,
2190 <&mmss_smmu 0x411>,
2191 <&mmss_smmu 0x431>;
2213 reg = <0x0cd00000 0x40000>;
2257 reg = <0x15700000 0x4040>;
2261 <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
2275 qcom,smem-states = <&adsp_smp2p_out 0>;
2290 #size-cells = <0>;
2303 #size-cells = <0>;
2314 #size-cells = <0>;
2325 #sound-dai-cells = <0>;
2334 reg = <0x17900000 0xe000>;
2341 reg = <0x17911000 0x1000>;
2351 reg = <0x17920000 0x1000>;
2355 frame-number = <0>;
2358 reg = <0x17921000 0x1000>,
2359 <0x17922000 0x1000>;
2365 reg = <0x17923000 0x1000>;
2372 reg = <0x17924000 0x1000>;
2379 reg = <0x17925000 0x1000>;
2386 reg = <0x17926000 0x1000>;
2393 reg = <0x17927000 0x1000>;
2400 reg = <0x17928000 0x1000>;
2407 reg = <0x17a00000 0x10000>, /* GICD */
2408 <0x17b00000 0x100000>; /* GICR * 8 */
2415 redistributor-stride = <0x0 0x20000>;
2427 thermal-sensors = <&tsens 0>;
2611 <GIC_PPI 0 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;