Lines Matching +full:1 +full:- +full:cpu
1 // SPDX-License-Identifier: GPL-2.0-only
8 #include <dt-bindings/interrupt-controller/arm-gic.h>
11 compatible = "hisilicon,hip07-d05";
12 interrupt-parent = <&gic>;
13 #address-cells = <2>;
14 #size-cells = <2>;
17 compatible = "arm,psci-0.2";
22 #address-cells = <1>;
23 #size-cells = <0>;
25 cpu-map {
28 cpu = <&cpu0>;
31 cpu = <&cpu1>;
34 cpu = <&cpu2>;
37 cpu = <&cpu3>;
43 cpu = <&cpu4>;
46 cpu = <&cpu5>;
49 cpu = <&cpu6>;
52 cpu = <&cpu7>;
58 cpu = <&cpu8>;
61 cpu = <&cpu9>;
64 cpu = <&cpu10>;
67 cpu = <&cpu11>;
73 cpu = <&cpu12>;
76 cpu = <&cpu13>;
79 cpu = <&cpu14>;
82 cpu = <&cpu15>;
88 cpu = <&cpu16>;
91 cpu = <&cpu17>;
94 cpu = <&cpu18>;
97 cpu = <&cpu19>;
103 cpu = <&cpu20>;
106 cpu = <&cpu21>;
109 cpu = <&cpu22>;
112 cpu = <&cpu23>;
118 cpu = <&cpu24>;
121 cpu = <&cpu25>;
124 cpu = <&cpu26>;
127 cpu = <&cpu27>;
133 cpu = <&cpu28>;
136 cpu = <&cpu29>;
139 cpu = <&cpu30>;
142 cpu = <&cpu31>;
148 cpu = <&cpu32>;
151 cpu = <&cpu33>;
154 cpu = <&cpu34>;
157 cpu = <&cpu35>;
163 cpu = <&cpu36>;
166 cpu = <&cpu37>;
169 cpu = <&cpu38>;
172 cpu = <&cpu39>;
178 cpu = <&cpu40>;
181 cpu = <&cpu41>;
184 cpu = <&cpu42>;
187 cpu = <&cpu43>;
193 cpu = <&cpu44>;
196 cpu = <&cpu45>;
199 cpu = <&cpu46>;
202 cpu = <&cpu47>;
208 cpu = <&cpu48>;
211 cpu = <&cpu49>;
214 cpu = <&cpu50>;
217 cpu = <&cpu51>;
223 cpu = <&cpu52>;
226 cpu = <&cpu53>;
229 cpu = <&cpu54>;
232 cpu = <&cpu55>;
238 cpu = <&cpu56>;
241 cpu = <&cpu57>;
244 cpu = <&cpu58>;
247 cpu = <&cpu59>;
253 cpu = <&cpu60>;
256 cpu = <&cpu61>;
259 cpu = <&cpu62>;
262 cpu = <&cpu63>;
267 cpu0: cpu@10000 {
268 device_type = "cpu";
269 compatible = "arm,cortex-a72";
271 enable-method = "psci";
272 next-level-cache = <&cluster0_l2>;
273 numa-node-id = <0>;
276 cpu1: cpu@10001 {
277 device_type = "cpu";
278 compatible = "arm,cortex-a72";
280 enable-method = "psci";
281 next-level-cache = <&cluster0_l2>;
282 numa-node-id = <0>;
285 cpu2: cpu@10002 {
286 device_type = "cpu";
287 compatible = "arm,cortex-a72";
289 enable-method = "psci";
290 next-level-cache = <&cluster0_l2>;
291 numa-node-id = <0>;
294 cpu3: cpu@10003 {
295 device_type = "cpu";
296 compatible = "arm,cortex-a72";
298 enable-method = "psci";
299 next-level-cache = <&cluster0_l2>;
300 numa-node-id = <0>;
303 cpu4: cpu@10100 {
304 device_type = "cpu";
305 compatible = "arm,cortex-a72";
307 enable-method = "psci";
308 next-level-cache = <&cluster1_l2>;
309 numa-node-id = <0>;
312 cpu5: cpu@10101 {
313 device_type = "cpu";
314 compatible = "arm,cortex-a72";
316 enable-method = "psci";
317 next-level-cache = <&cluster1_l2>;
318 numa-node-id = <0>;
321 cpu6: cpu@10102 {
322 device_type = "cpu";
323 compatible = "arm,cortex-a72";
325 enable-method = "psci";
326 next-level-cache = <&cluster1_l2>;
327 numa-node-id = <0>;
330 cpu7: cpu@10103 {
331 device_type = "cpu";
332 compatible = "arm,cortex-a72";
334 enable-method = "psci";
335 next-level-cache = <&cluster1_l2>;
336 numa-node-id = <0>;
339 cpu8: cpu@10200 {
340 device_type = "cpu";
341 compatible = "arm,cortex-a72";
343 enable-method = "psci";
344 next-level-cache = <&cluster2_l2>;
345 numa-node-id = <0>;
348 cpu9: cpu@10201 {
349 device_type = "cpu";
350 compatible = "arm,cortex-a72";
352 enable-method = "psci";
353 next-level-cache = <&cluster2_l2>;
354 numa-node-id = <0>;
357 cpu10: cpu@10202 {
358 device_type = "cpu";
359 compatible = "arm,cortex-a72";
361 enable-method = "psci";
362 next-level-cache = <&cluster2_l2>;
363 numa-node-id = <0>;
366 cpu11: cpu@10203 {
367 device_type = "cpu";
368 compatible = "arm,cortex-a72";
370 enable-method = "psci";
371 next-level-cache = <&cluster2_l2>;
372 numa-node-id = <0>;
375 cpu12: cpu@10300 {
376 device_type = "cpu";
377 compatible = "arm,cortex-a72";
379 enable-method = "psci";
380 next-level-cache = <&cluster3_l2>;
381 numa-node-id = <0>;
384 cpu13: cpu@10301 {
385 device_type = "cpu";
386 compatible = "arm,cortex-a72";
388 enable-method = "psci";
389 next-level-cache = <&cluster3_l2>;
390 numa-node-id = <0>;
393 cpu14: cpu@10302 {
394 device_type = "cpu";
395 compatible = "arm,cortex-a72";
397 enable-method = "psci";
398 next-level-cache = <&cluster3_l2>;
399 numa-node-id = <0>;
402 cpu15: cpu@10303 {
403 device_type = "cpu";
404 compatible = "arm,cortex-a72";
406 enable-method = "psci";
407 next-level-cache = <&cluster3_l2>;
408 numa-node-id = <0>;
411 cpu16: cpu@30000 {
412 device_type = "cpu";
413 compatible = "arm,cortex-a72";
415 enable-method = "psci";
416 next-level-cache = <&cluster4_l2>;
417 numa-node-id = <1>;
420 cpu17: cpu@30001 {
421 device_type = "cpu";
422 compatible = "arm,cortex-a72";
424 enable-method = "psci";
425 next-level-cache = <&cluster4_l2>;
426 numa-node-id = <1>;
429 cpu18: cpu@30002 {
430 device_type = "cpu";
431 compatible = "arm,cortex-a72";
433 enable-method = "psci";
434 next-level-cache = <&cluster4_l2>;
435 numa-node-id = <1>;
438 cpu19: cpu@30003 {
439 device_type = "cpu";
440 compatible = "arm,cortex-a72";
442 enable-method = "psci";
443 next-level-cache = <&cluster4_l2>;
444 numa-node-id = <1>;
447 cpu20: cpu@30100 {
448 device_type = "cpu";
449 compatible = "arm,cortex-a72";
451 enable-method = "psci";
452 next-level-cache = <&cluster5_l2>;
453 numa-node-id = <1>;
456 cpu21: cpu@30101 {
457 device_type = "cpu";
458 compatible = "arm,cortex-a72";
460 enable-method = "psci";
461 next-level-cache = <&cluster5_l2>;
462 numa-node-id = <1>;
465 cpu22: cpu@30102 {
466 device_type = "cpu";
467 compatible = "arm,cortex-a72";
469 enable-method = "psci";
470 next-level-cache = <&cluster5_l2>;
471 numa-node-id = <1>;
474 cpu23: cpu@30103 {
475 device_type = "cpu";
476 compatible = "arm,cortex-a72";
478 enable-method = "psci";
479 next-level-cache = <&cluster5_l2>;
480 numa-node-id = <1>;
483 cpu24: cpu@30200 {
484 device_type = "cpu";
485 compatible = "arm,cortex-a72";
487 enable-method = "psci";
488 next-level-cache = <&cluster6_l2>;
489 numa-node-id = <1>;
492 cpu25: cpu@30201 {
493 device_type = "cpu";
494 compatible = "arm,cortex-a72";
496 enable-method = "psci";
497 next-level-cache = <&cluster6_l2>;
498 numa-node-id = <1>;
501 cpu26: cpu@30202 {
502 device_type = "cpu";
503 compatible = "arm,cortex-a72";
505 enable-method = "psci";
506 next-level-cache = <&cluster6_l2>;
507 numa-node-id = <1>;
510 cpu27: cpu@30203 {
511 device_type = "cpu";
512 compatible = "arm,cortex-a72";
514 enable-method = "psci";
515 next-level-cache = <&cluster6_l2>;
516 numa-node-id = <1>;
519 cpu28: cpu@30300 {
520 device_type = "cpu";
521 compatible = "arm,cortex-a72";
523 enable-method = "psci";
524 next-level-cache = <&cluster7_l2>;
525 numa-node-id = <1>;
528 cpu29: cpu@30301 {
529 device_type = "cpu";
530 compatible = "arm,cortex-a72";
532 enable-method = "psci";
533 next-level-cache = <&cluster7_l2>;
534 numa-node-id = <1>;
537 cpu30: cpu@30302 {
538 device_type = "cpu";
539 compatible = "arm,cortex-a72";
541 enable-method = "psci";
542 next-level-cache = <&cluster7_l2>;
543 numa-node-id = <1>;
546 cpu31: cpu@30303 {
547 device_type = "cpu";
548 compatible = "arm,cortex-a72";
550 enable-method = "psci";
551 next-level-cache = <&cluster7_l2>;
552 numa-node-id = <1>;
555 cpu32: cpu@50000 {
556 device_type = "cpu";
557 compatible = "arm,cortex-a72";
559 enable-method = "psci";
560 next-level-cache = <&cluster8_l2>;
561 numa-node-id = <2>;
564 cpu33: cpu@50001 {
565 device_type = "cpu";
566 compatible = "arm,cortex-a72";
568 enable-method = "psci";
569 next-level-cache = <&cluster8_l2>;
570 numa-node-id = <2>;
573 cpu34: cpu@50002 {
574 device_type = "cpu";
575 compatible = "arm,cortex-a72";
577 enable-method = "psci";
578 next-level-cache = <&cluster8_l2>;
579 numa-node-id = <2>;
582 cpu35: cpu@50003 {
583 device_type = "cpu";
584 compatible = "arm,cortex-a72";
586 enable-method = "psci";
587 next-level-cache = <&cluster8_l2>;
588 numa-node-id = <2>;
591 cpu36: cpu@50100 {
592 device_type = "cpu";
593 compatible = "arm,cortex-a72";
595 enable-method = "psci";
596 next-level-cache = <&cluster9_l2>;
597 numa-node-id = <2>;
600 cpu37: cpu@50101 {
601 device_type = "cpu";
602 compatible = "arm,cortex-a72";
604 enable-method = "psci";
605 next-level-cache = <&cluster9_l2>;
606 numa-node-id = <2>;
609 cpu38: cpu@50102 {
610 device_type = "cpu";
611 compatible = "arm,cortex-a72";
613 enable-method = "psci";
614 next-level-cache = <&cluster9_l2>;
615 numa-node-id = <2>;
618 cpu39: cpu@50103 {
619 device_type = "cpu";
620 compatible = "arm,cortex-a72";
622 enable-method = "psci";
623 next-level-cache = <&cluster9_l2>;
624 numa-node-id = <2>;
627 cpu40: cpu@50200 {
628 device_type = "cpu";
629 compatible = "arm,cortex-a72";
631 enable-method = "psci";
632 next-level-cache = <&cluster10_l2>;
633 numa-node-id = <2>;
636 cpu41: cpu@50201 {
637 device_type = "cpu";
638 compatible = "arm,cortex-a72";
640 enable-method = "psci";
641 next-level-cache = <&cluster10_l2>;
642 numa-node-id = <2>;
645 cpu42: cpu@50202 {
646 device_type = "cpu";
647 compatible = "arm,cortex-a72";
649 enable-method = "psci";
650 next-level-cache = <&cluster10_l2>;
651 numa-node-id = <2>;
654 cpu43: cpu@50203 {
655 device_type = "cpu";
656 compatible = "arm,cortex-a72";
658 enable-method = "psci";
659 next-level-cache = <&cluster10_l2>;
660 numa-node-id = <2>;
663 cpu44: cpu@50300 {
664 device_type = "cpu";
665 compatible = "arm,cortex-a72";
667 enable-method = "psci";
668 next-level-cache = <&cluster11_l2>;
669 numa-node-id = <2>;
672 cpu45: cpu@50301 {
673 device_type = "cpu";
674 compatible = "arm,cortex-a72";
676 enable-method = "psci";
677 next-level-cache = <&cluster11_l2>;
678 numa-node-id = <2>;
681 cpu46: cpu@50302 {
682 device_type = "cpu";
683 compatible = "arm,cortex-a72";
685 enable-method = "psci";
686 next-level-cache = <&cluster11_l2>;
687 numa-node-id = <2>;
690 cpu47: cpu@50303 {
691 device_type = "cpu";
692 compatible = "arm,cortex-a72";
694 enable-method = "psci";
695 next-level-cache = <&cluster11_l2>;
696 numa-node-id = <2>;
699 cpu48: cpu@70000 {
700 device_type = "cpu";
701 compatible = "arm,cortex-a72";
703 enable-method = "psci";
704 next-level-cache = <&cluster12_l2>;
705 numa-node-id = <3>;
708 cpu49: cpu@70001 {
709 device_type = "cpu";
710 compatible = "arm,cortex-a72";
712 enable-method = "psci";
713 next-level-cache = <&cluster12_l2>;
714 numa-node-id = <3>;
717 cpu50: cpu@70002 {
718 device_type = "cpu";
719 compatible = "arm,cortex-a72";
721 enable-method = "psci";
722 next-level-cache = <&cluster12_l2>;
723 numa-node-id = <3>;
726 cpu51: cpu@70003 {
727 device_type = "cpu";
728 compatible = "arm,cortex-a72";
730 enable-method = "psci";
731 next-level-cache = <&cluster12_l2>;
732 numa-node-id = <3>;
735 cpu52: cpu@70100 {
736 device_type = "cpu";
737 compatible = "arm,cortex-a72";
739 enable-method = "psci";
740 next-level-cache = <&cluster13_l2>;
741 numa-node-id = <3>;
744 cpu53: cpu@70101 {
745 device_type = "cpu";
746 compatible = "arm,cortex-a72";
748 enable-method = "psci";
749 next-level-cache = <&cluster13_l2>;
750 numa-node-id = <3>;
753 cpu54: cpu@70102 {
754 device_type = "cpu";
755 compatible = "arm,cortex-a72";
757 enable-method = "psci";
758 next-level-cache = <&cluster13_l2>;
759 numa-node-id = <3>;
762 cpu55: cpu@70103 {
763 device_type = "cpu";
764 compatible = "arm,cortex-a72";
766 enable-method = "psci";
767 next-level-cache = <&cluster13_l2>;
768 numa-node-id = <3>;
771 cpu56: cpu@70200 {
772 device_type = "cpu";
773 compatible = "arm,cortex-a72";
775 enable-method = "psci";
776 next-level-cache = <&cluster14_l2>;
777 numa-node-id = <3>;
780 cpu57: cpu@70201 {
781 device_type = "cpu";
782 compatible = "arm,cortex-a72";
784 enable-method = "psci";
785 next-level-cache = <&cluster14_l2>;
786 numa-node-id = <3>;
789 cpu58: cpu@70202 {
790 device_type = "cpu";
791 compatible = "arm,cortex-a72";
793 enable-method = "psci";
794 next-level-cache = <&cluster14_l2>;
795 numa-node-id = <3>;
798 cpu59: cpu@70203 {
799 device_type = "cpu";
800 compatible = "arm,cortex-a72";
802 enable-method = "psci";
803 next-level-cache = <&cluster14_l2>;
804 numa-node-id = <3>;
807 cpu60: cpu@70300 {
808 device_type = "cpu";
809 compatible = "arm,cortex-a72";
811 enable-method = "psci";
812 next-level-cache = <&cluster15_l2>;
813 numa-node-id = <3>;
816 cpu61: cpu@70301 {
817 device_type = "cpu";
818 compatible = "arm,cortex-a72";
820 enable-method = "psci";
821 next-level-cache = <&cluster15_l2>;
822 numa-node-id = <3>;
825 cpu62: cpu@70302 {
826 device_type = "cpu";
827 compatible = "arm,cortex-a72";
829 enable-method = "psci";
830 next-level-cache = <&cluster15_l2>;
831 numa-node-id = <3>;
834 cpu63: cpu@70303 {
835 device_type = "cpu";
836 compatible = "arm,cortex-a72";
838 enable-method = "psci";
839 next-level-cache = <&cluster15_l2>;
840 numa-node-id = <3>;
843 cluster0_l2: l2-cache0 {
845 cache-level = <2>;
846 cache-unified;
849 cluster1_l2: l2-cache1 {
851 cache-level = <2>;
852 cache-unified;
855 cluster2_l2: l2-cache2 {
857 cache-level = <2>;
858 cache-unified;
861 cluster3_l2: l2-cache3 {
863 cache-level = <2>;
864 cache-unified;
867 cluster4_l2: l2-cache4 {
869 cache-level = <2>;
870 cache-unified;
873 cluster5_l2: l2-cache5 {
875 cache-level = <2>;
876 cache-unified;
879 cluster6_l2: l2-cache6 {
881 cache-level = <2>;
882 cache-unified;
885 cluster7_l2: l2-cache7 {
887 cache-level = <2>;
888 cache-unified;
891 cluster8_l2: l2-cache8 {
893 cache-level = <2>;
894 cache-unified;
897 cluster9_l2: l2-cache9 {
899 cache-level = <2>;
900 cache-unified;
903 cluster10_l2: l2-cache10 {
905 cache-level = <2>;
906 cache-unified;
909 cluster11_l2: l2-cache11 {
911 cache-level = <2>;
912 cache-unified;
915 cluster12_l2: l2-cache12 {
917 cache-level = <2>;
918 cache-unified;
921 cluster13_l2: l2-cache13 {
923 cache-level = <2>;
924 cache-unified;
927 cluster14_l2: l2-cache14 {
929 cache-level = <2>;
930 cache-unified;
933 cluster15_l2: l2-cache15 {
935 cache-level = <2>;
936 cache-unified;
940 gic: interrupt-controller@4d000000 {
941 compatible = "arm,gic-v3";
942 #interrupt-cells = <3>;
943 #address-cells = <2>;
944 #size-cells = <2>;
946 interrupt-controller;
947 #redistributor-regions = <4>;
948 redistributor-stride = <0x0 0x40000>;
951 <0x0 0x6d100000 0x0 0x400000>, /* p0 GICR node 1 */
959 p0_its_peri_a: msi-controller@4c000000 {
960 compatible = "arm,gic-v3-its";
961 msi-controller;
962 #msi-cells = <1>;
966 p0_its_peri_b: msi-controller@6c000000 {
967 compatible = "arm,gic-v3-its";
968 msi-controller;
969 #msi-cells = <1>;
973 p0_its_dsa_a: msi-controller@c6000000 {
974 compatible = "arm,gic-v3-its";
975 msi-controller;
976 #msi-cells = <1>;
980 p0_its_dsa_b: msi-controller@8c6000000 {
981 compatible = "arm,gic-v3-its";
982 msi-controller;
983 #msi-cells = <1>;
987 p1_its_peri_a: msi-controller@4004c000000 {
988 compatible = "arm,gic-v3-its";
989 msi-controller;
990 #msi-cells = <1>;
994 p1_its_peri_b: msi-controller@4006c000000 {
995 compatible = "arm,gic-v3-its";
996 msi-controller;
997 #msi-cells = <1>;
1001 p1_its_dsa_a: msi-controller@400c6000000 {
1002 compatible = "arm,gic-v3-its";
1003 msi-controller;
1004 #msi-cells = <1>;
1008 p1_its_dsa_b: msi-controller@408c6000000 {
1009 compatible = "arm,gic-v3-its";
1010 msi-controller;
1011 #msi-cells = <1>;
1016 eth0: ethernet-0 {
1017 compatible = "hisilicon,hns-nic-v2";
1018 ae-handle = <&dsaf0>;
1019 port-idx-in-ae = <4>;
1020 local-mac-address = [00 00 00 00 00 00];
1022 dma-coherent;
1025 eth1: ethernet-1 {
1026 compatible = "hisilicon,hns-nic-v2";
1027 ae-handle = <&dsaf0>;
1028 port-idx-in-ae = <5>;
1029 local-mac-address = [00 00 00 00 00 00];
1031 dma-coherent;
1034 eth2: ethernet-2 {
1035 compatible = "hisilicon,hns-nic-v2";
1036 ae-handle = <&dsaf0>;
1037 port-idx-in-ae = <0>;
1038 local-mac-address = [00 00 00 00 00 00];
1040 dma-coherent;
1043 eth3: ethernet-3 {
1044 compatible = "hisilicon,hns-nic-v2";
1045 ae-handle = <&dsaf0>;
1046 port-idx-in-ae = <1>;
1047 local-mac-address = [00 00 00 00 00 00];
1049 dma-coherent;
1053 compatible = "arm,armv8-timer";
1061 compatible = "arm,cortex-a72-pmu";
1065 p0_mbigen_peri_b: interrupt-controller@60080000 {
1066 compatible = "hisilicon,mbigen-v2";
1070 msi-parent = <&p0_its_peri_b 0x120c7>;
1071 interrupt-controller;
1072 #interrupt-cells = <2>;
1073 num-pins = <1>;
1077 p0_mbigen_pcie_a: interrupt-controller@a0080000 {
1078 compatible = "hisilicon,mbigen-v2";
1082 msi-parent = <&p0_its_dsa_a 0x40087>;
1083 interrupt-controller;
1084 #interrupt-cells = <2>;
1085 num-pins = <10>;
1089 msi-parent = <&p0_its_dsa_a 0x40000>;
1090 interrupt-controller;
1091 #interrupt-cells = <2>;
1092 num-pins = <128>;
1096 msi-parent = <&p0_its_dsa_a 0x40040>;
1097 interrupt-controller;
1098 #interrupt-cells = <2>;
1099 num-pins = <128>;
1103 msi-parent = <&p0_its_dsa_a 0x40b0c>;
1104 interrupt-controller;
1105 #interrupt-cells = <2>;
1106 num-pins = <3>;
1110 msi-parent = <&p0_its_dsa_a 0x40080>;
1111 interrupt-controller;
1112 #interrupt-cells = <2>;
1113 num-pins = <2>;
1116 p0_mbigen_alg_a:interrupt-controller@d0080000 {
1117 compatible = "hisilicon,mbigen-v2";
1121 msi-parent = <&p0_its_dsa_a 0x40400>;
1122 interrupt-controller;
1123 #interrupt-cells = <2>;
1124 num-pins = <33>;
1127 msi-parent = <&p0_its_dsa_a 0x40b1b>;
1128 interrupt-controller;
1129 #interrupt-cells = <2>;
1130 num-pins = <3>;
1133 p0_mbigen_alg_b:interrupt-controller@8,d0080000 {
1134 compatible = "hisilicon,mbigen-v2";
1138 msi-parent = <&p0_its_dsa_b 0x42400>;
1139 interrupt-controller;
1140 #interrupt-cells = <2>;
1141 num-pins = <33>;
1144 msi-parent = <&p0_its_dsa_b 0x42b1b>;
1145 interrupt-controller;
1146 #interrupt-cells = <2>;
1147 num-pins = <3>;
1150 p1_mbigen_alg_a:interrupt-controller@400,d0080000 {
1151 compatible = "hisilicon,mbigen-v2";
1155 msi-parent = <&p1_its_dsa_a 0x44400>;
1156 interrupt-controller;
1157 #interrupt-cells = <2>;
1158 num-pins = <33>;
1161 msi-parent = <&p1_its_dsa_a 0x44b1b>;
1162 interrupt-controller;
1163 #interrupt-cells = <2>;
1164 num-pins = <3>;
1167 p1_mbigen_alg_b:interrupt-controller@408,d0080000 {
1168 compatible = "hisilicon,mbigen-v2";
1172 msi-parent = <&p1_its_dsa_b 0x46400>;
1173 interrupt-controller;
1174 #interrupt-cells = <2>;
1175 num-pins = <33>;
1178 msi-parent = <&p1_its_dsa_b 0x46b1b>;
1179 interrupt-controller;
1180 #interrupt-cells = <2>;
1181 num-pins = <3>;
1184 p0_mbigen_dsa_a: interrupt-controller@c0080000 {
1185 compatible = "hisilicon,mbigen-v2";
1189 msi-parent = <&p0_its_dsa_a 0x40800>;
1190 interrupt-controller;
1191 #interrupt-cells = <2>;
1192 num-pins = <409>;
1195 mbigen_dsa_roce: intc-roce {
1196 msi-parent = <&p0_its_dsa_a 0x40B1E>;
1197 interrupt-controller;
1198 #interrupt-cells = <2>;
1199 num-pins = <34>;
1202 mbigen_sas0: intc-sas0 {
1203 msi-parent = <&p0_its_dsa_a 0x40900>;
1204 interrupt-controller;
1205 #interrupt-cells = <2>;
1206 num-pins = <128>;
1210 msi-parent = <&p0_its_dsa_a 0x40b20>;
1211 interrupt-controller;
1212 #interrupt-cells = <2>;
1213 num-pins = <3>;
1229 * when iommu-map entry is used along with the PCIe node.
1230 * Refer:https://www.spinics.net/lists/arm-kernel/msg602812.html
1233 compatible = "arm,smmu-v3";
1235 #iommu-cells = <1>;
1236 dma-coherent;
1237 hisilicon,broken-prefetch-cmd;
1241 compatible = "arm,smmu-v3";
1243 interrupt-parent = <&p0_mbigen_smmu_alg_a>;
1244 interrupts = <733 1>,
1245 <734 1>,
1246 <735 1>;
1247 interrupt-names = "eventq", "gerror", "priq";
1248 #iommu-cells = <1>;
1249 dma-coherent;
1250 hisilicon,broken-prefetch-cmd;
1253 compatible = "arm,smmu-v3";
1255 interrupt-parent = <&p0_mbigen_smmu_alg_b>;
1256 interrupts = <733 1>,
1257 <734 1>,
1258 <735 1>;
1259 interrupt-names = "eventq", "gerror", "priq";
1260 #iommu-cells = <1>;
1261 dma-coherent;
1262 hisilicon,broken-prefetch-cmd;
1265 compatible = "arm,smmu-v3";
1267 interrupt-parent = <&p1_mbigen_smmu_alg_a>;
1268 interrupts = <733 1>,
1269 <734 1>,
1270 <735 1>;
1271 interrupt-names = "eventq", "gerror", "priq";
1272 #iommu-cells = <1>;
1273 dma-coherent;
1274 hisilicon,broken-prefetch-cmd;
1277 compatible = "arm,smmu-v3";
1279 interrupt-parent = <&p1_mbigen_smmu_alg_b>;
1280 interrupts = <733 1>,
1281 <734 1>,
1282 <735 1>;
1283 interrupt-names = "eventq", "gerror", "priq";
1284 #iommu-cells = <1>;
1285 dma-coherent;
1286 hisilicon,broken-prefetch-cmd;
1290 compatible = "simple-bus";
1291 #address-cells = <2>;
1292 #size-cells = <2>;
1296 compatible = "hisilicon,hip07-lpc";
1297 #size-cells = <1>;
1298 #address-cells = <2>;
1302 compatible = "ipmi-bt";
1310 compatible = "arm,sbsa-uart";
1312 interrupt-parent = <&mbigen_uart>;
1314 current-speed = <115200>;
1315 reg-io-width = <4>;
1320 compatible = "generic-ohci";
1322 interrupt-parent = <&mbigen_usb>;
1324 dma-coherent;
1329 compatible = "generic-ehci";
1331 interrupt-parent = <&mbigen_usb>;
1333 dma-coherent;
1338 compatible = "hisilicon,peri-subctrl","syscon";
1343 compatible = "hisilicon,dsa-subctrl", "syscon";
1350 reg-io-width = <2>;
1354 compatible = "hisilicon,pcie-sas-subctrl", "syscon";
1364 compatible = "hisilicon,hns-mdio";
1366 subctrl-vbase = <&peri_c_subctrl 0x338 0xa38
1368 #address-cells = <1>;
1369 #size-cells = <0>;
1371 phy0: ethernet-phy@0 {
1372 compatible = "ethernet-phy-ieee802.3-c22";
1376 phy1: ethernet-phy@1 {
1377 compatible = "ethernet-phy-ieee802.3-c22";
1378 reg = <1>;
1383 #address-cells = <1>;
1384 #size-cells = <0>;
1385 compatible = "hisilicon,hns-dsaf-v2";
1386 mode = "6port-16rss";
1389 reg-names = "ppe-base", "dsaf-base";
1390 interrupt-parent = <&mbigen_dsaf0>;
1391 subctrl-syscon = <&dsa_subctrl>;
1392 reset-field-offset = <0>;
1394 <576 1>, <577 1>, <578 1>, <579 1>, <580 1>,
1395 <581 1>, <582 1>, <583 1>, <584 1>, <585 1>,
1396 <586 1>, <587 1>, <588 1>, <589 1>, <590 1>,
1397 <591 1>, <592 1>, <593 1>, <594 1>, <595 1>,
1398 <596 1>, <597 1>, <598 1>, <599 1>, <600 1>,
1399 <960 1>, <961 1>, <962 1>, <963 1>, <964 1>,
1400 <965 1>, <966 1>, <967 1>, <968 1>, <969 1>,
1401 <970 1>, <971 1>, <972 1>, <973 1>, <974 1>,
1402 <975 1>, <976 1>, <977 1>, <978 1>, <979 1>,
1403 <980 1>, <981 1>, <982 1>, <983 1>, <984 1>,
1404 <985 1>, <986 1>, <987 1>, <988 1>, <989 1>,
1405 <990 1>, <991 1>, <992 1>, <993 1>, <994 1>,
1406 <995 1>, <996 1>, <997 1>, <998 1>, <999 1>,
1407 <1000 1>, <1001 1>, <1002 1>, <1003 1>, <1004 1>,
1408 <1005 1>, <1006 1>, <1007 1>, <1008 1>, <1009 1>,
1409 <1010 1>, <1011 1>, <1012 1>, <1013 1>, <1014 1>,
1410 <1015 1>, <1016 1>, <1017 1>, <1018 1>, <1019 1>,
1411 <1020 1>, <1021 1>, <1022 1>, <1023 1>, <1024 1>,
1412 <1025 1>, <1026 1>, <1027 1>, <1028 1>, <1029 1>,
1413 <1030 1>, <1031 1>, <1032 1>, <1033 1>, <1034 1>,
1414 <1035 1>, <1036 1>, <1037 1>, <1038 1>, <1039 1>,
1415 <1040 1>, <1041 1>, <1042 1>, <1043 1>, <1044 1>,
1416 <1045 1>, <1046 1>, <1047 1>, <1048 1>, <1049 1>,
1417 <1050 1>, <1051 1>, <1052 1>, <1053 1>, <1054 1>,
1418 <1055 1>, <1056 1>, <1057 1>, <1058 1>, <1059 1>,
1419 <1060 1>, <1061 1>, <1062 1>, <1063 1>, <1064 1>,
1420 <1065 1>, <1066 1>, <1067 1>, <1068 1>, <1069 1>,
1421 <1070 1>, <1071 1>, <1072 1>, <1073 1>, <1074 1>,
1422 <1075 1>, <1076 1>, <1077 1>, <1078 1>, <1079 1>,
1423 <1080 1>, <1081 1>, <1082 1>, <1083 1>, <1084 1>,
1424 <1085 1>, <1086 1>, <1087 1>, <1088 1>, <1089 1>,
1425 <1090 1>, <1091 1>, <1092 1>, <1093 1>, <1094 1>,
1426 <1095 1>, <1096 1>, <1097 1>, <1098 1>, <1099 1>,
1427 <1100 1>, <1101 1>, <1102 1>, <1103 1>, <1104 1>,
1428 <1105 1>, <1106 1>, <1107 1>, <1108 1>, <1109 1>,
1429 <1110 1>, <1111 1>, <1112 1>, <1113 1>, <1114 1>,
1430 <1115 1>, <1116 1>, <1117 1>, <1118 1>, <1119 1>,
1431 <1120 1>, <1121 1>, <1122 1>, <1123 1>, <1124 1>,
1432 <1125 1>, <1126 1>, <1127 1>, <1128 1>, <1129 1>,
1433 <1130 1>, <1131 1>, <1132 1>, <1133 1>, <1134 1>,
1434 <1135 1>, <1136 1>, <1137 1>, <1138 1>, <1139 1>,
1435 <1140 1>, <1141 1>, <1142 1>, <1143 1>, <1144 1>,
1436 <1145 1>, <1146 1>, <1147 1>, <1148 1>, <1149 1>,
1437 <1150 1>, <1151 1>, <1152 1>, <1153 1>, <1154 1>,
1438 <1155 1>, <1156 1>, <1157 1>, <1158 1>, <1159 1>,
1439 <1160 1>, <1161 1>, <1162 1>, <1163 1>, <1164 1>,
1440 <1165 1>, <1166 1>, <1167 1>, <1168 1>, <1169 1>,
1441 <1170 1>, <1171 1>, <1172 1>, <1173 1>, <1174 1>,
1442 <1175 1>, <1176 1>, <1177 1>, <1178 1>, <1179 1>,
1443 <1180 1>, <1181 1>, <1182 1>, <1183 1>, <1184 1>,
1444 <1185 1>, <1186 1>, <1187 1>, <1188 1>, <1189 1>,
1445 <1190 1>, <1191 1>, <1192 1>, <1193 1>, <1194 1>,
1446 <1195 1>, <1196 1>, <1197 1>, <1198 1>, <1199 1>,
1447 <1200 1>, <1201 1>, <1202 1>, <1203 1>, <1204 1>,
1448 <1205 1>, <1206 1>, <1207 1>, <1208 1>, <1209 1>,
1449 <1210 1>, <1211 1>, <1212 1>, <1213 1>, <1214 1>,
1450 <1215 1>, <1216 1>, <1217 1>, <1218 1>, <1219 1>,
1451 <1220 1>, <1221 1>, <1222 1>, <1223 1>, <1224 1>,
1452 <1225 1>, <1226 1>, <1227 1>, <1228 1>, <1229 1>,
1453 <1230 1>, <1231 1>, <1232 1>, <1233 1>, <1234 1>,
1454 <1235 1>, <1236 1>, <1237 1>, <1238 1>, <1239 1>,
1455 <1240 1>, <1241 1>, <1242 1>, <1243 1>, <1244 1>,
1456 <1245 1>, <1246 1>, <1247 1>, <1248 1>, <1249 1>,
1457 <1250 1>, <1251 1>, <1252 1>, <1253 1>, <1254 1>,
1458 <1255 1>, <1256 1>, <1257 1>, <1258 1>, <1259 1>,
1459 <1260 1>, <1261 1>, <1262 1>, <1263 1>, <1264 1>,
1460 <1265 1>, <1266 1>, <1267 1>, <1268 1>, <1269 1>,
1461 <1270 1>, <1271 1>, <1272 1>, <1273 1>, <1274 1>,
1462 <1275 1>, <1276 1>, <1277 1>, <1278 1>, <1279 1>,
1463 <1280 1>, <1281 1>, <1282 1>, <1283 1>, <1284 1>,
1464 <1285 1>, <1286 1>, <1287 1>, <1288 1>, <1289 1>,
1465 <1290 1>, <1291 1>, <1292 1>, <1293 1>, <1294 1>,
1466 <1295 1>, <1296 1>, <1297 1>, <1298 1>, <1299 1>,
1467 <1300 1>, <1301 1>, <1302 1>, <1303 1>, <1304 1>,
1468 <1305 1>, <1306 1>, <1307 1>, <1308 1>, <1309 1>,
1469 <1310 1>, <1311 1>, <1312 1>, <1313 1>, <1314 1>,
1470 <1315 1>, <1316 1>, <1317 1>, <1318 1>, <1319 1>,
1471 <1320 1>, <1321 1>, <1322 1>, <1323 1>, <1324 1>,
1472 <1325 1>, <1326 1>, <1327 1>, <1328 1>, <1329 1>,
1473 <1330 1>, <1331 1>, <1332 1>, <1333 1>, <1334 1>,
1474 <1335 1>, <1336 1>, <1337 1>, <1338 1>, <1339 1>,
1475 <1340 1>, <1341 1>, <1342 1>, <1343 1>;
1477 desc-num = <0x400>;
1478 buf-size = <0x1000>;
1479 dma-coherent;
1483 serdes-syscon = <&serdes_ctrl>;
1484 cpld-syscon = <&dsa_cpld 0x0>;
1485 port-rst-offset = <0>;
1486 port-mode-offset = <0>;
1487 mc-mac-mask = [ff f0 00 00 00 00];
1488 media-type = "fiber";
1491 port@1 {
1492 reg = <1>;
1493 serdes-syscon = <&serdes_ctrl>;
1494 cpld-syscon = <&dsa_cpld 0x4>;
1495 port-rst-offset = <1>;
1496 port-mode-offset = <1>;
1497 mc-mac-mask = [ff f0 00 00 00 00];
1498 media-type = "fiber";
1503 phy-handle = <&phy0>;
1504 serdes-syscon = <&serdes_ctrl>;
1505 port-rst-offset = <4>;
1506 port-mode-offset = <2>;
1507 mc-mac-mask = [ff f0 00 00 00 00];
1508 media-type = "copper";
1513 phy-handle = <&phy1>;
1514 serdes-syscon = <&serdes_ctrl>;
1515 port-rst-offset = <5>;
1516 port-mode-offset = <3>;
1517 mc-mac-mask = [ff f0 00 00 00 00];
1518 media-type = "copper";
1523 compatible = "hisilicon,hns-roce-v1";
1525 dma-coherent;
1526 eth-handle = <ð2 ð3 0 0 ð0 ð1>;
1527 dsaf-handle = <&dsaf0>;
1528 node-guid = [00 9A CD 00 00 01 02 03];
1529 #address-cells = <2>;
1530 #size-cells = <2>;
1531 interrupt-parent = <&mbigen_dsa_roce>;
1532 interrupts = <722 1>,
1533 <723 1>,
1534 <724 1>,
1535 <725 1>,
1536 <726 1>,
1537 <727 1>,
1538 <728 1>,
1539 <729 1>,
1540 <730 1>,
1541 <731 1>,
1542 <732 1>,
1543 <733 1>,
1544 <734 1>,
1545 <735 1>,
1546 <736 1>,
1547 <737 1>,
1548 <738 1>,
1549 <739 1>,
1550 <740 1>,
1551 <741 1>,
1552 <742 1>,
1553 <743 1>,
1554 <744 1>,
1555 <745 1>,
1556 <746 1>,
1557 <747 1>,
1558 <748 1>,
1559 <749 1>,
1560 <750 1>,
1561 <751 1>,
1562 <752 1>,
1563 <753 1>,
1564 <785 1>,
1567 interrupt-names = "hns-roce-comp-0",
1568 "hns-roce-comp-1",
1569 "hns-roce-comp-2",
1570 "hns-roce-comp-3",
1571 "hns-roce-comp-4",
1572 "hns-roce-comp-5",
1573 "hns-roce-comp-6",
1574 "hns-roce-comp-7",
1575 "hns-roce-comp-8",
1576 "hns-roce-comp-9",
1577 "hns-roce-comp-10",
1578 "hns-roce-comp-11",
1579 "hns-roce-comp-12",
1580 "hns-roce-comp-13",
1581 "hns-roce-comp-14",
1582 "hns-roce-comp-15",
1583 "hns-roce-comp-16",
1584 "hns-roce-comp-17",
1585 "hns-roce-comp-18",
1586 "hns-roce-comp-19",
1587 "hns-roce-comp-20",
1588 "hns-roce-comp-21",
1589 "hns-roce-comp-22",
1590 "hns-roce-comp-23",
1591 "hns-roce-comp-24",
1592 "hns-roce-comp-25",
1593 "hns-roce-comp-26",
1594 "hns-roce-comp-27",
1595 "hns-roce-comp-28",
1596 "hns-roce-comp-29",
1597 "hns-roce-comp-30",
1598 "hns-roce-comp-31",
1599 "hns-roce-async",
1600 "hns-roce-common";
1604 compatible = "hisilicon,hip07-sas-v2";
1606 sas-addr = [50 01 88 20 16 00 00 00];
1607 hisilicon,sas-syscon = <&dsa_subctrl>;
1608 ctrl-reset-reg = <0xa60>;
1609 ctrl-reset-sts-reg = <0x5a30>;
1610 ctrl-clock-ena-reg = <0x338>;
1611 queue-count = <16>;
1612 phy-count = <8>;
1613 dma-coherent;
1614 interrupt-parent = <&mbigen_sas0>;
1634 <159 4>,<601 1>,<602 1>,<603 1>,<604 1>,
1635 <605 1>,<606 1>,<607 1>,<608 1>,<609 1>,
1636 <610 1>,<611 1>,<612 1>,<613 1>,<614 1>,
1637 <615 1>,<616 1>,<617 1>,<618 1>,<619 1>,
1638 <620 1>,<621 1>,<622 1>,<623 1>,<624 1>,
1639 <625 1>,<626 1>,<627 1>,<628 1>,<629 1>,
1640 <630 1>,<631 1>,<632 1>;
1645 compatible = "hisilicon,hip07-sas-v2";
1647 sas-addr = [50 01 88 20 16 00 00 00];
1648 hisilicon,sas-syscon = <&pcie_subctl>;
1649 hip06-sas-v2-quirk-amt;
1650 ctrl-reset-reg = <0xa18>;
1651 ctrl-reset-sts-reg = <0x5a0c>;
1652 ctrl-clock-ena-reg = <0x318>;
1653 queue-count = <16>;
1654 phy-count = <8>;
1655 dma-coherent;
1656 interrupt-parent = <&mbigen_sas1>;
1676 <159 4>,<576 1>,<577 1>,<578 1>,<579 1>,
1677 <580 1>,<581 1>,<582 1>,<583 1>,<584 1>,
1678 <585 1>,<586 1>,<587 1>,<588 1>,<589 1>,
1679 <590 1>,<591 1>,<592 1>,<593 1>,<594 1>,
1680 <595 1>,<596 1>,<597 1>,<598 1>,<599 1>,
1681 <600 1>,<601 1>,<602 1>,<603 1>,<604 1>,
1682 <605 1>,<606 1>,<607 1>;
1687 compatible = "hisilicon,hip07-sas-v2";
1689 sas-addr = [50 01 88 20 16 00 00 00];
1690 hisilicon,sas-syscon = <&pcie_subctl>;
1691 ctrl-reset-reg = <0xae0>;
1692 ctrl-reset-sts-reg = <0x5a70>;
1693 ctrl-clock-ena-reg = <0x3a8>;
1694 queue-count = <16>;
1695 phy-count = <9>;
1696 dma-coherent;
1697 interrupt-parent = <&mbigen_sas2>;
1717 <287 4>,<608 1>,<609 1>,<610 1>,<611 1>,
1718 <612 1>,<613 1>,<614 1>,<615 1>,<616 1>,
1719 <617 1>,<618 1>,<619 1>,<620 1>,<621 1>,
1720 <622 1>,<623 1>,<624 1>,<625 1>,<626 1>,
1721 <627 1>,<628 1>,<629 1>,<630 1>,<631 1>,
1722 <632 1>,<633 1>,<634 1>,<635 1>,<636 1>,
1723 <637 1>,<638 1>,<639 1>;
1728 compatible = "hisilicon,hip07-pcie-ecam";
1731 bus-range = <0xf8 0xff>;
1732 msi-map = <0xf800 &p0_its_dsa_a 0xf800 0x800>;
1733 msi-map-mask = <0xffff>;
1734 #address-cells = <3>;
1735 #size-cells = <2>;
1737 dma-coherent;
1740 #interrupt-cells = <1>;
1741 interrupt-map-mask = <0xf800 0 0 7>;
1742 interrupt-map = <0x0 0 0 1 &mbigen_pcie2_a 671 4
1749 compatible = "hisilicon,hip07-sec";
1768 interrupt-parent = <&p0_mbigen_sec_a>;
1770 dma-coherent;
1772 <577 1>, <578 4>,
1773 <579 1>, <580 4>,
1774 <581 1>, <582 4>,
1775 <583 1>, <584 4>,
1776 <585 1>, <586 4>,
1777 <587 1>, <588 4>,
1778 <589 1>, <590 4>,
1779 <591 1>, <592 4>,
1780 <593 1>, <594 4>,
1781 <595 1>, <596 4>,
1782 <597 1>, <598 4>,
1783 <599 1>, <600 4>,
1784 <601 1>, <602 4>,
1785 <603 1>, <604 4>,
1786 <605 1>, <606 4>,
1787 <607 1>, <608 4>;
1790 compatible = "hisilicon,hip07-sec";
1809 interrupt-parent = <&p0_mbigen_sec_b>;
1811 dma-coherent;
1813 <577 1>, <578 4>,
1814 <579 1>, <580 4>,
1815 <581 1>, <582 4>,
1816 <583 1>, <584 4>,
1817 <585 1>, <586 4>,
1818 <587 1>, <588 4>,
1819 <589 1>, <590 4>,
1820 <591 1>, <592 4>,
1821 <593 1>, <594 4>,
1822 <595 1>, <596 4>,
1823 <597 1>, <598 4>,
1824 <599 1>, <600 4>,
1825 <601 1>, <602 4>,
1826 <603 1>, <604 4>,
1827 <605 1>, <606 4>,
1828 <607 1>, <608 4>;
1831 compatible = "hisilicon,hip07-sec";
1850 interrupt-parent = <&p1_mbigen_sec_a>;
1852 dma-coherent;
1854 <577 1>, <578 4>,
1855 <579 1>, <580 4>,
1856 <581 1>, <582 4>,
1857 <583 1>, <584 4>,
1858 <585 1>, <586 4>,
1859 <587 1>, <588 4>,
1860 <589 1>, <590 4>,
1861 <591 1>, <592 4>,
1862 <593 1>, <594 4>,
1863 <595 1>, <596 4>,
1864 <597 1>, <598 4>,
1865 <599 1>, <600 4>,
1866 <601 1>, <602 4>,
1867 <603 1>, <604 4>,
1868 <605 1>, <606 4>,
1869 <607 1>, <608 4>;
1872 compatible = "hisilicon,hip07-sec";
1891 interrupt-parent = <&p1_mbigen_sec_b>;
1893 dma-coherent;
1895 <577 1>, <578 4>,
1896 <579 1>, <580 4>,
1897 <581 1>, <582 4>,
1898 <583 1>, <584 4>,
1899 <585 1>, <586 4>,
1900 <587 1>, <588 4>,
1901 <589 1>, <590 4>,
1902 <591 1>, <592 4>,
1903 <593 1>, <594 4>,
1904 <595 1>, <596 4>,
1905 <597 1>, <598 4>,
1906 <599 1>, <600 4>,
1907 <601 1>, <602 4>,
1908 <603 1>, <604 4>,
1909 <605 1>, <606 4>,
1910 <607 1>, <608 4>;