Lines Matching +full:syscon +full:- +full:chipselects
1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Device Tree Include file for NXP Layerscape-1012A family SoC.
6 * Copyright 2019-2020 NXP
10 #include <dt-bindings/clock/fsl,qoriq-clockgen.h>
11 #include <dt-bindings/interrupt-controller/arm-gic.h>
12 #include <dt-bindings/thermal/thermal.h>
16 interrupt-parent = <&gic>;
17 #address-cells = <2>;
18 #size-cells = <2>;
23 rtic-a = &rtic_a;
24 rtic-b = &rtic_b;
25 rtic-c = &rtic_c;
26 rtic-d = &rtic_d;
27 sec-mon = &sec_mon;
31 #address-cells = <1>;
32 #size-cells = <0>;
36 compatible = "arm,cortex-a53";
39 #cooling-cells = <2>;
40 cpu-idle-states = <&CPU_PH20>;
44 idle-states {
46 * PSCI node is not added default, U-boot will add missing
49 entry-method = "psci";
51 CPU_PH20: cpu-ph20 {
52 compatible = "arm,idle-state";
53 idle-state-name = "PH20";
54 arm,psci-suspend-param = <0x0>;
55 entry-latency-us = <1000>;
56 exit-latency-us = <1000>;
57 min-residency-us = <3000>;
62 compatible = "fixed-clock";
63 #clock-cells = <0>;
64 clock-frequency = <125000000>;
65 clock-output-names = "sysclk";
69 compatible = "fixed-clock";
70 #clock-cells = <0>;
71 clock-frequency = <100000000>;
72 clock-output-names = "coreclk";
76 compatible = "arm,armv8-timer";
78 <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>,/* Physical Non-Secure PPI */
84 compatible = "arm,cortex-a53-pmu";
88 gic: interrupt-controller@1400000 {
89 compatible = "arm,gic-400";
90 #interrupt-cells = <3>;
91 interrupt-controller;
100 compatible = "syscon-reboot";
106 thermal-zones {
107 cpu_thermal: cpu-thermal {
108 polling-delay-passive = <1000>;
109 polling-delay = <5000>;
110 thermal-sensors = <&tmu 0>;
113 cpu_alert: cpu-alert {
119 cpu_crit: cpu-crit {
126 cooling-maps {
129 cooling-device =
138 compatible = "simple-bus";
139 #address-cells = <2>;
140 #size-cells = <2>;
144 compatible = "fsl,ls1021a-qspi";
145 #address-cells = <1>;
146 #size-cells = <0>;
149 reg-names = "QuadSPI", "QuadSPI-memory";
151 clock-names = "qspi_en", "qspi";
160 compatible = "fsl,ls1012a-esdhc", "fsl,esdhc";
165 voltage-ranges = <1800 1800 3300 3300>;
166 sdhci,auto-cmd12;
167 bus-width = <4>;
172 compatible = "fsl,ls1012a-scfg", "syscon";
174 big-endian;
178 compatible = "fsl,ls1012a-esdhc", "fsl,esdhc";
183 voltage-ranges = <1800 1800 3300 3300>;
184 sdhci,auto-cmd12;
185 broken-cd;
186 bus-width = <4>;
191 compatible = "fsl,sec-v5.4", "fsl,sec-v5.0",
192 "fsl,sec-v4.0";
193 fsl,sec-era = <8>;
194 #address-cells = <1>;
195 #size-cells = <1>;
199 dma-coherent;
202 compatible = "fsl,sec-v5.4-job-ring",
203 "fsl,sec-v5.0-job-ring",
204 "fsl,sec-v4.0-job-ring";
210 compatible = "fsl,sec-v5.4-job-ring",
211 "fsl,sec-v5.0-job-ring",
212 "fsl,sec-v4.0-job-ring";
218 compatible = "fsl,sec-v5.4-job-ring",
219 "fsl,sec-v5.0-job-ring",
220 "fsl,sec-v4.0-job-ring";
226 compatible = "fsl,sec-v5.4-job-ring",
227 "fsl,sec-v5.0-job-ring",
228 "fsl,sec-v4.0-job-ring";
234 compatible = "fsl,sec-v5.4-rtic",
235 "fsl,sec-v5.0-rtic",
236 "fsl,sec-v4.0-rtic";
237 #address-cells = <1>;
238 #size-cells = <1>;
242 rtic_a: rtic-a@0 {
243 compatible = "fsl,sec-v5.4-rtic-memory",
244 "fsl,sec-v5.0-rtic-memory",
245 "fsl,sec-v4.0-rtic-memory";
249 rtic_b: rtic-b@20 {
250 compatible = "fsl,sec-v5.4-rtic-memory",
251 "fsl,sec-v5.0-rtic-memory",
252 "fsl,sec-v4.0-rtic-memory";
256 rtic_c: rtic-c@40 {
257 compatible = "fsl,sec-v5.4-rtic-memory",
258 "fsl,sec-v5.0-rtic-memory",
259 "fsl,sec-v4.0-rtic-memory";
263 rtic_d: rtic-d@60 {
264 compatible = "fsl,sec-v5.4-rtic-memory",
265 "fsl,sec-v5.0-rtic-memory",
266 "fsl,sec-v4.0-rtic-memory";
273 compatible = "fsl,ls1021a-sfp";
277 clock-names = "sfp";
281 compatible = "fsl,sec-v5.4-mon", "fsl,sec-v5.0-mon",
282 "fsl,sec-v4.0-mon";
289 compatible = "fsl,ls1012a-dcfg",
290 "syscon";
292 big-endian;
296 compatible = "fsl,ls1012a-clockgen";
298 #clock-cells = <2>;
300 clock-names = "sysclk", "coreclk";
304 compatible = "fsl,qoriq-tmu";
307 fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x60062>;
308 fsl,tmu-calibration =
348 #thermal-sensor-cells = <1>;
352 compatible = "fsl,ls1012a-i2c", "fsl,vf610-i2c";
353 #address-cells = <1>;
354 #size-cells = <0>;
359 scl-gpios = <&gpio0 2 0>;
364 compatible = "fsl,ls1012a-i2c", "fsl,vf610-i2c";
365 #address-cells = <1>;
366 #size-cells = <0>;
371 scl-gpios = <&gpio0 13 0>;
376 compatible = "fsl,ls1012a-dspi", "fsl,ls1021a-v1.0-dspi";
377 #address-cells = <1>;
378 #size-cells = <0>;
381 clock-names = "dspi";
384 spi-num-chipselects = <5>;
385 big-endian;
408 compatible = "fsl,ls1021a-gpio", "fsl,qoriq-gpio";
411 gpio-controller;
412 #gpio-cells = <2>;
413 interrupt-controller;
414 #interrupt-cells = <2>;
418 compatible = "fsl,ls1021a-gpio", "fsl,qoriq-gpio";
421 gpio-controller;
422 #gpio-cells = <2>;
423 interrupt-controller;
424 #interrupt-cells = <2>;
428 compatible = "fsl,ls1012a-wdt",
429 "fsl,imx21-wdt";
433 big-endian;
437 #sound-dai-cells = <0>;
438 compatible = "fsl,vf610-sai";
449 clock-names = "bus", "mclk1", "mclk2", "mclk3";
450 dma-names = "rx", "tx";
457 #sound-dai-cells = <0>;
458 compatible = "fsl,vf610-sai";
469 clock-names = "bus", "mclk1", "mclk2", "mclk3";
470 dma-names = "rx", "tx";
476 edma0: dma-controller@2c00000 {
477 #dma-cells = <2>;
478 compatible = "fsl,vf610-edma";
484 interrupt-names = "edma-tx", "edma-err";
485 dma-channels = <32>;
486 big-endian;
487 clock-names = "dmamux0", "dmamux1";
499 snps,quirk-frame-length-adjustment = <0x20>;
501 snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
505 compatible = "fsl,ls1012a-ahci", "fsl,ls1043a-ahci";
508 reg-names = "ahci", "sata-ecc";
512 dma-coherent;
517 compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
524 msi: msi-controller1@1572000 {
525 compatible = "fsl,ls1012a-msi";
527 msi-controller;
532 compatible = "fsl,ls1012a-pcie";
535 reg-names = "regs", "config";
538 interrupt-names = "pme", "aer";
539 #address-cells = <3>;
540 #size-cells = <2>;
542 bus-range = <0x0 0xff>;
544 0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
545 msi-parent = <&msi>;
546 #interrupt-cells = <1>;
547 interrupt-map-mask = <0 0 0 7>;
548 interrupt-map = <0000 0 0 1 &gic 0 110 IRQ_TYPE_LEVEL_HIGH>,
552 big-endian;
556 rcpm: wakeup-controller@1ee2140 {
557 compatible = "fsl,ls1012a-rcpm", "fsl,qoriq-rcpm-2.1+";
559 #fsl,rcpm-wakeup-cells = <1>;
563 compatible = "fsl,ls1012a-ftm-alarm";
565 fsl,rcpm-wakeup = <&rcpm 0x20000>;
567 big-endian;
573 compatible = "linaro,optee-tz";