Lines Matching +full:fixed +full:- +full:mmio +full:- +full:clock
1 // SPDX-License-Identifier: GPL-2.0
8 /dts-v1/;
10 #include <dt-bindings/interrupt-controller/arm-gic.h>
15 model = "Foundation-v8A";
16 compatible = "arm,foundation-aarch64", "arm,vexpress";
17 interrupt-parent = <&gic>;
18 #address-cells = <2>;
19 #size-cells = <2>;
22 stdout-path = "serial0:115200n8";
33 #address-cells = <2>;
34 #size-cells = <0>;
40 next-level-cache = <&L2_0>;
46 next-level-cache = <&L2_0>;
52 next-level-cache = <&L2_0>;
58 next-level-cache = <&L2_0>;
61 L2_0: l2-cache0 {
63 cache-level = <2>;
64 cache-unified;
75 compatible = "arm,armv8-timer";
83 compatible = "arm,armv8-pmuv3";
90 spe-pmu {
91 compatible = "arm,statistical-profiling-extension-v1";
96 compatible = "arm,sbsa-gwdt";
100 timeout-sec = <30>;
103 v2m_clk24mhz: clock-24000000 {
104 compatible = "fixed-clock";
105 #clock-cells = <0>;
106 clock-frequency = <24000000>;
107 clock-output-names = "v2m:clk24mhz";
110 v2m_refclk1mhz: clock-1000000 {
111 compatible = "fixed-clock";
112 #clock-cells = <0>;
113 clock-frequency = <1000000>;
114 clock-output-names = "v2m:refclk1mhz";
117 v2m_refclk32khz: clock-32768 {
118 compatible = "fixed-clock";
119 #clock-cells = <0>;
120 clock-frequency = <32768>;
121 clock-output-names = "v2m:refclk32khz";
125 compatible = "arm,vexpress,v2m-p1", "simple-bus";
126 #address-cells = <2>; /* SMB chipselect number and offset */
127 #size-cells = <1>;
136 #interrupt-cells = <1>;
137 interrupt-map-mask = <0 0 63>;
138 interrupt-map = <0 0 0 &gic 0 GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
188 iofpga-bus@300000000 {
189 compatible = "simple-bus";
190 #address-cells = <1>;
191 #size-cells = <1>;
195 compatible = "arm,vexpress-sysreg";
204 clock-names = "uartclk", "apb_pclk";
212 clock-names = "uartclk", "apb_pclk";
220 clock-names = "uartclk", "apb_pclk";
228 clock-names = "uartclk", "apb_pclk";
232 compatible = "virtio,mmio";