Lines Matching +full:temperature +full:- +full:offset +full:- +full:millicelsius
1 // SPDX-License-Identifier: GPL-2.0 OR MIT
6 #include <dt-bindings/clock/meson8-ddr-clkc.h>
7 #include <dt-bindings/clock/meson8b-clkc.h>
8 #include <dt-bindings/gpio/meson8-gpio.h>
9 #include <dt-bindings/power/meson8-power.h>
10 #include <dt-bindings/reset/amlogic,meson8b-clkc-reset.h>
11 #include <dt-bindings/reset/amlogic,meson8b-reset.h>
12 #include <dt-bindings/thermal/thermal.h>
20 #address-cells = <1>;
21 #size-cells = <0>;
25 compatible = "arm,cortex-a9";
26 next-level-cache = <&L2>;
28 enable-method = "amlogic,meson8-smp";
30 operating-points-v2 = <&cpu_opp_table>;
32 #cooling-cells = <2>; /* min followed by max */
37 compatible = "arm,cortex-a9";
38 next-level-cache = <&L2>;
40 enable-method = "amlogic,meson8-smp";
42 operating-points-v2 = <&cpu_opp_table>;
44 #cooling-cells = <2>; /* min followed by max */
49 compatible = "arm,cortex-a9";
50 next-level-cache = <&L2>;
52 enable-method = "amlogic,meson8-smp";
54 operating-points-v2 = <&cpu_opp_table>;
56 #cooling-cells = <2>; /* min followed by max */
61 compatible = "arm,cortex-a9";
62 next-level-cache = <&L2>;
64 enable-method = "amlogic,meson8-smp";
66 operating-points-v2 = <&cpu_opp_table>;
68 #cooling-cells = <2>; /* min followed by max */
72 cpu_opp_table: opp-table {
73 compatible = "operating-points-v2";
74 opp-shared;
76 opp-96000000 {
77 opp-hz = /bits/ 64 <96000000>;
78 opp-microvolt = <825000>;
80 opp-192000000 {
81 opp-hz = /bits/ 64 <192000000>;
82 opp-microvolt = <825000>;
84 opp-312000000 {
85 opp-hz = /bits/ 64 <312000000>;
86 opp-microvolt = <825000>;
88 opp-408000000 {
89 opp-hz = /bits/ 64 <408000000>;
90 opp-microvolt = <825000>;
92 opp-504000000 {
93 opp-hz = /bits/ 64 <504000000>;
94 opp-microvolt = <825000>;
96 opp-600000000 {
97 opp-hz = /bits/ 64 <600000000>;
98 opp-microvolt = <850000>;
100 opp-720000000 {
101 opp-hz = /bits/ 64 <720000000>;
102 opp-microvolt = <850000>;
104 opp-816000000 {
105 opp-hz = /bits/ 64 <816000000>;
106 opp-microvolt = <875000>;
108 opp-1008000000 {
109 opp-hz = /bits/ 64 <1008000000>;
110 opp-microvolt = <925000>;
112 opp-1200000000 {
113 opp-hz = /bits/ 64 <1200000000>;
114 opp-microvolt = <975000>;
116 opp-1416000000 {
117 opp-hz = /bits/ 64 <1416000000>;
118 opp-microvolt = <1025000>;
120 opp-1608000000 {
121 opp-hz = /bits/ 64 <1608000000>;
122 opp-microvolt = <1100000>;
124 opp-1800000000 {
126 opp-hz = /bits/ 64 <1800000000>;
127 opp-microvolt = <1125000>;
129 opp-1992000000 {
131 opp-hz = /bits/ 64 <1992000000>;
132 opp-microvolt = <1150000>;
136 gpu_opp_table: opp-table-gpu {
137 compatible = "operating-points-v2";
139 opp-182142857 {
140 opp-hz = /bits/ 64 <182142857>;
141 opp-microvolt = <1150000>;
143 opp-318750000 {
144 opp-hz = /bits/ 64 <318750000>;
145 opp-microvolt = <1150000>;
147 opp-425000000 {
148 opp-hz = /bits/ 64 <425000000>;
149 opp-microvolt = <1150000>;
151 opp-510000000 {
152 opp-hz = /bits/ 64 <510000000>;
153 opp-microvolt = <1150000>;
155 opp-637500000 {
156 opp-hz = /bits/ 64 <637500000>;
157 opp-microvolt = <1150000>;
158 turbo-mode;
163 compatible = "arm,cortex-a9-pmu";
168 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
171 reserved-memory {
172 #address-cells = <1>;
173 #size-cells = <1>;
179 no-map;
185 * piece of ARC code ("arc_power" in the vendor u-boot tree)
189 * simply the power key) and re-starts the ARM core once it
192 power-firmware@4f00000 {
194 no-map;
198 thermal-zones {
199 soc-thermal {
200 polling-delay-passive = <250>; /* milliseconds */
201 polling-delay = <1000>; /* milliseconds */
202 thermal-sensors = <&thermal_sensor>;
204 cooling-maps {
207 cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
216 cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
225 soc_passive: soc-passive {
226 temperature = <80000>; /* millicelsius */
227 hysteresis = <2000>; /* millicelsius */
231 soc_hot: soc-hot {
232 temperature = <90000>; /* millicelsius */
233 hysteresis = <2000>; /* millicelsius */
237 soc_critical: soc-critical {
238 temperature = <110000>; /* millicelsius */
239 hysteresis = <2000>; /* millicelsius */
247 compatible = "simple-bus";
249 #address-cells = <1>;
250 #size-cells = <1>;
253 ddr_clkc: clock-controller@400 {
254 compatible = "amlogic,meson8-ddr-clkc";
257 clock-names = "xtal";
258 #clock-cells = <1>;
262 compatible = "simple-bus";
264 #address-cells = <1>;
265 #size-cells = <1>;
268 canvas: video-lut@20 {
269 compatible = "amlogic,meson8-canvas",
277 compatible = "simple-bus";
279 #address-cells = <1>;
280 #size-cells = <1>;
284 compatible = "amlogic,meson8-mali", "arm,mali-450";
302 interrupt-names = "gp", "gpmmu", "pp", "pmu",
309 clock-names = "bus", "core";
311 assigned-clocks = <&clkc CLKID_MALI>;
312 assigned-clock-rates = <318750000>;
314 operating-points-v2 = <&gpu_opp_table>;
315 #cooling-cells = <2>; /* min followed by max */
321 compatible = "amlogic,aiu-meson8", "amlogic,aiu";
331 clock-names = "pclk",
345 compatible = "amlogic,meson8-pmu", "syscon";
350 compatible = "amlogic,meson8-aobus-pinctrl";
351 #address-cells = <1>;
352 #size-cells = <1>;
359 reg-names = "mux", "pull", "gpio";
360 gpio-controller;
361 #gpio-cells = <2>;
362 gpio-ranges = <&pinctrl_aobus 0 0 16>;
365 i2s_am_clk_pins: i2s-am-clk-out {
369 bias-disable;
373 i2s_out_ao_clk_pins: i2s-ao-clk-out {
377 bias-disable;
381 i2s_out_lr_clk_pins: i2s-lr-clk-out {
385 bias-disable;
389 i2s_out_ch01_ao_pins: i2s-out-ch01 {
393 bias-disable;
401 bias-pull-up;
409 bias-disable;
417 bias-disable;
421 pwm_f_ao_pins: pwm-f-ao {
425 bias-disable;
432 compatible = "amlogic,meson8-ao-arc", "amlogic,meson-mx-ao-arc";
440 reset: reset-controller@4404 {
441 compatible = "amlogic,meson8b-reset";
443 #reset-cells = <1>;
446 analog_top: analog-top@81a8 {
447 compatible = "amlogic,meson8-analog-top", "syscon";
452 compatible = "amlogic,meson8-pwm-v2";
458 #pwm-cells = <3>;
462 clock-measure@8758 {
463 compatible = "amlogic,meson8-clk-measure";
468 compatible = "amlogic,meson8-cbus-pinctrl";
469 #address-cells = <1>;
470 #size-cells = <1>;
478 reg-names = "mux", "pull", "pull-enable", "gpio";
479 gpio-controller;
480 #gpio-cells = <2>;
481 gpio-ranges = <&pinctrl_cbus 0 0 120>;
484 i2c_b_pins: i2c-b {
488 bias-disable;
492 sd_a_pins: sd-a {
497 bias-disable;
501 sd_b_pins: sd-b {
506 bias-disable;
510 sd_c_pins: sd-c {
515 bias-disable;
519 sdxc_a_pins: sdxc-a {
524 bias-pull-up;
528 sdxc_b_pins: sdxc-b {
533 bias-pull-up;
537 sdxc_c_pins: sdxc-c {
543 bias-pull-up;
547 spdif_out_pins: spdif-out {
551 bias-disable;
559 bias-disable;
571 bias-disable;
575 pwm_e_pins: pwm-e {
579 bias-disable;
583 uart_a1_pins: uart-a1 {
588 bias-pull-up;
592 uart_a1_cts_rts_pins: uart-a1-cts-rts {
597 bias-disable;
601 xtal_32k_out_pins: xtal-32k-out {
605 bias-disable;
612 ao_arc_sram: aoarc-sram@0 {
613 compatible = "amlogic,meson8-ao-arc-sram";
618 smp-sram@1ff80 {
619 compatible = "amlogic,meson8-smp-sram";
625 compatible = "amlogic,meson8-efuse";
627 clock-names = "core";
637 clock-names = "stmmaceth";
639 power-domains = <&pwrc PWRC_MESON8_ETHERNET_MEM_ID>;
643 compatible = "amlogic,meson8-gpio-intc", "amlogic,meson-gpio-intc";
648 clkc: clock-controller {
649 compatible = "amlogic,meson8-clkc";
651 clock-names = "xtal", "ddr_pll";
652 #clock-cells = <1>;
653 #reset-cells = <1>;
656 pwrc: power-controller {
657 compatible = "amlogic,meson8-pwrc";
658 #power-domain-cells = <1>;
659 amlogic,ao-sysctrl = <&pmu>;
661 clock-names = "vpu";
662 assigned-clocks = <&clkc CLKID_VPU>;
663 assigned-clock-rates = <364285714>;
669 clock-names = "core";
685 arm,data-latency = <3 3 3>;
686 arm,tag-latency = <2 2 2>;
687 arm,filter-ranges = <0x100000 0xc0000000>;
688 prefetch-data = <1>;
689 prefetch-instr = <1>;
690 arm,prefetch-offset = <7>;
691 arm,double-linefill = <1>;
692 arm,prefetch-drop = <1>;
693 arm,shared-override;
698 compatible = "arm,cortex-a9-scu";
703 compatible = "arm,cortex-a9-global-timer";
716 compatible = "arm,cortex-a9-twd-timer";
724 compatible = "amlogic,meson8-pwm-v2";
732 compatible = "amlogic,meson8-pwm-v2";
740 compatible = "amlogic,meson8-rtc";
745 compatible = "amlogic,meson8-saradc", "amlogic,meson-saradc";
747 clock-names = "clkin", "core";
748 amlogic,hhi-sysctrl = <&hhi>;
749 nvmem-cells = <&temperature_calib>;
750 nvmem-cell-names = "temperature_calib";
754 compatible = "amlogic,meson8-sdhc", "amlogic,meson-mx-sdhc";
760 clock-names = "clkin0", "clkin1", "clkin2", "clkin3", "pclk";
764 secbus2: system-controller@4000 {
765 compatible = "amlogic,meson8-secbus2", "syscon";
771 compatible = "amlogic,meson8-sdio", "amlogic,meson-mx-sdio";
773 clock-names = "core", "clkin";
782 clock-names = "xtal", "pclk";
786 compatible = "amlogic,meson8-uart", "amlogic,meson-ao-uart";
788 clock-names = "xtal", "pclk", "baud";
792 compatible = "amlogic,meson8-uart";
794 clock-names = "xtal", "pclk", "baud";
798 compatible = "amlogic,meson8-uart";
800 clock-names = "xtal", "pclk", "baud";
804 compatible = "amlogic,meson8-uart";
806 clock-names = "xtal", "pclk", "baud";
810 compatible = "amlogic,meson8-usb", "snps,dwc2";
812 clock-names = "otg";
816 compatible = "amlogic,meson8-usb", "snps,dwc2";
818 clock-names = "otg";
822 compatible = "amlogic,meson8-usb2-phy", "amlogic,meson-mx-usb2-phy";
824 clock-names = "usb_general", "usb";
829 compatible = "amlogic,meson8-usb2-phy", "amlogic,meson-mx-usb2-phy";
831 clock-names = "usb_general", "usb";