1*7c478bd9Sstevel@tonic-gate /* 2*7c478bd9Sstevel@tonic-gate * CDDL HEADER START 3*7c478bd9Sstevel@tonic-gate * 4*7c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5*7c478bd9Sstevel@tonic-gate * Common Development and Distribution License, Version 1.0 only 6*7c478bd9Sstevel@tonic-gate * (the "License"). You may not use this file except in compliance 7*7c478bd9Sstevel@tonic-gate * with the License. 8*7c478bd9Sstevel@tonic-gate * 9*7c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 10*7c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 11*7c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 12*7c478bd9Sstevel@tonic-gate * and limitations under the License. 13*7c478bd9Sstevel@tonic-gate * 14*7c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 15*7c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 16*7c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 17*7c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 18*7c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 19*7c478bd9Sstevel@tonic-gate * 20*7c478bd9Sstevel@tonic-gate * CDDL HEADER END 21*7c478bd9Sstevel@tonic-gate */ 22*7c478bd9Sstevel@tonic-gate /* 23*7c478bd9Sstevel@tonic-gate * Copyright 1990-2002 Sun Microsystems, Inc. All rights reserved. 24*7c478bd9Sstevel@tonic-gate * Use is subject to license terms. 25*7c478bd9Sstevel@tonic-gate */ 26*7c478bd9Sstevel@tonic-gate 27*7c478bd9Sstevel@tonic-gate #ifndef _SYS_PCB_H 28*7c478bd9Sstevel@tonic-gate #define _SYS_PCB_H 29*7c478bd9Sstevel@tonic-gate 30*7c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 31*7c478bd9Sstevel@tonic-gate 32*7c478bd9Sstevel@tonic-gate #include <sys/regset.h> 33*7c478bd9Sstevel@tonic-gate 34*7c478bd9Sstevel@tonic-gate #ifdef __cplusplus 35*7c478bd9Sstevel@tonic-gate extern "C" { 36*7c478bd9Sstevel@tonic-gate #endif 37*7c478bd9Sstevel@tonic-gate 38*7c478bd9Sstevel@tonic-gate /* 39*7c478bd9Sstevel@tonic-gate * Sun software process control block 40*7c478bd9Sstevel@tonic-gate */ 41*7c478bd9Sstevel@tonic-gate 42*7c478bd9Sstevel@tonic-gate #ifndef _ASM 43*7c478bd9Sstevel@tonic-gate typedef struct pcb { 44*7c478bd9Sstevel@tonic-gate int pcb_flags; /* various state flags; cleared on fork */ 45*7c478bd9Sstevel@tonic-gate uint32_t pcb_trap0addr; /* addr of user level trap 0 handler */ 46*7c478bd9Sstevel@tonic-gate /* deliberately restricted to 32 bits */ 47*7c478bd9Sstevel@tonic-gate /* because only used for SunOS programs */ 48*7c478bd9Sstevel@tonic-gate uint_t pcb_instr; /* /proc: instruction at stop */ 49*7c478bd9Sstevel@tonic-gate enum { XREGNONE = 0, XREGPRESENT, XREGMODIFIED } 50*7c478bd9Sstevel@tonic-gate pcb_xregstat; /* state of contents of pcb_xregs */ 51*7c478bd9Sstevel@tonic-gate struct rwindow pcb_xregs; /* locals+ins fetched/set via /proc */ 52*7c478bd9Sstevel@tonic-gate int pcb_step; /* used while single-stepping */ 53*7c478bd9Sstevel@tonic-gate caddr_t pcb_tracepc; /* used while single-stepping */ 54*7c478bd9Sstevel@tonic-gate } pcb_t; 55*7c478bd9Sstevel@tonic-gate #endif /* ! _ASM */ 56*7c478bd9Sstevel@tonic-gate 57*7c478bd9Sstevel@tonic-gate /* pcb_flags */ 58*7c478bd9Sstevel@tonic-gate #define INSTR_VALID 0x02 /* value in pcb_instr is valid (/proc) */ 59*7c478bd9Sstevel@tonic-gate #define NORMAL_STEP 0x04 /* normal debugger requested single-step */ 60*7c478bd9Sstevel@tonic-gate #define WATCH_STEP 0x08 /* single-stepping in watchpoint emulation */ 61*7c478bd9Sstevel@tonic-gate #define CPC_OVERFLOW 0x10 /* performance counters overflowed */ 62*7c478bd9Sstevel@tonic-gate #define ASYNC_HWERR 0x20 /* asynchronous h/w error (e.g. parity error) */ 63*7c478bd9Sstevel@tonic-gate #define ASYNC_BERR 0x40 /* asynchronous bus error */ 64*7c478bd9Sstevel@tonic-gate #define ASYNC_BTO 0x80 /* asynchronous bus timeout */ 65*7c478bd9Sstevel@tonic-gate #define ASYNC_MOD_ILL 0x100 /* async module error w/ illegal instr/cycle */ 66*7c478bd9Sstevel@tonic-gate #define ASYNC_MOD_SEGV 0x200 /* async module error w/ address violation */ 67*7c478bd9Sstevel@tonic-gate #define ASYNC_ERR (ASYNC_HWERR | ASYNC_BERR | ASYNC_BTO | \ 68*7c478bd9Sstevel@tonic-gate ASYNC_MOD_ILL | ASYNC_MOD_SEGV) 69*7c478bd9Sstevel@tonic-gate 70*7c478bd9Sstevel@tonic-gate /* pcb_step */ 71*7c478bd9Sstevel@tonic-gate #define STEP_NONE 0 /* no single step */ 72*7c478bd9Sstevel@tonic-gate #define STEP_REQUESTED 1 /* arrange to single-step the lwp */ 73*7c478bd9Sstevel@tonic-gate #define STEP_ACTIVE 2 /* actively patching addr, set active flag */ 74*7c478bd9Sstevel@tonic-gate #define STEP_WASACTIVE 3 /* wrap up after taking single-step fault */ 75*7c478bd9Sstevel@tonic-gate 76*7c478bd9Sstevel@tonic-gate #ifdef __cplusplus 77*7c478bd9Sstevel@tonic-gate } 78*7c478bd9Sstevel@tonic-gate #endif 79*7c478bd9Sstevel@tonic-gate 80*7c478bd9Sstevel@tonic-gate #endif /* _SYS_PCB_H */ 81