1*7c478bd9Sstevel@tonic-gate /* 2*7c478bd9Sstevel@tonic-gate * CDDL HEADER START 3*7c478bd9Sstevel@tonic-gate * 4*7c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5*7c478bd9Sstevel@tonic-gate * Common Development and Distribution License, Version 1.0 only 6*7c478bd9Sstevel@tonic-gate * (the "License"). You may not use this file except in compliance 7*7c478bd9Sstevel@tonic-gate * with the License. 8*7c478bd9Sstevel@tonic-gate * 9*7c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 10*7c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 11*7c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 12*7c478bd9Sstevel@tonic-gate * and limitations under the License. 13*7c478bd9Sstevel@tonic-gate * 14*7c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 15*7c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 16*7c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 17*7c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 18*7c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 19*7c478bd9Sstevel@tonic-gate * 20*7c478bd9Sstevel@tonic-gate * CDDL HEADER END 21*7c478bd9Sstevel@tonic-gate */ 22*7c478bd9Sstevel@tonic-gate /* 23*7c478bd9Sstevel@tonic-gate * Copyright 2005 Sun Microsystems, Inc. All rights reserved. 24*7c478bd9Sstevel@tonic-gate * Use is subject to license terms. 25*7c478bd9Sstevel@tonic-gate */ 26*7c478bd9Sstevel@tonic-gate 27*7c478bd9Sstevel@tonic-gate #ifndef _SYS_MACHASI_H 28*7c478bd9Sstevel@tonic-gate #define _SYS_MACHASI_H 29*7c478bd9Sstevel@tonic-gate 30*7c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 31*7c478bd9Sstevel@tonic-gate 32*7c478bd9Sstevel@tonic-gate /* 33*7c478bd9Sstevel@tonic-gate * alternate address space identifiers 34*7c478bd9Sstevel@tonic-gate * 35*7c478bd9Sstevel@tonic-gate * 0x00 - 0x2F are privileged 36*7c478bd9Sstevel@tonic-gate * 0x30 - 0x7f are hyperprivileged 37*7c478bd9Sstevel@tonic-gate * 0x80 - 0xFF can be used by users 38*7c478bd9Sstevel@tonic-gate */ 39*7c478bd9Sstevel@tonic-gate 40*7c478bd9Sstevel@tonic-gate /* 41*7c478bd9Sstevel@tonic-gate * ASIs specific to sun4v compliant processors. 42*7c478bd9Sstevel@tonic-gate */ 43*7c478bd9Sstevel@tonic-gate 44*7c478bd9Sstevel@tonic-gate #ifdef __cplusplus 45*7c478bd9Sstevel@tonic-gate extern "C" { 46*7c478bd9Sstevel@tonic-gate #endif 47*7c478bd9Sstevel@tonic-gate 48*7c478bd9Sstevel@tonic-gate #define ASI_BLK_AIUP 0x16 /* block as if user primary */ 49*7c478bd9Sstevel@tonic-gate #define ASI_BLK_AIUS 0x17 /* block as if user secondary */ 50*7c478bd9Sstevel@tonic-gate #define ASI_BLK_AIUPL 0x1E /* block as if user primary little */ 51*7c478bd9Sstevel@tonic-gate #define ASI_BLK_AIUSL 0x1F /* block as if user secondary little */ 52*7c478bd9Sstevel@tonic-gate 53*7c478bd9Sstevel@tonic-gate #define ASI_NQUAD_LD 0x24 /* 128-bit atomic load */ 54*7c478bd9Sstevel@tonic-gate #define ASI_NQUAD_LD_L 0x2C /* 128-bit atomic load little */ 55*7c478bd9Sstevel@tonic-gate #define ASI_QUAD_LDD_PHYS 0x26 /* 128-bit physical atomic load */ 56*7c478bd9Sstevel@tonic-gate #define ASI_QUAD_LDD_PHYS_L 0x2E /* 128-bit phys. atomic load little */ 57*7c478bd9Sstevel@tonic-gate 58*7c478bd9Sstevel@tonic-gate #define ASI_SCRATCHPAD 0x20 /* sun4v scratch pad registers ASI */ 59*7c478bd9Sstevel@tonic-gate #define ASI_MMU 0x21 /* sun4v ctx register ASI */ 60*7c478bd9Sstevel@tonic-gate #define ASI_MMU_CTX ASI_MMU 61*7c478bd9Sstevel@tonic-gate 62*7c478bd9Sstevel@tonic-gate #define ASI_QUEUE 0x25 63*7c478bd9Sstevel@tonic-gate 64*7c478bd9Sstevel@tonic-gate /* 65*7c478bd9Sstevel@tonic-gate * MMU fault status area (see sys/hypervisor_api.h for layout) 66*7c478bd9Sstevel@tonic-gate */ 67*7c478bd9Sstevel@tonic-gate #define MMU_FAULT_STATUS_AREA(REG) \ 68*7c478bd9Sstevel@tonic-gate ldxa [%g0]ASI_SCRATCHPAD, REG 69*7c478bd9Sstevel@tonic-gate 70*7c478bd9Sstevel@tonic-gate /* 71*7c478bd9Sstevel@tonic-gate * Scratch pad registers 72*7c478bd9Sstevel@tonic-gate * (0x0 through 0x18 guaranteed fast, rest may be slow) 73*7c478bd9Sstevel@tonic-gate */ 74*7c478bd9Sstevel@tonic-gate #define SCRATCHPAD_MMUMISSAREA 0x0 /* Shared with OBP - set by OBP */ 75*7c478bd9Sstevel@tonic-gate #define SCRATCHPAD_CPUID 0x8 /* Shared with OBP - set by HV */ 76*7c478bd9Sstevel@tonic-gate #define SCRATCHPAD_UTSBREG1 0x10 77*7c478bd9Sstevel@tonic-gate #define SCRATCHPAD_UTSBREG2 0x18 78*7c478bd9Sstevel@tonic-gate /* 0x20 & 0x28 HV only */ 79*7c478bd9Sstevel@tonic-gate #define SCRATCHPAD_UNUSED1 0x30 80*7c478bd9Sstevel@tonic-gate #define SCRATCHPAD_UNUSED2 0x38 /* reserved for OBP */ 81*7c478bd9Sstevel@tonic-gate 82*7c478bd9Sstevel@tonic-gate /* 83*7c478bd9Sstevel@tonic-gate * Ancillary state registers, for asrset_t 84*7c478bd9Sstevel@tonic-gate */ 85*7c478bd9Sstevel@tonic-gate #define ASR_GSR (3) 86*7c478bd9Sstevel@tonic-gate 87*7c478bd9Sstevel@tonic-gate #ifdef __cplusplus 88*7c478bd9Sstevel@tonic-gate } 89*7c478bd9Sstevel@tonic-gate #endif 90*7c478bd9Sstevel@tonic-gate 91*7c478bd9Sstevel@tonic-gate #endif /* _SYS_MACHASI_H */ 92