17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 51ae08745Sheppo * Common Development and Distribution License (the "License"). 61ae08745Sheppo * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 22575a7426Spt157919 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #include <sys/errno.h> 277c478bd9Sstevel@tonic-gate #include <sys/types.h> 287c478bd9Sstevel@tonic-gate #include <sys/param.h> 297c478bd9Sstevel@tonic-gate #include <sys/cpu.h> 307c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 317c478bd9Sstevel@tonic-gate #include <sys/clock.h> 327c478bd9Sstevel@tonic-gate #include <sys/promif.h> 337c478bd9Sstevel@tonic-gate #include <sys/promimpl.h> 347c478bd9Sstevel@tonic-gate #include <sys/systm.h> 357c478bd9Sstevel@tonic-gate #include <sys/machsystm.h> 367c478bd9Sstevel@tonic-gate #include <sys/debug.h> 377c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 387c478bd9Sstevel@tonic-gate #include <sys/modctl.h> 397c478bd9Sstevel@tonic-gate #include <sys/cpu_module.h> 407c478bd9Sstevel@tonic-gate #include <sys/kobj.h> 417c478bd9Sstevel@tonic-gate #include <sys/cmp.h> 427c478bd9Sstevel@tonic-gate #include <sys/async.h> 437c478bd9Sstevel@tonic-gate #include <vm/page.h> 44*2f0fcb93SJason Beloro #include <vm/vm_dep.h> 451ae08745Sheppo #include <vm/hat_sfmmu.h> 461ae08745Sheppo #include <sys/sysmacros.h> 471ae08745Sheppo #include <sys/mach_descrip.h> 481ae08745Sheppo #include <sys/mdesc.h> 491ae08745Sheppo #include <sys/archsystm.h> 501ae08745Sheppo #include <sys/error.h> 511ae08745Sheppo #include <sys/mmu.h> 521ae08745Sheppo #include <sys/bitmap.h> 534bac2208Snarayan #include <sys/intreg.h> 547c478bd9Sstevel@tonic-gate 557c478bd9Sstevel@tonic-gate struct cpu_node cpunodes[NCPU]; 567c478bd9Sstevel@tonic-gate 571ae08745Sheppo uint64_t cpu_q_entries; 581ae08745Sheppo uint64_t dev_q_entries; 591ae08745Sheppo uint64_t cpu_rq_entries; 601ae08745Sheppo uint64_t cpu_nrq_entries; 61aaa10e67Sha137994 uint64_t ncpu_guest_max; 621ae08745Sheppo 631ae08745Sheppo void fill_cpu(md_t *, mde_cookie_t); 641ae08745Sheppo 651ae08745Sheppo static uint64_t get_mmu_ctx_bits(md_t *, mde_cookie_t); 6605d3dc4bSpaulsan static uint64_t get_mmu_tsbs(md_t *, mde_cookie_t); 6705d3dc4bSpaulsan static uint64_t get_mmu_shcontexts(md_t *, mde_cookie_t); 681ae08745Sheppo static uint64_t get_cpu_pagesizes(md_t *, mde_cookie_t); 691ae08745Sheppo static char *construct_isalist(md_t *, mde_cookie_t, char **); 704bac2208Snarayan static void init_md_broken(md_t *, mde_cookie_t *); 711ae08745Sheppo static int get_l2_cache_info(md_t *, mde_cookie_t, uint64_t *, uint64_t *, 721ae08745Sheppo uint64_t *); 73*2f0fcb93SJason Beloro static void get_hwcaps(md_t *, mde_cookie_t); 741ae08745Sheppo static void get_q_sizes(md_t *, mde_cookie_t); 751ae08745Sheppo static void get_va_bits(md_t *, mde_cookie_t); 761ae08745Sheppo static size_t get_ra_limit(md_t *); 77575a7426Spt157919 static int get_l2_cache_node_count(md_t *); 78*2f0fcb93SJason Beloro static unsigned long names2bits(char *tokens, size_t tokenslen, 79*2f0fcb93SJason Beloro char *bit_formatter, char *warning); 807c478bd9Sstevel@tonic-gate 817c478bd9Sstevel@tonic-gate uint64_t system_clock_freq; 827c478bd9Sstevel@tonic-gate uint_t niommu_tsbs = 0; 837c478bd9Sstevel@tonic-gate 84575a7426Spt157919 static int n_l2_caches = 0; 85575a7426Spt157919 86fedab560Sae112802 /* prevent compilation with VAC defined */ 87fedab560Sae112802 #ifdef VAC 88fedab560Sae112802 #error "The sun4v architecture does not support VAC" 89fedab560Sae112802 #endif 90fedab560Sae112802 91fedab560Sae112802 #define S_VAC_SIZE MMU_PAGESIZE 92fedab560Sae112802 #define S_VAC_SHIFT MMU_PAGESHIFT 93fedab560Sae112802 94fedab560Sae112802 int vac_size = S_VAC_SIZE; 95fedab560Sae112802 uint_t vac_mask = MMU_PAGEMASK & (S_VAC_SIZE - 1); 96fedab560Sae112802 int vac_shift = S_VAC_SHIFT; 97fedab560Sae112802 uintptr_t shm_alignment = S_VAC_SIZE; 98fedab560Sae112802 997c478bd9Sstevel@tonic-gate void 1007c478bd9Sstevel@tonic-gate map_wellknown_devices() 1017c478bd9Sstevel@tonic-gate { 1021ae08745Sheppo } 1031ae08745Sheppo 1047c478bd9Sstevel@tonic-gate void 1051ae08745Sheppo fill_cpu(md_t *mdp, mde_cookie_t cpuc) 1067c478bd9Sstevel@tonic-gate { 1077c478bd9Sstevel@tonic-gate struct cpu_node *cpunode; 1081ae08745Sheppo uint64_t cpuid; 1091ae08745Sheppo uint64_t clk_freq; 1101ae08745Sheppo char *namebuf; 1117c478bd9Sstevel@tonic-gate char *namebufp; 1121ae08745Sheppo int namelen; 1131ae08745Sheppo uint64_t associativity = 0, linesize = 0, size = 0; 1147c478bd9Sstevel@tonic-gate 1151ae08745Sheppo if (md_get_prop_val(mdp, cpuc, "id", &cpuid)) { 1161ae08745Sheppo return; 1177c478bd9Sstevel@tonic-gate } 1187c478bd9Sstevel@tonic-gate 1194bac2208Snarayan /* All out-of-range cpus will be stopped later. */ 1201ae08745Sheppo if (cpuid >= NCPU) { 1211ae08745Sheppo cmn_err(CE_CONT, "fill_cpu: out of range cpuid %ld - " 1224bac2208Snarayan "cpu excluded from configuration\n", cpuid); 1231ae08745Sheppo 1247c478bd9Sstevel@tonic-gate return; 1257c478bd9Sstevel@tonic-gate } 1267c478bd9Sstevel@tonic-gate 1277c478bd9Sstevel@tonic-gate cpunode = &cpunodes[cpuid]; 1281ae08745Sheppo cpunode->cpuid = (int)cpuid; 1297c478bd9Sstevel@tonic-gate cpunode->device_id = cpuid; 1307c478bd9Sstevel@tonic-gate 1311ae08745Sheppo if (sizeof (cpunode->fru_fmri) > strlen(CPU_FRU_FMRI)) 1321ae08745Sheppo (void) strcpy(cpunode->fru_fmri, CPU_FRU_FMRI); 1331ae08745Sheppo 1341ae08745Sheppo if (md_get_prop_data(mdp, cpuc, 1351ae08745Sheppo "compatible", (uint8_t **)&namebuf, &namelen)) { 1361ae08745Sheppo cmn_err(CE_PANIC, "fill_cpu: Cannot read compatible " 1371ae08745Sheppo "property"); 1381ae08745Sheppo } 1397c478bd9Sstevel@tonic-gate namebufp = namebuf; 1407c478bd9Sstevel@tonic-gate if (strncmp(namebufp, "SUNW,", 5) == 0) 1417c478bd9Sstevel@tonic-gate namebufp += 5; 1421ae08745Sheppo if (strlen(namebufp) > sizeof (cpunode->name)) 1431ae08745Sheppo cmn_err(CE_PANIC, "Compatible property too big to " 1441ae08745Sheppo "fit into the cpunode name buffer"); 1457c478bd9Sstevel@tonic-gate (void) strcpy(cpunode->name, namebufp); 1467c478bd9Sstevel@tonic-gate 1471ae08745Sheppo if (md_get_prop_val(mdp, cpuc, 1481ae08745Sheppo "clock-frequency", &clk_freq)) { 1497c478bd9Sstevel@tonic-gate clk_freq = 0; 1507c478bd9Sstevel@tonic-gate } 1517c478bd9Sstevel@tonic-gate cpunode->clock_freq = clk_freq; 1527c478bd9Sstevel@tonic-gate 1537c478bd9Sstevel@tonic-gate ASSERT(cpunode->clock_freq != 0); 1547c478bd9Sstevel@tonic-gate /* 1557c478bd9Sstevel@tonic-gate * Compute scaling factor based on rate of %tick. This is used 1567c478bd9Sstevel@tonic-gate * to convert from ticks derived from %tick to nanoseconds. See 1577c478bd9Sstevel@tonic-gate * comment in sun4u/sys/clock.h for details. 1587c478bd9Sstevel@tonic-gate */ 1597c478bd9Sstevel@tonic-gate cpunode->tick_nsec_scale = (uint_t)(((uint64_t)NANOSEC << 1607c478bd9Sstevel@tonic-gate (32 - TICK_NSEC_SHIFT)) / cpunode->clock_freq); 1617c478bd9Sstevel@tonic-gate 1621ae08745Sheppo /* 1631ae08745Sheppo * The nodeid is not used in sun4v at all. Setting it 1641ae08745Sheppo * to positive value to make starting of slave CPUs 1651ae08745Sheppo * code happy. 1661ae08745Sheppo */ 1671ae08745Sheppo cpunode->nodeid = cpuid + 1; 1687c478bd9Sstevel@tonic-gate 1697c478bd9Sstevel@tonic-gate /* 1701ae08745Sheppo * Obtain the L2 cache information from MD. 1711ae08745Sheppo * If "Cache" node exists, then set L2 cache properties 1721ae08745Sheppo * as read from MD. 1731ae08745Sheppo * If node does not exists, then set the L2 cache properties 1741ae08745Sheppo * in individual CPU module. 1757c478bd9Sstevel@tonic-gate */ 1761ae08745Sheppo if ((!get_l2_cache_info(mdp, cpuc, 1771ae08745Sheppo &associativity, &size, &linesize)) || 1781ae08745Sheppo associativity == 0 || size == 0 || linesize == 0) { 1797c478bd9Sstevel@tonic-gate cpu_fiximp(cpunode); 1801ae08745Sheppo } else { 1811ae08745Sheppo /* 1821ae08745Sheppo * Do not expect L2 cache properties to be bigger 1831ae08745Sheppo * than 32-bit quantity. 1841ae08745Sheppo */ 1851ae08745Sheppo cpunode->ecache_associativity = (int)associativity; 1861ae08745Sheppo cpunode->ecache_size = (int)size; 1871ae08745Sheppo cpunode->ecache_linesize = (int)linesize; 1887c478bd9Sstevel@tonic-gate } 1897c478bd9Sstevel@tonic-gate 1901ae08745Sheppo cpunode->ecache_setsize = 1911ae08745Sheppo cpunode->ecache_size / cpunode->ecache_associativity; 1927c478bd9Sstevel@tonic-gate 1937c478bd9Sstevel@tonic-gate /* 19459ac0c16Sdavemq * Initialize the mapping for exec unit, chip and core. 1951ae08745Sheppo */ 1961ae08745Sheppo cpunode->exec_unit_mapping = NO_EU_MAPPING_FOUND; 19759ac0c16Sdavemq cpunode->l2_cache_mapping = NO_MAPPING_FOUND; 19859ac0c16Sdavemq cpunode->core_mapping = NO_CORE_MAPPING_FOUND; 1991ae08745Sheppo 2001ae08745Sheppo if (ecache_setsize == 0) 2011ae08745Sheppo ecache_setsize = cpunode->ecache_setsize; 2021ae08745Sheppo if (ecache_alignsize == 0) 2031ae08745Sheppo ecache_alignsize = cpunode->ecache_linesize; 2041ae08745Sheppo 2051ae08745Sheppo } 2061ae08745Sheppo 2071ae08745Sheppo void 2081ae08745Sheppo empty_cpu(int cpuid) 2091ae08745Sheppo { 2101ae08745Sheppo bzero(&cpunodes[cpuid], sizeof (struct cpu_node)); 2111ae08745Sheppo } 2121ae08745Sheppo 21359ac0c16Sdavemq /* 21459ac0c16Sdavemq * Use L2 cache node to derive the chip mapping. 21559ac0c16Sdavemq */ 21659ac0c16Sdavemq void 21759ac0c16Sdavemq setup_chip_mappings(md_t *mdp) 21859ac0c16Sdavemq { 219*2f0fcb93SJason Beloro int ncache, ncpu; 22059ac0c16Sdavemq mde_cookie_t *node, *cachelist; 22159ac0c16Sdavemq int i, j; 22259ac0c16Sdavemq processorid_t cpuid; 22359ac0c16Sdavemq int idx = 0; 22459ac0c16Sdavemq 22559ac0c16Sdavemq ncache = md_alloc_scan_dag(mdp, md_root_node(mdp), "cache", 22659ac0c16Sdavemq "fwd", &cachelist); 22759ac0c16Sdavemq 22859ac0c16Sdavemq /* 22959ac0c16Sdavemq * The "cache" node is optional in MD, therefore ncaches can be 0. 23059ac0c16Sdavemq */ 23159ac0c16Sdavemq if (ncache < 1) { 23259ac0c16Sdavemq return; 23359ac0c16Sdavemq } 23459ac0c16Sdavemq 23559ac0c16Sdavemq for (i = 0; i < ncache; i++) { 23659ac0c16Sdavemq uint64_t cache_level; 23759ac0c16Sdavemq uint64_t lcpuid; 23859ac0c16Sdavemq 23959ac0c16Sdavemq if (md_get_prop_val(mdp, cachelist[i], "level", &cache_level)) 24059ac0c16Sdavemq continue; 24159ac0c16Sdavemq 24259ac0c16Sdavemq if (cache_level != 2) 24359ac0c16Sdavemq continue; 24459ac0c16Sdavemq 24559ac0c16Sdavemq /* 24659ac0c16Sdavemq * Found a l2 cache node. Find out the cpu nodes it 24759ac0c16Sdavemq * points to. 24859ac0c16Sdavemq */ 24959ac0c16Sdavemq ncpu = md_alloc_scan_dag(mdp, cachelist[i], "cpu", 25059ac0c16Sdavemq "back", &node); 25159ac0c16Sdavemq 25259ac0c16Sdavemq if (ncpu < 1) 25359ac0c16Sdavemq continue; 25459ac0c16Sdavemq 25559ac0c16Sdavemq for (j = 0; j < ncpu; j++) { 25659ac0c16Sdavemq if (md_get_prop_val(mdp, node[j], "id", &lcpuid)) 25759ac0c16Sdavemq continue; 25859ac0c16Sdavemq if (lcpuid >= NCPU) 25959ac0c16Sdavemq continue; 26059ac0c16Sdavemq cpuid = (processorid_t)lcpuid; 26159ac0c16Sdavemq cpunodes[cpuid].l2_cache_mapping = idx; 26259ac0c16Sdavemq } 26359ac0c16Sdavemq md_free_scan_dag(mdp, &node); 26459ac0c16Sdavemq 26559ac0c16Sdavemq idx++; 26659ac0c16Sdavemq } 26759ac0c16Sdavemq 26859ac0c16Sdavemq md_free_scan_dag(mdp, &cachelist); 26959ac0c16Sdavemq } 27059ac0c16Sdavemq 2711ae08745Sheppo void 2721ae08745Sheppo setup_exec_unit_mappings(md_t *mdp) 2731ae08745Sheppo { 274*2f0fcb93SJason Beloro int num, num_eunits; 2751ae08745Sheppo mde_cookie_t cpus_node; 2761ae08745Sheppo mde_cookie_t *node, *eunit; 2771ae08745Sheppo int idx, i, j; 2781ae08745Sheppo processorid_t cpuid; 2791ae08745Sheppo char *eunit_name = broken_md_flag ? "exec_unit" : "exec-unit"; 280fb2f18f8Sesaxe enum eu_type { INTEGER, FPU } etype; 2811ae08745Sheppo 2821ae08745Sheppo /* 2831ae08745Sheppo * Find the cpu integer exec units - and 2841ae08745Sheppo * setup the mappings appropriately. 2851ae08745Sheppo */ 2861ae08745Sheppo num = md_alloc_scan_dag(mdp, md_root_node(mdp), "cpus", "fwd", &node); 2871ae08745Sheppo if (num < 1) 2884bac2208Snarayan cmn_err(CE_PANIC, "No cpus node in machine description"); 2891ae08745Sheppo if (num > 1) 2901ae08745Sheppo cmn_err(CE_PANIC, "More than 1 cpus node in machine" 2911ae08745Sheppo " description"); 2921ae08745Sheppo 2931ae08745Sheppo cpus_node = node[0]; 2941ae08745Sheppo md_free_scan_dag(mdp, &node); 2951ae08745Sheppo 2961ae08745Sheppo num_eunits = md_alloc_scan_dag(mdp, cpus_node, eunit_name, 2971ae08745Sheppo "fwd", &eunit); 2981ae08745Sheppo if (num_eunits > 0) { 299fb2f18f8Sesaxe char *int_str = broken_md_flag ? "int" : "integer"; 300fb2f18f8Sesaxe char *fpu_str = "fp"; 3011ae08745Sheppo 3021ae08745Sheppo /* Spin through and find all the integer exec units */ 3031ae08745Sheppo for (i = 0; i < num_eunits; i++) { 3041ae08745Sheppo char *p; 3051ae08745Sheppo char *val; 3061ae08745Sheppo int vallen; 3071ae08745Sheppo uint64_t lcpuid; 3081ae08745Sheppo 3091ae08745Sheppo /* ignore nodes with no type */ 3101ae08745Sheppo if (md_get_prop_data(mdp, eunit[i], "type", 311ad8d2eb8Szx151605 (uint8_t **)&val, &vallen)) 312ad8d2eb8Szx151605 continue; 3131ae08745Sheppo 3141ae08745Sheppo for (p = val; *p != '\0'; p += strlen(p) + 1) { 315fb2f18f8Sesaxe if (strcmp(p, int_str) == 0) { 316fb2f18f8Sesaxe etype = INTEGER; 3171ae08745Sheppo goto found; 3181ae08745Sheppo } 319fb2f18f8Sesaxe if (strcmp(p, fpu_str) == 0) { 320fb2f18f8Sesaxe etype = FPU; 321fb2f18f8Sesaxe goto found; 322fb2f18f8Sesaxe } 323fb2f18f8Sesaxe } 3241ae08745Sheppo 3251ae08745Sheppo continue; 3261ae08745Sheppo found: 3271ae08745Sheppo idx = NCPU + i; 3281ae08745Sheppo /* 3291ae08745Sheppo * find the cpus attached to this EU and 3301ae08745Sheppo * update their mapping indices 3311ae08745Sheppo */ 3321ae08745Sheppo num = md_alloc_scan_dag(mdp, eunit[i], "cpu", 3331ae08745Sheppo "back", &node); 3341ae08745Sheppo 3351ae08745Sheppo if (num < 1) 3361ae08745Sheppo cmn_err(CE_PANIC, "exec-unit node in MD" 3371ae08745Sheppo " not attached to a cpu node"); 3381ae08745Sheppo 3391ae08745Sheppo for (j = 0; j < num; j++) { 3401ae08745Sheppo if (md_get_prop_val(mdp, node[j], "id", 3411ae08745Sheppo &lcpuid)) 3421ae08745Sheppo continue; 3431ae08745Sheppo if (lcpuid >= NCPU) 3441ae08745Sheppo continue; 3451ae08745Sheppo cpuid = (processorid_t)lcpuid; 346fb2f18f8Sesaxe switch (etype) { 347fb2f18f8Sesaxe case INTEGER: 3481ae08745Sheppo cpunodes[cpuid].exec_unit_mapping = idx; 349fb2f18f8Sesaxe break; 350fb2f18f8Sesaxe case FPU: 351fb2f18f8Sesaxe cpunodes[cpuid].fpu_mapping = idx; 352fb2f18f8Sesaxe break; 353fb2f18f8Sesaxe } 3541ae08745Sheppo } 3551ae08745Sheppo md_free_scan_dag(mdp, &node); 3561ae08745Sheppo } 3571ae08745Sheppo md_free_scan_dag(mdp, &eunit); 3581ae08745Sheppo } 3591ae08745Sheppo } 3601ae08745Sheppo 3611ae08745Sheppo /* 362*2f0fcb93SJason Beloro * Setup instruction cache coherency. The "memory-coherent" property 363*2f0fcb93SJason Beloro * is optional. Default for Icache_coherency is 1 (I$ is coherent). 364*2f0fcb93SJason Beloro * If we find an Icache with coherency == 0, then enable non-coherent 365*2f0fcb93SJason Beloro * Icache support. 366*2f0fcb93SJason Beloro */ 367*2f0fcb93SJason Beloro void 368*2f0fcb93SJason Beloro setup_icache_coherency(md_t *mdp) 369*2f0fcb93SJason Beloro { 370*2f0fcb93SJason Beloro int ncache; 371*2f0fcb93SJason Beloro mde_cookie_t *cachelist; 372*2f0fcb93SJason Beloro int i; 373*2f0fcb93SJason Beloro 374*2f0fcb93SJason Beloro ncache = md_alloc_scan_dag(mdp, md_root_node(mdp), "cache", 375*2f0fcb93SJason Beloro "fwd", &cachelist); 376*2f0fcb93SJason Beloro 377*2f0fcb93SJason Beloro /* 378*2f0fcb93SJason Beloro * The "cache" node is optional in MD, therefore ncaches can be 0. 379*2f0fcb93SJason Beloro */ 380*2f0fcb93SJason Beloro if (ncache < 1) { 381*2f0fcb93SJason Beloro return; 382*2f0fcb93SJason Beloro } 383*2f0fcb93SJason Beloro 384*2f0fcb93SJason Beloro for (i = 0; i < ncache; i++) { 385*2f0fcb93SJason Beloro uint64_t cache_level; 386*2f0fcb93SJason Beloro uint64_t memory_coherent; 387*2f0fcb93SJason Beloro uint8_t *type; 388*2f0fcb93SJason Beloro int typelen; 389*2f0fcb93SJason Beloro 390*2f0fcb93SJason Beloro if (md_get_prop_val(mdp, cachelist[i], "level", 391*2f0fcb93SJason Beloro &cache_level)) 392*2f0fcb93SJason Beloro continue; 393*2f0fcb93SJason Beloro 394*2f0fcb93SJason Beloro if (cache_level != 1) 395*2f0fcb93SJason Beloro continue; 396*2f0fcb93SJason Beloro 397*2f0fcb93SJason Beloro if (md_get_prop_data(mdp, cachelist[i], "type", 398*2f0fcb93SJason Beloro &type, &typelen)) 399*2f0fcb93SJason Beloro continue; 400*2f0fcb93SJason Beloro 401*2f0fcb93SJason Beloro if (strcmp((char *)type, "instn") != 0) 402*2f0fcb93SJason Beloro continue; 403*2f0fcb93SJason Beloro 404*2f0fcb93SJason Beloro if (md_get_prop_val(mdp, cachelist[i], "memory-coherent", 405*2f0fcb93SJason Beloro &memory_coherent)) 406*2f0fcb93SJason Beloro continue; 407*2f0fcb93SJason Beloro 408*2f0fcb93SJason Beloro if (memory_coherent != 0) 409*2f0fcb93SJason Beloro continue; 410*2f0fcb93SJason Beloro 411*2f0fcb93SJason Beloro mach_setup_icache(memory_coherent); 412*2f0fcb93SJason Beloro break; 413*2f0fcb93SJason Beloro } 414*2f0fcb93SJason Beloro 415*2f0fcb93SJason Beloro md_free_scan_dag(mdp, &cachelist); 416*2f0fcb93SJason Beloro } 417*2f0fcb93SJason Beloro 418*2f0fcb93SJason Beloro /* 4191ae08745Sheppo * All the common setup of sun4v CPU modules is done by this routine. 4201ae08745Sheppo */ 4211ae08745Sheppo void 4221ae08745Sheppo cpu_setup_common(char **cpu_module_isa_set) 4231ae08745Sheppo { 4241ae08745Sheppo extern int mmu_exported_pagesize_mask; 4251ae08745Sheppo int nocpus, i; 4261ae08745Sheppo size_t ra_limit; 4271ae08745Sheppo mde_cookie_t *cpulist; 4281ae08745Sheppo md_t *mdp; 4291ae08745Sheppo 4301ae08745Sheppo if ((mdp = md_get_handle()) == NULL) 4311ae08745Sheppo cmn_err(CE_PANIC, "Unable to initialize machine description"); 4321ae08745Sheppo 43306fb6a36Sdv142724 boot_ncpus = nocpus = md_alloc_scan_dag(mdp, 4341ae08745Sheppo md_root_node(mdp), "cpu", "fwd", &cpulist); 4351ae08745Sheppo if (nocpus < 1) { 4361ae08745Sheppo cmn_err(CE_PANIC, "cpu_common_setup: cpulist allocation " 4371ae08745Sheppo "failed or incorrect number of CPUs in MD"); 4381ae08745Sheppo } 4391ae08745Sheppo 4404bac2208Snarayan init_md_broken(mdp, cpulist); 4414bac2208Snarayan 4421ae08745Sheppo if (use_page_coloring) { 4431ae08745Sheppo do_pg_coloring = 1; 4441ae08745Sheppo } 4451ae08745Sheppo 4461ae08745Sheppo /* 4471e2e7a75Shuah * Get the valid mmu page sizes mask, Q sizes and isalist/r 4481ae08745Sheppo * from the MD for the first available CPU in cpulist. 4491e2e7a75Shuah * 4501e2e7a75Shuah * Do not expect the MMU page sizes mask to be more than 32-bit. 4511ae08745Sheppo */ 4521ae08745Sheppo mmu_exported_pagesize_mask = (int)get_cpu_pagesizes(mdp, cpulist[0]); 4531ae08745Sheppo 45405d3dc4bSpaulsan /* 45505d3dc4bSpaulsan * Get the number of contexts and tsbs supported. 45605d3dc4bSpaulsan */ 45705d3dc4bSpaulsan if (get_mmu_shcontexts(mdp, cpulist[0]) >= MIN_NSHCONTEXTS && 45805d3dc4bSpaulsan get_mmu_tsbs(mdp, cpulist[0]) >= MIN_NTSBS) { 45905d3dc4bSpaulsan shctx_on = 1; 46005d3dc4bSpaulsan } 46105d3dc4bSpaulsan 4621ae08745Sheppo for (i = 0; i < nocpus; i++) 4631ae08745Sheppo fill_cpu(mdp, cpulist[i]); 4641ae08745Sheppo 465575a7426Spt157919 /* setup l2 cache count. */ 466575a7426Spt157919 n_l2_caches = get_l2_cache_node_count(mdp); 467575a7426Spt157919 46859ac0c16Sdavemq setup_chip_mappings(mdp); 4691ae08745Sheppo setup_exec_unit_mappings(mdp); 470*2f0fcb93SJason Beloro setup_icache_coherency(mdp); 4711ae08745Sheppo 4721ae08745Sheppo /* 4731ae08745Sheppo * If MD is broken then append the passed ISA set, 4741ae08745Sheppo * otherwise trust the MD. 4751ae08745Sheppo */ 4761ae08745Sheppo 4771ae08745Sheppo if (broken_md_flag) 4781ae08745Sheppo isa_list = construct_isalist(mdp, cpulist[0], 4791ae08745Sheppo cpu_module_isa_set); 4801ae08745Sheppo else 4811ae08745Sheppo isa_list = construct_isalist(mdp, cpulist[0], NULL); 4821ae08745Sheppo 483*2f0fcb93SJason Beloro get_hwcaps(mdp, cpulist[0]); 4841ae08745Sheppo get_q_sizes(mdp, cpulist[0]); 4851ae08745Sheppo get_va_bits(mdp, cpulist[0]); 4861ae08745Sheppo 4871ae08745Sheppo /* 4881ae08745Sheppo * ra_limit is the highest real address in the machine. 4891ae08745Sheppo */ 4901ae08745Sheppo ra_limit = get_ra_limit(mdp); 4911ae08745Sheppo 4921ae08745Sheppo md_free_scan_dag(mdp, &cpulist); 4931ae08745Sheppo 4941ae08745Sheppo (void) md_fini_handle(mdp); 4951ae08745Sheppo 4961ae08745Sheppo /* 4971ae08745Sheppo * Block stores invalidate all pages of the d$ so pagecopy 4981ae08745Sheppo * et. al. do not need virtual translations with virtual 4991ae08745Sheppo * coloring taken into consideration. 5001ae08745Sheppo */ 5011ae08745Sheppo pp_consistent_coloring = 0; 5021ae08745Sheppo 5031ae08745Sheppo /* 5041ae08745Sheppo * The kpm mapping window. 5051ae08745Sheppo * kpm_size: 5061ae08745Sheppo * The size of a single kpm range. 5071ae08745Sheppo * The overall size will be: kpm_size * vac_colors. 5081ae08745Sheppo * kpm_vbase: 5091ae08745Sheppo * The virtual start address of the kpm range within the kernel 5101ae08745Sheppo * virtual address space. kpm_vbase has to be kpm_size aligned. 5111ae08745Sheppo */ 5121ae08745Sheppo 5131ae08745Sheppo /* 5141ae08745Sheppo * Make kpm_vbase, kpm_size aligned to kpm_size_shift. 5151ae08745Sheppo * To do this find the nearest power of 2 size that the 5161ae08745Sheppo * actual ra_limit fits within. 5171ae08745Sheppo * If it is an even power of two use that, otherwise use the 5181ae08745Sheppo * next power of two larger than ra_limit. 5191ae08745Sheppo */ 5201ae08745Sheppo 5211ae08745Sheppo ASSERT(ra_limit != 0); 5221ae08745Sheppo 5231ae08745Sheppo kpm_size_shift = (ra_limit & (ra_limit - 1)) != 0 ? 5241ae08745Sheppo highbit(ra_limit) : highbit(ra_limit) - 1; 5251ae08745Sheppo 5261ae08745Sheppo /* 5271ae08745Sheppo * No virtual caches on sun4v so size matches size shift 5281ae08745Sheppo */ 5291ae08745Sheppo kpm_size = 1ul << kpm_size_shift; 5301ae08745Sheppo 5311ae08745Sheppo if (va_bits < VA_ADDRESS_SPACE_BITS) { 5321ae08745Sheppo /* 5331ae08745Sheppo * In case of VA hole 5341ae08745Sheppo * kpm_base = hole_end + 1TB 5351ae08745Sheppo * Starting 1TB beyond where VA hole ends because on Niagara 5361ae08745Sheppo * processor software must not use pages within 4GB of the 5371ae08745Sheppo * VA hole as instruction pages to avoid problems with 5381ae08745Sheppo * prefetching into the VA hole. 5391ae08745Sheppo */ 5401ae08745Sheppo kpm_vbase = (caddr_t)((0ull - (1ull << (va_bits - 1))) + 5411ae08745Sheppo (1ull << 40)); 5421ae08745Sheppo } else { /* Number of VA bits 64 ... no VA hole */ 5431ae08745Sheppo kpm_vbase = (caddr_t)0x8000000000000000ull; /* 8 EB */ 5441ae08745Sheppo } 5451ae08745Sheppo 5461ae08745Sheppo /* 5471ae08745Sheppo * The traptrace code uses either %tick or %stick for 5481ae08745Sheppo * timestamping. The sun4v require use of %stick. 5491ae08745Sheppo */ 5501ae08745Sheppo traptrace_use_stick = 1; 5511ae08745Sheppo } 5521ae08745Sheppo 5531ae08745Sheppo /* 5541ae08745Sheppo * Get the nctxs from MD. If absent panic. 5551ae08745Sheppo */ 5561ae08745Sheppo static uint64_t 5571ae08745Sheppo get_mmu_ctx_bits(md_t *mdp, mde_cookie_t cpu_node_cookie) 5581ae08745Sheppo { 5591ae08745Sheppo uint64_t ctx_bits; 5601ae08745Sheppo 5611ae08745Sheppo if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-#context-bits", 5621ae08745Sheppo &ctx_bits)) 5631ae08745Sheppo ctx_bits = 0; 5641ae08745Sheppo 5651ae08745Sheppo if (ctx_bits < MIN_NCTXS_BITS || ctx_bits > MAX_NCTXS_BITS) 5661ae08745Sheppo cmn_err(CE_PANIC, "Incorrect %ld number of contexts bits " 5671ae08745Sheppo "returned by MD", ctx_bits); 5681ae08745Sheppo 5691ae08745Sheppo return (ctx_bits); 5701ae08745Sheppo } 5711ae08745Sheppo 5721ae08745Sheppo /* 57305d3dc4bSpaulsan * Get the number of tsbs from MD. If absent the default value is 0. 57405d3dc4bSpaulsan */ 57505d3dc4bSpaulsan static uint64_t 57605d3dc4bSpaulsan get_mmu_tsbs(md_t *mdp, mde_cookie_t cpu_node_cookie) 57705d3dc4bSpaulsan { 57805d3dc4bSpaulsan uint64_t number_tsbs; 57905d3dc4bSpaulsan 58005d3dc4bSpaulsan if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-max-#tsbs", 58105d3dc4bSpaulsan &number_tsbs)) 58205d3dc4bSpaulsan number_tsbs = 0; 58305d3dc4bSpaulsan 58405d3dc4bSpaulsan return (number_tsbs); 58505d3dc4bSpaulsan } 58605d3dc4bSpaulsan 58705d3dc4bSpaulsan /* 5887dacfc44Spaulsan * Get the number of shared contexts from MD. If absent the default value is 0. 58905d3dc4bSpaulsan * 59005d3dc4bSpaulsan */ 59105d3dc4bSpaulsan static uint64_t 59205d3dc4bSpaulsan get_mmu_shcontexts(md_t *mdp, mde_cookie_t cpu_node_cookie) 59305d3dc4bSpaulsan { 59405d3dc4bSpaulsan uint64_t number_contexts; 59505d3dc4bSpaulsan 59605d3dc4bSpaulsan if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-#shared-contexts", 59705d3dc4bSpaulsan &number_contexts)) 59805d3dc4bSpaulsan number_contexts = 0; 59905d3dc4bSpaulsan 60005d3dc4bSpaulsan return (number_contexts); 60105d3dc4bSpaulsan } 60205d3dc4bSpaulsan 60305d3dc4bSpaulsan /* 6041ae08745Sheppo * Initalize supported page sizes information. 6051ae08745Sheppo * Set to 0, if the page sizes mask information is absent in MD. 6061ae08745Sheppo */ 6071ae08745Sheppo static uint64_t 6081ae08745Sheppo get_cpu_pagesizes(md_t *mdp, mde_cookie_t cpu_node_cookie) 6091ae08745Sheppo { 6101ae08745Sheppo uint64_t mmu_page_size_list; 6111ae08745Sheppo 6121ae08745Sheppo if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-page-size-list", 6131ae08745Sheppo &mmu_page_size_list)) 6141ae08745Sheppo mmu_page_size_list = 0; 6151ae08745Sheppo 6161ae08745Sheppo if (mmu_page_size_list == 0 || mmu_page_size_list > MAX_PAGESIZE_MASK) 6171ae08745Sheppo cmn_err(CE_PANIC, "Incorrect 0x%lx pagesize mask returned" 6181ae08745Sheppo "by MD", mmu_page_size_list); 6191ae08745Sheppo 6201ae08745Sheppo return (mmu_page_size_list); 6211ae08745Sheppo } 6221ae08745Sheppo 6231ae08745Sheppo /* 6241ae08745Sheppo * This routine gets the isalist information from MD and appends 6251ae08745Sheppo * the CPU module ISA set if required. 6261ae08745Sheppo */ 6271ae08745Sheppo static char * 6281ae08745Sheppo construct_isalist(md_t *mdp, mde_cookie_t cpu_node_cookie, 6291ae08745Sheppo char **cpu_module_isa_set) 6301ae08745Sheppo { 6311ae08745Sheppo extern int at_flags; 6321ae08745Sheppo char *md_isalist; 6331ae08745Sheppo int md_isalen; 6341ae08745Sheppo char *isabuf; 6351ae08745Sheppo int isalen; 6361ae08745Sheppo char **isa_set; 6371ae08745Sheppo char *p, *q; 6381ae08745Sheppo int cpu_module_isalen = 0, found = 0; 6391ae08745Sheppo 6401ae08745Sheppo (void) md_get_prop_data(mdp, cpu_node_cookie, 6411ae08745Sheppo "isalist", (uint8_t **)&isabuf, &isalen); 6421ae08745Sheppo 6431ae08745Sheppo /* 6441ae08745Sheppo * We support binaries for all the cpus that have shipped so far. 6451ae08745Sheppo * The kernel emulates instructions that are not supported by hardware. 6461ae08745Sheppo */ 6471ae08745Sheppo at_flags = EF_SPARC_SUN_US3 | EF_SPARC_32PLUS | EF_SPARC_SUN_US1; 6481ae08745Sheppo 6491ae08745Sheppo /* 6501ae08745Sheppo * Construct the space separated isa_list. 6511ae08745Sheppo */ 6521ae08745Sheppo if (cpu_module_isa_set != NULL) { 6531ae08745Sheppo for (isa_set = cpu_module_isa_set; *isa_set != NULL; 6541ae08745Sheppo isa_set++) { 6551ae08745Sheppo cpu_module_isalen += strlen(*isa_set); 6561ae08745Sheppo cpu_module_isalen++; /* for space character */ 6571ae08745Sheppo } 6581ae08745Sheppo } 6591ae08745Sheppo 6601ae08745Sheppo /* 6611ae08745Sheppo * Allocate the buffer of MD isa buffer length + CPU module 6621ae08745Sheppo * isa buffer length. 6631ae08745Sheppo */ 6641ae08745Sheppo md_isalen = isalen + cpu_module_isalen + 2; 6651ae08745Sheppo md_isalist = (char *)prom_alloc((caddr_t)0, md_isalen, 0); 6661ae08745Sheppo if (md_isalist == NULL) 6671ae08745Sheppo cmn_err(CE_PANIC, "construct_isalist: Allocation failed for " 6681ae08745Sheppo "md_isalist"); 6691ae08745Sheppo 6701ae08745Sheppo md_isalist[0] = '\0'; /* create an empty string to start */ 6711ae08745Sheppo for (p = isabuf, q = p + isalen; p < q; p += strlen(p) + 1) { 6721ae08745Sheppo (void) strlcat(md_isalist, p, md_isalen); 6731ae08745Sheppo (void) strcat(md_isalist, " "); 6741ae08745Sheppo } 6751ae08745Sheppo 6761ae08745Sheppo /* 6771ae08745Sheppo * Check if the isa_set is present in isalist returned by MD. 6781ae08745Sheppo * If yes, then no need to append it, if no then append it to 6791ae08745Sheppo * isalist returned by MD. 6801ae08745Sheppo */ 6811ae08745Sheppo if (cpu_module_isa_set != NULL) { 6821ae08745Sheppo for (isa_set = cpu_module_isa_set; *isa_set != NULL; 6831ae08745Sheppo isa_set++) { 6841ae08745Sheppo found = 0; 6851ae08745Sheppo for (p = isabuf, q = p + isalen; p < q; 6861ae08745Sheppo p += strlen(p) + 1) { 6871ae08745Sheppo if (strcmp(p, *isa_set) == 0) { 6881ae08745Sheppo found = 1; 6891ae08745Sheppo break; 6901ae08745Sheppo } 6911ae08745Sheppo } 6921ae08745Sheppo if (!found) { 6931ae08745Sheppo (void) strlcat(md_isalist, *isa_set, md_isalen); 6941ae08745Sheppo (void) strcat(md_isalist, " "); 6951ae08745Sheppo } 6961ae08745Sheppo } 6971ae08745Sheppo } 6981ae08745Sheppo 6991ae08745Sheppo /* Get rid of any trailing white spaces */ 7001ae08745Sheppo md_isalist[strlen(md_isalist) - 1] = '\0'; 7011ae08745Sheppo 7021ae08745Sheppo return (md_isalist); 7031ae08745Sheppo } 7041ae08745Sheppo 705*2f0fcb93SJason Beloro static void 706*2f0fcb93SJason Beloro get_hwcaps(md_t *mdp, mde_cookie_t cpu_node_cookie) 707*2f0fcb93SJason Beloro { 708*2f0fcb93SJason Beloro char *hwcapbuf; 709*2f0fcb93SJason Beloro int hwcaplen; 710*2f0fcb93SJason Beloro 711*2f0fcb93SJason Beloro if (md_get_prop_data(mdp, cpu_node_cookie, 712*2f0fcb93SJason Beloro "hwcap-list", (uint8_t **)&hwcapbuf, &hwcaplen)) { 713*2f0fcb93SJason Beloro /* Property not found */ 714*2f0fcb93SJason Beloro return; 715*2f0fcb93SJason Beloro } 716*2f0fcb93SJason Beloro 717*2f0fcb93SJason Beloro cpu_hwcap_flags |= names2bits(hwcapbuf, hwcaplen, FMT_AV_SPARC, 718*2f0fcb93SJason Beloro "unrecognized token: %s"); 719*2f0fcb93SJason Beloro } 720*2f0fcb93SJason Beloro 721*2f0fcb93SJason Beloro 722*2f0fcb93SJason Beloro /* 723*2f0fcb93SJason Beloro * Does the opposite of cmn_err(9f) "%b" conversion specification: 724*2f0fcb93SJason Beloro * Given a list of strings, converts them to a bit-vector. 725*2f0fcb93SJason Beloro * 726*2f0fcb93SJason Beloro * tokens - is a buffer of [NUL-terminated] strings. 727*2f0fcb93SJason Beloro * tokenslen - length of tokenbuf in bytes. 728*2f0fcb93SJason Beloro * bit_formatter - is a %b format string, such as FMT_AV_SPARC 729*2f0fcb93SJason Beloro * from /usr/include/sys/auxv_SPARC.h, of the form: 730*2f0fcb93SJason Beloro * <base-char>[<bit-char><token-string>]... 731*2f0fcb93SJason Beloro * <base-char> is ignored. 732*2f0fcb93SJason Beloro * <bit-char> is [1-32], as per cmn_err(9f). 733*2f0fcb93SJason Beloro * warning - is a printf-style format string containing "%s", 734*2f0fcb93SJason Beloro * which is used to print a warning message when an unrecognized 735*2f0fcb93SJason Beloro * token is found. If warning is NULL, no warning is printed. 736*2f0fcb93SJason Beloro * Returns a bit-vector corresponding to the specified tokens. 737*2f0fcb93SJason Beloro */ 738*2f0fcb93SJason Beloro 739*2f0fcb93SJason Beloro static unsigned long 740*2f0fcb93SJason Beloro names2bits(char *tokens, size_t tokenslen, char *bit_formatter, char *warning) 741*2f0fcb93SJason Beloro { 742*2f0fcb93SJason Beloro char *cur; 743*2f0fcb93SJason Beloro size_t curlen; 744*2f0fcb93SJason Beloro unsigned long ul = 0; 745*2f0fcb93SJason Beloro char *hit; 746*2f0fcb93SJason Beloro char *bs; 747*2f0fcb93SJason Beloro 748*2f0fcb93SJason Beloro bit_formatter++; /* skip base; not needed for input */ 749*2f0fcb93SJason Beloro cur = tokens; 750*2f0fcb93SJason Beloro while (tokenslen) { 751*2f0fcb93SJason Beloro curlen = strlen(cur); 752*2f0fcb93SJason Beloro bs = bit_formatter; 753*2f0fcb93SJason Beloro /* 754*2f0fcb93SJason Beloro * We need a complicated while loop and the >=32 check, 755*2f0fcb93SJason Beloro * instead of a simple "if (strstr())" so that when the 756*2f0fcb93SJason Beloro * token is "vis", we don't match on "vis2" (for example). 757*2f0fcb93SJason Beloro */ 758*2f0fcb93SJason Beloro /* LINTED E_EQUALITY_NOT_ASSIGNMENT */ 759*2f0fcb93SJason Beloro while ((hit = strstr(bs, cur)) && 760*2f0fcb93SJason Beloro *(hit + curlen) >= 32) { 761*2f0fcb93SJason Beloro /* 762*2f0fcb93SJason Beloro * We're still in the middle of a word, i.e., not 763*2f0fcb93SJason Beloro * pointing at a <bit-char>. So advance ptr 764*2f0fcb93SJason Beloro * to ensure forward progress. 765*2f0fcb93SJason Beloro */ 766*2f0fcb93SJason Beloro bs = hit + curlen + 1; 767*2f0fcb93SJason Beloro } 768*2f0fcb93SJason Beloro 769*2f0fcb93SJason Beloro if (hit != NULL) { 770*2f0fcb93SJason Beloro ul |= (1<<(*(hit-1) - 1)); 771*2f0fcb93SJason Beloro } else { 772*2f0fcb93SJason Beloro /* The token wasn't found in bit_formatter */ 773*2f0fcb93SJason Beloro if (warning != NULL) 774*2f0fcb93SJason Beloro cmn_err(CE_WARN, warning, cur); 775*2f0fcb93SJason Beloro } 776*2f0fcb93SJason Beloro tokenslen -= curlen + 1; 777*2f0fcb93SJason Beloro cur += curlen + 1; 778*2f0fcb93SJason Beloro } 779*2f0fcb93SJason Beloro return (ul); 780*2f0fcb93SJason Beloro } 781*2f0fcb93SJason Beloro 782*2f0fcb93SJason Beloro 7831ae08745Sheppo uint64_t 7841ae08745Sheppo get_ra_limit(md_t *mdp) 7851ae08745Sheppo { 7861ae08745Sheppo mde_cookie_t *mem_list; 7871ae08745Sheppo mde_cookie_t *mblock_list; 7881ae08745Sheppo int i; 7891ae08745Sheppo int memnodes; 7901ae08745Sheppo int nmblock; 7911ae08745Sheppo uint64_t base; 7921ae08745Sheppo uint64_t size; 7931ae08745Sheppo uint64_t ra_limit = 0, new_limit = 0; 7941ae08745Sheppo 7951ae08745Sheppo memnodes = md_alloc_scan_dag(mdp, 7961ae08745Sheppo md_root_node(mdp), "memory", "fwd", &mem_list); 7971ae08745Sheppo 7981ae08745Sheppo ASSERT(memnodes == 1); 7991ae08745Sheppo 8001ae08745Sheppo nmblock = md_alloc_scan_dag(mdp, 8011ae08745Sheppo mem_list[0], "mblock", "fwd", &mblock_list); 8021ae08745Sheppo if (nmblock < 1) 8031ae08745Sheppo cmn_err(CE_PANIC, "cannot find mblock nodes in MD"); 8041ae08745Sheppo 8051ae08745Sheppo for (i = 0; i < nmblock; i++) { 8061ae08745Sheppo if (md_get_prop_val(mdp, mblock_list[i], "base", &base)) 8071ae08745Sheppo cmn_err(CE_PANIC, "base property missing from MD" 8081ae08745Sheppo " mblock node"); 8091ae08745Sheppo if (md_get_prop_val(mdp, mblock_list[i], "size", &size)) 8101ae08745Sheppo cmn_err(CE_PANIC, "size property missing from MD" 8111ae08745Sheppo " mblock node"); 8121ae08745Sheppo 8131ae08745Sheppo ASSERT(size != 0); 8141ae08745Sheppo 8151ae08745Sheppo new_limit = base + size; 8161ae08745Sheppo 8171ae08745Sheppo if (base > new_limit) 8181ae08745Sheppo cmn_err(CE_PANIC, "mblock in MD wrapped around"); 8191ae08745Sheppo 8201ae08745Sheppo if (new_limit > ra_limit) 8211ae08745Sheppo ra_limit = new_limit; 8221ae08745Sheppo } 8231ae08745Sheppo 8241ae08745Sheppo ASSERT(ra_limit != 0); 8251ae08745Sheppo 8261ae08745Sheppo if (ra_limit > MAX_REAL_ADDRESS) { 8271ae08745Sheppo cmn_err(CE_WARN, "Highest real address in MD too large" 8281ae08745Sheppo " clipping to %llx\n", MAX_REAL_ADDRESS); 8291ae08745Sheppo ra_limit = MAX_REAL_ADDRESS; 8301ae08745Sheppo } 8311ae08745Sheppo 8321ae08745Sheppo md_free_scan_dag(mdp, &mblock_list); 8331ae08745Sheppo 8341ae08745Sheppo md_free_scan_dag(mdp, &mem_list); 8351ae08745Sheppo 8361ae08745Sheppo return (ra_limit); 8371ae08745Sheppo } 8381ae08745Sheppo 8391ae08745Sheppo /* 8401ae08745Sheppo * This routine sets the globals for CPU and DEV mondo queue entries and 8411ae08745Sheppo * resumable and non-resumable error queue entries. 8424bac2208Snarayan * 8434bac2208Snarayan * First, look up the number of bits available to pass an entry number. 8444bac2208Snarayan * This can vary by platform and may result in allocating an unreasonably 8454bac2208Snarayan * (or impossibly) large amount of memory for the corresponding table, 846d5e8e65eSdavemq * so we clamp it by 'max_entries'. Finally, since the q size is used when 847d5e8e65eSdavemq * calling contig_mem_alloc(), which expects a power of 2, clamp the q size 848d5e8e65eSdavemq * down to a power of 2. If the prop is missing, use 'default_entries'. 8491ae08745Sheppo */ 8501ae08745Sheppo static uint64_t 8511ae08745Sheppo get_single_q_size(md_t *mdp, mde_cookie_t cpu_node_cookie, 8524bac2208Snarayan char *qnamep, uint64_t default_entries, uint64_t max_entries) 8531ae08745Sheppo { 8541ae08745Sheppo uint64_t entries; 8551ae08745Sheppo 8564bac2208Snarayan if (default_entries > max_entries) 8574bac2208Snarayan cmn_err(CE_CONT, "!get_single_q_size: dflt %ld > " 8584bac2208Snarayan "max %ld for %s\n", default_entries, max_entries, qnamep); 8594bac2208Snarayan 8601ae08745Sheppo if (md_get_prop_val(mdp, cpu_node_cookie, qnamep, &entries)) { 8611ae08745Sheppo if (!broken_md_flag) 8621ae08745Sheppo cmn_err(CE_PANIC, "Missing %s property in MD cpu node", 8631ae08745Sheppo qnamep); 8641ae08745Sheppo entries = default_entries; 8651ae08745Sheppo } else { 8661ae08745Sheppo entries = 1 << entries; 8671ae08745Sheppo } 8684bac2208Snarayan 8694bac2208Snarayan entries = MIN(entries, max_entries); 870d5e8e65eSdavemq /* If not a power of 2, truncate to a power of 2. */ 871d5e8e65eSdavemq if ((entries & (entries - 1)) != 0) { 872d5e8e65eSdavemq entries = 1 << (highbit(entries) - 1); 873d5e8e65eSdavemq } 8744bac2208Snarayan 8751ae08745Sheppo return (entries); 8761ae08745Sheppo } 8771ae08745Sheppo 8784bac2208Snarayan /* Scaling constant used to compute size of cpu mondo queue */ 8794bac2208Snarayan #define CPU_MONDO_Q_MULTIPLIER 8 8801ae08745Sheppo 8811ae08745Sheppo static void 8821ae08745Sheppo get_q_sizes(md_t *mdp, mde_cookie_t cpu_node_cookie) 8831ae08745Sheppo { 8844bac2208Snarayan uint64_t max_qsize; 8854bac2208Snarayan mde_cookie_t *platlist; 8864bac2208Snarayan int nrnode; 8874bac2208Snarayan 8884bac2208Snarayan /* 8894bac2208Snarayan * Compute the maximum number of entries for the cpu mondo queue. 8904bac2208Snarayan * Use the appropriate property in the platform node, if it is 8914bac2208Snarayan * available. Else, base it on NCPU. 8924bac2208Snarayan */ 8934bac2208Snarayan nrnode = md_alloc_scan_dag(mdp, 8944bac2208Snarayan md_root_node(mdp), "platform", "fwd", &platlist); 8954bac2208Snarayan 8964bac2208Snarayan ASSERT(nrnode == 1); 8974bac2208Snarayan 898aaa10e67Sha137994 ncpu_guest_max = NCPU; 899aaa10e67Sha137994 (void) md_get_prop_val(mdp, platlist[0], "max-cpus", &ncpu_guest_max); 900aaa10e67Sha137994 max_qsize = ncpu_guest_max * CPU_MONDO_Q_MULTIPLIER; 9014bac2208Snarayan 9024bac2208Snarayan md_free_scan_dag(mdp, &platlist); 9034bac2208Snarayan 9041ae08745Sheppo cpu_q_entries = get_single_q_size(mdp, cpu_node_cookie, 9054bac2208Snarayan "q-cpu-mondo-#bits", DEFAULT_CPU_Q_ENTRIES, max_qsize); 9061ae08745Sheppo 9071ae08745Sheppo dev_q_entries = get_single_q_size(mdp, cpu_node_cookie, 908b0fc0e77Sgovinda "q-dev-mondo-#bits", DEFAULT_DEV_Q_ENTRIES, MAXIVNUM); 9091ae08745Sheppo 9101ae08745Sheppo cpu_rq_entries = get_single_q_size(mdp, cpu_node_cookie, 9114bac2208Snarayan "q-resumable-#bits", CPU_RQ_ENTRIES, MAX_CPU_RQ_ENTRIES); 9121ae08745Sheppo 9131ae08745Sheppo cpu_nrq_entries = get_single_q_size(mdp, cpu_node_cookie, 9144bac2208Snarayan "q-nonresumable-#bits", CPU_NRQ_ENTRIES, MAX_CPU_NRQ_ENTRIES); 9151ae08745Sheppo } 9161ae08745Sheppo 9171ae08745Sheppo 9181ae08745Sheppo static void 9191ae08745Sheppo get_va_bits(md_t *mdp, mde_cookie_t cpu_node_cookie) 9201ae08745Sheppo { 9211ae08745Sheppo uint64_t value = VA_ADDRESS_SPACE_BITS; 9221ae08745Sheppo 9231ae08745Sheppo if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-#va-bits", &value)) 9241ae08745Sheppo cmn_err(CE_PANIC, "mmu-#va-bits property not found in MD"); 9251ae08745Sheppo 9261ae08745Sheppo 9271ae08745Sheppo if (value == 0 || value > VA_ADDRESS_SPACE_BITS) 9281ae08745Sheppo cmn_err(CE_PANIC, "Incorrect number of va bits in MD"); 9291ae08745Sheppo 9301ae08745Sheppo /* Do not expect number of VA bits to be more than 32-bit quantity */ 9311ae08745Sheppo 9321ae08745Sheppo va_bits = (int)value; 9331ae08745Sheppo 9341ae08745Sheppo /* 9351ae08745Sheppo * Correct the value for VA bits on UltraSPARC-T1 based systems 9361ae08745Sheppo * in case of broken MD. 9371ae08745Sheppo */ 9381ae08745Sheppo if (broken_md_flag) 9391ae08745Sheppo va_bits = DEFAULT_VA_ADDRESS_SPACE_BITS; 9401ae08745Sheppo } 9411ae08745Sheppo 942575a7426Spt157919 int 943575a7426Spt157919 l2_cache_node_count(void) 944575a7426Spt157919 { 945575a7426Spt157919 return (n_l2_caches); 946575a7426Spt157919 } 947575a7426Spt157919 948575a7426Spt157919 /* 949575a7426Spt157919 * count the number of l2 caches. 950575a7426Spt157919 */ 951575a7426Spt157919 int 952575a7426Spt157919 get_l2_cache_node_count(md_t *mdp) 953575a7426Spt157919 { 954575a7426Spt157919 int i; 955575a7426Spt157919 mde_cookie_t *cachenodes; 956575a7426Spt157919 uint64_t level; 957575a7426Spt157919 int n_cachenodes = md_alloc_scan_dag(mdp, md_root_node(mdp), 958575a7426Spt157919 "cache", "fwd", &cachenodes); 959575a7426Spt157919 int l2_caches = 0; 960575a7426Spt157919 961575a7426Spt157919 for (i = 0; i < n_cachenodes; i++) { 962575a7426Spt157919 if (md_get_prop_val(mdp, cachenodes[i], "level", &level) != 0) { 963575a7426Spt157919 level = 0; 964575a7426Spt157919 } 965575a7426Spt157919 if (level == 2) { 966575a7426Spt157919 l2_caches++; 967575a7426Spt157919 } 968575a7426Spt157919 } 969575a7426Spt157919 md_free_scan_dag(mdp, &cachenodes); 970575a7426Spt157919 return (l2_caches); 971575a7426Spt157919 } 972575a7426Spt157919 9731ae08745Sheppo /* 9741ae08745Sheppo * This routine returns the L2 cache information such as -- associativity, 9751ae08745Sheppo * size and linesize. 9761ae08745Sheppo */ 9771ae08745Sheppo static int 9781ae08745Sheppo get_l2_cache_info(md_t *mdp, mde_cookie_t cpu_node_cookie, 9791ae08745Sheppo uint64_t *associativity, uint64_t *size, uint64_t *linesize) 9801ae08745Sheppo { 9811ae08745Sheppo mde_cookie_t *cachelist; 9821ae08745Sheppo int ncaches, i; 983f5db7437Sae112802 uint64_t cache_level = 0; 9841ae08745Sheppo 9851ae08745Sheppo ncaches = md_alloc_scan_dag(mdp, cpu_node_cookie, "cache", 9861ae08745Sheppo "fwd", &cachelist); 9871ae08745Sheppo /* 9881ae08745Sheppo * The "cache" node is optional in MD, therefore ncaches can be 0. 9891ae08745Sheppo */ 9901ae08745Sheppo if (ncaches < 1) { 9911ae08745Sheppo return (0); 9921ae08745Sheppo } 9931ae08745Sheppo 9941ae08745Sheppo for (i = 0; i < ncaches; i++) { 9951ae08745Sheppo uint64_t local_assoc; 9961ae08745Sheppo uint64_t local_size; 9971ae08745Sheppo uint64_t local_lsize; 9981ae08745Sheppo 9991ae08745Sheppo if (md_get_prop_val(mdp, cachelist[i], "level", &cache_level)) 10001ae08745Sheppo continue; 10011ae08745Sheppo 1002f5db7437Sae112802 if (cache_level != 2) continue; 10031ae08745Sheppo 10041ae08745Sheppo /* If properties are missing from this cache ignore it */ 10051ae08745Sheppo 10061ae08745Sheppo if ((md_get_prop_val(mdp, cachelist[i], 10071ae08745Sheppo "associativity", &local_assoc))) { 10081ae08745Sheppo continue; 10091ae08745Sheppo } 10101ae08745Sheppo 10111ae08745Sheppo if ((md_get_prop_val(mdp, cachelist[i], 10121ae08745Sheppo "size", &local_size))) { 10131ae08745Sheppo continue; 10141ae08745Sheppo } 10151ae08745Sheppo 10161ae08745Sheppo if ((md_get_prop_val(mdp, cachelist[i], 10171ae08745Sheppo "line-size", &local_lsize))) { 10181ae08745Sheppo continue; 10191ae08745Sheppo } 10201ae08745Sheppo 10211ae08745Sheppo *associativity = local_assoc; 10221ae08745Sheppo *size = local_size; 10231ae08745Sheppo *linesize = local_lsize; 1024f5db7437Sae112802 break; 10251ae08745Sheppo } 10261ae08745Sheppo 10271ae08745Sheppo md_free_scan_dag(mdp, &cachelist); 10281ae08745Sheppo 1029f5db7437Sae112802 return ((cache_level == 2) ? 1 : 0); 10301ae08745Sheppo } 10311ae08745Sheppo 10324bac2208Snarayan 10331ae08745Sheppo /* 10344bac2208Snarayan * Set the broken_md_flag to 1 if the MD doesn't have 10354bac2208Snarayan * the domaining-enabled property in the platform node and the 10364bac2208Snarayan * platform uses the UltraSPARC-T1 cpu. This flag is used to 10374bac2208Snarayan * workaround some of the incorrect MD properties. 10387c478bd9Sstevel@tonic-gate */ 10397c478bd9Sstevel@tonic-gate static void 10404bac2208Snarayan init_md_broken(md_t *mdp, mde_cookie_t *cpulist) 10417c478bd9Sstevel@tonic-gate { 10421ae08745Sheppo int nrnode; 10431ae08745Sheppo mde_cookie_t *platlist, rootnode; 10441ae08745Sheppo uint64_t val = 0; 10454bac2208Snarayan char *namebuf; 10464bac2208Snarayan int namelen; 10477c478bd9Sstevel@tonic-gate 10481ae08745Sheppo rootnode = md_root_node(mdp); 10491ae08745Sheppo ASSERT(rootnode != MDE_INVAL_ELEM_COOKIE); 10504bac2208Snarayan ASSERT(cpulist); 10517c478bd9Sstevel@tonic-gate 10524bac2208Snarayan nrnode = md_alloc_scan_dag(mdp, rootnode, "platform", "fwd", 10531ae08745Sheppo &platlist); 10547c478bd9Sstevel@tonic-gate 1055f273041fSjm22469 if (nrnode < 1) 1056f273041fSjm22469 cmn_err(CE_PANIC, "init_md_broken: platform node missing"); 10577c478bd9Sstevel@tonic-gate 10584bac2208Snarayan if (md_get_prop_data(mdp, cpulist[0], 10594bac2208Snarayan "compatible", (uint8_t **)&namebuf, &namelen)) { 10604bac2208Snarayan cmn_err(CE_PANIC, "init_md_broken: " 10614bac2208Snarayan "Cannot read 'compatible' property of 'cpu' node"); 10624bac2208Snarayan } 10637c478bd9Sstevel@tonic-gate 10644bac2208Snarayan if (md_get_prop_val(mdp, platlist[0], 10654bac2208Snarayan "domaining-enabled", &val) == -1 && 10664bac2208Snarayan strcmp(namebuf, "SUNW,UltraSPARC-T1") == 0) 10671ae08745Sheppo broken_md_flag = 1; 10681ae08745Sheppo 10691ae08745Sheppo md_free_scan_dag(mdp, &platlist); 10707c478bd9Sstevel@tonic-gate } 1071