17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 220e751525SEric Saxe * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 25cef70d2cSBill Holler /* 26cef70d2cSBill Holler * Copyright (c) 2009, Intel Corporation. 27cef70d2cSBill Holler * All rights reserved. 28cef70d2cSBill Holler */ 297c478bd9Sstevel@tonic-gate 307c478bd9Sstevel@tonic-gate /* 317c478bd9Sstevel@tonic-gate * Various routines to handle identification 327c478bd9Sstevel@tonic-gate * and classification of x86 processors. 337c478bd9Sstevel@tonic-gate */ 347c478bd9Sstevel@tonic-gate 357c478bd9Sstevel@tonic-gate #include <sys/types.h> 367c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 377c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 387c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 397c478bd9Sstevel@tonic-gate #include <sys/systm.h> 407c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 417c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 427c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 437c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 447c478bd9Sstevel@tonic-gate #include <sys/processor.h> 455b8a6efeSbholler #include <sys/sysmacros.h> 46fb2f18f8Sesaxe #include <sys/pg.h> 477c478bd9Sstevel@tonic-gate #include <sys/fp.h> 487c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 497c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 507c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 517c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 527c478bd9Sstevel@tonic-gate 53e4b86885SCheng Sean Ye #ifdef __xpv 54e4b86885SCheng Sean Ye #include <sys/hypervisor.h> 55e774b42bSBill Holler #else 56e774b42bSBill Holler #include <sys/ontrap.h> 57e4b86885SCheng Sean Ye #endif 58e4b86885SCheng Sean Ye 597c478bd9Sstevel@tonic-gate /* 607c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 617c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 627c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 637c478bd9Sstevel@tonic-gate * in pass 1. 647c478bd9Sstevel@tonic-gate * 657c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 667c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 677c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 687c478bd9Sstevel@tonic-gate * CPU. 697c478bd9Sstevel@tonic-gate * 707c478bd9Sstevel@tonic-gate * Pass 1 includes: 717c478bd9Sstevel@tonic-gate * 727c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 737c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 747c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 757c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 767c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 777c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 787c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 797c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 807c478bd9Sstevel@tonic-gate * 817c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 827c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 837c478bd9Sstevel@tonic-gate * system support the same features. 847c478bd9Sstevel@tonic-gate * 857c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 867c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 877c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 887c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 897c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 907c478bd9Sstevel@tonic-gate * 917c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 927c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 937c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 947c478bd9Sstevel@tonic-gate * 957c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 967c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 977c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 987c478bd9Sstevel@tonic-gate * to userland via the aux vector. 997c478bd9Sstevel@tonic-gate * 1007c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 1017c478bd9Sstevel@tonic-gate * features the kernel will use. 1027c478bd9Sstevel@tonic-gate * 1037c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 1047c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 1057c478bd9Sstevel@tonic-gate * 1067c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 1077c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1087c478bd9Sstevel@tonic-gate * to the accessor code. 1097c478bd9Sstevel@tonic-gate */ 1107c478bd9Sstevel@tonic-gate 1117c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1127c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1137c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 11486c1f4dcSVikram Hegde uint_t x86_clflush_size = 0; 1157c478bd9Sstevel@tonic-gate 1167c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1177c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1187c478bd9Sstevel@tonic-gate 1197c478bd9Sstevel@tonic-gate uint_t enable486; 1207997e108SSurya Prakki /* 121b9bfdccdSStuart Maybee * This is set to platform type Solaris is running on. 1227997e108SSurya Prakki */ 123b9bfdccdSStuart Maybee static int platform_type = HW_NATIVE; 1247c478bd9Sstevel@tonic-gate 1257c478bd9Sstevel@tonic-gate /* 126f98fbcecSbholler * monitor/mwait info. 1275b8a6efeSbholler * 1285b8a6efeSbholler * size_actual and buf_actual are the real address and size allocated to get 1295b8a6efeSbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1305b8a6efeSbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1315b8a6efeSbholler * processor cache-line alignment, but this is not guarantied in the furture. 132f98fbcecSbholler */ 133f98fbcecSbholler struct mwait_info { 134f98fbcecSbholler size_t mon_min; /* min size to avoid missed wakeups */ 135f98fbcecSbholler size_t mon_max; /* size to avoid false wakeups */ 1365b8a6efeSbholler size_t size_actual; /* size actually allocated */ 1375b8a6efeSbholler void *buf_actual; /* memory actually allocated */ 138f98fbcecSbholler uint32_t support; /* processor support of monitor/mwait */ 139f98fbcecSbholler }; 140f98fbcecSbholler 141f98fbcecSbholler /* 1427c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1437c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1447c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1457c478bd9Sstevel@tonic-gate */ 1467c478bd9Sstevel@tonic-gate 1477c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1487c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1497c478bd9Sstevel@tonic-gate 1507c478bd9Sstevel@tonic-gate struct cpuid_info { 1517c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1527c478bd9Sstevel@tonic-gate /* 1537c478bd9Sstevel@tonic-gate * standard function information 1547c478bd9Sstevel@tonic-gate */ 1557c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1567c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1577c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1587c478bd9Sstevel@tonic-gate 1597c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1607c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1617c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1627c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1637c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1647c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1658949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1667c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1677c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 168d129bde2Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 169d129bde2Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 170d129bde2Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 171d129bde2Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1728949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1737c478bd9Sstevel@tonic-gate /* 1747c478bd9Sstevel@tonic-gate * extended function information 1757c478bd9Sstevel@tonic-gate */ 1767c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1777c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1787c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1797c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1808949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 18110569901Sgavinm id_t cpi_coreid; /* same coreid => strands share core */ 18210569901Sgavinm int cpi_pkgcoreid; /* core number within single package */ 1838949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1848949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1857c478bd9Sstevel@tonic-gate /* 1867c478bd9Sstevel@tonic-gate * supported feature information 1877c478bd9Sstevel@tonic-gate */ 188ae115bc7Smrj uint32_t cpi_support[5]; 1897c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1907c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1917c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1927c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 193ae115bc7Smrj #define AMD_ECX_FEATURES 4 1948a40a695Sgavinm /* 1958a40a695Sgavinm * Synthesized information, where known. 1968a40a695Sgavinm */ 1978a40a695Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1988a40a695Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1998a40a695Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 200f98fbcecSbholler 201f98fbcecSbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 202b6917abeSmishra uint32_t cpi_apicid; 2037c478bd9Sstevel@tonic-gate }; 2047c478bd9Sstevel@tonic-gate 2057c478bd9Sstevel@tonic-gate 2067c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 2077c478bd9Sstevel@tonic-gate 2087c478bd9Sstevel@tonic-gate /* 2097c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2107c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2117c478bd9Sstevel@tonic-gate */ 2127c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2137c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2147c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2157c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2167c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2177c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2187c478bd9Sstevel@tonic-gate 2197c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2207c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2217c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2227c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2237c478bd9Sstevel@tonic-gate 2247c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2257c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2267c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2277c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2287c478bd9Sstevel@tonic-gate 2297c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2307c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 231d129bde2Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 232b6917abeSmishra #define CPI_FNB_ECX_MAX 0x20 /* sanity: max fn B levels */ 233d129bde2Sesaxe 234d129bde2Sesaxe /* 235d129bde2Sesaxe * Function 4 (Deterministic Cache Parameters) macros 236d129bde2Sesaxe * Defined by Intel Application Note AP-485 237d129bde2Sesaxe */ 238d129bde2Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 239d129bde2Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 240d129bde2Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 241d129bde2Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 242d129bde2Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 243d129bde2Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 244b6917abeSmishra #define CPI_CPU_LEVEL_TYPE(regs) BITX((regs)->cp_ecx, 15, 8) 245d129bde2Sesaxe 246d129bde2Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 247d129bde2Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 248d129bde2Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 249d129bde2Sesaxe 250d129bde2Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 251d129bde2Sesaxe 252d129bde2Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 253d129bde2Sesaxe 2547c478bd9Sstevel@tonic-gate 2557c478bd9Sstevel@tonic-gate /* 2565ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2575ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2585ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2595ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2605ff02082Sdmick */ 2615ff02082Sdmick 2625ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2635ff02082Sdmick cpi->cpi_family == 6 && \ 2645ff02082Sdmick (cpi->cpi_model == 1 || \ 2655ff02082Sdmick cpi->cpi_model == 3 || \ 2665ff02082Sdmick cpi->cpi_model == 5 || \ 2675ff02082Sdmick cpi->cpi_model == 6 || \ 2685ff02082Sdmick cpi->cpi_model == 7 || \ 2695ff02082Sdmick cpi->cpi_model == 8 || \ 2705ff02082Sdmick cpi->cpi_model == 0xA || \ 2715ff02082Sdmick cpi->cpi_model == 0xB) \ 2725ff02082Sdmick ) 2735ff02082Sdmick 2745ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2755ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2765ff02082Sdmick 277bf91205bSksadhukh /* Extended family/model support */ 278bf91205bSksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 279bf91205bSksadhukh cpi->cpi_family >= 0xf) 280bf91205bSksadhukh 2815ff02082Sdmick /* 282f98fbcecSbholler * Info for monitor/mwait idle loop. 283f98fbcecSbholler * 284f98fbcecSbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 285f98fbcecSbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 286f98fbcecSbholler * 2006. 287f98fbcecSbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 288f98fbcecSbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 289f98fbcecSbholler */ 290f98fbcecSbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 291f98fbcecSbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 292f98fbcecSbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 293f98fbcecSbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 294f98fbcecSbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 295f98fbcecSbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 296f98fbcecSbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 297f98fbcecSbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 298f98fbcecSbholler /* 299f98fbcecSbholler * Number of sub-cstates for a given c-state. 300f98fbcecSbholler */ 301f98fbcecSbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 302f98fbcecSbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 303f98fbcecSbholler 3048a40a695Sgavinm /* 305e4b86885SCheng Sean Ye * Functions we consune from cpuid_subr.c; don't publish these in a header 306e4b86885SCheng Sean Ye * file to try and keep people using the expected cpuid_* interfaces. 3078a40a695Sgavinm */ 308e4b86885SCheng Sean Ye extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t); 30989e921d5SKuriakose Kuruvilla extern const char *_cpuid_sktstr(uint_t, uint_t, uint_t, uint_t); 310e4b86885SCheng Sean Ye extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t); 311e4b86885SCheng Sean Ye extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t); 312e4b86885SCheng Sean Ye extern uint_t _cpuid_vendorstr_to_vendorcode(char *); 3138a40a695Sgavinm 3148a40a695Sgavinm /* 315ae115bc7Smrj * Apply up various platform-dependent restrictions where the 316ae115bc7Smrj * underlying platform restrictions mean the CPU can be marked 317ae115bc7Smrj * as less capable than its cpuid instruction would imply. 318ae115bc7Smrj */ 319843e1988Sjohnlev #if defined(__xpv) 320843e1988Sjohnlev static void 321843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp) 322843e1988Sjohnlev { 323843e1988Sjohnlev switch (eax) { 324e4b86885SCheng Sean Ye case 1: { 325e4b86885SCheng Sean Ye uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ? 326e4b86885SCheng Sean Ye 0 : CPUID_INTC_EDX_MCA; 327843e1988Sjohnlev cp->cp_edx &= 328e4b86885SCheng Sean Ye ~(mcamask | 329e4b86885SCheng Sean Ye CPUID_INTC_EDX_PSE | 330843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 331843e1988Sjohnlev CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR | 332843e1988Sjohnlev CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT | 333843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 334843e1988Sjohnlev CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT); 335843e1988Sjohnlev break; 336e4b86885SCheng Sean Ye } 337ae115bc7Smrj 338843e1988Sjohnlev case 0x80000001: 339843e1988Sjohnlev cp->cp_edx &= 340843e1988Sjohnlev ~(CPUID_AMD_EDX_PSE | 341843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 342843e1988Sjohnlev CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE | 343843e1988Sjohnlev CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 | 344843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 345843e1988Sjohnlev CPUID_AMD_EDX_TSCP); 346843e1988Sjohnlev cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY; 347843e1988Sjohnlev break; 348843e1988Sjohnlev default: 349843e1988Sjohnlev break; 350843e1988Sjohnlev } 351843e1988Sjohnlev 352843e1988Sjohnlev switch (vendor) { 353843e1988Sjohnlev case X86_VENDOR_Intel: 354843e1988Sjohnlev switch (eax) { 355843e1988Sjohnlev case 4: 356843e1988Sjohnlev /* 357843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 358843e1988Sjohnlev */ 359843e1988Sjohnlev cp->cp_eax &= 0x03fffffff; 360843e1988Sjohnlev break; 361843e1988Sjohnlev default: 362843e1988Sjohnlev break; 363843e1988Sjohnlev } 364843e1988Sjohnlev break; 365843e1988Sjohnlev case X86_VENDOR_AMD: 366843e1988Sjohnlev switch (eax) { 367843e1988Sjohnlev case 0x80000008: 368843e1988Sjohnlev /* 369843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 370843e1988Sjohnlev */ 371843e1988Sjohnlev cp->cp_ecx &= 0xffffff00; 372843e1988Sjohnlev break; 373843e1988Sjohnlev default: 374843e1988Sjohnlev break; 375843e1988Sjohnlev } 376843e1988Sjohnlev break; 377843e1988Sjohnlev default: 378843e1988Sjohnlev break; 379843e1988Sjohnlev } 380843e1988Sjohnlev } 381843e1988Sjohnlev #else 382ae115bc7Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 383843e1988Sjohnlev #endif 384ae115bc7Smrj 385ae115bc7Smrj /* 3867c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 3877c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 3887c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 3897c478bd9Sstevel@tonic-gate * via settings in eeprom. 3907c478bd9Sstevel@tonic-gate */ 3917c478bd9Sstevel@tonic-gate 3927c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 3937c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 3947c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 3957c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 3967c478bd9Sstevel@tonic-gate 397ae115bc7Smrj void 398ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu) 399ae115bc7Smrj { 400ae115bc7Smrj /* 401ae115bc7Smrj * By convention, cpu0 is the boot cpu, which is set up 402ae115bc7Smrj * before memory allocation is available. All other cpus get 403ae115bc7Smrj * their cpuid_info struct allocated here. 404ae115bc7Smrj */ 405ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 406ae115bc7Smrj cpu->cpu_m.mcpu_cpi = 407ae115bc7Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 408ae115bc7Smrj } 409ae115bc7Smrj 410ae115bc7Smrj void 411ae115bc7Smrj cpuid_free_space(cpu_t *cpu) 412ae115bc7Smrj { 413d129bde2Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 414d129bde2Sesaxe int i; 415d129bde2Sesaxe 416ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 417d129bde2Sesaxe 418d129bde2Sesaxe /* 419d129bde2Sesaxe * Free up any function 4 related dynamic storage 420d129bde2Sesaxe */ 421d129bde2Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 422d129bde2Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 423d129bde2Sesaxe if (cpi->cpi_std_4_size > 0) 424d129bde2Sesaxe kmem_free(cpi->cpi_std_4, 425d129bde2Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 426d129bde2Sesaxe 427ae115bc7Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 428ae115bc7Smrj } 429ae115bc7Smrj 430551bc2a6Smrj #if !defined(__xpv) 431551bc2a6Smrj 432551bc2a6Smrj static void 433b9bfdccdSStuart Maybee determine_platform() 434551bc2a6Smrj { 435551bc2a6Smrj struct cpuid_regs cp; 436551bc2a6Smrj char *xen_str; 437551bc2a6Smrj uint32_t xen_signature[4]; 438551bc2a6Smrj 439551bc2a6Smrj /* 440551bc2a6Smrj * In a fully virtualized domain, Xen's pseudo-cpuid function 441551bc2a6Smrj * 0x40000000 returns a string representing the Xen signature in 442551bc2a6Smrj * %ebx, %ecx, and %edx. %eax contains the maximum supported cpuid 443551bc2a6Smrj * function. 444551bc2a6Smrj */ 445551bc2a6Smrj cp.cp_eax = 0x40000000; 446551bc2a6Smrj (void) __cpuid_insn(&cp); 447551bc2a6Smrj xen_signature[0] = cp.cp_ebx; 448551bc2a6Smrj xen_signature[1] = cp.cp_ecx; 449551bc2a6Smrj xen_signature[2] = cp.cp_edx; 450551bc2a6Smrj xen_signature[3] = 0; 451551bc2a6Smrj xen_str = (char *)xen_signature; 452b9bfdccdSStuart Maybee if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) { 453b9bfdccdSStuart Maybee platform_type = HW_XEN_HVM; 454b9bfdccdSStuart Maybee } else if (vmware_platform()) { /* running under vmware hypervisor? */ 455b9bfdccdSStuart Maybee platform_type = HW_VMWARE; 456551bc2a6Smrj } 457b9bfdccdSStuart Maybee } 458b9bfdccdSStuart Maybee 459b9bfdccdSStuart Maybee int 460b9bfdccdSStuart Maybee get_hwenv(void) 461b9bfdccdSStuart Maybee { 462b9bfdccdSStuart Maybee return (platform_type); 463b9bfdccdSStuart Maybee } 464b9bfdccdSStuart Maybee 465b9bfdccdSStuart Maybee int 466b9bfdccdSStuart Maybee is_controldom(void) 467b9bfdccdSStuart Maybee { 468b9bfdccdSStuart Maybee return (0); 469b9bfdccdSStuart Maybee } 470b9bfdccdSStuart Maybee 471b9bfdccdSStuart Maybee #else 472b9bfdccdSStuart Maybee 473b9bfdccdSStuart Maybee int 474b9bfdccdSStuart Maybee get_hwenv(void) 475b9bfdccdSStuart Maybee { 476b9bfdccdSStuart Maybee return (HW_XEN_PV); 477b9bfdccdSStuart Maybee } 478b9bfdccdSStuart Maybee 479b9bfdccdSStuart Maybee int 480b9bfdccdSStuart Maybee is_controldom(void) 481b9bfdccdSStuart Maybee { 482b9bfdccdSStuart Maybee return (DOMAIN_IS_INITDOMAIN(xen_info)); 483b9bfdccdSStuart Maybee } 484b9bfdccdSStuart Maybee 485551bc2a6Smrj #endif /* __xpv */ 486551bc2a6Smrj 4877c478bd9Sstevel@tonic-gate uint_t 4887c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 4897c478bd9Sstevel@tonic-gate { 4907c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 4917c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 4927c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 4938949bcd6Sandrei struct cpuid_regs *cp; 4947c478bd9Sstevel@tonic-gate int xcpuid; 495843e1988Sjohnlev #if !defined(__xpv) 4965b8a6efeSbholler extern int idle_cpu_prefer_mwait; 497843e1988Sjohnlev #endif 498ae115bc7Smrj 49989e921d5SKuriakose Kuruvilla 50089e921d5SKuriakose Kuruvilla #if !defined(__xpv) 50189e921d5SKuriakose Kuruvilla determine_platform(); 50289e921d5SKuriakose Kuruvilla #endif 5037c478bd9Sstevel@tonic-gate /* 504ae115bc7Smrj * Space statically allocated for cpu0, ensure pointer is set 5057c478bd9Sstevel@tonic-gate */ 5067c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 507ae115bc7Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 508ae115bc7Smrj cpi = cpu->cpu_m.mcpu_cpi; 509ae115bc7Smrj ASSERT(cpi != NULL); 5107c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 5118949bcd6Sandrei cp->cp_eax = 0; 5128949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 5137c478bd9Sstevel@tonic-gate { 5147c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 5157c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 5167c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 5177c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 5187c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 5197c478bd9Sstevel@tonic-gate } 5207c478bd9Sstevel@tonic-gate 521e4b86885SCheng Sean Ye cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr); 5227c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 5237c478bd9Sstevel@tonic-gate 5247c478bd9Sstevel@tonic-gate /* 5257c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 5267c478bd9Sstevel@tonic-gate */ 5277c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 5287c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 5297c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 5307c478bd9Sstevel@tonic-gate goto pass1_done; 5317c478bd9Sstevel@tonic-gate 5327c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 5338949bcd6Sandrei cp->cp_eax = 1; 5348949bcd6Sandrei (void) __cpuid_insn(cp); 5357c478bd9Sstevel@tonic-gate 5367c478bd9Sstevel@tonic-gate /* 5377c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 5387c478bd9Sstevel@tonic-gate */ 5397c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 5407c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 5417c478bd9Sstevel@tonic-gate 5425ff02082Sdmick if (cpi->cpi_family == 0xf) 5437c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 5445ff02082Sdmick 54568c91426Sdmick /* 546875b116eSkchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 54768c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 54868c91426Sdmick * one would expect (max value means possible overflow). Sigh. 54968c91426Sdmick */ 55068c91426Sdmick 55168c91426Sdmick switch (cpi->cpi_vendor) { 552bf91205bSksadhukh case X86_VENDOR_Intel: 553bf91205bSksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 554bf91205bSksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 555447af253Sksadhukh break; 55668c91426Sdmick case X86_VENDOR_AMD: 557875b116eSkchow if (CPI_FAMILY(cpi) == 0xf) 55868c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 55968c91426Sdmick break; 56068c91426Sdmick default: 5615ff02082Sdmick if (cpi->cpi_model == 0xf) 5627c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 56368c91426Sdmick break; 56468c91426Sdmick } 5657c478bd9Sstevel@tonic-gate 5667c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 5677c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 5687c478bd9Sstevel@tonic-gate 5697c478bd9Sstevel@tonic-gate /* 5707c478bd9Sstevel@tonic-gate * *default* assumptions: 5717c478bd9Sstevel@tonic-gate * - believe %edx feature word 5727c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 5737c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 5747c478bd9Sstevel@tonic-gate */ 5757c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 5767c478bd9Sstevel@tonic-gate mask_ecx = 0; 5777c478bd9Sstevel@tonic-gate 5787c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 5797c478bd9Sstevel@tonic-gate 5807c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5817c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 5827c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 5837c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 5845ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 5857c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 5867c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 5877c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 5887c478bd9Sstevel@tonic-gate /* 5897c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 5907c478bd9Sstevel@tonic-gate */ 5917c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 5927c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 5935ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 5947c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 5957c478bd9Sstevel@tonic-gate /* 5967c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 5977c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 5987c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 5997c478bd9Sstevel@tonic-gate * that idea later. 6007c478bd9Sstevel@tonic-gate */ 6017c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 6027c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 6037c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 6047c622d23Sbholler /* 6057c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6067c622d23Sbholler * to obtain the monitor linesize. 6077c622d23Sbholler */ 6087c622d23Sbholler if (cpi->cpi_maxeax < 5) 6097c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6107c478bd9Sstevel@tonic-gate break; 6117c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 6127c478bd9Sstevel@tonic-gate default: 6137c478bd9Sstevel@tonic-gate break; 6147c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 6157c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 6167c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 6177c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 6187c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 6197c478bd9Sstevel@tonic-gate } else 6207c478bd9Sstevel@tonic-gate #endif 6217c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 6227c478bd9Sstevel@tonic-gate /* 6237c478bd9Sstevel@tonic-gate * AMD K5 and K6 6247c478bd9Sstevel@tonic-gate * 6257c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 6267c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 6277c478bd9Sstevel@tonic-gate */ 6288949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 6298949bcd6Sandrei 6307c478bd9Sstevel@tonic-gate /* 6317c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 6327c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 6337c478bd9Sstevel@tonic-gate */ 6348949bcd6Sandrei if (cpi->cpi_model == 0) { 6357c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 6367c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 6377c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 6387c478bd9Sstevel@tonic-gate } 6397c478bd9Sstevel@tonic-gate } 6408949bcd6Sandrei 6418949bcd6Sandrei /* 6428949bcd6Sandrei * Early models had problems w/ MMX; disable. 6438949bcd6Sandrei */ 6448949bcd6Sandrei if (cpi->cpi_model < 6) 6458949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 6468949bcd6Sandrei } 6478949bcd6Sandrei 6488949bcd6Sandrei /* 6498949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 6508949bcd6Sandrei * enable all 6518949bcd6Sandrei */ 6528949bcd6Sandrei if (cpi->cpi_family >= 0xf) 6538949bcd6Sandrei mask_ecx = 0xffffffff; 6547c622d23Sbholler /* 6557c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6567c622d23Sbholler * to obtain the monitor linesize. 6577c622d23Sbholler */ 6587c622d23Sbholler if (cpi->cpi_maxeax < 5) 6597c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6605b8a6efeSbholler 661843e1988Sjohnlev #if !defined(__xpv) 6625b8a6efeSbholler /* 6635b8a6efeSbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 6645b8a6efeSbholler * processors. AMD does not intend MWAIT to be used in the cpu 6655b8a6efeSbholler * idle loop on current and future processors. 10h and future 6665b8a6efeSbholler * AMD processors use more power in MWAIT than HLT. 6675b8a6efeSbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 6685b8a6efeSbholler */ 6695b8a6efeSbholler idle_cpu_prefer_mwait = 0; 670843e1988Sjohnlev #endif 6715b8a6efeSbholler 6727c478bd9Sstevel@tonic-gate break; 6737c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 6747c478bd9Sstevel@tonic-gate /* 6757c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 6767c478bd9Sstevel@tonic-gate */ 6777c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 6787c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 6797c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6807c478bd9Sstevel@tonic-gate break; 6817c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 6827c478bd9Sstevel@tonic-gate /* 6837c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 6847c478bd9Sstevel@tonic-gate */ 6857c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 6867c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6877c478bd9Sstevel@tonic-gate break; 6887c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 6897c478bd9Sstevel@tonic-gate /* 6907c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 6917c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 6927c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 6937c478bd9Sstevel@tonic-gate */ 6947c478bd9Sstevel@tonic-gate switch (x86_type) { 6957c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 6967c478bd9Sstevel@tonic-gate mask_edx = 0; 6977c478bd9Sstevel@tonic-gate break; 6987c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 6997c478bd9Sstevel@tonic-gate mask_edx = 0; 7007c478bd9Sstevel@tonic-gate break; 7017c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 7027c478bd9Sstevel@tonic-gate mask_edx = 7037c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7047c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 7057c478bd9Sstevel@tonic-gate break; 7067c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 7077c478bd9Sstevel@tonic-gate mask_edx = 7087c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7097c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7107c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7117c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7127c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7137c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7147c478bd9Sstevel@tonic-gate break; 7157c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 7167c478bd9Sstevel@tonic-gate mask_edx = 7177c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7187c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7197c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7207c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7217c478bd9Sstevel@tonic-gate break; 7227c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 7237c478bd9Sstevel@tonic-gate break; 7247c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 7257c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 7267c478bd9Sstevel@tonic-gate mask_edx = 7277c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7287c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 7297c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7307c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7317c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7327c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7337c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7347c478bd9Sstevel@tonic-gate break; 7357c478bd9Sstevel@tonic-gate default: 7367c478bd9Sstevel@tonic-gate break; 7377c478bd9Sstevel@tonic-gate } 7387c478bd9Sstevel@tonic-gate break; 7397c478bd9Sstevel@tonic-gate } 7407c478bd9Sstevel@tonic-gate 741843e1988Sjohnlev #if defined(__xpv) 742843e1988Sjohnlev /* 743843e1988Sjohnlev * Do not support MONITOR/MWAIT under a hypervisor 744843e1988Sjohnlev */ 745843e1988Sjohnlev mask_ecx &= ~CPUID_INTC_ECX_MON; 746843e1988Sjohnlev #endif /* __xpv */ 747843e1988Sjohnlev 7487c478bd9Sstevel@tonic-gate /* 7497c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 7507c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 7517c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 7527c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 7537c478bd9Sstevel@tonic-gate */ 7547c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 7557c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 7567c478bd9Sstevel@tonic-gate 7577c478bd9Sstevel@tonic-gate /* 758ae115bc7Smrj * apply any platform restrictions (we don't call this 759ae115bc7Smrj * immediately after __cpuid_insn here, because we need the 760ae115bc7Smrj * workarounds applied above first) 7617c478bd9Sstevel@tonic-gate */ 762ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 7637c478bd9Sstevel@tonic-gate 764ae115bc7Smrj /* 765ae115bc7Smrj * fold in overrides from the "eeprom" mechanism 766ae115bc7Smrj */ 7677c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 7687c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 7697c478bd9Sstevel@tonic-gate 7707c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 7717c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 7727c478bd9Sstevel@tonic-gate 7737c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 7747c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 7757c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 7767c478bd9Sstevel@tonic-gate feature |= X86_TSC; 7777c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 7787c478bd9Sstevel@tonic-gate feature |= X86_MSR; 7797c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 7807c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 7817c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 7827c478bd9Sstevel@tonic-gate feature |= X86_PGE; 7837c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 7847c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 7857c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 7867c478bd9Sstevel@tonic-gate feature |= X86_MMX; 7877c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 7887c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 7897c478bd9Sstevel@tonic-gate feature |= X86_MCA; 7907c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 7917c478bd9Sstevel@tonic-gate feature |= X86_PAE; 7927c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 7937c478bd9Sstevel@tonic-gate feature |= X86_CX8; 7947c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 7957c478bd9Sstevel@tonic-gate feature |= X86_CX16; 7967c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 7977c478bd9Sstevel@tonic-gate feature |= X86_PAT; 7987c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 7997c478bd9Sstevel@tonic-gate feature |= X86_SEP; 8007c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 8017c478bd9Sstevel@tonic-gate /* 8027c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 8037c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 8047c478bd9Sstevel@tonic-gate * try and do SSE things. 8057c478bd9Sstevel@tonic-gate */ 8067c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 8077c478bd9Sstevel@tonic-gate feature |= X86_SSE; 8087c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 8097c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 8107c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 8117c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 812d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 813d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) 814d0f8ff6eSkk208521 feature |= X86_SSSE3; 815d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) 816d0f8ff6eSkk208521 feature |= X86_SSE4_1; 817d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) 818d0f8ff6eSkk208521 feature |= X86_SSE4_2; 819a50a8b93SKuriakose Kuruvilla if (cp->cp_ecx & CPUID_INTC_ECX_AES) 820a50a8b93SKuriakose Kuruvilla feature |= X86_AES; 821d0f8ff6eSkk208521 } 8227c478bd9Sstevel@tonic-gate } 8237c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 824ae115bc7Smrj feature |= X86_DE; 8251d1a3942SBill Holler #if !defined(__xpv) 826f98fbcecSbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 8271d1a3942SBill Holler 8281d1a3942SBill Holler /* 8291d1a3942SBill Holler * We require the CLFLUSH instruction for erratum workaround 8301d1a3942SBill Holler * to use MONITOR/MWAIT. 8311d1a3942SBill Holler */ 8321d1a3942SBill Holler if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 833f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_SUPPORT; 834f98fbcecSbholler feature |= X86_MWAIT; 8351d1a3942SBill Holler } else { 8361d1a3942SBill Holler extern int idle_cpu_assert_cflush_monitor; 8371d1a3942SBill Holler 8381d1a3942SBill Holler /* 8391d1a3942SBill Holler * All processors we are aware of which have 8401d1a3942SBill Holler * MONITOR/MWAIT also have CLFLUSH. 8411d1a3942SBill Holler */ 8421d1a3942SBill Holler if (idle_cpu_assert_cflush_monitor) { 8431d1a3942SBill Holler ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) && 8441d1a3942SBill Holler (cp->cp_edx & CPUID_INTC_EDX_CLFSH)); 845f98fbcecSbholler } 8461d1a3942SBill Holler } 8471d1a3942SBill Holler } 8481d1a3942SBill Holler #endif /* __xpv */ 8497c478bd9Sstevel@tonic-gate 85086c1f4dcSVikram Hegde /* 85186c1f4dcSVikram Hegde * Only need it first time, rest of the cpus would follow suite. 85286c1f4dcSVikram Hegde * we only capture this for the bootcpu. 85386c1f4dcSVikram Hegde */ 85486c1f4dcSVikram Hegde if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 85586c1f4dcSVikram Hegde feature |= X86_CLFSH; 85686c1f4dcSVikram Hegde x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8); 85786c1f4dcSVikram Hegde } 85886c1f4dcSVikram Hegde 8597c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 8607c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 8617c478bd9Sstevel@tonic-gate 8627c478bd9Sstevel@tonic-gate /* 8637c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 8647c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 8657c478bd9Sstevel@tonic-gate * 8667c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 8677c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 8687c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 869ae115bc7Smrj * on ... see the handling of the CMP_LGCY bit below) 8707c478bd9Sstevel@tonic-gate */ 8717c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 8727c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 8737c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 8747c478bd9Sstevel@tonic-gate feature |= X86_HTT; 8758949bcd6Sandrei } else { 8768949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 8777c478bd9Sstevel@tonic-gate } 8787c478bd9Sstevel@tonic-gate 8797c478bd9Sstevel@tonic-gate /* 8807c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 8817c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 8827c478bd9Sstevel@tonic-gate */ 8837c478bd9Sstevel@tonic-gate xcpuid = 0; 8847c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8857c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8865ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 8877c478bd9Sstevel@tonic-gate xcpuid++; 8887c478bd9Sstevel@tonic-gate break; 8897c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8907c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 8917c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 8927c478bd9Sstevel@tonic-gate xcpuid++; 8937c478bd9Sstevel@tonic-gate break; 8947c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 8957c478bd9Sstevel@tonic-gate /* 8967c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 8977c478bd9Sstevel@tonic-gate * extended cpuid operations. 8987c478bd9Sstevel@tonic-gate */ 8997c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 9007c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 9017c478bd9Sstevel@tonic-gate xcpuid++; 9027c478bd9Sstevel@tonic-gate break; 9037c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 9047c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 9057c478bd9Sstevel@tonic-gate default: 9067c478bd9Sstevel@tonic-gate xcpuid++; 9077c478bd9Sstevel@tonic-gate break; 9087c478bd9Sstevel@tonic-gate } 9097c478bd9Sstevel@tonic-gate 9107c478bd9Sstevel@tonic-gate if (xcpuid) { 9117c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 9128949bcd6Sandrei cp->cp_eax = 0x80000000; 9138949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 9147c478bd9Sstevel@tonic-gate } 9157c478bd9Sstevel@tonic-gate 9167c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 9177c478bd9Sstevel@tonic-gate 9187c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 9197c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 9207c478bd9Sstevel@tonic-gate 9217c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9227c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 9237c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 9247c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 9257c478bd9Sstevel@tonic-gate break; 9267c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 9278949bcd6Sandrei cp->cp_eax = 0x80000001; 9288949bcd6Sandrei (void) __cpuid_insn(cp); 929ae115bc7Smrj 9307c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9317c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 9327c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 9337c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 9347c478bd9Sstevel@tonic-gate /* 9357c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 9367c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 9377c478bd9Sstevel@tonic-gate */ 9387c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 9397c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 9407c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 9417c478bd9Sstevel@tonic-gate } 9427c478bd9Sstevel@tonic-gate } 9437c478bd9Sstevel@tonic-gate 944ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 945ae115bc7Smrj 9467c478bd9Sstevel@tonic-gate /* 9477c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 9487c478bd9Sstevel@tonic-gate */ 9497c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 9507c478bd9Sstevel@tonic-gate feature |= X86_NX; 9517c478bd9Sstevel@tonic-gate 95219397407SSherry Moore /* 95319397407SSherry Moore * Regardless whether or not we boot 64-bit, 95419397407SSherry Moore * we should have a way to identify whether 95519397407SSherry Moore * the CPU is capable of running 64-bit. 95619397407SSherry Moore */ 95719397407SSherry Moore if (cp->cp_edx & CPUID_AMD_EDX_LM) 95819397407SSherry Moore feature |= X86_64; 95919397407SSherry Moore 96002bc52beSkchow #if defined(__amd64) 96102bc52beSkchow /* 1 GB large page - enable only for 64 bit kernel */ 96202bc52beSkchow if (cp->cp_edx & CPUID_AMD_EDX_1GPG) 96302bc52beSkchow feature |= X86_1GPG; 96402bc52beSkchow #endif 96502bc52beSkchow 966f8801251Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 967f8801251Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 968f8801251Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 969f8801251Skk208521 feature |= X86_SSE4A; 970f8801251Skk208521 9717c478bd9Sstevel@tonic-gate /* 972ae115bc7Smrj * If both the HTT and CMP_LGCY bits are set, 9738949bcd6Sandrei * then we're not actually HyperThreaded. Read 9748949bcd6Sandrei * "AMD CPUID Specification" for more details. 9757c478bd9Sstevel@tonic-gate */ 9767c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9778949bcd6Sandrei (feature & X86_HTT) && 978ae115bc7Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 9797c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 9808949bcd6Sandrei feature |= X86_CMP; 9818949bcd6Sandrei } 982ae115bc7Smrj #if defined(__amd64) 9837c478bd9Sstevel@tonic-gate /* 9847c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 9857c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 9867c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 9877c478bd9Sstevel@tonic-gate * better. 9887c478bd9Sstevel@tonic-gate */ 9897c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 9907c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 9917c478bd9Sstevel@tonic-gate 9927c478bd9Sstevel@tonic-gate /* 9937c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 9947c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 9957c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 9967c478bd9Sstevel@tonic-gate */ 9977c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 9987c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 9997c478bd9Sstevel@tonic-gate #endif 1000d36ea5d8Ssudheer if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 1001ae115bc7Smrj feature |= X86_TSCP; 10027c478bd9Sstevel@tonic-gate break; 10037c478bd9Sstevel@tonic-gate default: 10047c478bd9Sstevel@tonic-gate break; 10057c478bd9Sstevel@tonic-gate } 10067c478bd9Sstevel@tonic-gate 10078949bcd6Sandrei /* 10088949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 10098949bcd6Sandrei */ 10107c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 10117c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 10128949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 10138949bcd6Sandrei cp = &cpi->cpi_std[4]; 10148949bcd6Sandrei cp->cp_eax = 4; 10158949bcd6Sandrei cp->cp_ecx = 0; 10168949bcd6Sandrei (void) __cpuid_insn(cp); 1017ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 10188949bcd6Sandrei } 10198949bcd6Sandrei /*FALLTHROUGH*/ 10207c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 10217c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 10227c478bd9Sstevel@tonic-gate break; 10237c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 10248949bcd6Sandrei cp->cp_eax = 0x80000008; 10258949bcd6Sandrei (void) __cpuid_insn(cp); 1026ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 1027ae115bc7Smrj 10287c478bd9Sstevel@tonic-gate /* 10297c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 10307c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 10317c478bd9Sstevel@tonic-gate */ 10327c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 10337c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 10347c478bd9Sstevel@tonic-gate break; 10357c478bd9Sstevel@tonic-gate default: 10367c478bd9Sstevel@tonic-gate break; 10377c478bd9Sstevel@tonic-gate } 10388949bcd6Sandrei 1039d129bde2Sesaxe /* 1040d129bde2Sesaxe * Derive the number of cores per chip 1041d129bde2Sesaxe */ 10428949bcd6Sandrei switch (cpi->cpi_vendor) { 10438949bcd6Sandrei case X86_VENDOR_Intel: 10448949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 10458949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10468949bcd6Sandrei break; 10478949bcd6Sandrei } else { 10488949bcd6Sandrei cpi->cpi_ncore_per_chip = 10498949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 10508949bcd6Sandrei } 10518949bcd6Sandrei break; 10528949bcd6Sandrei case X86_VENDOR_AMD: 10538949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 10548949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10558949bcd6Sandrei break; 10568949bcd6Sandrei } else { 105710569901Sgavinm /* 105810569901Sgavinm * On family 0xf cpuid fn 2 ECX[7:0] "NC" is 105910569901Sgavinm * 1 less than the number of physical cores on 106010569901Sgavinm * the chip. In family 0x10 this value can 106110569901Sgavinm * be affected by "downcoring" - it reflects 106210569901Sgavinm * 1 less than the number of cores actually 106310569901Sgavinm * enabled on this node. 106410569901Sgavinm */ 10658949bcd6Sandrei cpi->cpi_ncore_per_chip = 10668949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 10678949bcd6Sandrei } 10688949bcd6Sandrei break; 10698949bcd6Sandrei default: 10708949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10718949bcd6Sandrei break; 10727c478bd9Sstevel@tonic-gate } 10730e751525SEric Saxe 10740e751525SEric Saxe /* 10750e751525SEric Saxe * Get CPUID data about TSC Invariance in Deep C-State. 10760e751525SEric Saxe */ 10770e751525SEric Saxe switch (cpi->cpi_vendor) { 10780e751525SEric Saxe case X86_VENDOR_Intel: 10790e751525SEric Saxe if (cpi->cpi_maxeax >= 7) { 10800e751525SEric Saxe cp = &cpi->cpi_extd[7]; 10810e751525SEric Saxe cp->cp_eax = 0x80000007; 10820e751525SEric Saxe cp->cp_ecx = 0; 10830e751525SEric Saxe (void) __cpuid_insn(cp); 10840e751525SEric Saxe } 10850e751525SEric Saxe break; 10860e751525SEric Saxe default: 10870e751525SEric Saxe break; 10880e751525SEric Saxe } 1089fa2e767eSgavinm } else { 1090fa2e767eSgavinm cpi->cpi_ncore_per_chip = 1; 10918949bcd6Sandrei } 10928949bcd6Sandrei 10938949bcd6Sandrei /* 10948949bcd6Sandrei * If more than one core, then this processor is CMP. 10958949bcd6Sandrei */ 10968949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 10978949bcd6Sandrei feature |= X86_CMP; 1098ae115bc7Smrj 10998949bcd6Sandrei /* 11008949bcd6Sandrei * If the number of cores is the same as the number 11018949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 11028949bcd6Sandrei */ 11038949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 11048949bcd6Sandrei feature &= ~X86_HTT; 11058949bcd6Sandrei 11067c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 11078949bcd6Sandrei /* 11088949bcd6Sandrei * Single-core single-threaded processors. 11098949bcd6Sandrei */ 11107c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 11117c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 11128949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 111310569901Sgavinm cpi->cpi_pkgcoreid = 0; 11147c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 11158949bcd6Sandrei uint_t i; 11168949bcd6Sandrei uint_t chipid_shift = 0; 11178949bcd6Sandrei uint_t coreid_shift = 0; 11188949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 11197c478bd9Sstevel@tonic-gate 11208949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 11218949bcd6Sandrei chipid_shift++; 11228949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 11238949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 11248949bcd6Sandrei 11258949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 11268949bcd6Sandrei if (feature & X86_CMP) { 11278949bcd6Sandrei /* 11288949bcd6Sandrei * Multi-core (and possibly multi-threaded) 11298949bcd6Sandrei * processors. 11308949bcd6Sandrei */ 11318949bcd6Sandrei uint_t ncpu_per_core; 11328949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 11338949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 11348949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 11358949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 11368949bcd6Sandrei cpi->cpi_ncore_per_chip; 11378949bcd6Sandrei /* 11388949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 11398949bcd6Sandrei * look like this: 11408949bcd6Sandrei * 11418949bcd6Sandrei * +-----------------------+------+------+ 11428949bcd6Sandrei * | Physical Package ID | MC | HT | 11438949bcd6Sandrei * +-----------------------+------+------+ 11448949bcd6Sandrei * <------- chipid --------> 11458949bcd6Sandrei * <------- coreid ---------------> 11468949bcd6Sandrei * <--- clogid --> 114710569901Sgavinm * <------> 114810569901Sgavinm * pkgcoreid 11498949bcd6Sandrei * 11508949bcd6Sandrei * Where the number of bits necessary to 11518949bcd6Sandrei * represent MC and HT fields together equals 11528949bcd6Sandrei * to the minimum number of bits necessary to 11538949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 11548949bcd6Sandrei * Of those bits, the MC part uses the number 11558949bcd6Sandrei * of bits necessary to store the value of 11568949bcd6Sandrei * cpi->cpi_ncore_per_chip. 11578949bcd6Sandrei */ 11588949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 11598949bcd6Sandrei coreid_shift++; 11603090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 116110569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid >> 116210569901Sgavinm coreid_shift; 11638949bcd6Sandrei } else if (feature & X86_HTT) { 11648949bcd6Sandrei /* 11658949bcd6Sandrei * Single-core multi-threaded processors. 11668949bcd6Sandrei */ 11678949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 116810569901Sgavinm cpi->cpi_pkgcoreid = 0; 11698949bcd6Sandrei } 11708949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 11718949bcd6Sandrei /* 117210569901Sgavinm * AMD CMP chips currently have a single thread per 117310569901Sgavinm * core, with 2 cores on family 0xf and 2, 3 or 4 117410569901Sgavinm * cores on family 0x10. 117510569901Sgavinm * 117610569901Sgavinm * Since no two cpus share a core we must assign a 117710569901Sgavinm * distinct coreid per cpu, and we do this by using 117810569901Sgavinm * the cpu_id. This scheme does not, however, 117910569901Sgavinm * guarantee that sibling cores of a chip will have 118010569901Sgavinm * sequential coreids starting at a multiple of the 118110569901Sgavinm * number of cores per chip - that is usually the 118210569901Sgavinm * case, but if the ACPI MADT table is presented 118310569901Sgavinm * in a different order then we need to perform a 118410569901Sgavinm * few more gymnastics for the pkgcoreid. 118510569901Sgavinm * 118610569901Sgavinm * In family 0xf CMPs there are 2 cores on all nodes 118710569901Sgavinm * present - no mixing of single and dual core parts. 118810569901Sgavinm * 118910569901Sgavinm * In family 0x10 CMPs cpuid fn 2 ECX[15:12] 119010569901Sgavinm * "ApicIdCoreIdSize[3:0]" tells us how 119110569901Sgavinm * many least-significant bits in the ApicId 119210569901Sgavinm * are used to represent the core number 119310569901Sgavinm * within the node. Cores are always 119410569901Sgavinm * numbered sequentially from 0 regardless 119510569901Sgavinm * of how many or which are disabled, and 119610569901Sgavinm * there seems to be no way to discover the 119710569901Sgavinm * real core id when some are disabled. 11988949bcd6Sandrei */ 11998949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 120010569901Sgavinm 120110569901Sgavinm if (cpi->cpi_family == 0x10 && 120210569901Sgavinm cpi->cpi_xmaxeax >= 0x80000008) { 120310569901Sgavinm int coreidsz = 120410569901Sgavinm BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12); 120510569901Sgavinm 120610569901Sgavinm cpi->cpi_pkgcoreid = 120710569901Sgavinm apic_id & ((1 << coreidsz) - 1); 120810569901Sgavinm } else { 120910569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid; 121010569901Sgavinm } 12118949bcd6Sandrei } else { 12128949bcd6Sandrei /* 12138949bcd6Sandrei * All other processors are currently 12148949bcd6Sandrei * assumed to have single cores. 12158949bcd6Sandrei */ 12168949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 121710569901Sgavinm cpi->cpi_pkgcoreid = 0; 12188949bcd6Sandrei } 12197c478bd9Sstevel@tonic-gate } 12207c478bd9Sstevel@tonic-gate 1221b6917abeSmishra cpi->cpi_apicid = CPI_APIC_ID(cpi); 1222b6917abeSmishra 12238a40a695Sgavinm /* 12248a40a695Sgavinm * Synthesize chip "revision" and socket type 12258a40a695Sgavinm */ 1226e4b86885SCheng Sean Ye cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family, 1227e4b86885SCheng Sean Ye cpi->cpi_model, cpi->cpi_step); 1228e4b86885SCheng Sean Ye cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor, 1229e4b86885SCheng Sean Ye cpi->cpi_family, cpi->cpi_model, cpi->cpi_step); 1230e4b86885SCheng Sean Ye cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family, 1231e4b86885SCheng Sean Ye cpi->cpi_model, cpi->cpi_step); 12328a40a695Sgavinm 12337c478bd9Sstevel@tonic-gate pass1_done: 12347c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 12357c478bd9Sstevel@tonic-gate return (feature); 12367c478bd9Sstevel@tonic-gate } 12377c478bd9Sstevel@tonic-gate 12387c478bd9Sstevel@tonic-gate /* 12397c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 12407c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 12417c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 12427c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 12437c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 12447c478bd9Sstevel@tonic-gate */ 12457c478bd9Sstevel@tonic-gate 12467c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 12477c478bd9Sstevel@tonic-gate void 12487c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 12497c478bd9Sstevel@tonic-gate { 12507c478bd9Sstevel@tonic-gate uint_t n, nmax; 12517c478bd9Sstevel@tonic-gate int i; 12528949bcd6Sandrei struct cpuid_regs *cp; 12537c478bd9Sstevel@tonic-gate uint8_t *dp; 12547c478bd9Sstevel@tonic-gate uint32_t *iptr; 12557c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 12567c478bd9Sstevel@tonic-gate 12577c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 12587c478bd9Sstevel@tonic-gate 12597c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 12607c478bd9Sstevel@tonic-gate goto pass2_done; 12617c478bd9Sstevel@tonic-gate 12627c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 12637c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 12647c478bd9Sstevel@tonic-gate /* 12657c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 12667c478bd9Sstevel@tonic-gate */ 12677c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 12688949bcd6Sandrei cp->cp_eax = n; 1269d129bde2Sesaxe 1270d129bde2Sesaxe /* 1271d129bde2Sesaxe * CPUID function 4 expects %ecx to be initialized 1272d129bde2Sesaxe * with an index which indicates which cache to return 1273d129bde2Sesaxe * information about. The OS is expected to call function 4 1274d129bde2Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 1275d129bde2Sesaxe * EAX[4:0] set to 0, which indicates there are no more 1276d129bde2Sesaxe * caches. 1277d129bde2Sesaxe * 1278d129bde2Sesaxe * Here, populate cpi_std[4] with the information returned by 1279d129bde2Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 1280d129bde2Sesaxe * when dynamic memory allocation becomes available. 1281d129bde2Sesaxe * 1282d129bde2Sesaxe * Note: we need to explicitly initialize %ecx here, since 1283d129bde2Sesaxe * function 4 may have been previously invoked. 1284d129bde2Sesaxe */ 1285d129bde2Sesaxe if (n == 4) 1286d129bde2Sesaxe cp->cp_ecx = 0; 1287d129bde2Sesaxe 12888949bcd6Sandrei (void) __cpuid_insn(cp); 1289ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 12907c478bd9Sstevel@tonic-gate switch (n) { 12917c478bd9Sstevel@tonic-gate case 2: 12927c478bd9Sstevel@tonic-gate /* 12937c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 12947c478bd9Sstevel@tonic-gate * contain a value that identifies the number 12957c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 12967c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 12977c478bd9Sstevel@tonic-gate * processor's caching systems." 12987c478bd9Sstevel@tonic-gate * 12997c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 13007c478bd9Sstevel@tonic-gate */ 13017c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 13027c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 13037c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 13047c478bd9Sstevel@tonic-gate break; 13057c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 13067c478bd9Sstevel@tonic-gate 13077c478bd9Sstevel@tonic-gate /* 13087c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 13097c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 13107c478bd9Sstevel@tonic-gate * at the first 15 .. 13117c478bd9Sstevel@tonic-gate */ 13127c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 13137c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 13147c478bd9Sstevel@tonic-gate 13157c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 13167c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 13177c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 131863d3f7dfSkk208521 for (i = 1; i < 4; i++) 13197c478bd9Sstevel@tonic-gate if (p[i] != 0) 13207c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13217c478bd9Sstevel@tonic-gate } 13227c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 13237c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 13247c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 13257c478bd9Sstevel@tonic-gate if (p[i] != 0) 13267c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13277c478bd9Sstevel@tonic-gate } 13287c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 13297c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 13307c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 13317c478bd9Sstevel@tonic-gate if (p[i] != 0) 13327c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13337c478bd9Sstevel@tonic-gate } 13347c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 13357c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 13367c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 13377c478bd9Sstevel@tonic-gate if (p[i] != 0) 13387c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13397c478bd9Sstevel@tonic-gate } 13407c478bd9Sstevel@tonic-gate break; 1341f98fbcecSbholler 13427c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 1343f98fbcecSbholler break; 1344f98fbcecSbholler 13457c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 1346f98fbcecSbholler break; 1347f98fbcecSbholler 13487c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 13495b8a6efeSbholler { 13505b8a6efeSbholler size_t mwait_size; 1351f98fbcecSbholler 1352f98fbcecSbholler /* 1353f98fbcecSbholler * check cpi_mwait.support which was set in cpuid_pass1 1354f98fbcecSbholler */ 1355f98fbcecSbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 1356f98fbcecSbholler break; 1357f98fbcecSbholler 13585b8a6efeSbholler /* 13595b8a6efeSbholler * Protect ourself from insane mwait line size. 13605b8a6efeSbholler * Workaround for incomplete hardware emulator(s). 13615b8a6efeSbholler */ 13625b8a6efeSbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 13635b8a6efeSbholler if (mwait_size < sizeof (uint32_t) || 13645b8a6efeSbholler !ISP2(mwait_size)) { 13655b8a6efeSbholler #if DEBUG 13665b8a6efeSbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 13675d8efbbcSSaurabh Misra "size %ld", cpu->cpu_id, (long)mwait_size); 13685b8a6efeSbholler #endif 13695b8a6efeSbholler break; 13705b8a6efeSbholler } 13715b8a6efeSbholler 1372f98fbcecSbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 13735b8a6efeSbholler cpi->cpi_mwait.mon_max = mwait_size; 1374f98fbcecSbholler if (MWAIT_EXTENSION(cpi)) { 1375f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 1376f98fbcecSbholler if (MWAIT_INT_ENABLE(cpi)) 1377f98fbcecSbholler cpi->cpi_mwait.support |= 1378f98fbcecSbholler MWAIT_ECX_INT_ENABLE; 1379f98fbcecSbholler } 1380f98fbcecSbholler break; 13815b8a6efeSbholler } 13827c478bd9Sstevel@tonic-gate default: 13837c478bd9Sstevel@tonic-gate break; 13847c478bd9Sstevel@tonic-gate } 13857c478bd9Sstevel@tonic-gate } 13867c478bd9Sstevel@tonic-gate 1387b6917abeSmishra if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) { 13885d8efbbcSSaurabh Misra struct cpuid_regs regs; 13895d8efbbcSSaurabh Misra 13905d8efbbcSSaurabh Misra cp = ®s; 1391b6917abeSmishra cp->cp_eax = 0xB; 13925d8efbbcSSaurabh Misra cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0; 1393b6917abeSmishra 1394b6917abeSmishra (void) __cpuid_insn(cp); 1395b6917abeSmishra 1396b6917abeSmishra /* 1397b6917abeSmishra * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which 1398b6917abeSmishra * indicates that the extended topology enumeration leaf is 1399b6917abeSmishra * available. 1400b6917abeSmishra */ 1401b6917abeSmishra if (cp->cp_ebx) { 1402b6917abeSmishra uint32_t x2apic_id; 1403b6917abeSmishra uint_t coreid_shift = 0; 1404b6917abeSmishra uint_t ncpu_per_core = 1; 1405b6917abeSmishra uint_t chipid_shift = 0; 1406b6917abeSmishra uint_t ncpu_per_chip = 1; 1407b6917abeSmishra uint_t i; 1408b6917abeSmishra uint_t level; 1409b6917abeSmishra 1410b6917abeSmishra for (i = 0; i < CPI_FNB_ECX_MAX; i++) { 1411b6917abeSmishra cp->cp_eax = 0xB; 1412b6917abeSmishra cp->cp_ecx = i; 1413b6917abeSmishra 1414b6917abeSmishra (void) __cpuid_insn(cp); 1415b6917abeSmishra level = CPI_CPU_LEVEL_TYPE(cp); 1416b6917abeSmishra 1417b6917abeSmishra if (level == 1) { 1418b6917abeSmishra x2apic_id = cp->cp_edx; 1419b6917abeSmishra coreid_shift = BITX(cp->cp_eax, 4, 0); 1420b6917abeSmishra ncpu_per_core = BITX(cp->cp_ebx, 15, 0); 1421b6917abeSmishra } else if (level == 2) { 1422b6917abeSmishra x2apic_id = cp->cp_edx; 1423b6917abeSmishra chipid_shift = BITX(cp->cp_eax, 4, 0); 1424b6917abeSmishra ncpu_per_chip = BITX(cp->cp_ebx, 15, 0); 1425b6917abeSmishra } 1426b6917abeSmishra } 1427b6917abeSmishra 1428b6917abeSmishra cpi->cpi_apicid = x2apic_id; 1429b6917abeSmishra cpi->cpi_ncpu_per_chip = ncpu_per_chip; 1430b6917abeSmishra cpi->cpi_ncore_per_chip = ncpu_per_chip / 1431b6917abeSmishra ncpu_per_core; 1432b6917abeSmishra cpi->cpi_chipid = x2apic_id >> chipid_shift; 1433b6917abeSmishra cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1); 1434b6917abeSmishra cpi->cpi_coreid = x2apic_id >> coreid_shift; 1435b6917abeSmishra cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift; 1436b6917abeSmishra } 14375d8efbbcSSaurabh Misra 14385d8efbbcSSaurabh Misra /* Make cp NULL so that we don't stumble on others */ 14395d8efbbcSSaurabh Misra cp = NULL; 1440b6917abeSmishra } 1441b6917abeSmishra 14427c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 14437c478bd9Sstevel@tonic-gate goto pass2_done; 14447c478bd9Sstevel@tonic-gate 14457c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 14467c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 14477c478bd9Sstevel@tonic-gate /* 14487c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 14497c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 14507c478bd9Sstevel@tonic-gate */ 14517c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 14527c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 14538949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 14548949bcd6Sandrei (void) __cpuid_insn(cp); 1455ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 14567c478bd9Sstevel@tonic-gate switch (n) { 14577c478bd9Sstevel@tonic-gate case 2: 14587c478bd9Sstevel@tonic-gate case 3: 14597c478bd9Sstevel@tonic-gate case 4: 14607c478bd9Sstevel@tonic-gate /* 14617c478bd9Sstevel@tonic-gate * Extract the brand string 14627c478bd9Sstevel@tonic-gate */ 14637c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 14647c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 14657c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 14667c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 14677c478bd9Sstevel@tonic-gate break; 14687c478bd9Sstevel@tonic-gate case 5: 14697c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14707c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14717c478bd9Sstevel@tonic-gate /* 14727c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14737c478bd9Sstevel@tonic-gate * parts to report the sizes of the 14747c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 14757c478bd9Sstevel@tonic-gate * we don't trust the data. 14767c478bd9Sstevel@tonic-gate */ 14777c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14787c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 14797c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 14807c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 14817c478bd9Sstevel@tonic-gate break; 14827c478bd9Sstevel@tonic-gate default: 14837c478bd9Sstevel@tonic-gate break; 14847c478bd9Sstevel@tonic-gate } 14857c478bd9Sstevel@tonic-gate break; 14867c478bd9Sstevel@tonic-gate case 6: 14877c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14887c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14897c478bd9Sstevel@tonic-gate /* 14907c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14917c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 14927c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 14937c478bd9Sstevel@tonic-gate */ 14947c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14957c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 14967c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 14977c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 14987c478bd9Sstevel@tonic-gate /* 14997c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 15007c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 15017c478bd9Sstevel@tonic-gate * when it is really 64K 15027c478bd9Sstevel@tonic-gate */ 15037c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 15047c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 15057c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 15067c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 15077c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 15087c478bd9Sstevel@tonic-gate } 15097c478bd9Sstevel@tonic-gate break; 15107c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 15117c478bd9Sstevel@tonic-gate /* 15127c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 15137c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 15147c478bd9Sstevel@tonic-gate */ 15157c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 15167c478bd9Sstevel@tonic-gate break; 15177c478bd9Sstevel@tonic-gate /* 15187c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 15197c478bd9Sstevel@tonic-gate * 15207c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 15217c478bd9Sstevel@tonic-gate */ 15227c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 15237c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 15247c478bd9Sstevel@tonic-gate cp->cp_ecx = 15257c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 15267c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 15277c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 15287c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 15297c478bd9Sstevel@tonic-gate /* 15307c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 15317c478bd9Sstevel@tonic-gate */ 15327c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 15337c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 15347c478bd9Sstevel@tonic-gate break; 15357c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 15367c478bd9Sstevel@tonic-gate /* 15377c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 15387c478bd9Sstevel@tonic-gate * First appeared on Prescott. 15397c478bd9Sstevel@tonic-gate */ 15407c478bd9Sstevel@tonic-gate default: 15417c478bd9Sstevel@tonic-gate break; 15427c478bd9Sstevel@tonic-gate } 15437c478bd9Sstevel@tonic-gate break; 15447c478bd9Sstevel@tonic-gate default: 15457c478bd9Sstevel@tonic-gate break; 15467c478bd9Sstevel@tonic-gate } 15477c478bd9Sstevel@tonic-gate } 15487c478bd9Sstevel@tonic-gate 15497c478bd9Sstevel@tonic-gate pass2_done: 15507c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 15517c478bd9Sstevel@tonic-gate } 15527c478bd9Sstevel@tonic-gate 15537c478bd9Sstevel@tonic-gate static const char * 15547c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 15557c478bd9Sstevel@tonic-gate { 15567c478bd9Sstevel@tonic-gate int i; 15577c478bd9Sstevel@tonic-gate 15587c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15597c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 15607c478bd9Sstevel@tonic-gate return ("i486"); 15617c478bd9Sstevel@tonic-gate 15627c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 15637c478bd9Sstevel@tonic-gate case 5: 15647c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 15657c478bd9Sstevel@tonic-gate case 6: 15667c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 15677c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 15688949bcd6Sandrei const struct cpuid_regs *cp; 15697c478bd9Sstevel@tonic-gate case 0: 15707c478bd9Sstevel@tonic-gate case 1: 15717c478bd9Sstevel@tonic-gate case 2: 15727c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 15737c478bd9Sstevel@tonic-gate case 3: 15747c478bd9Sstevel@tonic-gate case 4: 15757c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 15767c478bd9Sstevel@tonic-gate case 6: 15777c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 15787c478bd9Sstevel@tonic-gate case 5: 15797c478bd9Sstevel@tonic-gate case 7: 15807c478bd9Sstevel@tonic-gate celeron = xeon = 0; 15817c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 15827c478bd9Sstevel@tonic-gate 158363d3f7dfSkk208521 for (i = 1; i < 4; i++) { 15847c478bd9Sstevel@tonic-gate uint_t tmp; 15857c478bd9Sstevel@tonic-gate 15867c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 15877c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15887c478bd9Sstevel@tonic-gate celeron++; 15897c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 15907c478bd9Sstevel@tonic-gate xeon++; 15917c478bd9Sstevel@tonic-gate } 15927c478bd9Sstevel@tonic-gate 15937c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 15947c478bd9Sstevel@tonic-gate uint_t tmp; 15957c478bd9Sstevel@tonic-gate 15967c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 15977c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15987c478bd9Sstevel@tonic-gate celeron++; 15997c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16007c478bd9Sstevel@tonic-gate xeon++; 16017c478bd9Sstevel@tonic-gate } 16027c478bd9Sstevel@tonic-gate 16037c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16047c478bd9Sstevel@tonic-gate uint_t tmp; 16057c478bd9Sstevel@tonic-gate 16067c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 16077c478bd9Sstevel@tonic-gate if (tmp == 0x40) 16087c478bd9Sstevel@tonic-gate celeron++; 16097c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16107c478bd9Sstevel@tonic-gate xeon++; 16117c478bd9Sstevel@tonic-gate } 16127c478bd9Sstevel@tonic-gate 16137c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16147c478bd9Sstevel@tonic-gate uint_t tmp; 16157c478bd9Sstevel@tonic-gate 16167c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 16177c478bd9Sstevel@tonic-gate if (tmp == 0x40) 16187c478bd9Sstevel@tonic-gate celeron++; 16197c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16207c478bd9Sstevel@tonic-gate xeon++; 16217c478bd9Sstevel@tonic-gate } 16227c478bd9Sstevel@tonic-gate 16237c478bd9Sstevel@tonic-gate if (celeron) 16247c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 16257c478bd9Sstevel@tonic-gate if (xeon) 16267c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16277c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 16287c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 16297c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16307c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 16317c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 16327c478bd9Sstevel@tonic-gate default: 16337c478bd9Sstevel@tonic-gate break; 16347c478bd9Sstevel@tonic-gate } 16357c478bd9Sstevel@tonic-gate default: 16367c478bd9Sstevel@tonic-gate break; 16377c478bd9Sstevel@tonic-gate } 16387c478bd9Sstevel@tonic-gate 16395ff02082Sdmick /* BrandID is present if the field is nonzero */ 16405ff02082Sdmick if (cpi->cpi_brandid != 0) { 16417c478bd9Sstevel@tonic-gate static const struct { 16427c478bd9Sstevel@tonic-gate uint_t bt_bid; 16437c478bd9Sstevel@tonic-gate const char *bt_str; 16447c478bd9Sstevel@tonic-gate } brand_tbl[] = { 16457c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 16467c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 16477c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 16487c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 16497c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 16507c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 16517c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 16527c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 16537c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 16547c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 16557c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 16567c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 16575ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 16585ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 16595ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 16605ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 16615ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 16625ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 16635ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 16645ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 16657c478bd9Sstevel@tonic-gate }; 16667c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 16677c478bd9Sstevel@tonic-gate uint_t sgn; 16687c478bd9Sstevel@tonic-gate 16697c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 16707c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 16717c478bd9Sstevel@tonic-gate 16727c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 16737c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 16747c478bd9Sstevel@tonic-gate break; 16757c478bd9Sstevel@tonic-gate if (i < btblmax) { 16767c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 16777c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 16787c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 16797c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 16807c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 16817c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 16827c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 16837c478bd9Sstevel@tonic-gate } 16847c478bd9Sstevel@tonic-gate } 16857c478bd9Sstevel@tonic-gate 16867c478bd9Sstevel@tonic-gate return (NULL); 16877c478bd9Sstevel@tonic-gate } 16887c478bd9Sstevel@tonic-gate 16897c478bd9Sstevel@tonic-gate static const char * 16907c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 16917c478bd9Sstevel@tonic-gate { 16927c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 16937c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 16947c478bd9Sstevel@tonic-gate return ("i486 compatible"); 16957c478bd9Sstevel@tonic-gate 16967c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 16977c478bd9Sstevel@tonic-gate case 5: 16987c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16997c478bd9Sstevel@tonic-gate case 0: 17007c478bd9Sstevel@tonic-gate case 1: 17017c478bd9Sstevel@tonic-gate case 2: 17027c478bd9Sstevel@tonic-gate case 3: 17037c478bd9Sstevel@tonic-gate case 4: 17047c478bd9Sstevel@tonic-gate case 5: 17057c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 17067c478bd9Sstevel@tonic-gate case 6: 17077c478bd9Sstevel@tonic-gate case 7: 17087c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 17097c478bd9Sstevel@tonic-gate case 8: 17107c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 17117c478bd9Sstevel@tonic-gate case 9: 17127c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 17137c478bd9Sstevel@tonic-gate default: 17147c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 17157c478bd9Sstevel@tonic-gate } 17167c478bd9Sstevel@tonic-gate case 6: 17177c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17187c478bd9Sstevel@tonic-gate case 1: 17197c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 17207c478bd9Sstevel@tonic-gate case 0: 17217c478bd9Sstevel@tonic-gate case 2: 17227c478bd9Sstevel@tonic-gate case 4: 17237c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 17247c478bd9Sstevel@tonic-gate case 3: 17257c478bd9Sstevel@tonic-gate case 7: 17267c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 17277c478bd9Sstevel@tonic-gate case 6: 17287c478bd9Sstevel@tonic-gate case 8: 17297c478bd9Sstevel@tonic-gate case 10: 17307c478bd9Sstevel@tonic-gate /* 17317c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 17327c478bd9Sstevel@tonic-gate */ 17337c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 17347c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 17357c478bd9Sstevel@tonic-gate default: 17367c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 17377c478bd9Sstevel@tonic-gate } 17387c478bd9Sstevel@tonic-gate default: 17397c478bd9Sstevel@tonic-gate break; 17407c478bd9Sstevel@tonic-gate } 17417c478bd9Sstevel@tonic-gate 17427c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 17437c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 17447c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 17457c478bd9Sstevel@tonic-gate case 3: 17467c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 17477c478bd9Sstevel@tonic-gate case 4: 17487c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 17497c478bd9Sstevel@tonic-gate case 5: 17507c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 17517c478bd9Sstevel@tonic-gate default: 17527c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 17537c478bd9Sstevel@tonic-gate } 17547c478bd9Sstevel@tonic-gate } 17557c478bd9Sstevel@tonic-gate 17567c478bd9Sstevel@tonic-gate return (NULL); 17577c478bd9Sstevel@tonic-gate } 17587c478bd9Sstevel@tonic-gate 17597c478bd9Sstevel@tonic-gate static const char * 17607c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 17617c478bd9Sstevel@tonic-gate { 17627c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 17637c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 17647c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 17657c478bd9Sstevel@tonic-gate return ("i486 compatible"); 17667c478bd9Sstevel@tonic-gate 17677c478bd9Sstevel@tonic-gate switch (type) { 17687c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 17697c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 17707c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 17717c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 17727c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 17737c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 17747c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 17757c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 17767c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 17777c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17787c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 17797c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 17807c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 17817c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 17827c478bd9Sstevel@tonic-gate default: 17837c478bd9Sstevel@tonic-gate /* 17847c478bd9Sstevel@tonic-gate * Have another wild guess .. 17857c478bd9Sstevel@tonic-gate */ 17867c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 17877c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 17887c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 17897c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17907c478bd9Sstevel@tonic-gate case 2: 17917c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 17927c478bd9Sstevel@tonic-gate case 4: 17937c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17947c478bd9Sstevel@tonic-gate default: 17957c478bd9Sstevel@tonic-gate break; 17967c478bd9Sstevel@tonic-gate } 17977c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 17987c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17997c478bd9Sstevel@tonic-gate case 0: 18007c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 18017c478bd9Sstevel@tonic-gate case 5: 18027c478bd9Sstevel@tonic-gate case 6: 18037c478bd9Sstevel@tonic-gate case 7: 18047c478bd9Sstevel@tonic-gate case 8: 18057c478bd9Sstevel@tonic-gate case 9: 18067c478bd9Sstevel@tonic-gate return ("VIA C3"); 18077c478bd9Sstevel@tonic-gate default: 18087c478bd9Sstevel@tonic-gate break; 18097c478bd9Sstevel@tonic-gate } 18107c478bd9Sstevel@tonic-gate } 18117c478bd9Sstevel@tonic-gate break; 18127c478bd9Sstevel@tonic-gate } 18137c478bd9Sstevel@tonic-gate return (NULL); 18147c478bd9Sstevel@tonic-gate } 18157c478bd9Sstevel@tonic-gate 18167c478bd9Sstevel@tonic-gate /* 18177c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 18187c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 18197c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 18207c478bd9Sstevel@tonic-gate */ 18217c478bd9Sstevel@tonic-gate static void 18227c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 18237c478bd9Sstevel@tonic-gate { 18247c478bd9Sstevel@tonic-gate const char *brand = NULL; 18257c478bd9Sstevel@tonic-gate 18267c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 18277c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 18287c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 18297c478bd9Sstevel@tonic-gate break; 18307c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 18317c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 18327c478bd9Sstevel@tonic-gate break; 18337c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 18347c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 18357c478bd9Sstevel@tonic-gate break; 18367c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 18377c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18387c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 18397c478bd9Sstevel@tonic-gate break; 18407c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 18417c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 18427c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 18437c478bd9Sstevel@tonic-gate case 4: 18447c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 18457c478bd9Sstevel@tonic-gate break; 18467c478bd9Sstevel@tonic-gate case 8: 18477c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 18487c478bd9Sstevel@tonic-gate break; 18497c478bd9Sstevel@tonic-gate case 9: 18507c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 18517c478bd9Sstevel@tonic-gate break; 18527c478bd9Sstevel@tonic-gate default: 18537c478bd9Sstevel@tonic-gate break; 18547c478bd9Sstevel@tonic-gate } 18557c478bd9Sstevel@tonic-gate break; 18567c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 18577c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 18587c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 18597c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 18607c478bd9Sstevel@tonic-gate break; 18617c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 18627c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18637c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 18647c478bd9Sstevel@tonic-gate break; 18657c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 18667c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 18677c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 18687c478bd9Sstevel@tonic-gate break; 18697c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 18707c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 18717c478bd9Sstevel@tonic-gate default: 18727c478bd9Sstevel@tonic-gate break; 18737c478bd9Sstevel@tonic-gate } 18747c478bd9Sstevel@tonic-gate if (brand) { 18757c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 18767c478bd9Sstevel@tonic-gate return; 18777c478bd9Sstevel@tonic-gate } 18787c478bd9Sstevel@tonic-gate 18797c478bd9Sstevel@tonic-gate /* 18807c478bd9Sstevel@tonic-gate * If all else fails ... 18817c478bd9Sstevel@tonic-gate */ 18827c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 18837c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 18847c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 18857c478bd9Sstevel@tonic-gate } 18867c478bd9Sstevel@tonic-gate 18877c478bd9Sstevel@tonic-gate /* 18887c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 18897c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 18907c478bd9Sstevel@tonic-gate * the other cpus. 18917c478bd9Sstevel@tonic-gate * 1892d129bde2Sesaxe * Fixup the brand string, and collect any information from cpuid 1893d129bde2Sesaxe * that requires dynamicically allocated storage to represent. 18947c478bd9Sstevel@tonic-gate */ 18957c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 18967c478bd9Sstevel@tonic-gate void 18977c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 18987c478bd9Sstevel@tonic-gate { 1899d129bde2Sesaxe int i, max, shft, level, size; 1900d129bde2Sesaxe struct cpuid_regs regs; 1901d129bde2Sesaxe struct cpuid_regs *cp; 19027c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 19037c478bd9Sstevel@tonic-gate 19047c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 19057c478bd9Sstevel@tonic-gate 1906d129bde2Sesaxe /* 1907d129bde2Sesaxe * Function 4: Deterministic cache parameters 1908d129bde2Sesaxe * 1909d129bde2Sesaxe * Take this opportunity to detect the number of threads 1910d129bde2Sesaxe * sharing the last level cache, and construct a corresponding 1911d129bde2Sesaxe * cache id. The respective cpuid_info members are initialized 1912d129bde2Sesaxe * to the default case of "no last level cache sharing". 1913d129bde2Sesaxe */ 1914d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 1915d129bde2Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 1916d129bde2Sesaxe 1917d129bde2Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 1918d129bde2Sesaxe 1919d129bde2Sesaxe /* 1920d129bde2Sesaxe * Find the # of elements (size) returned by fn 4, and along 1921d129bde2Sesaxe * the way detect last level cache sharing details. 1922d129bde2Sesaxe */ 1923d129bde2Sesaxe bzero(®s, sizeof (regs)); 1924d129bde2Sesaxe cp = ®s; 1925d129bde2Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 1926d129bde2Sesaxe cp->cp_eax = 4; 1927d129bde2Sesaxe cp->cp_ecx = i; 1928d129bde2Sesaxe 1929d129bde2Sesaxe (void) __cpuid_insn(cp); 1930d129bde2Sesaxe 1931d129bde2Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 1932d129bde2Sesaxe break; 1933d129bde2Sesaxe level = CPI_CACHE_LVL(cp); 1934d129bde2Sesaxe if (level > max) { 1935d129bde2Sesaxe max = level; 1936d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1937d129bde2Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 1938d129bde2Sesaxe } 1939d129bde2Sesaxe } 1940d129bde2Sesaxe cpi->cpi_std_4_size = size = i; 1941d129bde2Sesaxe 1942d129bde2Sesaxe /* 1943d129bde2Sesaxe * Allocate the cpi_std_4 array. The first element 1944d129bde2Sesaxe * references the regs for fn 4, %ecx == 0, which 1945d129bde2Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 1946d129bde2Sesaxe */ 1947d129bde2Sesaxe if (size > 0) { 1948d129bde2Sesaxe cpi->cpi_std_4 = 1949d129bde2Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 1950d129bde2Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 1951d129bde2Sesaxe 1952d129bde2Sesaxe /* 1953d129bde2Sesaxe * Allocate storage to hold the additional regs 1954d129bde2Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 1955d129bde2Sesaxe * 1956d129bde2Sesaxe * The regs for fn 4, %ecx == 0 has already 1957d129bde2Sesaxe * been allocated as indicated above. 1958d129bde2Sesaxe */ 1959d129bde2Sesaxe for (i = 1; i < size; i++) { 1960d129bde2Sesaxe cp = cpi->cpi_std_4[i] = 1961d129bde2Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 1962d129bde2Sesaxe cp->cp_eax = 4; 1963d129bde2Sesaxe cp->cp_ecx = i; 1964d129bde2Sesaxe 1965d129bde2Sesaxe (void) __cpuid_insn(cp); 1966d129bde2Sesaxe } 1967d129bde2Sesaxe } 1968d129bde2Sesaxe /* 1969d129bde2Sesaxe * Determine the number of bits needed to represent 1970d129bde2Sesaxe * the number of CPUs sharing the last level cache. 1971d129bde2Sesaxe * 1972d129bde2Sesaxe * Shift off that number of bits from the APIC id to 1973d129bde2Sesaxe * derive the cache id. 1974d129bde2Sesaxe */ 1975d129bde2Sesaxe shft = 0; 1976d129bde2Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 1977d129bde2Sesaxe shft++; 1978b6917abeSmishra cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft; 1979d129bde2Sesaxe } 1980d129bde2Sesaxe 1981d129bde2Sesaxe /* 1982d129bde2Sesaxe * Now fixup the brand string 1983d129bde2Sesaxe */ 19847c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 19857c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 1986d129bde2Sesaxe } else { 19877c478bd9Sstevel@tonic-gate 19887c478bd9Sstevel@tonic-gate /* 19897c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 19907c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 19917c478bd9Sstevel@tonic-gate * similar junk. 19927c478bd9Sstevel@tonic-gate */ 19937c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 19947c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 19957c478bd9Sstevel@tonic-gate char *src, *dst; 19967c478bd9Sstevel@tonic-gate 19977c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 19987c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 19997c478bd9Sstevel@tonic-gate /* 20007c478bd9Sstevel@tonic-gate * strip leading spaces 20017c478bd9Sstevel@tonic-gate */ 20027c478bd9Sstevel@tonic-gate while (*src == ' ') 20037c478bd9Sstevel@tonic-gate src++; 20047c478bd9Sstevel@tonic-gate /* 20057c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 20067c478bd9Sstevel@tonic-gate */ 20077c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 20087c478bd9Sstevel@tonic-gate src += 8; 20097c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 20107c478bd9Sstevel@tonic-gate src += 10; 20117c478bd9Sstevel@tonic-gate 20127c478bd9Sstevel@tonic-gate /* 20137c478bd9Sstevel@tonic-gate * Now do an in-place copy. 20147c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 20157c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 20167c478bd9Sstevel@tonic-gate * -really- no need to shout. 20177c478bd9Sstevel@tonic-gate */ 20187c478bd9Sstevel@tonic-gate while (*src != '\0') { 20197c478bd9Sstevel@tonic-gate if (src[0] == '(') { 20207c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 20217c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 20227c478bd9Sstevel@tonic-gate src += 3; 20237c478bd9Sstevel@tonic-gate dst += 3; 20247c478bd9Sstevel@tonic-gate continue; 20257c478bd9Sstevel@tonic-gate } 20267c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 20277c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 20287c478bd9Sstevel@tonic-gate src += 4; 20297c478bd9Sstevel@tonic-gate dst += 4; 20307c478bd9Sstevel@tonic-gate continue; 20317c478bd9Sstevel@tonic-gate } 20327c478bd9Sstevel@tonic-gate } 20337c478bd9Sstevel@tonic-gate *dst++ = *src++; 20347c478bd9Sstevel@tonic-gate } 20357c478bd9Sstevel@tonic-gate *dst = '\0'; 20367c478bd9Sstevel@tonic-gate 20377c478bd9Sstevel@tonic-gate /* 20387c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 20397c478bd9Sstevel@tonic-gate */ 20407c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 20417c478bd9Sstevel@tonic-gate if (*dst == ' ') 20427c478bd9Sstevel@tonic-gate *dst = '\0'; 20437c478bd9Sstevel@tonic-gate else 20447c478bd9Sstevel@tonic-gate break; 20457c478bd9Sstevel@tonic-gate } else 20467c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 2047d129bde2Sesaxe } 20487c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 20497c478bd9Sstevel@tonic-gate } 20507c478bd9Sstevel@tonic-gate 20517c478bd9Sstevel@tonic-gate /* 20527c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 20537c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 20547c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 20557c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 20567c478bd9Sstevel@tonic-gate */ 20577c478bd9Sstevel@tonic-gate uint_t 20587c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 20597c478bd9Sstevel@tonic-gate { 20607c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 20617c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 20627c478bd9Sstevel@tonic-gate 20637c478bd9Sstevel@tonic-gate if (cpu == NULL) 20647c478bd9Sstevel@tonic-gate cpu = CPU; 20657c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20667c478bd9Sstevel@tonic-gate 20677c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 20687c478bd9Sstevel@tonic-gate 20697c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 20707c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 20717c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 20727c478bd9Sstevel@tonic-gate 20737c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 20747c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 20757c478bd9Sstevel@tonic-gate 20767c478bd9Sstevel@tonic-gate /* 20777c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 20787c478bd9Sstevel@tonic-gate */ 20797c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 20807c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 20817c478bd9Sstevel@tonic-gate 20827c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 20837c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 20847c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 20857c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 20867c478bd9Sstevel@tonic-gate 20877c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 20887c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 20897c478bd9Sstevel@tonic-gate 20907c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 20917c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 20927c478bd9Sstevel@tonic-gate 2093d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2094d0f8ff6eSkk208521 if ((x86_feature & X86_SSSE3) == 0) 2095d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSSE3; 2096d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_1) == 0) 2097d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_1; 2098d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_2) == 0) 2099d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_2; 2100a50a8b93SKuriakose Kuruvilla if ((x86_feature & X86_AES) == 0) 2101a50a8b93SKuriakose Kuruvilla *ecx &= ~CPUID_INTC_ECX_AES; 2102d0f8ff6eSkk208521 } 2103d0f8ff6eSkk208521 21047c478bd9Sstevel@tonic-gate /* 21057c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 21067c478bd9Sstevel@tonic-gate */ 21077c478bd9Sstevel@tonic-gate if (!fpu_exists) 21087c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 21097c478bd9Sstevel@tonic-gate 21107c478bd9Sstevel@tonic-gate /* 21117c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 21127c478bd9Sstevel@tonic-gate * think userland will care about. 21137c478bd9Sstevel@tonic-gate */ 21147c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 21157c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 21167c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 21177c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 21187c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 21197c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 21207c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 21217c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 2122d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2123d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSSE3) 2124d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSSE3; 2125d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_1) 2126d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_1; 2127d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_2) 2128d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_2; 21295087e485SKrishnendu Sadhukhan - Sun Microsystems if (*ecx & CPUID_INTC_ECX_MOVBE) 21305087e485SKrishnendu Sadhukhan - Sun Microsystems hwcap_flags |= AV_386_MOVBE; 2131a50a8b93SKuriakose Kuruvilla if (*ecx & CPUID_INTC_ECX_AES) 2132a50a8b93SKuriakose Kuruvilla hwcap_flags |= AV_386_AES; 2133a50a8b93SKuriakose Kuruvilla if (*ecx & CPUID_INTC_ECX_PCLMULQDQ) 2134a50a8b93SKuriakose Kuruvilla hwcap_flags |= AV_386_PCLMULQDQ; 2135d0f8ff6eSkk208521 } 2136f8801251Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 2137f8801251Skk208521 hwcap_flags |= AV_386_POPCNT; 21387c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 21397c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 21407c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 21417c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 21427c478bd9Sstevel@tonic-gate 21437c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 21447c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 21457c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 21467c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 21477c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 21487c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 21497c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 21507c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 21517c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 21527c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 21537c478bd9Sstevel@tonic-gate } 21547c478bd9Sstevel@tonic-gate 21558949bcd6Sandrei if (x86_feature & X86_HTT) 21567c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 21577c478bd9Sstevel@tonic-gate 21587c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 21597c478bd9Sstevel@tonic-gate goto pass4_done; 21607c478bd9Sstevel@tonic-gate 21617c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 21628949bcd6Sandrei struct cpuid_regs cp; 2163ae115bc7Smrj uint32_t *edx, *ecx; 21647c478bd9Sstevel@tonic-gate 2165ae115bc7Smrj case X86_VENDOR_Intel: 2166ae115bc7Smrj /* 2167ae115bc7Smrj * Seems like Intel duplicated what we necessary 2168ae115bc7Smrj * here to make the initial crop of 64-bit OS's work. 2169ae115bc7Smrj * Hopefully, those are the only "extended" bits 2170ae115bc7Smrj * they'll add. 2171ae115bc7Smrj */ 2172ae115bc7Smrj /*FALLTHROUGH*/ 2173ae115bc7Smrj 21747c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 21757c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 2176ae115bc7Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 21777c478bd9Sstevel@tonic-gate 21787c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 2179ae115bc7Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 2180ae115bc7Smrj 2181ae115bc7Smrj /* 2182ae115bc7Smrj * [these features require explicit kernel support] 2183ae115bc7Smrj */ 2184ae115bc7Smrj switch (cpi->cpi_vendor) { 2185ae115bc7Smrj case X86_VENDOR_Intel: 2186d36ea5d8Ssudheer if ((x86_feature & X86_TSCP) == 0) 2187d36ea5d8Ssudheer *edx &= ~CPUID_AMD_EDX_TSCP; 2188ae115bc7Smrj break; 2189ae115bc7Smrj 2190ae115bc7Smrj case X86_VENDOR_AMD: 2191ae115bc7Smrj if ((x86_feature & X86_TSCP) == 0) 2192ae115bc7Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 2193f8801251Skk208521 if ((x86_feature & X86_SSE4A) == 0) 2194f8801251Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 2195ae115bc7Smrj break; 2196ae115bc7Smrj 2197ae115bc7Smrj default: 2198ae115bc7Smrj break; 2199ae115bc7Smrj } 22007c478bd9Sstevel@tonic-gate 22017c478bd9Sstevel@tonic-gate /* 22027c478bd9Sstevel@tonic-gate * [no explicit support required beyond 22037c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 22047c478bd9Sstevel@tonic-gate */ 22057c478bd9Sstevel@tonic-gate if (!fpu_exists) 22067c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 22077c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 22087c478bd9Sstevel@tonic-gate 22097c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 22107c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 2211ae115bc7Smrj #if !defined(__amd64) 22127c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 22137c478bd9Sstevel@tonic-gate #endif 22147c478bd9Sstevel@tonic-gate /* 22157c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 22167c478bd9Sstevel@tonic-gate * things that we think userland will care about. 22177c478bd9Sstevel@tonic-gate */ 2218ae115bc7Smrj #if defined(__amd64) 22197c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 22207c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 2221ae115bc7Smrj #endif 22227c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 22237c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 22247c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 22257c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 22267c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 22277c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 2228ae115bc7Smrj 2229ae115bc7Smrj switch (cpi->cpi_vendor) { 2230ae115bc7Smrj case X86_VENDOR_AMD: 2231ae115bc7Smrj if (*edx & CPUID_AMD_EDX_TSCP) 2232ae115bc7Smrj hwcap_flags |= AV_386_TSCP; 2233ae115bc7Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 2234ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2235f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 2236f8801251Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 2237f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 2238f8801251Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 2239ae115bc7Smrj break; 2240ae115bc7Smrj 2241ae115bc7Smrj case X86_VENDOR_Intel: 2242d36ea5d8Ssudheer if (*edx & CPUID_AMD_EDX_TSCP) 2243d36ea5d8Ssudheer hwcap_flags |= AV_386_TSCP; 2244ae115bc7Smrj /* 2245ae115bc7Smrj * Aarrgh. 2246ae115bc7Smrj * Intel uses a different bit in the same word. 2247ae115bc7Smrj */ 2248ae115bc7Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 2249ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2250ae115bc7Smrj break; 2251ae115bc7Smrj 2252ae115bc7Smrj default: 2253ae115bc7Smrj break; 2254ae115bc7Smrj } 22557c478bd9Sstevel@tonic-gate break; 22567c478bd9Sstevel@tonic-gate 22577c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 22588949bcd6Sandrei cp.cp_eax = 0x80860001; 22598949bcd6Sandrei (void) __cpuid_insn(&cp); 22608949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 22617c478bd9Sstevel@tonic-gate break; 22627c478bd9Sstevel@tonic-gate 22637c478bd9Sstevel@tonic-gate default: 22647c478bd9Sstevel@tonic-gate break; 22657c478bd9Sstevel@tonic-gate } 22667c478bd9Sstevel@tonic-gate 22677c478bd9Sstevel@tonic-gate pass4_done: 22687c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 22697c478bd9Sstevel@tonic-gate return (hwcap_flags); 22707c478bd9Sstevel@tonic-gate } 22717c478bd9Sstevel@tonic-gate 22727c478bd9Sstevel@tonic-gate 22737c478bd9Sstevel@tonic-gate /* 22747c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 22757c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 22767c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 22777c478bd9Sstevel@tonic-gate */ 22787c478bd9Sstevel@tonic-gate uint32_t 22798949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 22807c478bd9Sstevel@tonic-gate { 22817c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 22828949bcd6Sandrei struct cpuid_regs *xcp; 22837c478bd9Sstevel@tonic-gate 22847c478bd9Sstevel@tonic-gate if (cpu == NULL) 22857c478bd9Sstevel@tonic-gate cpu = CPU; 22867c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 22877c478bd9Sstevel@tonic-gate 22887c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22897c478bd9Sstevel@tonic-gate 22907c478bd9Sstevel@tonic-gate /* 22917c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 22927c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 22937c478bd9Sstevel@tonic-gate */ 22948949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 22958949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 22968949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 22978949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 22988949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 22997c478bd9Sstevel@tonic-gate else 23007c478bd9Sstevel@tonic-gate /* 23017c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 23027c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 23037c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 23047c478bd9Sstevel@tonic-gate */ 23058949bcd6Sandrei return (__cpuid_insn(cp)); 23068949bcd6Sandrei 23078949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 23088949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 23098949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 23108949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 23117c478bd9Sstevel@tonic-gate return (cp->cp_eax); 23127c478bd9Sstevel@tonic-gate } 23137c478bd9Sstevel@tonic-gate 23147c478bd9Sstevel@tonic-gate int 23157c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 23167c478bd9Sstevel@tonic-gate { 23177c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 23187c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 23197c478bd9Sstevel@tonic-gate } 23207c478bd9Sstevel@tonic-gate 23217c478bd9Sstevel@tonic-gate int 23227c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 23237c478bd9Sstevel@tonic-gate { 23247c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 23257c478bd9Sstevel@tonic-gate 23267c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 23277c478bd9Sstevel@tonic-gate } 23287c478bd9Sstevel@tonic-gate 23297c478bd9Sstevel@tonic-gate int 23308949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 23317c478bd9Sstevel@tonic-gate { 23327c478bd9Sstevel@tonic-gate if (cpu == NULL) 23337c478bd9Sstevel@tonic-gate cpu = CPU; 23347c478bd9Sstevel@tonic-gate 23357c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23367c478bd9Sstevel@tonic-gate 23377c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 23387c478bd9Sstevel@tonic-gate } 23397c478bd9Sstevel@tonic-gate 23407c478bd9Sstevel@tonic-gate /* 23417c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 23427c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 23437c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 23447c478bd9Sstevel@tonic-gate * 23457c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 23467c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 23477c478bd9Sstevel@tonic-gate * to test that subtlety here. 2348843e1988Sjohnlev * 2349843e1988Sjohnlev * XXPV Currently, 32-bit syscall instructions don't work via the hypervisor, 2350843e1988Sjohnlev * even in the case where the hardware would in fact support it. 23517c478bd9Sstevel@tonic-gate */ 23527c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 23537c478bd9Sstevel@tonic-gate int 23547c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 23557c478bd9Sstevel@tonic-gate { 23567c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 23577c478bd9Sstevel@tonic-gate 2358843e1988Sjohnlev #if !defined(__xpv) 2359ae115bc7Smrj if (cpu == NULL) 2360ae115bc7Smrj cpu = CPU; 2361ae115bc7Smrj 2362ae115bc7Smrj /*CSTYLED*/ 2363ae115bc7Smrj { 2364ae115bc7Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 2365ae115bc7Smrj 2366ae115bc7Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 2367ae115bc7Smrj cpi->cpi_xmaxeax >= 0x80000001 && 2368ae115bc7Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 2369ae115bc7Smrj return (1); 2370ae115bc7Smrj } 2371843e1988Sjohnlev #endif 23727c478bd9Sstevel@tonic-gate return (0); 23737c478bd9Sstevel@tonic-gate } 23747c478bd9Sstevel@tonic-gate 23757c478bd9Sstevel@tonic-gate int 23767c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 23777c478bd9Sstevel@tonic-gate { 23787c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23797c478bd9Sstevel@tonic-gate 23807c478bd9Sstevel@tonic-gate static const char fmt[] = 2381ecfa43a5Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 23827c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 2383ecfa43a5Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 23847c478bd9Sstevel@tonic-gate 23857c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23867c478bd9Sstevel@tonic-gate 23878949bcd6Sandrei if (cpuid_is_cmt(cpu)) 23887c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 2389ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2390ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 23917c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23927c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 2393ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2394ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 23957c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23967c478bd9Sstevel@tonic-gate } 23977c478bd9Sstevel@tonic-gate 23987c478bd9Sstevel@tonic-gate const char * 23997c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 24007c478bd9Sstevel@tonic-gate { 24017c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24027c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 24037c478bd9Sstevel@tonic-gate } 24047c478bd9Sstevel@tonic-gate 24057c478bd9Sstevel@tonic-gate uint_t 24067c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 24077c478bd9Sstevel@tonic-gate { 24087c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24097c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 24107c478bd9Sstevel@tonic-gate } 24117c478bd9Sstevel@tonic-gate 24127c478bd9Sstevel@tonic-gate uint_t 24137c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 24147c478bd9Sstevel@tonic-gate { 24157c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24167c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 24177c478bd9Sstevel@tonic-gate } 24187c478bd9Sstevel@tonic-gate 24197c478bd9Sstevel@tonic-gate uint_t 24207c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 24217c478bd9Sstevel@tonic-gate { 24227c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24237c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 24247c478bd9Sstevel@tonic-gate } 24257c478bd9Sstevel@tonic-gate 24267c478bd9Sstevel@tonic-gate uint_t 24277c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 24287c478bd9Sstevel@tonic-gate { 24297c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24307c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 24317c478bd9Sstevel@tonic-gate } 24327c478bd9Sstevel@tonic-gate 24337c478bd9Sstevel@tonic-gate uint_t 24348949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 24358949bcd6Sandrei { 24368949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24378949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 24388949bcd6Sandrei } 24398949bcd6Sandrei 24408949bcd6Sandrei uint_t 2441d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 2442d129bde2Sesaxe { 2443d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2444d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 2445d129bde2Sesaxe } 2446d129bde2Sesaxe 2447d129bde2Sesaxe id_t 2448d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 2449d129bde2Sesaxe { 2450d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2451d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 2452d129bde2Sesaxe } 2453d129bde2Sesaxe 2454d129bde2Sesaxe uint_t 24557c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 24567c478bd9Sstevel@tonic-gate { 24577c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24587c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 24597c478bd9Sstevel@tonic-gate } 24607c478bd9Sstevel@tonic-gate 24612449e17fSsherrym uint_t 24622449e17fSsherrym cpuid_getsig(struct cpu *cpu) 24632449e17fSsherrym { 24642449e17fSsherrym ASSERT(cpuid_checkpass(cpu, 1)); 24652449e17fSsherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 24662449e17fSsherrym } 24672449e17fSsherrym 24688a40a695Sgavinm uint32_t 24698a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu) 24708a40a695Sgavinm { 24718a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24728a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 24738a40a695Sgavinm } 24748a40a695Sgavinm 24758a40a695Sgavinm const char * 24768a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 24778a40a695Sgavinm { 24788a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24798a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 24808a40a695Sgavinm } 24818a40a695Sgavinm 24828a40a695Sgavinm uint32_t 24838a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu) 24848a40a695Sgavinm { 24858a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24868a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 24878a40a695Sgavinm } 24888a40a695Sgavinm 248989e921d5SKuriakose Kuruvilla const char * 249089e921d5SKuriakose Kuruvilla cpuid_getsocketstr(cpu_t *cpu) 249189e921d5SKuriakose Kuruvilla { 249289e921d5SKuriakose Kuruvilla static const char *socketstr = NULL; 249389e921d5SKuriakose Kuruvilla struct cpuid_info *cpi; 249489e921d5SKuriakose Kuruvilla 249589e921d5SKuriakose Kuruvilla ASSERT(cpuid_checkpass(cpu, 1)); 249689e921d5SKuriakose Kuruvilla cpi = cpu->cpu_m.mcpu_cpi; 249789e921d5SKuriakose Kuruvilla 249889e921d5SKuriakose Kuruvilla /* Assume that socket types are the same across the system */ 249989e921d5SKuriakose Kuruvilla if (socketstr == NULL) 250089e921d5SKuriakose Kuruvilla socketstr = _cpuid_sktstr(cpi->cpi_vendor, cpi->cpi_family, 250189e921d5SKuriakose Kuruvilla cpi->cpi_model, cpi->cpi_step); 250289e921d5SKuriakose Kuruvilla 250389e921d5SKuriakose Kuruvilla 250489e921d5SKuriakose Kuruvilla return (socketstr); 250589e921d5SKuriakose Kuruvilla } 250689e921d5SKuriakose Kuruvilla 2507fb2f18f8Sesaxe int 2508fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu) 25097c478bd9Sstevel@tonic-gate { 25107c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25117c478bd9Sstevel@tonic-gate 25128949bcd6Sandrei if (cpuid_is_cmt(cpu)) 25137c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 25147c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 25157c478bd9Sstevel@tonic-gate } 25167c478bd9Sstevel@tonic-gate 25178949bcd6Sandrei id_t 2518fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu) 25198949bcd6Sandrei { 25208949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 25218949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 25228949bcd6Sandrei } 25238949bcd6Sandrei 25247c478bd9Sstevel@tonic-gate int 252510569901Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu) 252610569901Sgavinm { 252710569901Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 252810569901Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid); 252910569901Sgavinm } 253010569901Sgavinm 253110569901Sgavinm int 2532fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu) 25337c478bd9Sstevel@tonic-gate { 25347c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25357c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 25367c478bd9Sstevel@tonic-gate } 25377c478bd9Sstevel@tonic-gate 2538*fa96bd91SMichael Corcoran uint32_t 2539*fa96bd91SMichael Corcoran cpuid_get_apicid(cpu_t *cpu) 2540*fa96bd91SMichael Corcoran { 2541*fa96bd91SMichael Corcoran ASSERT(cpuid_checkpass(cpu, 1)); 2542*fa96bd91SMichael Corcoran if (cpu->cpu_m.mcpu_cpi->cpi_maxeax < 1) { 2543*fa96bd91SMichael Corcoran return (UINT32_MAX); 2544*fa96bd91SMichael Corcoran } else { 2545*fa96bd91SMichael Corcoran return (cpu->cpu_m.mcpu_cpi->cpi_apicid); 2546*fa96bd91SMichael Corcoran } 2547*fa96bd91SMichael Corcoran } 2548*fa96bd91SMichael Corcoran 25497c478bd9Sstevel@tonic-gate void 25507c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 25517c478bd9Sstevel@tonic-gate { 25527c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 25537c478bd9Sstevel@tonic-gate 25547c478bd9Sstevel@tonic-gate if (cpu == NULL) 25557c478bd9Sstevel@tonic-gate cpu = CPU; 25567c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25577c478bd9Sstevel@tonic-gate 25587c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25597c478bd9Sstevel@tonic-gate 25607c478bd9Sstevel@tonic-gate if (pabits) 25617c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 25627c478bd9Sstevel@tonic-gate if (vabits) 25637c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 25647c478bd9Sstevel@tonic-gate } 25657c478bd9Sstevel@tonic-gate 25667c478bd9Sstevel@tonic-gate /* 25677c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 25687c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 25697c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 25707c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 25717c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 25727c478bd9Sstevel@tonic-gate */ 25737c478bd9Sstevel@tonic-gate uint_t 25747c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 25757c478bd9Sstevel@tonic-gate { 25767c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 25777c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 25787c478bd9Sstevel@tonic-gate 25797c478bd9Sstevel@tonic-gate if (cpu == NULL) 25807c478bd9Sstevel@tonic-gate cpu = CPU; 25817c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25827c478bd9Sstevel@tonic-gate 25837c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25847c478bd9Sstevel@tonic-gate 25857c478bd9Sstevel@tonic-gate /* 25867c478bd9Sstevel@tonic-gate * Check the L2 TLB info 25877c478bd9Sstevel@tonic-gate */ 25887c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 25898949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 25907c478bd9Sstevel@tonic-gate 25917c478bd9Sstevel@tonic-gate switch (pagesize) { 25927c478bd9Sstevel@tonic-gate 25937c478bd9Sstevel@tonic-gate case 4 * 1024: 25947c478bd9Sstevel@tonic-gate /* 25957c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 25967c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 25977c478bd9Sstevel@tonic-gate */ 25987c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 25997c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 26007c478bd9Sstevel@tonic-gate else 26017c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 26027c478bd9Sstevel@tonic-gate break; 26037c478bd9Sstevel@tonic-gate 26047c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 26057c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 26067c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 26077c478bd9Sstevel@tonic-gate else 26087c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 26097c478bd9Sstevel@tonic-gate break; 26107c478bd9Sstevel@tonic-gate 26117c478bd9Sstevel@tonic-gate default: 26127c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 26137c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 26147c478bd9Sstevel@tonic-gate } 26157c478bd9Sstevel@tonic-gate } 26167c478bd9Sstevel@tonic-gate 26177c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 26187c478bd9Sstevel@tonic-gate return (dtlb_nent); 26197c478bd9Sstevel@tonic-gate 26207c478bd9Sstevel@tonic-gate /* 26217c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 26227c478bd9Sstevel@tonic-gate */ 26237c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 26248949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 26257c478bd9Sstevel@tonic-gate 26267c478bd9Sstevel@tonic-gate switch (pagesize) { 26277c478bd9Sstevel@tonic-gate case 4 * 1024: 26287c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 26297c478bd9Sstevel@tonic-gate break; 26307c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 26317c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 26327c478bd9Sstevel@tonic-gate break; 26337c478bd9Sstevel@tonic-gate default: 26347c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 26357c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 26367c478bd9Sstevel@tonic-gate } 26377c478bd9Sstevel@tonic-gate } 26387c478bd9Sstevel@tonic-gate 26397c478bd9Sstevel@tonic-gate return (dtlb_nent); 26407c478bd9Sstevel@tonic-gate } 26417c478bd9Sstevel@tonic-gate 26427c478bd9Sstevel@tonic-gate /* 26437c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 26447c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 26457c478bd9Sstevel@tonic-gate * 26467c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 26472201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 26487c478bd9Sstevel@tonic-gate */ 26497c478bd9Sstevel@tonic-gate int 26507c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 26517c478bd9Sstevel@tonic-gate { 26527c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 26538949bcd6Sandrei uint_t eax; 26547c478bd9Sstevel@tonic-gate 2655ea99987eSsethg /* 2656ea99987eSsethg * Bail out if this CPU isn't an AMD CPU, or if it's 2657ea99987eSsethg * a legacy (32-bit) AMD CPU. 2658ea99987eSsethg */ 2659ea99987eSsethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 2660875b116eSkchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 2661875b116eSkchow cpi->cpi_family == 6) 26628a40a695Sgavinm 26637c478bd9Sstevel@tonic-gate return (0); 26647c478bd9Sstevel@tonic-gate 26657c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 26667c478bd9Sstevel@tonic-gate 26677c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 26687c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 2669ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 26707c478bd9Sstevel@tonic-gate 26717c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 26727c478bd9Sstevel@tonic-gate 26737c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 26747c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 26757c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 2676ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 26777c478bd9Sstevel@tonic-gate 26787c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 26797c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 26807c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 2681ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 26827c478bd9Sstevel@tonic-gate 26837c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 26847c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 26857c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 26867c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 26877c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 26887c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 26897c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 26907c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 2691ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 2692ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 2693ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 26947c478bd9Sstevel@tonic-gate 2695512cf780Skchow #define DR_AX(eax) (eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02) 2696512cf780Skchow #define DR_B0(eax) (eax == 0x100f20) 2697512cf780Skchow #define DR_B1(eax) (eax == 0x100f21) 2698512cf780Skchow #define DR_BA(eax) (eax == 0x100f2a) 2699512cf780Skchow #define DR_B2(eax) (eax == 0x100f22) 2700512cf780Skchow #define DR_B3(eax) (eax == 0x100f23) 2701512cf780Skchow #define RB_C0(eax) (eax == 0x100f40) 2702512cf780Skchow 27037c478bd9Sstevel@tonic-gate switch (erratum) { 27047c478bd9Sstevel@tonic-gate case 1: 2705875b116eSkchow return (cpi->cpi_family < 0x10); 27067c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 27077c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27087c478bd9Sstevel@tonic-gate case 52: 27097c478bd9Sstevel@tonic-gate return (B(eax)); 27107c478bd9Sstevel@tonic-gate case 57: 2711512cf780Skchow return (cpi->cpi_family <= 0x11); 27127c478bd9Sstevel@tonic-gate case 58: 27137c478bd9Sstevel@tonic-gate return (B(eax)); 27147c478bd9Sstevel@tonic-gate case 60: 2715512cf780Skchow return (cpi->cpi_family <= 0x11); 27167c478bd9Sstevel@tonic-gate case 61: 27177c478bd9Sstevel@tonic-gate case 62: 27187c478bd9Sstevel@tonic-gate case 63: 27197c478bd9Sstevel@tonic-gate case 64: 27207c478bd9Sstevel@tonic-gate case 65: 27217c478bd9Sstevel@tonic-gate case 66: 27227c478bd9Sstevel@tonic-gate case 68: 27237c478bd9Sstevel@tonic-gate case 69: 27247c478bd9Sstevel@tonic-gate case 70: 27257c478bd9Sstevel@tonic-gate case 71: 27267c478bd9Sstevel@tonic-gate return (B(eax)); 27277c478bd9Sstevel@tonic-gate case 72: 27287c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 27297c478bd9Sstevel@tonic-gate case 74: 27307c478bd9Sstevel@tonic-gate return (B(eax)); 27317c478bd9Sstevel@tonic-gate case 75: 2732875b116eSkchow return (cpi->cpi_family < 0x10); 27337c478bd9Sstevel@tonic-gate case 76: 27347c478bd9Sstevel@tonic-gate return (B(eax)); 27357c478bd9Sstevel@tonic-gate case 77: 2736512cf780Skchow return (cpi->cpi_family <= 0x11); 27377c478bd9Sstevel@tonic-gate case 78: 27387c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27397c478bd9Sstevel@tonic-gate case 79: 27407c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27417c478bd9Sstevel@tonic-gate case 80: 27427c478bd9Sstevel@tonic-gate case 81: 27437c478bd9Sstevel@tonic-gate case 82: 27447c478bd9Sstevel@tonic-gate return (B(eax)); 27457c478bd9Sstevel@tonic-gate case 83: 27467c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27477c478bd9Sstevel@tonic-gate case 85: 2748875b116eSkchow return (cpi->cpi_family < 0x10); 27497c478bd9Sstevel@tonic-gate case 86: 27507c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27517c478bd9Sstevel@tonic-gate case 88: 27527c478bd9Sstevel@tonic-gate #if !defined(__amd64) 27537c478bd9Sstevel@tonic-gate return (0); 27547c478bd9Sstevel@tonic-gate #else 27557c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27567c478bd9Sstevel@tonic-gate #endif 27577c478bd9Sstevel@tonic-gate case 89: 2758875b116eSkchow return (cpi->cpi_family < 0x10); 27597c478bd9Sstevel@tonic-gate case 90: 27607c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27617c478bd9Sstevel@tonic-gate case 91: 27627c478bd9Sstevel@tonic-gate case 92: 27637c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27647c478bd9Sstevel@tonic-gate case 93: 27657c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 27667c478bd9Sstevel@tonic-gate case 94: 27677c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27687c478bd9Sstevel@tonic-gate case 95: 27697c478bd9Sstevel@tonic-gate #if !defined(__amd64) 27707c478bd9Sstevel@tonic-gate return (0); 27717c478bd9Sstevel@tonic-gate #else 27727c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27737c478bd9Sstevel@tonic-gate #endif 27747c478bd9Sstevel@tonic-gate case 96: 27757c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27767c478bd9Sstevel@tonic-gate case 97: 27777c478bd9Sstevel@tonic-gate case 98: 27787c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27797c478bd9Sstevel@tonic-gate case 99: 27807c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27817c478bd9Sstevel@tonic-gate case 100: 27827c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27837c478bd9Sstevel@tonic-gate case 101: 27847c478bd9Sstevel@tonic-gate case 103: 27857c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27867c478bd9Sstevel@tonic-gate case 104: 27877c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27887c478bd9Sstevel@tonic-gate case 105: 27897c478bd9Sstevel@tonic-gate case 106: 27907c478bd9Sstevel@tonic-gate case 107: 27917c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27927c478bd9Sstevel@tonic-gate case 108: 27937c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 27947c478bd9Sstevel@tonic-gate case 109: 27957c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27967c478bd9Sstevel@tonic-gate case 110: 27977c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 27987c478bd9Sstevel@tonic-gate case 111: 27997c478bd9Sstevel@tonic-gate return (CG(eax)); 28007c478bd9Sstevel@tonic-gate case 112: 28017c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 28027c478bd9Sstevel@tonic-gate case 113: 28037c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 28047c478bd9Sstevel@tonic-gate case 114: 28057c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 28067c478bd9Sstevel@tonic-gate case 115: 28077c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 28087c478bd9Sstevel@tonic-gate case 116: 28097c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 28107c478bd9Sstevel@tonic-gate case 117: 28117c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 28127c478bd9Sstevel@tonic-gate case 118: 28137c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 28147c478bd9Sstevel@tonic-gate JH_E6(eax)); 28157c478bd9Sstevel@tonic-gate case 121: 28167c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 28177c478bd9Sstevel@tonic-gate case 122: 2818512cf780Skchow return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11); 28197c478bd9Sstevel@tonic-gate case 123: 28207c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 28212201b277Skucharsk case 131: 2822875b116eSkchow return (cpi->cpi_family < 0x10); 2823ef50d8c0Sesaxe case 6336786: 2824ef50d8c0Sesaxe /* 2825ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2826875b116eSkchow * if this is a K8 family or newer processor 2827ef50d8c0Sesaxe */ 2828ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 28298949bcd6Sandrei struct cpuid_regs regs; 28308949bcd6Sandrei regs.cp_eax = 0x80000007; 28318949bcd6Sandrei (void) __cpuid_insn(®s); 28328949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2833ef50d8c0Sesaxe } 2834ef50d8c0Sesaxe return (0); 2835ee88d2b9Skchow case 6323525: 2836ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2837ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2838ee88d2b9Skchow 2839512cf780Skchow case 6671130: 2840512cf780Skchow /* 2841512cf780Skchow * check for processors (pre-Shanghai) that do not provide 2842512cf780Skchow * optimal management of 1gb ptes in its tlb. 2843512cf780Skchow */ 2844512cf780Skchow return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4); 2845512cf780Skchow 2846512cf780Skchow case 298: 2847512cf780Skchow return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) || 2848512cf780Skchow DR_B2(eax) || RB_C0(eax)); 2849512cf780Skchow 2850512cf780Skchow default: 2851512cf780Skchow return (-1); 2852512cf780Skchow 2853512cf780Skchow } 2854512cf780Skchow } 2855512cf780Skchow 2856512cf780Skchow /* 2857512cf780Skchow * Determine if specified erratum is present via OSVW (OS Visible Workaround). 2858512cf780Skchow * Return 1 if erratum is present, 0 if not present and -1 if indeterminate. 2859512cf780Skchow */ 2860512cf780Skchow int 2861512cf780Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum) 2862512cf780Skchow { 2863512cf780Skchow struct cpuid_info *cpi; 2864512cf780Skchow uint_t osvwid; 2865512cf780Skchow static int osvwfeature = -1; 2866512cf780Skchow uint64_t osvwlength; 2867512cf780Skchow 2868512cf780Skchow 2869512cf780Skchow cpi = cpu->cpu_m.mcpu_cpi; 2870512cf780Skchow 2871512cf780Skchow /* confirm OSVW supported */ 2872512cf780Skchow if (osvwfeature == -1) { 2873512cf780Skchow osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW; 2874512cf780Skchow } else { 2875512cf780Skchow /* assert that osvw feature setting is consistent on all cpus */ 2876512cf780Skchow ASSERT(osvwfeature == 2877512cf780Skchow (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW)); 2878512cf780Skchow } 2879512cf780Skchow if (!osvwfeature) 2880512cf780Skchow return (-1); 2881512cf780Skchow 2882512cf780Skchow osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK; 2883512cf780Skchow 2884512cf780Skchow switch (erratum) { 2885512cf780Skchow case 298: /* osvwid is 0 */ 2886512cf780Skchow osvwid = 0; 2887512cf780Skchow if (osvwlength <= (uint64_t)osvwid) { 2888512cf780Skchow /* osvwid 0 is unknown */ 2889512cf780Skchow return (-1); 2890512cf780Skchow } 2891512cf780Skchow 2892512cf780Skchow /* 2893512cf780Skchow * Check the OSVW STATUS MSR to determine the state 2894512cf780Skchow * of the erratum where: 2895512cf780Skchow * 0 - fixed by HW 2896512cf780Skchow * 1 - BIOS has applied the workaround when BIOS 2897512cf780Skchow * workaround is available. (Or for other errata, 2898512cf780Skchow * OS workaround is required.) 2899512cf780Skchow * For a value of 1, caller will confirm that the 2900512cf780Skchow * erratum 298 workaround has indeed been applied by BIOS. 2901512cf780Skchow * 2902512cf780Skchow * A 1 may be set in cpus that have a HW fix 2903512cf780Skchow * in a mixed cpu system. Regarding erratum 298: 2904512cf780Skchow * In a multiprocessor platform, the workaround above 2905512cf780Skchow * should be applied to all processors regardless of 2906512cf780Skchow * silicon revision when an affected processor is 2907512cf780Skchow * present. 2908512cf780Skchow */ 2909512cf780Skchow 2910512cf780Skchow return (rdmsr(MSR_AMD_OSVW_STATUS + 2911512cf780Skchow (osvwid / OSVW_ID_CNT_PER_MSR)) & 2912512cf780Skchow (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR))); 2913512cf780Skchow 29147c478bd9Sstevel@tonic-gate default: 29157c478bd9Sstevel@tonic-gate return (-1); 29167c478bd9Sstevel@tonic-gate } 29177c478bd9Sstevel@tonic-gate } 29187c478bd9Sstevel@tonic-gate 29197c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 29207c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 29217c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 29227c478bd9Sstevel@tonic-gate 29237c478bd9Sstevel@tonic-gate static void 29247c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 29257c478bd9Sstevel@tonic-gate uint32_t val) 29267c478bd9Sstevel@tonic-gate { 29277c478bd9Sstevel@tonic-gate char buf[128]; 29287c478bd9Sstevel@tonic-gate 29297c478bd9Sstevel@tonic-gate /* 29307c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 29317c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 29327c478bd9Sstevel@tonic-gate */ 29337c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 29347c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 29357c478bd9Sstevel@tonic-gate } 29367c478bd9Sstevel@tonic-gate 29377c478bd9Sstevel@tonic-gate /* 29387c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 29397c478bd9Sstevel@tonic-gate * 29407c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 29417c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 29427c478bd9Sstevel@tonic-gate * cache and tlb properties. 29437c478bd9Sstevel@tonic-gate */ 29447c478bd9Sstevel@tonic-gate 29457c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 29467c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 29477c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 2948ae115bc7Smrj static const char l3_cache_str[] = "l3-cache"; 29497c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 29507c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 2951824e4fecSvd224797 static const char itlb2M_str[] = "itlb-2M"; 29527c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 29537c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 295425dfb062Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M"; 29557c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 295625dfb062Sksadhukh static const char itlb24_str[] = "itlb-2M-4M"; 29577c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 29587c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 29597c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 29607c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 29617c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 296225dfb062Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k"; 29637c478bd9Sstevel@tonic-gate 29647c478bd9Sstevel@tonic-gate static const struct cachetab { 29657c478bd9Sstevel@tonic-gate uint8_t ct_code; 29667c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 29677c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 29687c478bd9Sstevel@tonic-gate size_t ct_size; 29697c478bd9Sstevel@tonic-gate const char *ct_label; 29707c478bd9Sstevel@tonic-gate } intel_ctab[] = { 2971824e4fecSvd224797 /* 2972824e4fecSvd224797 * maintain descending order! 2973824e4fecSvd224797 * 2974824e4fecSvd224797 * Codes ignored - Reason 2975824e4fecSvd224797 * ---------------------- 2976824e4fecSvd224797 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache 2977824e4fecSvd224797 * f0H/f1H - Currently we do not interpret prefetch size by design 2978824e4fecSvd224797 */ 297925dfb062Sksadhukh { 0xe4, 16, 64, 8*1024*1024, l3_cache_str}, 298025dfb062Sksadhukh { 0xe3, 16, 64, 4*1024*1024, l3_cache_str}, 298125dfb062Sksadhukh { 0xe2, 16, 64, 2*1024*1024, l3_cache_str}, 298225dfb062Sksadhukh { 0xde, 12, 64, 6*1024*1024, l3_cache_str}, 298325dfb062Sksadhukh { 0xdd, 12, 64, 3*1024*1024, l3_cache_str}, 298425dfb062Sksadhukh { 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str}, 298525dfb062Sksadhukh { 0xd8, 8, 64, 4*1024*1024, l3_cache_str}, 298625dfb062Sksadhukh { 0xd7, 8, 64, 2*1024*1024, l3_cache_str}, 298725dfb062Sksadhukh { 0xd6, 8, 64, 1*1024*1024, l3_cache_str}, 298825dfb062Sksadhukh { 0xd2, 4, 64, 2*1024*1024, l3_cache_str}, 298925dfb062Sksadhukh { 0xd1, 4, 64, 1*1024*1024, l3_cache_str}, 299025dfb062Sksadhukh { 0xd0, 4, 64, 512*1024, l3_cache_str}, 299125dfb062Sksadhukh { 0xca, 4, 0, 512, sh_l2_tlb4k_str}, 2992824e4fecSvd224797 { 0xc0, 4, 0, 8, dtlb44_str }, 2993824e4fecSvd224797 { 0xba, 4, 0, 64, dtlb4k_str }, 2994ae115bc7Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 29957c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 299625dfb062Sksadhukh { 0xb2, 4, 0, 64, itlb4k_str }, 29977c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 29987c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 29997c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 30007c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 30017c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 30027c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 30037c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 3004824e4fecSvd224797 { 0x80, 8, 64, 512*1024, l2_cache_str}, 30057c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 30067c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 30077c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 30087c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 30097c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 30107c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 30117c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 3012ae115bc7Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 30137c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 30147c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 30157c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 30167c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 30177c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 30187c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 30197c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 30207c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 30217c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 30227c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 302325dfb062Sksadhukh { 0x5a, 4, 0, 32, dtlb24_str}, 3024824e4fecSvd224797 { 0x59, 0, 0, 16, dtlb4k_str}, 3025824e4fecSvd224797 { 0x57, 4, 0, 16, dtlb4k_str}, 3026824e4fecSvd224797 { 0x56, 4, 0, 16, dtlb4M_str}, 302725dfb062Sksadhukh { 0x55, 0, 0, 7, itlb24_str}, 30287c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 30297c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 30307c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 3031824e4fecSvd224797 { 0x4f, 0, 0, 32, itlb4k_str}, 3032824e4fecSvd224797 { 0x4e, 24, 64, 6*1024*1024, l2_cache_str}, 3033ae115bc7Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 3034ae115bc7Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 3035ae115bc7Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 3036ae115bc7Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 3037ae115bc7Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 3038824e4fecSvd224797 { 0x48, 12, 64, 3*1024*1024, l2_cache_str}, 3039ae115bc7Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 3040ae115bc7Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 30417c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 30427c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 30437c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 30447c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 30457c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 3046ae115bc7Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 3047ae115bc7Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 30487c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 30497c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 3050ae115bc7Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 30517c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 30527c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 30537c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 30547c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 30557c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 30567c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 30577c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 3058824e4fecSvd224797 { 0x0e, 6, 64, 24*1024, l1_dcache_str}, 305925dfb062Sksadhukh { 0x0d, 4, 32, 16*1024, l1_dcache_str}, 30607c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 3061ae115bc7Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 30627c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 30637c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 30647c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 3065824e4fecSvd224797 { 0x05, 4, 0, 32, dtlb4M_str}, 30667c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 30677c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 30687c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 30697c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 30707c478bd9Sstevel@tonic-gate { 0 } 30717c478bd9Sstevel@tonic-gate }; 30727c478bd9Sstevel@tonic-gate 30737c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 30747c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 30757c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 30767c478bd9Sstevel@tonic-gate { 0 } 30777c478bd9Sstevel@tonic-gate }; 30787c478bd9Sstevel@tonic-gate 30797c478bd9Sstevel@tonic-gate /* 30807c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 30817c478bd9Sstevel@tonic-gate */ 30827c478bd9Sstevel@tonic-gate static const struct cachetab * 30837c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 30847c478bd9Sstevel@tonic-gate { 30857c478bd9Sstevel@tonic-gate if (code != 0) { 30867c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 30877c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 30887c478bd9Sstevel@tonic-gate break; 30897c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 30907c478bd9Sstevel@tonic-gate return (ct); 30917c478bd9Sstevel@tonic-gate } 30927c478bd9Sstevel@tonic-gate return (NULL); 30937c478bd9Sstevel@tonic-gate } 30947c478bd9Sstevel@tonic-gate 30957c478bd9Sstevel@tonic-gate /* 30967dee861bSksadhukh * Populate cachetab entry with L2 or L3 cache-information using 30977dee861bSksadhukh * cpuid function 4. This function is called from intel_walk_cacheinfo() 30987dee861bSksadhukh * when descriptor 0x49 is encountered. It returns 0 if no such cache 30997dee861bSksadhukh * information is found. 31007dee861bSksadhukh */ 31017dee861bSksadhukh static int 31027dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi) 31037dee861bSksadhukh { 31047dee861bSksadhukh uint32_t level, i; 31057dee861bSksadhukh int ret = 0; 31067dee861bSksadhukh 31077dee861bSksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 31087dee861bSksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 31097dee861bSksadhukh 31107dee861bSksadhukh if (level == 2 || level == 3) { 31117dee861bSksadhukh ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 31127dee861bSksadhukh ct->ct_line_size = 31137dee861bSksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 31147dee861bSksadhukh ct->ct_size = ct->ct_assoc * 31157dee861bSksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 31167dee861bSksadhukh ct->ct_line_size * 31177dee861bSksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 31187dee861bSksadhukh 31197dee861bSksadhukh if (level == 2) { 31207dee861bSksadhukh ct->ct_label = l2_cache_str; 31217dee861bSksadhukh } else if (level == 3) { 31227dee861bSksadhukh ct->ct_label = l3_cache_str; 31237dee861bSksadhukh } 31247dee861bSksadhukh ret = 1; 31257dee861bSksadhukh } 31267dee861bSksadhukh } 31277dee861bSksadhukh 31287dee861bSksadhukh return (ret); 31297dee861bSksadhukh } 31307dee861bSksadhukh 31317dee861bSksadhukh /* 31327c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 31337c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 31347c478bd9Sstevel@tonic-gate */ 31357c478bd9Sstevel@tonic-gate static void 31367c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 31377c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31387c478bd9Sstevel@tonic-gate { 31397c478bd9Sstevel@tonic-gate const struct cachetab *ct; 3140824e4fecSvd224797 struct cachetab des_49_ct, des_b1_ct; 31417c478bd9Sstevel@tonic-gate uint8_t *dp; 31427c478bd9Sstevel@tonic-gate int i; 31437c478bd9Sstevel@tonic-gate 31447c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31457c478bd9Sstevel@tonic-gate return; 3146f1d742a9Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 3147f1d742a9Sksadhukh /* 3148f1d742a9Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 31497dee861bSksadhukh * if supported by the current processor, to create 3150f1d742a9Sksadhukh * cache information. 3151824e4fecSvd224797 * For overloaded descriptor 0xb1 we use X86_PAE flag 3152824e4fecSvd224797 * to disambiguate the cache information. 3153f1d742a9Sksadhukh */ 31547dee861bSksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 && 31557dee861bSksadhukh intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) { 31567dee861bSksadhukh ct = &des_49_ct; 3157824e4fecSvd224797 } else if (*dp == 0xb1) { 3158824e4fecSvd224797 des_b1_ct.ct_code = 0xb1; 3159824e4fecSvd224797 des_b1_ct.ct_assoc = 4; 3160824e4fecSvd224797 des_b1_ct.ct_line_size = 0; 3161824e4fecSvd224797 if (x86_feature & X86_PAE) { 3162824e4fecSvd224797 des_b1_ct.ct_size = 8; 3163824e4fecSvd224797 des_b1_ct.ct_label = itlb2M_str; 3164824e4fecSvd224797 } else { 3165824e4fecSvd224797 des_b1_ct.ct_size = 4; 3166824e4fecSvd224797 des_b1_ct.ct_label = itlb4M_str; 3167824e4fecSvd224797 } 3168824e4fecSvd224797 ct = &des_b1_ct; 31697dee861bSksadhukh } else { 31707dee861bSksadhukh if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) { 3171f1d742a9Sksadhukh continue; 3172f1d742a9Sksadhukh } 31737dee861bSksadhukh } 3174f1d742a9Sksadhukh 31757dee861bSksadhukh if (func(arg, ct) != 0) { 31767c478bd9Sstevel@tonic-gate break; 31777c478bd9Sstevel@tonic-gate } 31787c478bd9Sstevel@tonic-gate } 3179f1d742a9Sksadhukh } 31807c478bd9Sstevel@tonic-gate 31817c478bd9Sstevel@tonic-gate /* 31827c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 31837c478bd9Sstevel@tonic-gate */ 31847c478bd9Sstevel@tonic-gate static void 31857c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 31867c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31877c478bd9Sstevel@tonic-gate { 31887c478bd9Sstevel@tonic-gate const struct cachetab *ct; 31897c478bd9Sstevel@tonic-gate uint8_t *dp; 31907c478bd9Sstevel@tonic-gate int i; 31917c478bd9Sstevel@tonic-gate 31927c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31937c478bd9Sstevel@tonic-gate return; 31947c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31957c478bd9Sstevel@tonic-gate /* 31967c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 31977c478bd9Sstevel@tonic-gate */ 31987c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 31997c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 32007c478bd9Sstevel@tonic-gate break; 32017c478bd9Sstevel@tonic-gate continue; 32027c478bd9Sstevel@tonic-gate } 32037c478bd9Sstevel@tonic-gate /* 32047c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 32057c478bd9Sstevel@tonic-gate */ 32067c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 32077c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 32087c478bd9Sstevel@tonic-gate break; 32097c478bd9Sstevel@tonic-gate continue; 32107c478bd9Sstevel@tonic-gate } 32117c478bd9Sstevel@tonic-gate } 32127c478bd9Sstevel@tonic-gate } 32137c478bd9Sstevel@tonic-gate 32147c478bd9Sstevel@tonic-gate /* 32157c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 32167c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 32177c478bd9Sstevel@tonic-gate */ 32187c478bd9Sstevel@tonic-gate static int 32197c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 32207c478bd9Sstevel@tonic-gate { 32217c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 32227c478bd9Sstevel@tonic-gate 32237c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 32247c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 32257c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 32267c478bd9Sstevel@tonic-gate ct->ct_line_size); 32277c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 32287c478bd9Sstevel@tonic-gate return (0); 32297c478bd9Sstevel@tonic-gate } 32307c478bd9Sstevel@tonic-gate 3231f1d742a9Sksadhukh 32327c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 32337c478bd9Sstevel@tonic-gate 32347c478bd9Sstevel@tonic-gate /* 32357c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 32367c478bd9Sstevel@tonic-gate * 32377c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 32387c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 32397c478bd9Sstevel@tonic-gate */ 32407c478bd9Sstevel@tonic-gate static void 32417c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32427c478bd9Sstevel@tonic-gate { 32437c478bd9Sstevel@tonic-gate switch (assoc) { 32447c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 32457c478bd9Sstevel@tonic-gate break; 32467c478bd9Sstevel@tonic-gate default: 32477c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32487c478bd9Sstevel@tonic-gate break; 32497c478bd9Sstevel@tonic-gate case 0xff: 32507c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32517c478bd9Sstevel@tonic-gate break; 32527c478bd9Sstevel@tonic-gate } 32537c478bd9Sstevel@tonic-gate } 32547c478bd9Sstevel@tonic-gate 32557c478bd9Sstevel@tonic-gate static void 32567c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32577c478bd9Sstevel@tonic-gate { 32587c478bd9Sstevel@tonic-gate if (size == 0) 32597c478bd9Sstevel@tonic-gate return; 32607c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32617c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32627c478bd9Sstevel@tonic-gate } 32637c478bd9Sstevel@tonic-gate 32647c478bd9Sstevel@tonic-gate static void 32657c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 32667c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32677c478bd9Sstevel@tonic-gate { 32687c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 32697c478bd9Sstevel@tonic-gate return; 32707c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32717c478bd9Sstevel@tonic-gate /* 32727c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 32737c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 32747c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 32757c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 32767c478bd9Sstevel@tonic-gate */ 32777c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 32787c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32797c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32807c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32817c478bd9Sstevel@tonic-gate } 32827c478bd9Sstevel@tonic-gate 32837c478bd9Sstevel@tonic-gate static void 32847c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32857c478bd9Sstevel@tonic-gate { 32867c478bd9Sstevel@tonic-gate switch (assoc) { 32877c478bd9Sstevel@tonic-gate case 0: /* off */ 32887c478bd9Sstevel@tonic-gate break; 32897c478bd9Sstevel@tonic-gate case 1: 32907c478bd9Sstevel@tonic-gate case 2: 32917c478bd9Sstevel@tonic-gate case 4: 32927c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32937c478bd9Sstevel@tonic-gate break; 32947c478bd9Sstevel@tonic-gate case 6: 32957c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 32967c478bd9Sstevel@tonic-gate break; 32977c478bd9Sstevel@tonic-gate case 8: 32987c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 32997c478bd9Sstevel@tonic-gate break; 33007c478bd9Sstevel@tonic-gate case 0xf: 33017c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 33027c478bd9Sstevel@tonic-gate break; 33037c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 33047c478bd9Sstevel@tonic-gate break; 33057c478bd9Sstevel@tonic-gate } 33067c478bd9Sstevel@tonic-gate } 33077c478bd9Sstevel@tonic-gate 33087c478bd9Sstevel@tonic-gate static void 33097c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 33107c478bd9Sstevel@tonic-gate { 33117c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 33127c478bd9Sstevel@tonic-gate return; 33137c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 33147c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 33157c478bd9Sstevel@tonic-gate } 33167c478bd9Sstevel@tonic-gate 33177c478bd9Sstevel@tonic-gate static void 33187c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 33197c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 33207c478bd9Sstevel@tonic-gate { 33217c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 33227c478bd9Sstevel@tonic-gate return; 33237c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 33247c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 33257c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 33267c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 33277c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 33287c478bd9Sstevel@tonic-gate } 33297c478bd9Sstevel@tonic-gate 33307c478bd9Sstevel@tonic-gate static void 33317c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 33327c478bd9Sstevel@tonic-gate { 33338949bcd6Sandrei struct cpuid_regs *cp; 33347c478bd9Sstevel@tonic-gate 33357c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 33367c478bd9Sstevel@tonic-gate return; 33377c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 33387c478bd9Sstevel@tonic-gate 33397c478bd9Sstevel@tonic-gate /* 33407c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 33417c478bd9Sstevel@tonic-gate * 33427c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 33437c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 33447c478bd9Sstevel@tonic-gate */ 33457c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 33467c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 33477c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 33487c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 33497c478bd9Sstevel@tonic-gate 33507c478bd9Sstevel@tonic-gate /* 33517c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 33527c478bd9Sstevel@tonic-gate */ 33537c478bd9Sstevel@tonic-gate 33547c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33557c478bd9Sstevel@tonic-gate uint_t nentries; 33567c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 33577c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 33587c478bd9Sstevel@tonic-gate /* 33597c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 33607c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 33617c478bd9Sstevel@tonic-gate * reporting 255 of them. 33627c478bd9Sstevel@tonic-gate */ 33637c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 33647c478bd9Sstevel@tonic-gate nentries = 256; 33657c478bd9Sstevel@tonic-gate /* 33667c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 33677c478bd9Sstevel@tonic-gate */ 33687c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 33697c478bd9Sstevel@tonic-gate nentries); 33707c478bd9Sstevel@tonic-gate break; 33717c478bd9Sstevel@tonic-gate } 33727c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 33737c478bd9Sstevel@tonic-gate default: 33747c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 33757c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 33767c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 33777c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 33787c478bd9Sstevel@tonic-gate break; 33797c478bd9Sstevel@tonic-gate } 33807c478bd9Sstevel@tonic-gate 33817c478bd9Sstevel@tonic-gate /* 33827c478bd9Sstevel@tonic-gate * data L1 cache configuration 33837c478bd9Sstevel@tonic-gate */ 33847c478bd9Sstevel@tonic-gate 33857c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 33867c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 33877c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 33887c478bd9Sstevel@tonic-gate 33897c478bd9Sstevel@tonic-gate /* 33907c478bd9Sstevel@tonic-gate * code L1 cache configuration 33917c478bd9Sstevel@tonic-gate */ 33927c478bd9Sstevel@tonic-gate 33937c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 33947c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 33957c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 33967c478bd9Sstevel@tonic-gate 33977c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 33987c478bd9Sstevel@tonic-gate return; 33997c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 34007c478bd9Sstevel@tonic-gate 34017c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 34027c478bd9Sstevel@tonic-gate 34037c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 34047c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 34057c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 34067c478bd9Sstevel@tonic-gate else { 34077c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 34087c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 34097c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 34107c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 34117c478bd9Sstevel@tonic-gate } 34127c478bd9Sstevel@tonic-gate 34137c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 34147c478bd9Sstevel@tonic-gate 34157c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 34167c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 34177c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 34187c478bd9Sstevel@tonic-gate } else { 34197c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 34207c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 34217c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 34227c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 34237c478bd9Sstevel@tonic-gate } 34247c478bd9Sstevel@tonic-gate 34257c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 34267c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 34277c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 34287c478bd9Sstevel@tonic-gate } 34297c478bd9Sstevel@tonic-gate 34307c478bd9Sstevel@tonic-gate /* 34317c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 34327c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 34337c478bd9Sstevel@tonic-gate * 34347c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 34357c478bd9Sstevel@tonic-gate */ 34367c478bd9Sstevel@tonic-gate static int 34377c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 34387c478bd9Sstevel@tonic-gate { 34397c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 34407c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 34417c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 34427c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 34437c478bd9Sstevel@tonic-gate break; 34447c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 34457c478bd9Sstevel@tonic-gate /* 34467c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 34477c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 34487c478bd9Sstevel@tonic-gate */ 34497c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 34507c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 34517c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34527c478bd9Sstevel@tonic-gate break; 34537c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 34547c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 34557c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34567c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 34577c478bd9Sstevel@tonic-gate default: 34587c478bd9Sstevel@tonic-gate /* 34597c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 34607c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 34617c478bd9Sstevel@tonic-gate * information. 34627c478bd9Sstevel@tonic-gate * 34637c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 34647c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 34657c478bd9Sstevel@tonic-gate * 34667c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 34677c478bd9Sstevel@tonic-gate * table-driven format instead. 34687c478bd9Sstevel@tonic-gate */ 34697c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 34707c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34717c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 34727c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 34737c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 34747c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 34757c478bd9Sstevel@tonic-gate break; 34767c478bd9Sstevel@tonic-gate } 34777c478bd9Sstevel@tonic-gate return (-1); 34787c478bd9Sstevel@tonic-gate } 34797c478bd9Sstevel@tonic-gate 34807c478bd9Sstevel@tonic-gate void 3481*fa96bd91SMichael Corcoran cpuid_set_cpu_properties(void *dip, processorid_t cpu_id, 3482*fa96bd91SMichael Corcoran struct cpuid_info *cpi) 34837c478bd9Sstevel@tonic-gate { 34847c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 34857c478bd9Sstevel@tonic-gate int create; 34867c478bd9Sstevel@tonic-gate 3487*fa96bd91SMichael Corcoran cpu_devi = (dev_info_t *)dip; 34887c478bd9Sstevel@tonic-gate 34897c478bd9Sstevel@tonic-gate /* device_type */ 34907c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34917c478bd9Sstevel@tonic-gate "device_type", "cpu"); 34927c478bd9Sstevel@tonic-gate 34937c478bd9Sstevel@tonic-gate /* reg */ 34947c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34957c478bd9Sstevel@tonic-gate "reg", cpu_id); 34967c478bd9Sstevel@tonic-gate 34977c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 34987c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 34997c478bd9Sstevel@tonic-gate long long mul; 35007c478bd9Sstevel@tonic-gate 35017c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35027c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 35037c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 35047c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35057c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 35067c478bd9Sstevel@tonic-gate } 35077c478bd9Sstevel@tonic-gate 35087c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 35097c478bd9Sstevel@tonic-gate return; 35107c478bd9Sstevel@tonic-gate } 35117c478bd9Sstevel@tonic-gate 35127c478bd9Sstevel@tonic-gate /* vendor-id */ 35137c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 35147c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 35157c478bd9Sstevel@tonic-gate 35167c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 35177c478bd9Sstevel@tonic-gate return; 35187c478bd9Sstevel@tonic-gate } 35197c478bd9Sstevel@tonic-gate 35207c478bd9Sstevel@tonic-gate /* 35217c478bd9Sstevel@tonic-gate * family, model, and step 35227c478bd9Sstevel@tonic-gate */ 35237c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35247c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 35257c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35267c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 35277c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35287c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 35297c478bd9Sstevel@tonic-gate 35307c478bd9Sstevel@tonic-gate /* type */ 35317c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35327c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35337c478bd9Sstevel@tonic-gate create = 1; 35347c478bd9Sstevel@tonic-gate break; 35357c478bd9Sstevel@tonic-gate default: 35367c478bd9Sstevel@tonic-gate create = 0; 35377c478bd9Sstevel@tonic-gate break; 35387c478bd9Sstevel@tonic-gate } 35397c478bd9Sstevel@tonic-gate if (create) 35407c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35417c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 35427c478bd9Sstevel@tonic-gate 35437c478bd9Sstevel@tonic-gate /* ext-family */ 35447c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35457c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35467c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35477c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35487c478bd9Sstevel@tonic-gate break; 35497c478bd9Sstevel@tonic-gate default: 35507c478bd9Sstevel@tonic-gate create = 0; 35517c478bd9Sstevel@tonic-gate break; 35527c478bd9Sstevel@tonic-gate } 35537c478bd9Sstevel@tonic-gate if (create) 35547c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35557c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 35567c478bd9Sstevel@tonic-gate 35577c478bd9Sstevel@tonic-gate /* ext-model */ 35587c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35597c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 356063d3f7dfSkk208521 create = IS_EXTENDED_MODEL_INTEL(cpi); 356168c91426Sdmick break; 35627c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 3563ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 35647c478bd9Sstevel@tonic-gate break; 35657c478bd9Sstevel@tonic-gate default: 35667c478bd9Sstevel@tonic-gate create = 0; 35677c478bd9Sstevel@tonic-gate break; 35687c478bd9Sstevel@tonic-gate } 35697c478bd9Sstevel@tonic-gate if (create) 35707c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35717c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 35727c478bd9Sstevel@tonic-gate 35737c478bd9Sstevel@tonic-gate /* generation */ 35747c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35757c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35767c478bd9Sstevel@tonic-gate /* 35777c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 35787c478bd9Sstevel@tonic-gate */ 35797c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 35807c478bd9Sstevel@tonic-gate break; 35817c478bd9Sstevel@tonic-gate default: 35827c478bd9Sstevel@tonic-gate create = 0; 35837c478bd9Sstevel@tonic-gate break; 35847c478bd9Sstevel@tonic-gate } 35857c478bd9Sstevel@tonic-gate if (create) 35867c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35877c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 35887c478bd9Sstevel@tonic-gate 35897c478bd9Sstevel@tonic-gate /* brand-id */ 35907c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35917c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35927c478bd9Sstevel@tonic-gate /* 35937c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 35947c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 35957c478bd9Sstevel@tonic-gate */ 35967c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 35977c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 35987c478bd9Sstevel@tonic-gate break; 35997c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36007c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36017c478bd9Sstevel@tonic-gate break; 36027c478bd9Sstevel@tonic-gate default: 36037c478bd9Sstevel@tonic-gate create = 0; 36047c478bd9Sstevel@tonic-gate break; 36057c478bd9Sstevel@tonic-gate } 36067c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 36077c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36087c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 36097c478bd9Sstevel@tonic-gate } 36107c478bd9Sstevel@tonic-gate 36117c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 36127c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36137c478bd9Sstevel@tonic-gate /* 36147c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 36157c478bd9Sstevel@tonic-gate */ 36165ff02082Sdmick case X86_VENDOR_Intel: 36175ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36185ff02082Sdmick break; 36195ff02082Sdmick case X86_VENDOR_AMD: 36207c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36217c478bd9Sstevel@tonic-gate break; 36227c478bd9Sstevel@tonic-gate default: 36237c478bd9Sstevel@tonic-gate create = 0; 36247c478bd9Sstevel@tonic-gate break; 36257c478bd9Sstevel@tonic-gate } 36267c478bd9Sstevel@tonic-gate if (create) { 36277c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36287c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 36297c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 3630b6917abeSmishra "apic-id", cpi->cpi_apicid); 36317aec1d6eScindi if (cpi->cpi_chipid >= 0) { 36327c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36337c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 36347aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36357aec1d6eScindi "clog#", cpi->cpi_clogid); 36367aec1d6eScindi } 36377c478bd9Sstevel@tonic-gate } 36387c478bd9Sstevel@tonic-gate 36397c478bd9Sstevel@tonic-gate /* cpuid-features */ 36407c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36417c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 36427c478bd9Sstevel@tonic-gate 36437c478bd9Sstevel@tonic-gate 36447c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 36457c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36467c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36475ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36487c478bd9Sstevel@tonic-gate break; 36497c478bd9Sstevel@tonic-gate default: 36507c478bd9Sstevel@tonic-gate create = 0; 36517c478bd9Sstevel@tonic-gate break; 36527c478bd9Sstevel@tonic-gate } 36537c478bd9Sstevel@tonic-gate if (create) 36547c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36557c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 36567c478bd9Sstevel@tonic-gate 36577c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 36587c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36595ff02082Sdmick case X86_VENDOR_Intel: 36607c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36617c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36627c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 36637c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 36647c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 36657c478bd9Sstevel@tonic-gate break; 36667c478bd9Sstevel@tonic-gate default: 36677c478bd9Sstevel@tonic-gate create = 0; 36687c478bd9Sstevel@tonic-gate break; 36697c478bd9Sstevel@tonic-gate } 36705ff02082Sdmick if (create) { 36717c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36727c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 36735ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36745ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 36755ff02082Sdmick } 36767c478bd9Sstevel@tonic-gate 36777c478bd9Sstevel@tonic-gate /* 36787c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 36797c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 36807c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 36817c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 36827c478bd9Sstevel@tonic-gate */ 36837c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 36847c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 36857c478bd9Sstevel@tonic-gate 36867c478bd9Sstevel@tonic-gate /* 36877c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 36887c478bd9Sstevel@tonic-gate */ 36897c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 36907c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36917c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 36927c478bd9Sstevel@tonic-gate break; 36937c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36947c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 36957c478bd9Sstevel@tonic-gate break; 36967c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36977c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 36987c478bd9Sstevel@tonic-gate break; 36997c478bd9Sstevel@tonic-gate default: 37007c478bd9Sstevel@tonic-gate break; 37017c478bd9Sstevel@tonic-gate } 37027c478bd9Sstevel@tonic-gate } 37037c478bd9Sstevel@tonic-gate 37047c478bd9Sstevel@tonic-gate struct l2info { 37057c478bd9Sstevel@tonic-gate int *l2i_csz; 37067c478bd9Sstevel@tonic-gate int *l2i_lsz; 37077c478bd9Sstevel@tonic-gate int *l2i_assoc; 37087c478bd9Sstevel@tonic-gate int l2i_ret; 37097c478bd9Sstevel@tonic-gate }; 37107c478bd9Sstevel@tonic-gate 37117c478bd9Sstevel@tonic-gate /* 37127c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 37137c478bd9Sstevel@tonic-gate * of the L2 cache 37147c478bd9Sstevel@tonic-gate */ 37157c478bd9Sstevel@tonic-gate static int 37167c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 37177c478bd9Sstevel@tonic-gate { 37187c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 37197c478bd9Sstevel@tonic-gate int *ip; 37207c478bd9Sstevel@tonic-gate 37217c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 37227c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 37237c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 37247c478bd9Sstevel@tonic-gate 37257c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37267c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 37277c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37287c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 37297c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37307c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 37317c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 37327c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 37337c478bd9Sstevel@tonic-gate } 37347c478bd9Sstevel@tonic-gate 3735606303c9Skchow /* 3736606303c9Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 3737606303c9Skchow * 3738606303c9Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 3739606303c9Skchow * value is the associativity, the associativity for the L2 cache and 3740606303c9Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 3741606303c9Skchow * an index into the amd_afd[] array to determine the associativity. 3742606303c9Skchow * -1 is undefined. 0 is fully associative. 3743606303c9Skchow */ 3744606303c9Skchow 3745606303c9Skchow static int amd_afd[] = 3746606303c9Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 3747606303c9Skchow 37487c478bd9Sstevel@tonic-gate static void 37497c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 37507c478bd9Sstevel@tonic-gate { 37518949bcd6Sandrei struct cpuid_regs *cp; 37527c478bd9Sstevel@tonic-gate uint_t size, assoc; 3753606303c9Skchow int i; 37547c478bd9Sstevel@tonic-gate int *ip; 37557c478bd9Sstevel@tonic-gate 37567c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 37577c478bd9Sstevel@tonic-gate return; 37587c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 37597c478bd9Sstevel@tonic-gate 3760606303c9Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 37617c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 37627c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 3763606303c9Skchow assoc = amd_afd[i]; 37647c478bd9Sstevel@tonic-gate 3765606303c9Skchow ASSERT(assoc != -1); 37667c478bd9Sstevel@tonic-gate 37677c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37687c478bd9Sstevel@tonic-gate *ip = cachesz; 37697c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37707c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 37717c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37727c478bd9Sstevel@tonic-gate *ip = assoc; 37737c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 37747c478bd9Sstevel@tonic-gate } 37757c478bd9Sstevel@tonic-gate } 37767c478bd9Sstevel@tonic-gate 37777c478bd9Sstevel@tonic-gate int 37787c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 37797c478bd9Sstevel@tonic-gate { 37807c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 37817c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 37827c478bd9Sstevel@tonic-gate 37837c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 37847c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 37857c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 37867c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 37877c478bd9Sstevel@tonic-gate 37887c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 37897c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 37907c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 37917c478bd9Sstevel@tonic-gate break; 37927c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 37937c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 37947c478bd9Sstevel@tonic-gate break; 37957c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 37967c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 37977c478bd9Sstevel@tonic-gate break; 37987c478bd9Sstevel@tonic-gate default: 37997c478bd9Sstevel@tonic-gate break; 38007c478bd9Sstevel@tonic-gate } 38017c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 38027c478bd9Sstevel@tonic-gate } 3803f98fbcecSbholler 3804843e1988Sjohnlev #if !defined(__xpv) 3805843e1988Sjohnlev 38065b8a6efeSbholler uint32_t * 38075b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu) 38085b8a6efeSbholler { 38095b8a6efeSbholler uint32_t *ret; 38105b8a6efeSbholler size_t mwait_size; 38115b8a6efeSbholler 38125b8a6efeSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38135b8a6efeSbholler 38145b8a6efeSbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 38155b8a6efeSbholler if (mwait_size == 0) 38165b8a6efeSbholler return (NULL); 38175b8a6efeSbholler 38185b8a6efeSbholler /* 38195b8a6efeSbholler * kmem_alloc() returns cache line size aligned data for mwait_size 38205b8a6efeSbholler * allocations. mwait_size is currently cache line sized. Neither 38215b8a6efeSbholler * of these implementation details are guarantied to be true in the 38225b8a6efeSbholler * future. 38235b8a6efeSbholler * 38245b8a6efeSbholler * First try allocating mwait_size as kmem_alloc() currently returns 38255b8a6efeSbholler * correctly aligned memory. If kmem_alloc() does not return 38265b8a6efeSbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 38275b8a6efeSbholler * 38285b8a6efeSbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 38295b8a6efeSbholler * decide to free this memory. 38305b8a6efeSbholler */ 38315b8a6efeSbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 38325b8a6efeSbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 38335b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38345b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 38355b8a6efeSbholler *ret = MWAIT_RUNNING; 38365b8a6efeSbholler return (ret); 38375b8a6efeSbholler } else { 38385b8a6efeSbholler kmem_free(ret, mwait_size); 38395b8a6efeSbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 38405b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38415b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 38425b8a6efeSbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 38435b8a6efeSbholler *ret = MWAIT_RUNNING; 38445b8a6efeSbholler return (ret); 38455b8a6efeSbholler } 38465b8a6efeSbholler } 38475b8a6efeSbholler 38485b8a6efeSbholler void 38495b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu) 3850f98fbcecSbholler { 3851f98fbcecSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38525b8a6efeSbholler 38535b8a6efeSbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 38545b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 38555b8a6efeSbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 38565b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 38575b8a6efeSbholler } 38585b8a6efeSbholler 38595b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 38605b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 3861f98fbcecSbholler } 3862843e1988Sjohnlev 3863247dbb3dSsudheer void 3864247dbb3dSsudheer patch_tsc_read(int flag) 3865247dbb3dSsudheer { 3866247dbb3dSsudheer size_t cnt; 3867e4b86885SCheng Sean Ye 3868247dbb3dSsudheer switch (flag) { 3869247dbb3dSsudheer case X86_NO_TSC: 3870247dbb3dSsudheer cnt = &_no_rdtsc_end - &_no_rdtsc_start; 38712b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt); 3872247dbb3dSsudheer break; 3873247dbb3dSsudheer case X86_HAVE_TSCP: 3874247dbb3dSsudheer cnt = &_tscp_end - &_tscp_start; 38752b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt); 3876247dbb3dSsudheer break; 3877247dbb3dSsudheer case X86_TSC_MFENCE: 3878247dbb3dSsudheer cnt = &_tsc_mfence_end - &_tsc_mfence_start; 38792b0bcb26Ssudheer (void) memcpy((void *)tsc_read, 38802b0bcb26Ssudheer (void *)&_tsc_mfence_start, cnt); 3881247dbb3dSsudheer break; 388215363b27Ssudheer case X86_TSC_LFENCE: 388315363b27Ssudheer cnt = &_tsc_lfence_end - &_tsc_lfence_start; 388415363b27Ssudheer (void) memcpy((void *)tsc_read, 388515363b27Ssudheer (void *)&_tsc_lfence_start, cnt); 388615363b27Ssudheer break; 3887247dbb3dSsudheer default: 3888247dbb3dSsudheer break; 3889247dbb3dSsudheer } 3890247dbb3dSsudheer } 3891247dbb3dSsudheer 38920e751525SEric Saxe int 38930e751525SEric Saxe cpuid_deep_cstates_supported(void) 38940e751525SEric Saxe { 38950e751525SEric Saxe struct cpuid_info *cpi; 38960e751525SEric Saxe struct cpuid_regs regs; 38970e751525SEric Saxe 38980e751525SEric Saxe ASSERT(cpuid_checkpass(CPU, 1)); 38990e751525SEric Saxe 39000e751525SEric Saxe cpi = CPU->cpu_m.mcpu_cpi; 39010e751525SEric Saxe 39020e751525SEric Saxe if (!(x86_feature & X86_CPUID)) 39030e751525SEric Saxe return (0); 39040e751525SEric Saxe 39050e751525SEric Saxe switch (cpi->cpi_vendor) { 39060e751525SEric Saxe case X86_VENDOR_Intel: 39070e751525SEric Saxe if (cpi->cpi_xmaxeax < 0x80000007) 39080e751525SEric Saxe return (0); 39090e751525SEric Saxe 39100e751525SEric Saxe /* 39110e751525SEric Saxe * TSC run at a constant rate in all ACPI C-states? 39120e751525SEric Saxe */ 39130e751525SEric Saxe regs.cp_eax = 0x80000007; 39140e751525SEric Saxe (void) __cpuid_insn(®s); 39150e751525SEric Saxe return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE); 39160e751525SEric Saxe 39170e751525SEric Saxe default: 39180e751525SEric Saxe return (0); 39190e751525SEric Saxe } 39200e751525SEric Saxe } 39210e751525SEric Saxe 3922e774b42bSBill Holler #endif /* !__xpv */ 3923e774b42bSBill Holler 3924e774b42bSBill Holler void 3925e774b42bSBill Holler post_startup_cpu_fixups(void) 3926e774b42bSBill Holler { 3927e774b42bSBill Holler #ifndef __xpv 3928e774b42bSBill Holler /* 3929e774b42bSBill Holler * Some AMD processors support C1E state. Entering this state will 3930e774b42bSBill Holler * cause the local APIC timer to stop, which we can't deal with at 3931e774b42bSBill Holler * this time. 3932e774b42bSBill Holler */ 3933e774b42bSBill Holler if (cpuid_getvendor(CPU) == X86_VENDOR_AMD) { 3934e774b42bSBill Holler on_trap_data_t otd; 3935e774b42bSBill Holler uint64_t reg; 3936e774b42bSBill Holler 3937e774b42bSBill Holler if (!on_trap(&otd, OT_DATA_ACCESS)) { 3938e774b42bSBill Holler reg = rdmsr(MSR_AMD_INT_PENDING_CMP_HALT); 3939e774b42bSBill Holler /* Disable C1E state if it is enabled by BIOS */ 3940e774b42bSBill Holler if ((reg >> AMD_ACTONCMPHALT_SHIFT) & 3941e774b42bSBill Holler AMD_ACTONCMPHALT_MASK) { 3942e774b42bSBill Holler reg &= ~(AMD_ACTONCMPHALT_MASK << 3943e774b42bSBill Holler AMD_ACTONCMPHALT_SHIFT); 3944e774b42bSBill Holler wrmsr(MSR_AMD_INT_PENDING_CMP_HALT, reg); 3945e774b42bSBill Holler } 3946e774b42bSBill Holler } 3947e774b42bSBill Holler no_trap(); 3948e774b42bSBill Holler } 3949e774b42bSBill Holler #endif /* !__xpv */ 3950e774b42bSBill Holler } 3951e774b42bSBill Holler 3952cef70d2cSBill Holler /* 3953cef70d2cSBill Holler * Starting with the Westmere processor the local 3954cef70d2cSBill Holler * APIC timer will continue running in all C-states, 3955cef70d2cSBill Holler * including the deepest C-states. 3956cef70d2cSBill Holler */ 3957cef70d2cSBill Holler int 3958cef70d2cSBill Holler cpuid_arat_supported(void) 3959cef70d2cSBill Holler { 3960cef70d2cSBill Holler struct cpuid_info *cpi; 3961cef70d2cSBill Holler struct cpuid_regs regs; 3962cef70d2cSBill Holler 3963cef70d2cSBill Holler ASSERT(cpuid_checkpass(CPU, 1)); 3964cef70d2cSBill Holler ASSERT(x86_feature & X86_CPUID); 3965cef70d2cSBill Holler 3966cef70d2cSBill Holler cpi = CPU->cpu_m.mcpu_cpi; 3967cef70d2cSBill Holler 3968cef70d2cSBill Holler switch (cpi->cpi_vendor) { 3969cef70d2cSBill Holler case X86_VENDOR_Intel: 3970cef70d2cSBill Holler /* 3971cef70d2cSBill Holler * Always-running Local APIC Timer is 3972cef70d2cSBill Holler * indicated by CPUID.6.EAX[2]. 3973cef70d2cSBill Holler */ 3974cef70d2cSBill Holler if (cpi->cpi_maxeax >= 6) { 3975cef70d2cSBill Holler regs.cp_eax = 6; 3976cef70d2cSBill Holler (void) cpuid_insn(NULL, ®s); 3977cef70d2cSBill Holler return (regs.cp_eax & CPUID_CSTATE_ARAT); 3978cef70d2cSBill Holler } else { 3979cef70d2cSBill Holler return (0); 3980cef70d2cSBill Holler } 3981cef70d2cSBill Holler default: 3982cef70d2cSBill Holler return (0); 3983cef70d2cSBill Holler } 3984cef70d2cSBill Holler } 3985cef70d2cSBill Holler 398622cc0e45SBill Holler #if defined(__amd64) && !defined(__xpv) 398722cc0e45SBill Holler /* 398822cc0e45SBill Holler * Patch in versions of bcopy for high performance Intel Nhm processors 398922cc0e45SBill Holler * and later... 399022cc0e45SBill Holler */ 399122cc0e45SBill Holler void 399222cc0e45SBill Holler patch_memops(uint_t vendor) 399322cc0e45SBill Holler { 399422cc0e45SBill Holler size_t cnt, i; 399522cc0e45SBill Holler caddr_t to, from; 399622cc0e45SBill Holler 399722cc0e45SBill Holler if ((vendor == X86_VENDOR_Intel) && ((x86_feature & X86_SSE4_2) != 0)) { 399822cc0e45SBill Holler cnt = &bcopy_patch_end - &bcopy_patch_start; 399922cc0e45SBill Holler to = &bcopy_ck_size; 400022cc0e45SBill Holler from = &bcopy_patch_start; 400122cc0e45SBill Holler for (i = 0; i < cnt; i++) { 400222cc0e45SBill Holler *to++ = *from++; 400322cc0e45SBill Holler } 400422cc0e45SBill Holler } 400522cc0e45SBill Holler } 400622cc0e45SBill Holler #endif /* __amd64 && !__xpv */ 4007