xref: /titanic_53/usr/src/uts/i86pc/os/cpuid.c (revision ebb8ac078e9265f87093fbb363e8c2cbc6ee13e6)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5ee88d2b9Skchow  * Common Development and Distribution License (the "License").
6ee88d2b9Skchow  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
226e5580c9SFrank Van Der Linden  * Copyright (c) 2004, 2010, Oracle and/or its affiliates. All rights reserved.
23cfe84b82SMatt Amdur  * Copyright (c) 2011 by Delphix. All rights reserved.
247c478bd9Sstevel@tonic-gate  */
25cef70d2cSBill Holler /*
2641afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * Copyright (c) 2010, Intel Corporation.
27cef70d2cSBill Holler  * All rights reserved.
28cef70d2cSBill Holler  */
298031591dSSrihari Venkatesan /*
308031591dSSrihari Venkatesan  * Portions Copyright 2009 Advanced Micro Devices, Inc.
318031591dSSrihari Venkatesan  */
32faa20166SBryan Cantrill /*
33f3390f39SRobert Mustacchi  * Copyright (c) 2012, Joyent, Inc. All rights reserved.
34faa20166SBryan Cantrill  */
357c478bd9Sstevel@tonic-gate /*
367c478bd9Sstevel@tonic-gate  * Various routines to handle identification
377c478bd9Sstevel@tonic-gate  * and classification of x86 processors.
387c478bd9Sstevel@tonic-gate  */
397c478bd9Sstevel@tonic-gate 
407c478bd9Sstevel@tonic-gate #include <sys/types.h>
417c478bd9Sstevel@tonic-gate #include <sys/archsystm.h>
427c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h>
437c478bd9Sstevel@tonic-gate #include <sys/kmem.h>
447c478bd9Sstevel@tonic-gate #include <sys/systm.h>
457c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h>
467c478bd9Sstevel@tonic-gate #include <sys/sunddi.h>
477c478bd9Sstevel@tonic-gate #include <sys/sunndi.h>
487c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h>
497c478bd9Sstevel@tonic-gate #include <sys/processor.h>
505b8a6efeSbholler #include <sys/sysmacros.h>
51fb2f18f8Sesaxe #include <sys/pg.h>
527c478bd9Sstevel@tonic-gate #include <sys/fp.h>
537c478bd9Sstevel@tonic-gate #include <sys/controlregs.h>
547c478bd9Sstevel@tonic-gate #include <sys/bitmap.h>
55dfea898aSKuriakose Kuruvilla #include <sys/auxv_386.h>
567c478bd9Sstevel@tonic-gate #include <sys/memnode.h>
578031591dSSrihari Venkatesan #include <sys/pci_cfgspace.h>
587c478bd9Sstevel@tonic-gate 
59e4b86885SCheng Sean Ye #ifdef __xpv
60e4b86885SCheng Sean Ye #include <sys/hypervisor.h>
61e774b42bSBill Holler #else
62e774b42bSBill Holler #include <sys/ontrap.h>
63e4b86885SCheng Sean Ye #endif
64e4b86885SCheng Sean Ye 
657c478bd9Sstevel@tonic-gate /*
667c478bd9Sstevel@tonic-gate  * Pass 0 of cpuid feature analysis happens in locore. It contains special code
677c478bd9Sstevel@tonic-gate  * to recognize Cyrix processors that are not cpuid-compliant, and to deal with
687c478bd9Sstevel@tonic-gate  * them accordingly. For most modern processors, feature detection occurs here
697c478bd9Sstevel@tonic-gate  * in pass 1.
707c478bd9Sstevel@tonic-gate  *
717c478bd9Sstevel@tonic-gate  * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup()
727c478bd9Sstevel@tonic-gate  * for the boot CPU and does the basic analysis that the early kernel needs.
737417cfdeSKuriakose Kuruvilla  * x86_featureset is set based on the return value of cpuid_pass1() of the boot
747c478bd9Sstevel@tonic-gate  * CPU.
757c478bd9Sstevel@tonic-gate  *
767c478bd9Sstevel@tonic-gate  * Pass 1 includes:
777c478bd9Sstevel@tonic-gate  *
787c478bd9Sstevel@tonic-gate  *	o Determining vendor/model/family/stepping and setting x86_type and
797c478bd9Sstevel@tonic-gate  *	  x86_vendor accordingly.
807c478bd9Sstevel@tonic-gate  *	o Processing the feature flags returned by the cpuid instruction while
817c478bd9Sstevel@tonic-gate  *	  applying any workarounds or tricks for the specific processor.
827c478bd9Sstevel@tonic-gate  *	o Mapping the feature flags into Solaris feature bits (X86_*).
837c478bd9Sstevel@tonic-gate  *	o Processing extended feature flags if supported by the processor,
847c478bd9Sstevel@tonic-gate  *	  again while applying specific processor knowledge.
857c478bd9Sstevel@tonic-gate  *	o Determining the CMT characteristics of the system.
867c478bd9Sstevel@tonic-gate  *
877c478bd9Sstevel@tonic-gate  * Pass 1 is done on non-boot CPUs during their initialization and the results
887c478bd9Sstevel@tonic-gate  * are used only as a meager attempt at ensuring that all processors within the
897c478bd9Sstevel@tonic-gate  * system support the same features.
907c478bd9Sstevel@tonic-gate  *
917c478bd9Sstevel@tonic-gate  * Pass 2 of cpuid feature analysis happens just at the beginning
927c478bd9Sstevel@tonic-gate  * of startup().  It just copies in and corrects the remainder
937c478bd9Sstevel@tonic-gate  * of the cpuid data we depend on: standard cpuid functions that we didn't
947c478bd9Sstevel@tonic-gate  * need for pass1 feature analysis, and extended cpuid functions beyond the
957c478bd9Sstevel@tonic-gate  * simple feature processing done in pass1.
967c478bd9Sstevel@tonic-gate  *
977c478bd9Sstevel@tonic-gate  * Pass 3 of cpuid analysis is invoked after basic kernel services; in
987c478bd9Sstevel@tonic-gate  * particular kernel memory allocation has been made available. It creates a
997c478bd9Sstevel@tonic-gate  * readable brand string based on the data collected in the first two passes.
1007c478bd9Sstevel@tonic-gate  *
1017c478bd9Sstevel@tonic-gate  * Pass 4 of cpuid analysis is invoked after post_startup() when all
1027c478bd9Sstevel@tonic-gate  * the support infrastructure for various hardware features has been
1037c478bd9Sstevel@tonic-gate  * initialized. It determines which processor features will be reported
1047c478bd9Sstevel@tonic-gate  * to userland via the aux vector.
1057c478bd9Sstevel@tonic-gate  *
1067c478bd9Sstevel@tonic-gate  * All passes are executed on all CPUs, but only the boot CPU determines what
1077c478bd9Sstevel@tonic-gate  * features the kernel will use.
1087c478bd9Sstevel@tonic-gate  *
1097c478bd9Sstevel@tonic-gate  * Much of the worst junk in this file is for the support of processors
1107c478bd9Sstevel@tonic-gate  * that didn't really implement the cpuid instruction properly.
1117c478bd9Sstevel@tonic-gate  *
1127c478bd9Sstevel@tonic-gate  * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon,
1137c478bd9Sstevel@tonic-gate  * the pass numbers.  Accordingly, changes to the pass code may require changes
1147c478bd9Sstevel@tonic-gate  * to the accessor code.
1157c478bd9Sstevel@tonic-gate  */
1167c478bd9Sstevel@tonic-gate 
1177c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone;
1187c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER;
11986c1f4dcSVikram Hegde uint_t x86_clflush_size = 0;
1207c478bd9Sstevel@tonic-gate 
1217c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376;
1227c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495;
1237c478bd9Sstevel@tonic-gate 
124dfea898aSKuriakose Kuruvilla uchar_t x86_featureset[BT_SIZEOFMAP(NUM_X86_FEATURES)];
1257417cfdeSKuriakose Kuruvilla 
126dfea898aSKuriakose Kuruvilla static char *x86_feature_names[NUM_X86_FEATURES] = {
1277417cfdeSKuriakose Kuruvilla 	"lgpg",
1287417cfdeSKuriakose Kuruvilla 	"tsc",
1297417cfdeSKuriakose Kuruvilla 	"msr",
1307417cfdeSKuriakose Kuruvilla 	"mtrr",
1317417cfdeSKuriakose Kuruvilla 	"pge",
1327417cfdeSKuriakose Kuruvilla 	"de",
1337417cfdeSKuriakose Kuruvilla 	"cmov",
1347417cfdeSKuriakose Kuruvilla 	"mmx",
1357417cfdeSKuriakose Kuruvilla 	"mca",
1367417cfdeSKuriakose Kuruvilla 	"pae",
1377417cfdeSKuriakose Kuruvilla 	"cv8",
1387417cfdeSKuriakose Kuruvilla 	"pat",
1397417cfdeSKuriakose Kuruvilla 	"sep",
1407417cfdeSKuriakose Kuruvilla 	"sse",
1417417cfdeSKuriakose Kuruvilla 	"sse2",
1427417cfdeSKuriakose Kuruvilla 	"htt",
1437417cfdeSKuriakose Kuruvilla 	"asysc",
1447417cfdeSKuriakose Kuruvilla 	"nx",
1457417cfdeSKuriakose Kuruvilla 	"sse3",
1467417cfdeSKuriakose Kuruvilla 	"cx16",
1477417cfdeSKuriakose Kuruvilla 	"cmp",
1487417cfdeSKuriakose Kuruvilla 	"tscp",
1497417cfdeSKuriakose Kuruvilla 	"mwait",
1507417cfdeSKuriakose Kuruvilla 	"sse4a",
1517417cfdeSKuriakose Kuruvilla 	"cpuid",
1527417cfdeSKuriakose Kuruvilla 	"ssse3",
1537417cfdeSKuriakose Kuruvilla 	"sse4_1",
1547417cfdeSKuriakose Kuruvilla 	"sse4_2",
1557417cfdeSKuriakose Kuruvilla 	"1gpg",
1567417cfdeSKuriakose Kuruvilla 	"clfsh",
1577417cfdeSKuriakose Kuruvilla 	"64",
1587417cfdeSKuriakose Kuruvilla 	"aes",
1597af88ac7SKuriakose Kuruvilla 	"pclmulqdq",
1607af88ac7SKuriakose Kuruvilla 	"xsave",
161faa20166SBryan Cantrill 	"avx",
162faa20166SBryan Cantrill 	"vmx",
1637660e73fSHans Rosenfeld 	"svm",
164*ebb8ac07SRobert Mustacchi 	"topoext",
165*ebb8ac07SRobert Mustacchi 	"f16c",
166*ebb8ac07SRobert Mustacchi 	"rdrand"
167faa20166SBryan Cantrill };
1687417cfdeSKuriakose Kuruvilla 
1697417cfdeSKuriakose Kuruvilla boolean_t
1707417cfdeSKuriakose Kuruvilla is_x86_feature(void *featureset, uint_t feature)
1717417cfdeSKuriakose Kuruvilla {
1727417cfdeSKuriakose Kuruvilla 	ASSERT(feature < NUM_X86_FEATURES);
1737417cfdeSKuriakose Kuruvilla 	return (BT_TEST((ulong_t *)featureset, feature));
1747417cfdeSKuriakose Kuruvilla }
1757417cfdeSKuriakose Kuruvilla 
1767417cfdeSKuriakose Kuruvilla void
1777417cfdeSKuriakose Kuruvilla add_x86_feature(void *featureset, uint_t feature)
1787417cfdeSKuriakose Kuruvilla {
1797417cfdeSKuriakose Kuruvilla 	ASSERT(feature < NUM_X86_FEATURES);
1807417cfdeSKuriakose Kuruvilla 	BT_SET((ulong_t *)featureset, feature);
1817417cfdeSKuriakose Kuruvilla }
1827417cfdeSKuriakose Kuruvilla 
1837417cfdeSKuriakose Kuruvilla void
1847417cfdeSKuriakose Kuruvilla remove_x86_feature(void *featureset, uint_t feature)
1857417cfdeSKuriakose Kuruvilla {
1867417cfdeSKuriakose Kuruvilla 	ASSERT(feature < NUM_X86_FEATURES);
1877417cfdeSKuriakose Kuruvilla 	BT_CLEAR((ulong_t *)featureset, feature);
1887417cfdeSKuriakose Kuruvilla }
1897417cfdeSKuriakose Kuruvilla 
1907417cfdeSKuriakose Kuruvilla boolean_t
1917417cfdeSKuriakose Kuruvilla compare_x86_featureset(void *setA, void *setB)
1927417cfdeSKuriakose Kuruvilla {
1937417cfdeSKuriakose Kuruvilla 	/*
1947417cfdeSKuriakose Kuruvilla 	 * We assume that the unused bits of the bitmap are always zero.
1957417cfdeSKuriakose Kuruvilla 	 */
1967417cfdeSKuriakose Kuruvilla 	if (memcmp(setA, setB, BT_SIZEOFMAP(NUM_X86_FEATURES)) == 0) {
1977417cfdeSKuriakose Kuruvilla 		return (B_TRUE);
1987417cfdeSKuriakose Kuruvilla 	} else {
1997417cfdeSKuriakose Kuruvilla 		return (B_FALSE);
2007417cfdeSKuriakose Kuruvilla 	}
2017417cfdeSKuriakose Kuruvilla }
2027417cfdeSKuriakose Kuruvilla 
2037417cfdeSKuriakose Kuruvilla void
2047417cfdeSKuriakose Kuruvilla print_x86_featureset(void *featureset)
2057417cfdeSKuriakose Kuruvilla {
2067417cfdeSKuriakose Kuruvilla 	uint_t i;
2077417cfdeSKuriakose Kuruvilla 
2087417cfdeSKuriakose Kuruvilla 	for (i = 0; i < NUM_X86_FEATURES; i++) {
2097417cfdeSKuriakose Kuruvilla 		if (is_x86_feature(featureset, i)) {
2107417cfdeSKuriakose Kuruvilla 			cmn_err(CE_CONT, "?x86_feature: %s\n",
2117417cfdeSKuriakose Kuruvilla 			    x86_feature_names[i]);
2127417cfdeSKuriakose Kuruvilla 		}
2137417cfdeSKuriakose Kuruvilla 	}
2147417cfdeSKuriakose Kuruvilla }
2157417cfdeSKuriakose Kuruvilla 
2167c478bd9Sstevel@tonic-gate uint_t enable486;
2177af88ac7SKuriakose Kuruvilla 
2187af88ac7SKuriakose Kuruvilla static size_t xsave_state_size = 0;
2197af88ac7SKuriakose Kuruvilla uint64_t xsave_bv_all = (XFEATURE_LEGACY_FP | XFEATURE_SSE);
2207af88ac7SKuriakose Kuruvilla boolean_t xsave_force_disable = B_FALSE;
2217af88ac7SKuriakose Kuruvilla 
2227997e108SSurya Prakki /*
223b9bfdccdSStuart Maybee  * This is set to platform type Solaris is running on.
2247997e108SSurya Prakki  */
225349b53ddSStuart Maybee static int platform_type = -1;
226349b53ddSStuart Maybee 
227349b53ddSStuart Maybee #if !defined(__xpv)
228349b53ddSStuart Maybee /*
229349b53ddSStuart Maybee  * Variable to patch if hypervisor platform detection needs to be
230349b53ddSStuart Maybee  * disabled (e.g. platform_type will always be HW_NATIVE if this is 0).
231349b53ddSStuart Maybee  */
232349b53ddSStuart Maybee int enable_platform_detection = 1;
233349b53ddSStuart Maybee #endif
2347c478bd9Sstevel@tonic-gate 
2357c478bd9Sstevel@tonic-gate /*
236f98fbcecSbholler  * monitor/mwait info.
2375b8a6efeSbholler  *
2385b8a6efeSbholler  * size_actual and buf_actual are the real address and size allocated to get
2395b8a6efeSbholler  * proper mwait_buf alignement.  buf_actual and size_actual should be passed
2405b8a6efeSbholler  * to kmem_free().  Currently kmem_alloc() and mwait happen to both use
2415b8a6efeSbholler  * processor cache-line alignment, but this is not guarantied in the furture.
242f98fbcecSbholler  */
243f98fbcecSbholler struct mwait_info {
244f98fbcecSbholler 	size_t		mon_min;	/* min size to avoid missed wakeups */
245f98fbcecSbholler 	size_t		mon_max;	/* size to avoid false wakeups */
2465b8a6efeSbholler 	size_t		size_actual;	/* size actually allocated */
2475b8a6efeSbholler 	void		*buf_actual;	/* memory actually allocated */
248f98fbcecSbholler 	uint32_t	support;	/* processor support of monitor/mwait */
249f98fbcecSbholler };
250f98fbcecSbholler 
251f98fbcecSbholler /*
2527af88ac7SKuriakose Kuruvilla  * xsave/xrestor info.
2537af88ac7SKuriakose Kuruvilla  *
2547af88ac7SKuriakose Kuruvilla  * This structure contains HW feature bits and size of the xsave save area.
2557af88ac7SKuriakose Kuruvilla  * Note: the kernel will use the maximum size required for all hardware
2567af88ac7SKuriakose Kuruvilla  * features. It is not optimize for potential memory savings if features at
2577af88ac7SKuriakose Kuruvilla  * the end of the save area are not enabled.
2587af88ac7SKuriakose Kuruvilla  */
2597af88ac7SKuriakose Kuruvilla struct xsave_info {
2607af88ac7SKuriakose Kuruvilla 	uint32_t	xsav_hw_features_low;   /* Supported HW features */
2617af88ac7SKuriakose Kuruvilla 	uint32_t	xsav_hw_features_high;  /* Supported HW features */
2627af88ac7SKuriakose Kuruvilla 	size_t		xsav_max_size;  /* max size save area for HW features */
2637af88ac7SKuriakose Kuruvilla 	size_t		ymm_size;	/* AVX: size of ymm save area */
2647af88ac7SKuriakose Kuruvilla 	size_t		ymm_offset;	/* AVX: offset for ymm save area */
2657af88ac7SKuriakose Kuruvilla };
2667af88ac7SKuriakose Kuruvilla 
2677af88ac7SKuriakose Kuruvilla 
2687af88ac7SKuriakose Kuruvilla /*
2697c478bd9Sstevel@tonic-gate  * These constants determine how many of the elements of the
2707c478bd9Sstevel@tonic-gate  * cpuid we cache in the cpuid_info data structure; the
2717c478bd9Sstevel@tonic-gate  * remaining elements are accessible via the cpuid instruction.
2727c478bd9Sstevel@tonic-gate  */
2737c478bd9Sstevel@tonic-gate 
2747c478bd9Sstevel@tonic-gate #define	NMAX_CPI_STD	6		/* eax = 0 .. 5 */
2757660e73fSHans Rosenfeld #define	NMAX_CPI_EXTD	0x1f		/* eax = 0x80000000 .. 0x8000001e */
2768031591dSSrihari Venkatesan 
2778031591dSSrihari Venkatesan /*
2788031591dSSrihari Venkatesan  * Some terminology needs to be explained:
2798031591dSSrihari Venkatesan  *  - Socket: Something that can be plugged into a motherboard.
2808031591dSSrihari Venkatesan  *  - Package: Same as socket
2818031591dSSrihari Venkatesan  *  - Chip: Same as socket. Note that AMD's documentation uses term "chip"
2828031591dSSrihari Venkatesan  *    differently: there, chip is the same as processor node (below)
2838031591dSSrihari Venkatesan  *  - Processor node: Some AMD processors have more than one
2848031591dSSrihari Venkatesan  *    "subprocessor" embedded in a package. These subprocessors (nodes)
2858031591dSSrihari Venkatesan  *    are fully-functional processors themselves with cores, caches,
2868031591dSSrihari Venkatesan  *    memory controllers, PCI configuration spaces. They are connected
2878031591dSSrihari Venkatesan  *    inside the package with Hypertransport links. On single-node
2888031591dSSrihari Venkatesan  *    processors, processor node is equivalent to chip/socket/package.
2897660e73fSHans Rosenfeld  *  - Compute Unit: Some AMD processors pair cores in "compute units" that
2907660e73fSHans Rosenfeld  *    share the FPU and the I$ and L2 caches.
2918031591dSSrihari Venkatesan  */
2927c478bd9Sstevel@tonic-gate 
2937c478bd9Sstevel@tonic-gate struct cpuid_info {
2947c478bd9Sstevel@tonic-gate 	uint_t cpi_pass;		/* last pass completed */
2957c478bd9Sstevel@tonic-gate 	/*
2967c478bd9Sstevel@tonic-gate 	 * standard function information
2977c478bd9Sstevel@tonic-gate 	 */
2987c478bd9Sstevel@tonic-gate 	uint_t cpi_maxeax;		/* fn 0: %eax */
2997c478bd9Sstevel@tonic-gate 	char cpi_vendorstr[13];		/* fn 0: %ebx:%ecx:%edx */
3007c478bd9Sstevel@tonic-gate 	uint_t cpi_vendor;		/* enum of cpi_vendorstr */
3017c478bd9Sstevel@tonic-gate 
3027c478bd9Sstevel@tonic-gate 	uint_t cpi_family;		/* fn 1: extended family */
3037c478bd9Sstevel@tonic-gate 	uint_t cpi_model;		/* fn 1: extended model */
3047c478bd9Sstevel@tonic-gate 	uint_t cpi_step;		/* fn 1: stepping */
3058031591dSSrihari Venkatesan 	chipid_t cpi_chipid;		/* fn 1: %ebx:  Intel: chip # */
3068031591dSSrihari Venkatesan 					/*		AMD: package/socket # */
3077c478bd9Sstevel@tonic-gate 	uint_t cpi_brandid;		/* fn 1: %ebx: brand ID */
3087c478bd9Sstevel@tonic-gate 	int cpi_clogid;			/* fn 1: %ebx: thread # */
3098949bcd6Sandrei 	uint_t cpi_ncpu_per_chip;	/* fn 1: %ebx: logical cpu count */
3107c478bd9Sstevel@tonic-gate 	uint8_t cpi_cacheinfo[16];	/* fn 2: intel-style cache desc */
3117c478bd9Sstevel@tonic-gate 	uint_t cpi_ncache;		/* fn 2: number of elements */
312d129bde2Sesaxe 	uint_t cpi_ncpu_shr_last_cache;	/* fn 4: %eax: ncpus sharing cache */
313d129bde2Sesaxe 	id_t cpi_last_lvl_cacheid;	/* fn 4: %eax: derived cache id */
314d129bde2Sesaxe 	uint_t cpi_std_4_size;		/* fn 4: number of fn 4 elements */
315d129bde2Sesaxe 	struct cpuid_regs **cpi_std_4;	/* fn 4: %ecx == 0 .. fn4_size */
3168949bcd6Sandrei 	struct cpuid_regs cpi_std[NMAX_CPI_STD];	/* 0 .. 5 */
3177c478bd9Sstevel@tonic-gate 	/*
3187c478bd9Sstevel@tonic-gate 	 * extended function information
3197c478bd9Sstevel@tonic-gate 	 */
3207c478bd9Sstevel@tonic-gate 	uint_t cpi_xmaxeax;		/* fn 0x80000000: %eax */
3217c478bd9Sstevel@tonic-gate 	char cpi_brandstr[49];		/* fn 0x8000000[234] */
3227c478bd9Sstevel@tonic-gate 	uint8_t cpi_pabits;		/* fn 0x80000006: %eax */
3237c478bd9Sstevel@tonic-gate 	uint8_t	cpi_vabits;		/* fn 0x80000006: %eax */
3248031591dSSrihari Venkatesan 	struct	cpuid_regs cpi_extd[NMAX_CPI_EXTD];	/* 0x800000XX */
3258031591dSSrihari Venkatesan 
32610569901Sgavinm 	id_t cpi_coreid;		/* same coreid => strands share core */
32710569901Sgavinm 	int cpi_pkgcoreid;		/* core number within single package */
3288949bcd6Sandrei 	uint_t cpi_ncore_per_chip;	/* AMD: fn 0x80000008: %ecx[7-0] */
3298949bcd6Sandrei 					/* Intel: fn 4: %eax[31-26] */
3307c478bd9Sstevel@tonic-gate 	/*
3317c478bd9Sstevel@tonic-gate 	 * supported feature information
3327c478bd9Sstevel@tonic-gate 	 */
333ae115bc7Smrj 	uint32_t cpi_support[5];
3347c478bd9Sstevel@tonic-gate #define	STD_EDX_FEATURES	0
3357c478bd9Sstevel@tonic-gate #define	AMD_EDX_FEATURES	1
3367c478bd9Sstevel@tonic-gate #define	TM_EDX_FEATURES		2
3377c478bd9Sstevel@tonic-gate #define	STD_ECX_FEATURES	3
338ae115bc7Smrj #define	AMD_ECX_FEATURES	4
3398a40a695Sgavinm 	/*
3408a40a695Sgavinm 	 * Synthesized information, where known.
3418a40a695Sgavinm 	 */
3428a40a695Sgavinm 	uint32_t cpi_chiprev;		/* See X86_CHIPREV_* in x86_archext.h */
3438a40a695Sgavinm 	const char *cpi_chiprevstr;	/* May be NULL if chiprev unknown */
3448a40a695Sgavinm 	uint32_t cpi_socket;		/* Chip package/socket type */
345f98fbcecSbholler 
346f98fbcecSbholler 	struct mwait_info cpi_mwait;	/* fn 5: monitor/mwait info */
347b6917abeSmishra 	uint32_t cpi_apicid;
3488031591dSSrihari Venkatesan 	uint_t cpi_procnodeid;		/* AMD: nodeID on HT, Intel: chipid */
3498031591dSSrihari Venkatesan 	uint_t cpi_procnodes_per_pkg;	/* AMD: # of nodes in the package */
3508031591dSSrihari Venkatesan 					/* Intel: 1 */
3517660e73fSHans Rosenfeld 	uint_t cpi_compunitid;		/* AMD: ComputeUnit ID, Intel: coreid */
3527660e73fSHans Rosenfeld 	uint_t cpi_cores_per_compunit;	/* AMD: # of cores in the ComputeUnit */
3537af88ac7SKuriakose Kuruvilla 
3547af88ac7SKuriakose Kuruvilla 	struct xsave_info cpi_xsave;	/* fn D: xsave/xrestor info */
3557c478bd9Sstevel@tonic-gate };
3567c478bd9Sstevel@tonic-gate 
3577c478bd9Sstevel@tonic-gate 
3587c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0;
3597c478bd9Sstevel@tonic-gate 
3607c478bd9Sstevel@tonic-gate /*
3617c478bd9Sstevel@tonic-gate  * These bit fields are defined by the Intel Application Note AP-485
3627c478bd9Sstevel@tonic-gate  * "Intel Processor Identification and the CPUID Instruction"
3637c478bd9Sstevel@tonic-gate  */
3647c478bd9Sstevel@tonic-gate #define	CPI_FAMILY_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 27, 20)
3657c478bd9Sstevel@tonic-gate #define	CPI_MODEL_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 19, 16)
3667c478bd9Sstevel@tonic-gate #define	CPI_TYPE(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 13, 12)
3677c478bd9Sstevel@tonic-gate #define	CPI_FAMILY(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 11, 8)
3687c478bd9Sstevel@tonic-gate #define	CPI_STEP(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 3, 0)
3697c478bd9Sstevel@tonic-gate #define	CPI_MODEL(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 7, 4)
3707c478bd9Sstevel@tonic-gate 
3717c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_EDX(cpi)		((cpi)->cpi_std[1].cp_edx)
3727c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_ECX(cpi)		((cpi)->cpi_std[1].cp_ecx)
3737c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_EDX(cpi)	((cpi)->cpi_extd[1].cp_edx)
3747c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_ECX(cpi)	((cpi)->cpi_extd[1].cp_ecx)
3757c478bd9Sstevel@tonic-gate 
3767c478bd9Sstevel@tonic-gate #define	CPI_BRANDID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 7, 0)
3777c478bd9Sstevel@tonic-gate #define	CPI_CHUNKS(cpi)		BITX((cpi)->cpi_std[1].cp_ebx, 15, 7)
3787c478bd9Sstevel@tonic-gate #define	CPI_CPU_COUNT(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 23, 16)
3797c478bd9Sstevel@tonic-gate #define	CPI_APIC_ID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 31, 24)
3807c478bd9Sstevel@tonic-gate 
3817c478bd9Sstevel@tonic-gate #define	CPI_MAXEAX_MAX		0x100		/* sanity control */
3827c478bd9Sstevel@tonic-gate #define	CPI_XMAXEAX_MAX		0x80000100
383d129bde2Sesaxe #define	CPI_FN4_ECX_MAX		0x20		/* sanity: max fn 4 levels */
384b6917abeSmishra #define	CPI_FNB_ECX_MAX		0x20		/* sanity: max fn B levels */
385d129bde2Sesaxe 
386d129bde2Sesaxe /*
387d129bde2Sesaxe  * Function 4 (Deterministic Cache Parameters) macros
388d129bde2Sesaxe  * Defined by Intel Application Note AP-485
389d129bde2Sesaxe  */
390d129bde2Sesaxe #define	CPI_NUM_CORES(regs)		BITX((regs)->cp_eax, 31, 26)
391d129bde2Sesaxe #define	CPI_NTHR_SHR_CACHE(regs)	BITX((regs)->cp_eax, 25, 14)
392d129bde2Sesaxe #define	CPI_FULL_ASSOC_CACHE(regs)	BITX((regs)->cp_eax, 9, 9)
393d129bde2Sesaxe #define	CPI_SELF_INIT_CACHE(regs)	BITX((regs)->cp_eax, 8, 8)
394d129bde2Sesaxe #define	CPI_CACHE_LVL(regs)		BITX((regs)->cp_eax, 7, 5)
395d129bde2Sesaxe #define	CPI_CACHE_TYPE(regs)		BITX((regs)->cp_eax, 4, 0)
396b6917abeSmishra #define	CPI_CPU_LEVEL_TYPE(regs)	BITX((regs)->cp_ecx, 15, 8)
397d129bde2Sesaxe 
398d129bde2Sesaxe #define	CPI_CACHE_WAYS(regs)		BITX((regs)->cp_ebx, 31, 22)
399d129bde2Sesaxe #define	CPI_CACHE_PARTS(regs)		BITX((regs)->cp_ebx, 21, 12)
400d129bde2Sesaxe #define	CPI_CACHE_COH_LN_SZ(regs)	BITX((regs)->cp_ebx, 11, 0)
401d129bde2Sesaxe 
402d129bde2Sesaxe #define	CPI_CACHE_SETS(regs)		BITX((regs)->cp_ecx, 31, 0)
403d129bde2Sesaxe 
404d129bde2Sesaxe #define	CPI_PREFCH_STRIDE(regs)		BITX((regs)->cp_edx, 9, 0)
405d129bde2Sesaxe 
4067c478bd9Sstevel@tonic-gate 
4077c478bd9Sstevel@tonic-gate /*
4085ff02082Sdmick  * A couple of shorthand macros to identify "later" P6-family chips
4095ff02082Sdmick  * like the Pentium M and Core.  First, the "older" P6-based stuff
4105ff02082Sdmick  * (loosely defined as "pre-Pentium-4"):
4115ff02082Sdmick  * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon
4125ff02082Sdmick  */
4135ff02082Sdmick 
4145ff02082Sdmick #define	IS_LEGACY_P6(cpi) (			\
4155ff02082Sdmick 	cpi->cpi_family == 6 && 		\
4165ff02082Sdmick 		(cpi->cpi_model == 1 ||		\
4175ff02082Sdmick 		cpi->cpi_model == 3 ||		\
4185ff02082Sdmick 		cpi->cpi_model == 5 ||		\
4195ff02082Sdmick 		cpi->cpi_model == 6 ||		\
4205ff02082Sdmick 		cpi->cpi_model == 7 ||		\
4215ff02082Sdmick 		cpi->cpi_model == 8 ||		\
4225ff02082Sdmick 		cpi->cpi_model == 0xA ||	\
4235ff02082Sdmick 		cpi->cpi_model == 0xB)		\
4245ff02082Sdmick )
4255ff02082Sdmick 
4265ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */
4275ff02082Sdmick #define	IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi))
4285ff02082Sdmick 
429bf91205bSksadhukh /* Extended family/model support */
430bf91205bSksadhukh #define	IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \
431bf91205bSksadhukh 	cpi->cpi_family >= 0xf)
432bf91205bSksadhukh 
4335ff02082Sdmick /*
434f98fbcecSbholler  * Info for monitor/mwait idle loop.
435f98fbcecSbholler  *
436f98fbcecSbholler  * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's
437f98fbcecSbholler  * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November
438f98fbcecSbholler  * 2006.
439f98fbcecSbholler  * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual
440f98fbcecSbholler  * Documentation Updates" #33633, Rev 2.05, December 2006.
441f98fbcecSbholler  */
442f98fbcecSbholler #define	MWAIT_SUPPORT		(0x00000001)	/* mwait supported */
443f98fbcecSbholler #define	MWAIT_EXTENSIONS	(0x00000002)	/* extenstion supported */
444f98fbcecSbholler #define	MWAIT_ECX_INT_ENABLE	(0x00000004)	/* ecx 1 extension supported */
445f98fbcecSbholler #define	MWAIT_SUPPORTED(cpi)	((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON)
446f98fbcecSbholler #define	MWAIT_INT_ENABLE(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x2)
447f98fbcecSbholler #define	MWAIT_EXTENSION(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x1)
448f98fbcecSbholler #define	MWAIT_SIZE_MIN(cpi)	BITX((cpi)->cpi_std[5].cp_eax, 15, 0)
449f98fbcecSbholler #define	MWAIT_SIZE_MAX(cpi)	BITX((cpi)->cpi_std[5].cp_ebx, 15, 0)
450f98fbcecSbholler /*
451f98fbcecSbholler  * Number of sub-cstates for a given c-state.
452f98fbcecSbholler  */
453f98fbcecSbholler #define	MWAIT_NUM_SUBC_STATES(cpi, c_state)			\
454f98fbcecSbholler 	BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state)
455f98fbcecSbholler 
4568a40a695Sgavinm /*
4577af88ac7SKuriakose Kuruvilla  * XSAVE leaf 0xD enumeration
4587af88ac7SKuriakose Kuruvilla  */
4597af88ac7SKuriakose Kuruvilla #define	CPUID_LEAFD_2_YMM_OFFSET	576
4607af88ac7SKuriakose Kuruvilla #define	CPUID_LEAFD_2_YMM_SIZE		256
4617af88ac7SKuriakose Kuruvilla 
4627af88ac7SKuriakose Kuruvilla /*
463e4b86885SCheng Sean Ye  * Functions we consune from cpuid_subr.c;  don't publish these in a header
464e4b86885SCheng Sean Ye  * file to try and keep people using the expected cpuid_* interfaces.
4658a40a695Sgavinm  */
466e4b86885SCheng Sean Ye extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t);
46789e921d5SKuriakose Kuruvilla extern const char *_cpuid_sktstr(uint_t, uint_t, uint_t, uint_t);
468e4b86885SCheng Sean Ye extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t);
469e4b86885SCheng Sean Ye extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t);
470e4b86885SCheng Sean Ye extern uint_t _cpuid_vendorstr_to_vendorcode(char *);
4718a40a695Sgavinm 
4728a40a695Sgavinm /*
473ae115bc7Smrj  * Apply up various platform-dependent restrictions where the
474ae115bc7Smrj  * underlying platform restrictions mean the CPU can be marked
475ae115bc7Smrj  * as less capable than its cpuid instruction would imply.
476ae115bc7Smrj  */
477843e1988Sjohnlev #if defined(__xpv)
478843e1988Sjohnlev static void
479843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp)
480843e1988Sjohnlev {
481843e1988Sjohnlev 	switch (eax) {
482e4b86885SCheng Sean Ye 	case 1: {
483e4b86885SCheng Sean Ye 		uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ?
484e4b86885SCheng Sean Ye 		    0 : CPUID_INTC_EDX_MCA;
485843e1988Sjohnlev 		cp->cp_edx &=
486e4b86885SCheng Sean Ye 		    ~(mcamask |
487e4b86885SCheng Sean Ye 		    CPUID_INTC_EDX_PSE |
488843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
489843e1988Sjohnlev 		    CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR |
490843e1988Sjohnlev 		    CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT |
491843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
492843e1988Sjohnlev 		    CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT);
493843e1988Sjohnlev 		break;
494e4b86885SCheng Sean Ye 	}
495ae115bc7Smrj 
496843e1988Sjohnlev 	case 0x80000001:
497843e1988Sjohnlev 		cp->cp_edx &=
498843e1988Sjohnlev 		    ~(CPUID_AMD_EDX_PSE |
499843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
500843e1988Sjohnlev 		    CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE |
501843e1988Sjohnlev 		    CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 |
502843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
503843e1988Sjohnlev 		    CPUID_AMD_EDX_TSCP);
504843e1988Sjohnlev 		cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY;
505843e1988Sjohnlev 		break;
506843e1988Sjohnlev 	default:
507843e1988Sjohnlev 		break;
508843e1988Sjohnlev 	}
509843e1988Sjohnlev 
510843e1988Sjohnlev 	switch (vendor) {
511843e1988Sjohnlev 	case X86_VENDOR_Intel:
512843e1988Sjohnlev 		switch (eax) {
513843e1988Sjohnlev 		case 4:
514843e1988Sjohnlev 			/*
515843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
516843e1988Sjohnlev 			 */
517843e1988Sjohnlev 			cp->cp_eax &= 0x03fffffff;
518843e1988Sjohnlev 			break;
519843e1988Sjohnlev 		default:
520843e1988Sjohnlev 			break;
521843e1988Sjohnlev 		}
522843e1988Sjohnlev 		break;
523843e1988Sjohnlev 	case X86_VENDOR_AMD:
524843e1988Sjohnlev 		switch (eax) {
5252ef50f01SJoe Bonasera 
5262ef50f01SJoe Bonasera 		case 0x80000001:
5272ef50f01SJoe Bonasera 			cp->cp_ecx &= ~CPUID_AMD_ECX_CR8D;
5282ef50f01SJoe Bonasera 			break;
5292ef50f01SJoe Bonasera 
530843e1988Sjohnlev 		case 0x80000008:
531843e1988Sjohnlev 			/*
532843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
533843e1988Sjohnlev 			 */
534843e1988Sjohnlev 			cp->cp_ecx &= 0xffffff00;
535843e1988Sjohnlev 			break;
536843e1988Sjohnlev 		default:
537843e1988Sjohnlev 			break;
538843e1988Sjohnlev 		}
539843e1988Sjohnlev 		break;
540843e1988Sjohnlev 	default:
541843e1988Sjohnlev 		break;
542843e1988Sjohnlev 	}
543843e1988Sjohnlev }
544843e1988Sjohnlev #else
545ae115bc7Smrj #define	platform_cpuid_mangle(vendor, eax, cp)	/* nothing */
546843e1988Sjohnlev #endif
547ae115bc7Smrj 
548ae115bc7Smrj /*
5497c478bd9Sstevel@tonic-gate  *  Some undocumented ways of patching the results of the cpuid
5507c478bd9Sstevel@tonic-gate  *  instruction to permit running Solaris 10 on future cpus that
5517c478bd9Sstevel@tonic-gate  *  we don't currently support.  Could be set to non-zero values
5527c478bd9Sstevel@tonic-gate  *  via settings in eeprom.
5537c478bd9Sstevel@tonic-gate  */
5547c478bd9Sstevel@tonic-gate 
5557c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include;
5567c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude;
5577c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include;
5587c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude;
5597c478bd9Sstevel@tonic-gate 
560a3114836SGerry Liu /*
561a3114836SGerry Liu  * Allocate space for mcpu_cpi in the machcpu structure for all non-boot CPUs.
562a3114836SGerry Liu  */
563ae115bc7Smrj void
564ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu)
565ae115bc7Smrj {
566ae115bc7Smrj 	/*
567ae115bc7Smrj 	 * By convention, cpu0 is the boot cpu, which is set up
568ae115bc7Smrj 	 * before memory allocation is available.  All other cpus get
569ae115bc7Smrj 	 * their cpuid_info struct allocated here.
570ae115bc7Smrj 	 */
571ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
572a3114836SGerry Liu 	ASSERT(cpu->cpu_m.mcpu_cpi == NULL);
573ae115bc7Smrj 	cpu->cpu_m.mcpu_cpi =
574ae115bc7Smrj 	    kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP);
575ae115bc7Smrj }
576ae115bc7Smrj 
577ae115bc7Smrj void
578ae115bc7Smrj cpuid_free_space(cpu_t *cpu)
579ae115bc7Smrj {
580d129bde2Sesaxe 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
581d129bde2Sesaxe 	int i;
582d129bde2Sesaxe 
583a3114836SGerry Liu 	ASSERT(cpi != NULL);
584a3114836SGerry Liu 	ASSERT(cpi != &cpuid_info0);
585d129bde2Sesaxe 
586d129bde2Sesaxe 	/*
587d129bde2Sesaxe 	 * Free up any function 4 related dynamic storage
588d129bde2Sesaxe 	 */
589d129bde2Sesaxe 	for (i = 1; i < cpi->cpi_std_4_size; i++)
590d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs));
591d129bde2Sesaxe 	if (cpi->cpi_std_4_size > 0)
592d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4,
593d129bde2Sesaxe 		    cpi->cpi_std_4_size * sizeof (struct cpuid_regs *));
594d129bde2Sesaxe 
595a3114836SGerry Liu 	kmem_free(cpi, sizeof (*cpi));
596a3114836SGerry Liu 	cpu->cpu_m.mcpu_cpi = NULL;
597ae115bc7Smrj }
598ae115bc7Smrj 
599551bc2a6Smrj #if !defined(__xpv)
600551bc2a6Smrj 
601cfe84b82SMatt Amdur /*
602cfe84b82SMatt Amdur  * Determine the type of the underlying platform. This is used to customize
603cfe84b82SMatt Amdur  * initialization of various subsystems (e.g. TSC). determine_platform() must
604cfe84b82SMatt Amdur  * only ever be called once to prevent two processors from seeing different
605cfe84b82SMatt Amdur  * values of platform_type, it must be called before cpuid_pass1(), the
606cfe84b82SMatt Amdur  * earliest consumer to execute.
607cfe84b82SMatt Amdur  */
608cfe84b82SMatt Amdur void
609cfe84b82SMatt Amdur determine_platform(void)
610551bc2a6Smrj {
611551bc2a6Smrj 	struct cpuid_regs cp;
612551bc2a6Smrj 	char *xen_str;
6136e5580c9SFrank Van Der Linden 	uint32_t xen_signature[4], base;
614551bc2a6Smrj 
615cfe84b82SMatt Amdur 	ASSERT(platform_type == -1);
616cfe84b82SMatt Amdur 
617349b53ddSStuart Maybee 	platform_type = HW_NATIVE;
618349b53ddSStuart Maybee 
619349b53ddSStuart Maybee 	if (!enable_platform_detection)
620349b53ddSStuart Maybee 		return;
621349b53ddSStuart Maybee 
622551bc2a6Smrj 	/*
623551bc2a6Smrj 	 * In a fully virtualized domain, Xen's pseudo-cpuid function
6246e5580c9SFrank Van Der Linden 	 * returns a string representing the Xen signature in %ebx, %ecx,
6256e5580c9SFrank Van Der Linden 	 * and %edx. %eax contains the maximum supported cpuid function.
6266e5580c9SFrank Van Der Linden 	 * We need at least a (base + 2) leaf value to do what we want
6276e5580c9SFrank Van Der Linden 	 * to do. Try different base values, since the hypervisor might
6286e5580c9SFrank Van Der Linden 	 * use a different one depending on whether hyper-v emulation
6296e5580c9SFrank Van Der Linden 	 * is switched on by default or not.
630551bc2a6Smrj 	 */
6316e5580c9SFrank Van Der Linden 	for (base = 0x40000000; base < 0x40010000; base += 0x100) {
6326e5580c9SFrank Van Der Linden 		cp.cp_eax = base;
633551bc2a6Smrj 		(void) __cpuid_insn(&cp);
634551bc2a6Smrj 		xen_signature[0] = cp.cp_ebx;
635551bc2a6Smrj 		xen_signature[1] = cp.cp_ecx;
636551bc2a6Smrj 		xen_signature[2] = cp.cp_edx;
637551bc2a6Smrj 		xen_signature[3] = 0;
638551bc2a6Smrj 		xen_str = (char *)xen_signature;
6396e5580c9SFrank Van Der Linden 		if (strcmp("XenVMMXenVMM", xen_str) == 0 &&
6406e5580c9SFrank Van Der Linden 		    cp.cp_eax >= (base + 2)) {
641b9bfdccdSStuart Maybee 			platform_type = HW_XEN_HVM;
6426e5580c9SFrank Van Der Linden 			return;
643551bc2a6Smrj 		}
644b9bfdccdSStuart Maybee 	}
645b9bfdccdSStuart Maybee 
6466e5580c9SFrank Van Der Linden 	if (vmware_platform()) /* running under vmware hypervisor? */
6476e5580c9SFrank Van Der Linden 		platform_type = HW_VMWARE;
6486e5580c9SFrank Van Der Linden }
6496e5580c9SFrank Van Der Linden 
650b9bfdccdSStuart Maybee int
651b9bfdccdSStuart Maybee get_hwenv(void)
652b9bfdccdSStuart Maybee {
653cfe84b82SMatt Amdur 	ASSERT(platform_type != -1);
654b9bfdccdSStuart Maybee 	return (platform_type);
655b9bfdccdSStuart Maybee }
656b9bfdccdSStuart Maybee 
657b9bfdccdSStuart Maybee int
658b9bfdccdSStuart Maybee is_controldom(void)
659b9bfdccdSStuart Maybee {
660b9bfdccdSStuart Maybee 	return (0);
661b9bfdccdSStuart Maybee }
662b9bfdccdSStuart Maybee 
663b9bfdccdSStuart Maybee #else
664b9bfdccdSStuart Maybee 
665b9bfdccdSStuart Maybee int
666b9bfdccdSStuart Maybee get_hwenv(void)
667b9bfdccdSStuart Maybee {
668b9bfdccdSStuart Maybee 	return (HW_XEN_PV);
669b9bfdccdSStuart Maybee }
670b9bfdccdSStuart Maybee 
671b9bfdccdSStuart Maybee int
672b9bfdccdSStuart Maybee is_controldom(void)
673b9bfdccdSStuart Maybee {
674b9bfdccdSStuart Maybee 	return (DOMAIN_IS_INITDOMAIN(xen_info));
675b9bfdccdSStuart Maybee }
676b9bfdccdSStuart Maybee 
677551bc2a6Smrj #endif	/* __xpv */
678551bc2a6Smrj 
6798031591dSSrihari Venkatesan static void
6807417cfdeSKuriakose Kuruvilla cpuid_intel_getids(cpu_t *cpu, void *feature)
6818031591dSSrihari Venkatesan {
6828031591dSSrihari Venkatesan 	uint_t i;
6838031591dSSrihari Venkatesan 	uint_t chipid_shift = 0;
6848031591dSSrihari Venkatesan 	uint_t coreid_shift = 0;
6858031591dSSrihari Venkatesan 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
6868031591dSSrihari Venkatesan 
6878031591dSSrihari Venkatesan 	for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1)
6888031591dSSrihari Venkatesan 		chipid_shift++;
6898031591dSSrihari Venkatesan 
6908031591dSSrihari Venkatesan 	cpi->cpi_chipid = cpi->cpi_apicid >> chipid_shift;
6918031591dSSrihari Venkatesan 	cpi->cpi_clogid = cpi->cpi_apicid & ((1 << chipid_shift) - 1);
6928031591dSSrihari Venkatesan 
6937417cfdeSKuriakose Kuruvilla 	if (is_x86_feature(feature, X86FSET_CMP)) {
6948031591dSSrihari Venkatesan 		/*
6958031591dSSrihari Venkatesan 		 * Multi-core (and possibly multi-threaded)
6968031591dSSrihari Venkatesan 		 * processors.
6978031591dSSrihari Venkatesan 		 */
6988031591dSSrihari Venkatesan 		uint_t ncpu_per_core;
6998031591dSSrihari Venkatesan 		if (cpi->cpi_ncore_per_chip == 1)
7008031591dSSrihari Venkatesan 			ncpu_per_core = cpi->cpi_ncpu_per_chip;
7018031591dSSrihari Venkatesan 		else if (cpi->cpi_ncore_per_chip > 1)
7028031591dSSrihari Venkatesan 			ncpu_per_core = cpi->cpi_ncpu_per_chip /
7038031591dSSrihari Venkatesan 			    cpi->cpi_ncore_per_chip;
7048031591dSSrihari Venkatesan 		/*
7058031591dSSrihari Venkatesan 		 * 8bit APIC IDs on dual core Pentiums
7068031591dSSrihari Venkatesan 		 * look like this:
7078031591dSSrihari Venkatesan 		 *
7088031591dSSrihari Venkatesan 		 * +-----------------------+------+------+
7098031591dSSrihari Venkatesan 		 * | Physical Package ID   |  MC  |  HT  |
7108031591dSSrihari Venkatesan 		 * +-----------------------+------+------+
7118031591dSSrihari Venkatesan 		 * <------- chipid -------->
7128031591dSSrihari Venkatesan 		 * <------- coreid --------------->
7138031591dSSrihari Venkatesan 		 *			   <--- clogid -->
7148031591dSSrihari Venkatesan 		 *			   <------>
7158031591dSSrihari Venkatesan 		 *			   pkgcoreid
7168031591dSSrihari Venkatesan 		 *
7178031591dSSrihari Venkatesan 		 * Where the number of bits necessary to
7188031591dSSrihari Venkatesan 		 * represent MC and HT fields together equals
7198031591dSSrihari Venkatesan 		 * to the minimum number of bits necessary to
7208031591dSSrihari Venkatesan 		 * store the value of cpi->cpi_ncpu_per_chip.
7218031591dSSrihari Venkatesan 		 * Of those bits, the MC part uses the number
7228031591dSSrihari Venkatesan 		 * of bits necessary to store the value of
7238031591dSSrihari Venkatesan 		 * cpi->cpi_ncore_per_chip.
7248031591dSSrihari Venkatesan 		 */
7258031591dSSrihari Venkatesan 		for (i = 1; i < ncpu_per_core; i <<= 1)
7268031591dSSrihari Venkatesan 			coreid_shift++;
7278031591dSSrihari Venkatesan 		cpi->cpi_coreid = cpi->cpi_apicid >> coreid_shift;
7288031591dSSrihari Venkatesan 		cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift;
7297417cfdeSKuriakose Kuruvilla 	} else if (is_x86_feature(feature, X86FSET_HTT)) {
7308031591dSSrihari Venkatesan 		/*
7318031591dSSrihari Venkatesan 		 * Single-core multi-threaded processors.
7328031591dSSrihari Venkatesan 		 */
7338031591dSSrihari Venkatesan 		cpi->cpi_coreid = cpi->cpi_chipid;
7348031591dSSrihari Venkatesan 		cpi->cpi_pkgcoreid = 0;
7358031591dSSrihari Venkatesan 	}
7368031591dSSrihari Venkatesan 	cpi->cpi_procnodeid = cpi->cpi_chipid;
7377660e73fSHans Rosenfeld 	cpi->cpi_compunitid = cpi->cpi_coreid;
7388031591dSSrihari Venkatesan }
7398031591dSSrihari Venkatesan 
7408031591dSSrihari Venkatesan static void
7418031591dSSrihari Venkatesan cpuid_amd_getids(cpu_t *cpu)
7428031591dSSrihari Venkatesan {
7431fbe4a4fSSrihari Venkatesan 	int i, first_half, coreidsz;
7448031591dSSrihari Venkatesan 	uint32_t nb_caps_reg;
7458031591dSSrihari Venkatesan 	uint_t node2_1;
7468031591dSSrihari Venkatesan 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
7477660e73fSHans Rosenfeld 	struct cpuid_regs *cp;
7488031591dSSrihari Venkatesan 
7498031591dSSrihari Venkatesan 	/*
7508031591dSSrihari Venkatesan 	 * AMD CMP chips currently have a single thread per core.
7518031591dSSrihari Venkatesan 	 *
7528031591dSSrihari Venkatesan 	 * Since no two cpus share a core we must assign a distinct coreid
7538031591dSSrihari Venkatesan 	 * per cpu, and we do this by using the cpu_id.  This scheme does not,
7548031591dSSrihari Venkatesan 	 * however, guarantee that sibling cores of a chip will have sequential
7558031591dSSrihari Venkatesan 	 * coreids starting at a multiple of the number of cores per chip -
7568031591dSSrihari Venkatesan 	 * that is usually the case, but if the ACPI MADT table is presented
7578031591dSSrihari Venkatesan 	 * in a different order then we need to perform a few more gymnastics
7588031591dSSrihari Venkatesan 	 * for the pkgcoreid.
7598031591dSSrihari Venkatesan 	 *
7608031591dSSrihari Venkatesan 	 * All processors in the system have the same number of enabled
7618031591dSSrihari Venkatesan 	 * cores. Cores within a processor are always numbered sequentially
7628031591dSSrihari Venkatesan 	 * from 0 regardless of how many or which are disabled, and there
7638031591dSSrihari Venkatesan 	 * is no way for operating system to discover the real core id when some
7648031591dSSrihari Venkatesan 	 * are disabled.
7657660e73fSHans Rosenfeld 	 *
7667660e73fSHans Rosenfeld 	 * In family 0x15, the cores come in pairs called compute units. They
7677660e73fSHans Rosenfeld 	 * share I$ and L2 caches and the FPU. Enumeration of this feature is
7687660e73fSHans Rosenfeld 	 * simplified by the new topology extensions CPUID leaf, indicated by
7697660e73fSHans Rosenfeld 	 * the X86 feature X86FSET_TOPOEXT.
7708031591dSSrihari Venkatesan 	 */
7718031591dSSrihari Venkatesan 
7728031591dSSrihari Venkatesan 	cpi->cpi_coreid = cpu->cpu_id;
7737660e73fSHans Rosenfeld 	cpi->cpi_compunitid = cpu->cpu_id;
7748031591dSSrihari Venkatesan 
7758031591dSSrihari Venkatesan 	if (cpi->cpi_xmaxeax >= 0x80000008) {
7768031591dSSrihari Venkatesan 
7778031591dSSrihari Venkatesan 		coreidsz = BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12);
7788031591dSSrihari Venkatesan 
7798031591dSSrihari Venkatesan 		/*
7808031591dSSrihari Venkatesan 		 * In AMD parlance chip is really a node while Solaris
7818031591dSSrihari Venkatesan 		 * sees chip as equivalent to socket/package.
7828031591dSSrihari Venkatesan 		 */
7838031591dSSrihari Venkatesan 		cpi->cpi_ncore_per_chip =
7848031591dSSrihari Venkatesan 		    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
7851fbe4a4fSSrihari Venkatesan 		if (coreidsz == 0) {
7868031591dSSrihari Venkatesan 			/* Use legacy method */
7871fbe4a4fSSrihari Venkatesan 			for (i = 1; i < cpi->cpi_ncore_per_chip; i <<= 1)
7881fbe4a4fSSrihari Venkatesan 				coreidsz++;
7891fbe4a4fSSrihari Venkatesan 			if (coreidsz == 0)
7901fbe4a4fSSrihari Venkatesan 				coreidsz = 1;
7911fbe4a4fSSrihari Venkatesan 		}
7928031591dSSrihari Venkatesan 	} else {
7938031591dSSrihari Venkatesan 		/* Assume single-core part */
7941fbe4a4fSSrihari Venkatesan 		cpi->cpi_ncore_per_chip = 1;
79572b70389SJakub Jermar 		coreidsz = 1;
7968031591dSSrihari Venkatesan 	}
7978031591dSSrihari Venkatesan 
7981fbe4a4fSSrihari Venkatesan 	cpi->cpi_clogid = cpi->cpi_pkgcoreid =
7991fbe4a4fSSrihari Venkatesan 	    cpi->cpi_apicid & ((1<<coreidsz) - 1);
8008031591dSSrihari Venkatesan 	cpi->cpi_ncpu_per_chip = cpi->cpi_ncore_per_chip;
8018031591dSSrihari Venkatesan 
8027660e73fSHans Rosenfeld 	/* Get node ID, compute unit ID */
8037660e73fSHans Rosenfeld 	if (is_x86_feature(x86_featureset, X86FSET_TOPOEXT) &&
8047660e73fSHans Rosenfeld 	    cpi->cpi_xmaxeax >= 0x8000001e) {
8057660e73fSHans Rosenfeld 		cp = &cpi->cpi_extd[0x1e];
8067660e73fSHans Rosenfeld 		cp->cp_eax = 0x8000001e;
8077660e73fSHans Rosenfeld 		(void) __cpuid_insn(cp);
8087660e73fSHans Rosenfeld 
8097660e73fSHans Rosenfeld 		cpi->cpi_procnodes_per_pkg = BITX(cp->cp_ecx, 10, 8) + 1;
8107660e73fSHans Rosenfeld 		cpi->cpi_procnodeid = BITX(cp->cp_ecx, 7, 0);
8117660e73fSHans Rosenfeld 		cpi->cpi_cores_per_compunit = BITX(cp->cp_ebx, 15, 8) + 1;
8127660e73fSHans Rosenfeld 		cpi->cpi_compunitid = BITX(cp->cp_ebx, 7, 0)
8137660e73fSHans Rosenfeld 		    + (cpi->cpi_ncore_per_chip / cpi->cpi_cores_per_compunit)
8147660e73fSHans Rosenfeld 		    * (cpi->cpi_procnodeid / cpi->cpi_procnodes_per_pkg);
8157660e73fSHans Rosenfeld 	} else if (cpi->cpi_family == 0xf || cpi->cpi_family >= 0x11) {
8161fbe4a4fSSrihari Venkatesan 		cpi->cpi_procnodeid = (cpi->cpi_apicid >> coreidsz) & 7;
8178031591dSSrihari Venkatesan 	} else if (cpi->cpi_family == 0x10) {
8188031591dSSrihari Venkatesan 		/*
8198031591dSSrihari Venkatesan 		 * See if we are a multi-node processor.
8208031591dSSrihari Venkatesan 		 * All processors in the system have the same number of nodes
8218031591dSSrihari Venkatesan 		 */
8228031591dSSrihari Venkatesan 		nb_caps_reg =  pci_getl_func(0, 24, 3, 0xe8);
8238031591dSSrihari Venkatesan 		if ((cpi->cpi_model < 8) || BITX(nb_caps_reg, 29, 29) == 0) {
8248031591dSSrihari Venkatesan 			/* Single-node */
8251fbe4a4fSSrihari Venkatesan 			cpi->cpi_procnodeid = BITX(cpi->cpi_apicid, 5,
8261fbe4a4fSSrihari Venkatesan 			    coreidsz);
8278031591dSSrihari Venkatesan 		} else {
8288031591dSSrihari Venkatesan 
8298031591dSSrihari Venkatesan 			/*
8308031591dSSrihari Venkatesan 			 * Multi-node revision D (2 nodes per package
8318031591dSSrihari Venkatesan 			 * are supported)
8328031591dSSrihari Venkatesan 			 */
8338031591dSSrihari Venkatesan 			cpi->cpi_procnodes_per_pkg = 2;
8348031591dSSrihari Venkatesan 
8358031591dSSrihari Venkatesan 			first_half = (cpi->cpi_pkgcoreid <=
8368031591dSSrihari Venkatesan 			    (cpi->cpi_ncore_per_chip/2 - 1));
8378031591dSSrihari Venkatesan 
8388031591dSSrihari Venkatesan 			if (cpi->cpi_apicid == cpi->cpi_pkgcoreid) {
8398031591dSSrihari Venkatesan 				/* We are BSP */
8408031591dSSrihari Venkatesan 				cpi->cpi_procnodeid = (first_half ? 0 : 1);
8418031591dSSrihari Venkatesan 			} else {
8428031591dSSrihari Venkatesan 
8438031591dSSrihari Venkatesan 				/* We are AP */
8448031591dSSrihari Venkatesan 				/* NodeId[2:1] bits to use for reading F3xe8 */
8458031591dSSrihari Venkatesan 				node2_1 = BITX(cpi->cpi_apicid, 5, 4) << 1;
8468031591dSSrihari Venkatesan 
8478031591dSSrihari Venkatesan 				nb_caps_reg =
8488031591dSSrihari Venkatesan 				    pci_getl_func(0, 24 + node2_1, 3, 0xe8);
8498031591dSSrihari Venkatesan 
8508031591dSSrihari Venkatesan 				/*
8518031591dSSrihari Venkatesan 				 * Check IntNodeNum bit (31:30, but bit 31 is
8528031591dSSrihari Venkatesan 				 * always 0 on dual-node processors)
8538031591dSSrihari Venkatesan 				 */
8548031591dSSrihari Venkatesan 				if (BITX(nb_caps_reg, 30, 30) == 0)
8558031591dSSrihari Venkatesan 					cpi->cpi_procnodeid = node2_1 +
8568031591dSSrihari Venkatesan 					    !first_half;
8578031591dSSrihari Venkatesan 				else
8588031591dSSrihari Venkatesan 					cpi->cpi_procnodeid = node2_1 +
8598031591dSSrihari Venkatesan 					    first_half;
8608031591dSSrihari Venkatesan 			}
8618031591dSSrihari Venkatesan 		}
8628031591dSSrihari Venkatesan 	} else {
8638031591dSSrihari Venkatesan 		cpi->cpi_procnodeid = 0;
8648031591dSSrihari Venkatesan 	}
8657660e73fSHans Rosenfeld 
8667660e73fSHans Rosenfeld 	cpi->cpi_chipid =
8677660e73fSHans Rosenfeld 	    cpi->cpi_procnodeid / cpi->cpi_procnodes_per_pkg;
8688031591dSSrihari Venkatesan }
8698031591dSSrihari Venkatesan 
8707af88ac7SKuriakose Kuruvilla /*
8717af88ac7SKuriakose Kuruvilla  * Setup XFeature_Enabled_Mask register. Required by xsave feature.
8727af88ac7SKuriakose Kuruvilla  */
8737af88ac7SKuriakose Kuruvilla void
8747af88ac7SKuriakose Kuruvilla setup_xfem(void)
8757af88ac7SKuriakose Kuruvilla {
8767af88ac7SKuriakose Kuruvilla 	uint64_t flags = XFEATURE_LEGACY_FP;
8777af88ac7SKuriakose Kuruvilla 
8787af88ac7SKuriakose Kuruvilla 	ASSERT(is_x86_feature(x86_featureset, X86FSET_XSAVE));
8797af88ac7SKuriakose Kuruvilla 
8807af88ac7SKuriakose Kuruvilla 	if (is_x86_feature(x86_featureset, X86FSET_SSE))
8817af88ac7SKuriakose Kuruvilla 		flags |= XFEATURE_SSE;
8827af88ac7SKuriakose Kuruvilla 
8837af88ac7SKuriakose Kuruvilla 	if (is_x86_feature(x86_featureset, X86FSET_AVX))
8847af88ac7SKuriakose Kuruvilla 		flags |= XFEATURE_AVX;
8857af88ac7SKuriakose Kuruvilla 
8867af88ac7SKuriakose Kuruvilla 	set_xcr(XFEATURE_ENABLED_MASK, flags);
8877af88ac7SKuriakose Kuruvilla 
8887af88ac7SKuriakose Kuruvilla 	xsave_bv_all = flags;
8897af88ac7SKuriakose Kuruvilla }
8907af88ac7SKuriakose Kuruvilla 
891dfea898aSKuriakose Kuruvilla void
892dfea898aSKuriakose Kuruvilla cpuid_pass1(cpu_t *cpu, uchar_t *featureset)
8937c478bd9Sstevel@tonic-gate {
8947c478bd9Sstevel@tonic-gate 	uint32_t mask_ecx, mask_edx;
8957c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
8968949bcd6Sandrei 	struct cpuid_regs *cp;
8977c478bd9Sstevel@tonic-gate 	int xcpuid;
898843e1988Sjohnlev #if !defined(__xpv)
8995b8a6efeSbholler 	extern int idle_cpu_prefer_mwait;
900843e1988Sjohnlev #endif
901ae115bc7Smrj 
9027c478bd9Sstevel@tonic-gate 	/*
903a3114836SGerry Liu 	 * Space statically allocated for BSP, ensure pointer is set
9047c478bd9Sstevel@tonic-gate 	 */
9057417cfdeSKuriakose Kuruvilla 	if (cpu->cpu_id == 0) {
9067417cfdeSKuriakose Kuruvilla 		if (cpu->cpu_m.mcpu_cpi == NULL)
907ae115bc7Smrj 			cpu->cpu_m.mcpu_cpi = &cpuid_info0;
9087417cfdeSKuriakose Kuruvilla 	}
9097417cfdeSKuriakose Kuruvilla 
9107417cfdeSKuriakose Kuruvilla 	add_x86_feature(featureset, X86FSET_CPUID);
9117417cfdeSKuriakose Kuruvilla 
912ae115bc7Smrj 	cpi = cpu->cpu_m.mcpu_cpi;
913ae115bc7Smrj 	ASSERT(cpi != NULL);
9147c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[0];
9158949bcd6Sandrei 	cp->cp_eax = 0;
9168949bcd6Sandrei 	cpi->cpi_maxeax = __cpuid_insn(cp);
9177c478bd9Sstevel@tonic-gate 	{
9187c478bd9Sstevel@tonic-gate 		uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr;
9197c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ebx;
9207c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_edx;
9217c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ecx;
9227c478bd9Sstevel@tonic-gate 		*(char *)&cpi->cpi_vendorstr[12] = '\0';
9237c478bd9Sstevel@tonic-gate 	}
9247c478bd9Sstevel@tonic-gate 
925e4b86885SCheng Sean Ye 	cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr);
9267c478bd9Sstevel@tonic-gate 	x86_vendor = cpi->cpi_vendor; /* for compatibility */
9277c478bd9Sstevel@tonic-gate 
9287c478bd9Sstevel@tonic-gate 	/*
9297c478bd9Sstevel@tonic-gate 	 * Limit the range in case of weird hardware
9307c478bd9Sstevel@tonic-gate 	 */
9317c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax > CPI_MAXEAX_MAX)
9327c478bd9Sstevel@tonic-gate 		cpi->cpi_maxeax = CPI_MAXEAX_MAX;
9337c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
9347c478bd9Sstevel@tonic-gate 		goto pass1_done;
9357c478bd9Sstevel@tonic-gate 
9367c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[1];
9378949bcd6Sandrei 	cp->cp_eax = 1;
9388949bcd6Sandrei 	(void) __cpuid_insn(cp);
9397c478bd9Sstevel@tonic-gate 
9407c478bd9Sstevel@tonic-gate 	/*
9417c478bd9Sstevel@tonic-gate 	 * Extract identifying constants for easy access.
9427c478bd9Sstevel@tonic-gate 	 */
9437c478bd9Sstevel@tonic-gate 	cpi->cpi_model = CPI_MODEL(cpi);
9447c478bd9Sstevel@tonic-gate 	cpi->cpi_family = CPI_FAMILY(cpi);
9457c478bd9Sstevel@tonic-gate 
9465ff02082Sdmick 	if (cpi->cpi_family == 0xf)
9477c478bd9Sstevel@tonic-gate 		cpi->cpi_family += CPI_FAMILY_XTD(cpi);
9485ff02082Sdmick 
94968c91426Sdmick 	/*
950875b116eSkchow 	 * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf.
95168c91426Sdmick 	 * Intel, and presumably everyone else, uses model == 0xf, as
95268c91426Sdmick 	 * one would expect (max value means possible overflow).  Sigh.
95368c91426Sdmick 	 */
95468c91426Sdmick 
95568c91426Sdmick 	switch (cpi->cpi_vendor) {
956bf91205bSksadhukh 	case X86_VENDOR_Intel:
957bf91205bSksadhukh 		if (IS_EXTENDED_MODEL_INTEL(cpi))
958bf91205bSksadhukh 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
959447af253Sksadhukh 		break;
96068c91426Sdmick 	case X86_VENDOR_AMD:
961875b116eSkchow 		if (CPI_FAMILY(cpi) == 0xf)
96268c91426Sdmick 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
96368c91426Sdmick 		break;
96468c91426Sdmick 	default:
9655ff02082Sdmick 		if (cpi->cpi_model == 0xf)
9667c478bd9Sstevel@tonic-gate 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
96768c91426Sdmick 		break;
96868c91426Sdmick 	}
9697c478bd9Sstevel@tonic-gate 
9707c478bd9Sstevel@tonic-gate 	cpi->cpi_step = CPI_STEP(cpi);
9717c478bd9Sstevel@tonic-gate 	cpi->cpi_brandid = CPI_BRANDID(cpi);
9727c478bd9Sstevel@tonic-gate 
9737c478bd9Sstevel@tonic-gate 	/*
9747c478bd9Sstevel@tonic-gate 	 * *default* assumptions:
9757c478bd9Sstevel@tonic-gate 	 * - believe %edx feature word
9767c478bd9Sstevel@tonic-gate 	 * - ignore %ecx feature word
9777c478bd9Sstevel@tonic-gate 	 * - 32-bit virtual and physical addressing
9787c478bd9Sstevel@tonic-gate 	 */
9797c478bd9Sstevel@tonic-gate 	mask_edx = 0xffffffff;
9807c478bd9Sstevel@tonic-gate 	mask_ecx = 0;
9817c478bd9Sstevel@tonic-gate 
9827c478bd9Sstevel@tonic-gate 	cpi->cpi_pabits = cpi->cpi_vabits = 32;
9837c478bd9Sstevel@tonic-gate 
9847c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
9857c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
9867c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
9877c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P5;
9885ff02082Sdmick 		else if (IS_LEGACY_P6(cpi)) {
9897c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P6;
9907c478bd9Sstevel@tonic-gate 			pentiumpro_bug4046376 = 1;
9917c478bd9Sstevel@tonic-gate 			pentiumpro_bug4064495 = 1;
9927c478bd9Sstevel@tonic-gate 			/*
9937c478bd9Sstevel@tonic-gate 			 * Clear the SEP bit when it was set erroneously
9947c478bd9Sstevel@tonic-gate 			 */
9957c478bd9Sstevel@tonic-gate 			if (cpi->cpi_model < 3 && cpi->cpi_step < 3)
9967c478bd9Sstevel@tonic-gate 				cp->cp_edx &= ~CPUID_INTC_EDX_SEP;
9975ff02082Sdmick 		} else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) {
9987c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P4;
9997c478bd9Sstevel@tonic-gate 			/*
10007c478bd9Sstevel@tonic-gate 			 * We don't currently depend on any of the %ecx
10017c478bd9Sstevel@tonic-gate 			 * features until Prescott, so we'll only check
10027c478bd9Sstevel@tonic-gate 			 * this from P4 onwards.  We might want to revisit
10037c478bd9Sstevel@tonic-gate 			 * that idea later.
10047c478bd9Sstevel@tonic-gate 			 */
10057c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
10067c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family > 0xf)
10077c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
10087c622d23Sbholler 		/*
10097c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
10107c622d23Sbholler 		 * to obtain the monitor linesize.
10117c622d23Sbholler 		 */
10127c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
10137c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
10147c478bd9Sstevel@tonic-gate 		break;
10157c478bd9Sstevel@tonic-gate 	case X86_VENDOR_IntelClone:
10167c478bd9Sstevel@tonic-gate 	default:
10177c478bd9Sstevel@tonic-gate 		break;
10187c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
10197c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108)
10207c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) {
10217c478bd9Sstevel@tonic-gate 			cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0;
10227c478bd9Sstevel@tonic-gate 			cpi->cpi_model = 0xc;
10237c478bd9Sstevel@tonic-gate 		} else
10247c478bd9Sstevel@tonic-gate #endif
10257c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5) {
10267c478bd9Sstevel@tonic-gate 			/*
10277c478bd9Sstevel@tonic-gate 			 * AMD K5 and K6
10287c478bd9Sstevel@tonic-gate 			 *
10297c478bd9Sstevel@tonic-gate 			 * These CPUs have an incomplete implementation
10307c478bd9Sstevel@tonic-gate 			 * of MCA/MCE which we mask away.
10317c478bd9Sstevel@tonic-gate 			 */
10328949bcd6Sandrei 			mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA);
10338949bcd6Sandrei 
10347c478bd9Sstevel@tonic-gate 			/*
10357c478bd9Sstevel@tonic-gate 			 * Model 0 uses the wrong (APIC) bit
10367c478bd9Sstevel@tonic-gate 			 * to indicate PGE.  Fix it here.
10377c478bd9Sstevel@tonic-gate 			 */
10388949bcd6Sandrei 			if (cpi->cpi_model == 0) {
10397c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x200) {
10407c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x200;
10417c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_INTC_EDX_PGE;
10427c478bd9Sstevel@tonic-gate 				}
10437c478bd9Sstevel@tonic-gate 			}
10448949bcd6Sandrei 
10458949bcd6Sandrei 			/*
10468949bcd6Sandrei 			 * Early models had problems w/ MMX; disable.
10478949bcd6Sandrei 			 */
10488949bcd6Sandrei 			if (cpi->cpi_model < 6)
10498949bcd6Sandrei 				mask_edx &= ~CPUID_INTC_EDX_MMX;
10508949bcd6Sandrei 		}
10518949bcd6Sandrei 
10528949bcd6Sandrei 		/*
10538949bcd6Sandrei 		 * For newer families, SSE3 and CX16, at least, are valid;
10548949bcd6Sandrei 		 * enable all
10558949bcd6Sandrei 		 */
10568949bcd6Sandrei 		if (cpi->cpi_family >= 0xf)
10578949bcd6Sandrei 			mask_ecx = 0xffffffff;
10587c622d23Sbholler 		/*
10597c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
10607c622d23Sbholler 		 * to obtain the monitor linesize.
10617c622d23Sbholler 		 */
10627c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
10637c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
10645b8a6efeSbholler 
1065843e1988Sjohnlev #if !defined(__xpv)
10665b8a6efeSbholler 		/*
10675b8a6efeSbholler 		 * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD
10685b8a6efeSbholler 		 * processors.  AMD does not intend MWAIT to be used in the cpu
10695b8a6efeSbholler 		 * idle loop on current and future processors.  10h and future
10705b8a6efeSbholler 		 * AMD processors use more power in MWAIT than HLT.
10715b8a6efeSbholler 		 * Pre-family-10h Opterons do not have the MWAIT instruction.
10725b8a6efeSbholler 		 */
10735b8a6efeSbholler 		idle_cpu_prefer_mwait = 0;
1074843e1988Sjohnlev #endif
10755b8a6efeSbholler 
10767c478bd9Sstevel@tonic-gate 		break;
10777c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
10787c478bd9Sstevel@tonic-gate 		/*
10797c478bd9Sstevel@tonic-gate 		 * workaround the NT workaround in CMS 4.1
10807c478bd9Sstevel@tonic-gate 		 */
10817c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4 &&
10827c478bd9Sstevel@tonic-gate 		    (cpi->cpi_step == 2 || cpi->cpi_step == 3))
10837c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
10847c478bd9Sstevel@tonic-gate 		break;
10857c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
10867c478bd9Sstevel@tonic-gate 		/*
10877c478bd9Sstevel@tonic-gate 		 * workaround the NT workarounds again
10887c478bd9Sstevel@tonic-gate 		 */
10897c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 6)
10907c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
10917c478bd9Sstevel@tonic-gate 		break;
10927c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
10937c478bd9Sstevel@tonic-gate 		/*
10947c478bd9Sstevel@tonic-gate 		 * We rely heavily on the probing in locore
10957c478bd9Sstevel@tonic-gate 		 * to actually figure out what parts, if any,
10967c478bd9Sstevel@tonic-gate 		 * of the Cyrix cpuid instruction to believe.
10977c478bd9Sstevel@tonic-gate 		 */
10987c478bd9Sstevel@tonic-gate 		switch (x86_type) {
10997c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_486:
11007c478bd9Sstevel@tonic-gate 			mask_edx = 0;
11017c478bd9Sstevel@tonic-gate 			break;
11027c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86:
11037c478bd9Sstevel@tonic-gate 			mask_edx = 0;
11047c478bd9Sstevel@tonic-gate 			break;
11057c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86L:
11067c478bd9Sstevel@tonic-gate 			mask_edx =
11077c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
11087c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8;
11097c478bd9Sstevel@tonic-gate 			break;
11107c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86MX:
11117c478bd9Sstevel@tonic-gate 			mask_edx =
11127c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
11137c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
11147c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
11157c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
11167c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
11177c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
11187c478bd9Sstevel@tonic-gate 			break;
11197c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_GXm:
11207c478bd9Sstevel@tonic-gate 			mask_edx =
11217c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
11227c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
11237c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
11247c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
11257c478bd9Sstevel@tonic-gate 			break;
11267c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MediaGX:
11277c478bd9Sstevel@tonic-gate 			break;
11287c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MII:
11297c478bd9Sstevel@tonic-gate 		case X86_TYPE_VIA_CYRIX_III:
11307c478bd9Sstevel@tonic-gate 			mask_edx =
11317c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
11327c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_TSC |
11337c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
11347c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
11357c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
11367c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
11377c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
11387c478bd9Sstevel@tonic-gate 			break;
11397c478bd9Sstevel@tonic-gate 		default:
11407c478bd9Sstevel@tonic-gate 			break;
11417c478bd9Sstevel@tonic-gate 		}
11427c478bd9Sstevel@tonic-gate 		break;
11437c478bd9Sstevel@tonic-gate 	}
11447c478bd9Sstevel@tonic-gate 
1145843e1988Sjohnlev #if defined(__xpv)
1146843e1988Sjohnlev 	/*
1147843e1988Sjohnlev 	 * Do not support MONITOR/MWAIT under a hypervisor
1148843e1988Sjohnlev 	 */
1149843e1988Sjohnlev 	mask_ecx &= ~CPUID_INTC_ECX_MON;
11507af88ac7SKuriakose Kuruvilla 	/*
11517af88ac7SKuriakose Kuruvilla 	 * Do not support XSAVE under a hypervisor for now
11527af88ac7SKuriakose Kuruvilla 	 */
11537af88ac7SKuriakose Kuruvilla 	xsave_force_disable = B_TRUE;
11547af88ac7SKuriakose Kuruvilla 
1155843e1988Sjohnlev #endif	/* __xpv */
1156843e1988Sjohnlev 
11577af88ac7SKuriakose Kuruvilla 	if (xsave_force_disable) {
11587af88ac7SKuriakose Kuruvilla 		mask_ecx &= ~CPUID_INTC_ECX_XSAVE;
11597af88ac7SKuriakose Kuruvilla 		mask_ecx &= ~CPUID_INTC_ECX_AVX;
1160*ebb8ac07SRobert Mustacchi 		mask_ecx &= ~CPUID_INTC_ECX_F16C;
11617af88ac7SKuriakose Kuruvilla 	}
11627af88ac7SKuriakose Kuruvilla 
11637c478bd9Sstevel@tonic-gate 	/*
11647c478bd9Sstevel@tonic-gate 	 * Now we've figured out the masks that determine
11657c478bd9Sstevel@tonic-gate 	 * which bits we choose to believe, apply the masks
11667c478bd9Sstevel@tonic-gate 	 * to the feature words, then map the kernel's view
11677c478bd9Sstevel@tonic-gate 	 * of these feature words into its feature word.
11687c478bd9Sstevel@tonic-gate 	 */
11697c478bd9Sstevel@tonic-gate 	cp->cp_edx &= mask_edx;
11707c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= mask_ecx;
11717c478bd9Sstevel@tonic-gate 
11727c478bd9Sstevel@tonic-gate 	/*
1173ae115bc7Smrj 	 * apply any platform restrictions (we don't call this
1174ae115bc7Smrj 	 * immediately after __cpuid_insn here, because we need the
1175ae115bc7Smrj 	 * workarounds applied above first)
11767c478bd9Sstevel@tonic-gate 	 */
1177ae115bc7Smrj 	platform_cpuid_mangle(cpi->cpi_vendor, 1, cp);
11787c478bd9Sstevel@tonic-gate 
1179ae115bc7Smrj 	/*
1180ae115bc7Smrj 	 * fold in overrides from the "eeprom" mechanism
1181ae115bc7Smrj 	 */
11827c478bd9Sstevel@tonic-gate 	cp->cp_edx |= cpuid_feature_edx_include;
11837c478bd9Sstevel@tonic-gate 	cp->cp_edx &= ~cpuid_feature_edx_exclude;
11847c478bd9Sstevel@tonic-gate 
11857c478bd9Sstevel@tonic-gate 	cp->cp_ecx |= cpuid_feature_ecx_include;
11867c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= ~cpuid_feature_ecx_exclude;
11877c478bd9Sstevel@tonic-gate 
11887417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_PSE) {
11897417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_LARGEPAGE);
11907417cfdeSKuriakose Kuruvilla 	}
11917417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_TSC) {
11927417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_TSC);
11937417cfdeSKuriakose Kuruvilla 	}
11947417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_MSR) {
11957417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_MSR);
11967417cfdeSKuriakose Kuruvilla 	}
11977417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_MTRR) {
11987417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_MTRR);
11997417cfdeSKuriakose Kuruvilla 	}
12007417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_PGE) {
12017417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_PGE);
12027417cfdeSKuriakose Kuruvilla 	}
12037417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_CMOV) {
12047417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_CMOV);
12057417cfdeSKuriakose Kuruvilla 	}
12067417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_MMX) {
12077417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_MMX);
12087417cfdeSKuriakose Kuruvilla 	}
12097c478bd9Sstevel@tonic-gate 	if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 &&
12107417cfdeSKuriakose Kuruvilla 	    (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) {
12117417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_MCA);
12127417cfdeSKuriakose Kuruvilla 	}
12137417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_PAE) {
12147417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_PAE);
12157417cfdeSKuriakose Kuruvilla 	}
12167417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_CX8) {
12177417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_CX8);
12187417cfdeSKuriakose Kuruvilla 	}
12197417cfdeSKuriakose Kuruvilla 	if (cp->cp_ecx & CPUID_INTC_ECX_CX16) {
12207417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_CX16);
12217417cfdeSKuriakose Kuruvilla 	}
12227417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_PAT) {
12237417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_PAT);
12247417cfdeSKuriakose Kuruvilla 	}
12257417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_SEP) {
12267417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_SEP);
12277417cfdeSKuriakose Kuruvilla 	}
12287c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_FXSR) {
12297c478bd9Sstevel@tonic-gate 		/*
12307c478bd9Sstevel@tonic-gate 		 * In our implementation, fxsave/fxrstor
12317c478bd9Sstevel@tonic-gate 		 * are prerequisites before we'll even
12327c478bd9Sstevel@tonic-gate 		 * try and do SSE things.
12337c478bd9Sstevel@tonic-gate 		 */
12347417cfdeSKuriakose Kuruvilla 		if (cp->cp_edx & CPUID_INTC_EDX_SSE) {
12357417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_SSE);
12367417cfdeSKuriakose Kuruvilla 		}
12377417cfdeSKuriakose Kuruvilla 		if (cp->cp_edx & CPUID_INTC_EDX_SSE2) {
12387417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_SSE2);
12397417cfdeSKuriakose Kuruvilla 		}
12407417cfdeSKuriakose Kuruvilla 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) {
12417417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_SSE3);
12427417cfdeSKuriakose Kuruvilla 		}
12437417cfdeSKuriakose Kuruvilla 		if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) {
12447417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_SSSE3);
12457417cfdeSKuriakose Kuruvilla 		}
12467417cfdeSKuriakose Kuruvilla 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) {
12477417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_SSE4_1);
12487417cfdeSKuriakose Kuruvilla 		}
12497417cfdeSKuriakose Kuruvilla 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) {
12507417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_SSE4_2);
12517417cfdeSKuriakose Kuruvilla 		}
12527417cfdeSKuriakose Kuruvilla 		if (cp->cp_ecx & CPUID_INTC_ECX_AES) {
12537417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_AES);
12547417cfdeSKuriakose Kuruvilla 		}
12557417cfdeSKuriakose Kuruvilla 		if (cp->cp_ecx & CPUID_INTC_ECX_PCLMULQDQ) {
12567417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_PCLMULQDQ);
1257d0f8ff6eSkk208521 		}
12587af88ac7SKuriakose Kuruvilla 
12597af88ac7SKuriakose Kuruvilla 		if (cp->cp_ecx & CPUID_INTC_ECX_XSAVE) {
12607af88ac7SKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_XSAVE);
1261*ebb8ac07SRobert Mustacchi 
12627af88ac7SKuriakose Kuruvilla 			/* We only test AVX when there is XSAVE */
12637af88ac7SKuriakose Kuruvilla 			if (cp->cp_ecx & CPUID_INTC_ECX_AVX) {
12647af88ac7SKuriakose Kuruvilla 				add_x86_feature(featureset,
12657af88ac7SKuriakose Kuruvilla 				    X86FSET_AVX);
1266*ebb8ac07SRobert Mustacchi 
1267*ebb8ac07SRobert Mustacchi 				if (cp->cp_ecx & CPUID_INTC_ECX_F16C)
1268*ebb8ac07SRobert Mustacchi 					add_x86_feature(featureset,
1269*ebb8ac07SRobert Mustacchi 					    X86FSET_F16C);
12707af88ac7SKuriakose Kuruvilla 			}
12717af88ac7SKuriakose Kuruvilla 		}
12727c478bd9Sstevel@tonic-gate 	}
12737417cfdeSKuriakose Kuruvilla 	if (cp->cp_edx & CPUID_INTC_EDX_DE) {
12747417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_DE);
12757417cfdeSKuriakose Kuruvilla 	}
12761d1a3942SBill Holler #if !defined(__xpv)
1277f98fbcecSbholler 	if (cp->cp_ecx & CPUID_INTC_ECX_MON) {
12781d1a3942SBill Holler 
12791d1a3942SBill Holler 		/*
12801d1a3942SBill Holler 		 * We require the CLFLUSH instruction for erratum workaround
12811d1a3942SBill Holler 		 * to use MONITOR/MWAIT.
12821d1a3942SBill Holler 		 */
12831d1a3942SBill Holler 		if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) {
1284f98fbcecSbholler 			cpi->cpi_mwait.support |= MWAIT_SUPPORT;
12857417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_MWAIT);
12861d1a3942SBill Holler 		} else {
12871d1a3942SBill Holler 			extern int idle_cpu_assert_cflush_monitor;
12881d1a3942SBill Holler 
12891d1a3942SBill Holler 			/*
12901d1a3942SBill Holler 			 * All processors we are aware of which have
12911d1a3942SBill Holler 			 * MONITOR/MWAIT also have CLFLUSH.
12921d1a3942SBill Holler 			 */
12931d1a3942SBill Holler 			if (idle_cpu_assert_cflush_monitor) {
12941d1a3942SBill Holler 				ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) &&
12951d1a3942SBill Holler 				    (cp->cp_edx & CPUID_INTC_EDX_CLFSH));
1296f98fbcecSbholler 			}
12971d1a3942SBill Holler 		}
12981d1a3942SBill Holler 	}
12991d1a3942SBill Holler #endif	/* __xpv */
13007c478bd9Sstevel@tonic-gate 
1301faa20166SBryan Cantrill 	if (cp->cp_ecx & CPUID_INTC_ECX_VMX) {
1302faa20166SBryan Cantrill 		add_x86_feature(featureset, X86FSET_VMX);
1303faa20166SBryan Cantrill 	}
1304faa20166SBryan Cantrill 
1305*ebb8ac07SRobert Mustacchi 	if (cp->cp_ecx & CPUID_INTC_ECX_RDRAND)
1306*ebb8ac07SRobert Mustacchi 		add_x86_feature(featureset, X86FSET_RDRAND);
1307*ebb8ac07SRobert Mustacchi 
130886c1f4dcSVikram Hegde 	/*
1309faa20166SBryan Cantrill 	 * Only need it first time, rest of the cpus would follow suit.
131086c1f4dcSVikram Hegde 	 * we only capture this for the bootcpu.
131186c1f4dcSVikram Hegde 	 */
131286c1f4dcSVikram Hegde 	if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) {
13137417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_CLFSH);
131486c1f4dcSVikram Hegde 		x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8);
131586c1f4dcSVikram Hegde 	}
13167417cfdeSKuriakose Kuruvilla 	if (is_x86_feature(featureset, X86FSET_PAE))
13177c478bd9Sstevel@tonic-gate 		cpi->cpi_pabits = 36;
13187c478bd9Sstevel@tonic-gate 
13197c478bd9Sstevel@tonic-gate 	/*
13207c478bd9Sstevel@tonic-gate 	 * Hyperthreading configuration is slightly tricky on Intel
13217c478bd9Sstevel@tonic-gate 	 * and pure clones, and even trickier on AMD.
13227c478bd9Sstevel@tonic-gate 	 *
13237c478bd9Sstevel@tonic-gate 	 * (AMD chose to set the HTT bit on their CMP processors,
13247c478bd9Sstevel@tonic-gate 	 * even though they're not actually hyperthreaded.  Thus it
13257c478bd9Sstevel@tonic-gate 	 * takes a bit more work to figure out what's really going
1326ae115bc7Smrj 	 * on ... see the handling of the CMP_LGCY bit below)
13277c478bd9Sstevel@tonic-gate 	 */
13287c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_HTT) {
13297c478bd9Sstevel@tonic-gate 		cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi);
13307c478bd9Sstevel@tonic-gate 		if (cpi->cpi_ncpu_per_chip > 1)
13317417cfdeSKuriakose Kuruvilla 			add_x86_feature(featureset, X86FSET_HTT);
13328949bcd6Sandrei 	} else {
13338949bcd6Sandrei 		cpi->cpi_ncpu_per_chip = 1;
13347c478bd9Sstevel@tonic-gate 	}
13357c478bd9Sstevel@tonic-gate 
13367c478bd9Sstevel@tonic-gate 	/*
13377c478bd9Sstevel@tonic-gate 	 * Work on the "extended" feature information, doing
13387c478bd9Sstevel@tonic-gate 	 * some basic initialization for cpuid_pass2()
13397c478bd9Sstevel@tonic-gate 	 */
13407c478bd9Sstevel@tonic-gate 	xcpuid = 0;
13417c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
13427c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
13435ff02082Sdmick 		if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf)
13447c478bd9Sstevel@tonic-gate 			xcpuid++;
13457c478bd9Sstevel@tonic-gate 		break;
13467c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
13477c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
13487c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
13497c478bd9Sstevel@tonic-gate 			xcpuid++;
13507c478bd9Sstevel@tonic-gate 		break;
13517c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
13527c478bd9Sstevel@tonic-gate 		/*
13537c478bd9Sstevel@tonic-gate 		 * Only these Cyrix CPUs are -known- to support
13547c478bd9Sstevel@tonic-gate 		 * extended cpuid operations.
13557c478bd9Sstevel@tonic-gate 		 */
13567c478bd9Sstevel@tonic-gate 		if (x86_type == X86_TYPE_VIA_CYRIX_III ||
13577c478bd9Sstevel@tonic-gate 		    x86_type == X86_TYPE_CYRIX_GXm)
13587c478bd9Sstevel@tonic-gate 			xcpuid++;
13597c478bd9Sstevel@tonic-gate 		break;
13607c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
13617c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
13627c478bd9Sstevel@tonic-gate 	default:
13637c478bd9Sstevel@tonic-gate 		xcpuid++;
13647c478bd9Sstevel@tonic-gate 		break;
13657c478bd9Sstevel@tonic-gate 	}
13667c478bd9Sstevel@tonic-gate 
13677c478bd9Sstevel@tonic-gate 	if (xcpuid) {
13687c478bd9Sstevel@tonic-gate 		cp = &cpi->cpi_extd[0];
13698949bcd6Sandrei 		cp->cp_eax = 0x80000000;
13708949bcd6Sandrei 		cpi->cpi_xmaxeax = __cpuid_insn(cp);
13717c478bd9Sstevel@tonic-gate 	}
13727c478bd9Sstevel@tonic-gate 
13737c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax & 0x80000000) {
13747c478bd9Sstevel@tonic-gate 
13757c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX)
13767c478bd9Sstevel@tonic-gate 			cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX;
13777c478bd9Sstevel@tonic-gate 
13787c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
13797c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
13807c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
13817c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000001)
13827c478bd9Sstevel@tonic-gate 				break;
13837c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[1];
13848949bcd6Sandrei 			cp->cp_eax = 0x80000001;
13858949bcd6Sandrei 			(void) __cpuid_insn(cp);
1386ae115bc7Smrj 
13877c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
13887c478bd9Sstevel@tonic-gate 			    cpi->cpi_family == 5 &&
13897c478bd9Sstevel@tonic-gate 			    cpi->cpi_model == 6 &&
13907c478bd9Sstevel@tonic-gate 			    cpi->cpi_step == 6) {
13917c478bd9Sstevel@tonic-gate 				/*
13927c478bd9Sstevel@tonic-gate 				 * K6 model 6 uses bit 10 to indicate SYSC
13937c478bd9Sstevel@tonic-gate 				 * Later models use bit 11. Fix it here.
13947c478bd9Sstevel@tonic-gate 				 */
13957c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x400) {
13967c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x400;
13977c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_AMD_EDX_SYSC;
13987c478bd9Sstevel@tonic-gate 				}
13997c478bd9Sstevel@tonic-gate 			}
14007c478bd9Sstevel@tonic-gate 
1401ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp);
1402ae115bc7Smrj 
14037c478bd9Sstevel@tonic-gate 			/*
14047c478bd9Sstevel@tonic-gate 			 * Compute the additions to the kernel's feature word.
14057c478bd9Sstevel@tonic-gate 			 */
14067417cfdeSKuriakose Kuruvilla 			if (cp->cp_edx & CPUID_AMD_EDX_NX) {
14077417cfdeSKuriakose Kuruvilla 				add_x86_feature(featureset, X86FSET_NX);
14087417cfdeSKuriakose Kuruvilla 			}
14097c478bd9Sstevel@tonic-gate 
141019397407SSherry Moore 			/*
141119397407SSherry Moore 			 * Regardless whether or not we boot 64-bit,
141219397407SSherry Moore 			 * we should have a way to identify whether
141319397407SSherry Moore 			 * the CPU is capable of running 64-bit.
141419397407SSherry Moore 			 */
14157417cfdeSKuriakose Kuruvilla 			if (cp->cp_edx & CPUID_AMD_EDX_LM) {
14167417cfdeSKuriakose Kuruvilla 				add_x86_feature(featureset, X86FSET_64);
14177417cfdeSKuriakose Kuruvilla 			}
141819397407SSherry Moore 
141902bc52beSkchow #if defined(__amd64)
142002bc52beSkchow 			/* 1 GB large page - enable only for 64 bit kernel */
14217417cfdeSKuriakose Kuruvilla 			if (cp->cp_edx & CPUID_AMD_EDX_1GPG) {
14227417cfdeSKuriakose Kuruvilla 				add_x86_feature(featureset, X86FSET_1GPG);
14237417cfdeSKuriakose Kuruvilla 			}
142402bc52beSkchow #endif
142502bc52beSkchow 
1426f8801251Skk208521 			if ((cpi->cpi_vendor == X86_VENDOR_AMD) &&
1427f8801251Skk208521 			    (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) &&
14287417cfdeSKuriakose Kuruvilla 			    (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) {
14297417cfdeSKuriakose Kuruvilla 				add_x86_feature(featureset, X86FSET_SSE4A);
14307417cfdeSKuriakose Kuruvilla 			}
1431f8801251Skk208521 
14327c478bd9Sstevel@tonic-gate 			/*
1433ae115bc7Smrj 			 * If both the HTT and CMP_LGCY bits are set,
14348949bcd6Sandrei 			 * then we're not actually HyperThreaded.  Read
14358949bcd6Sandrei 			 * "AMD CPUID Specification" for more details.
14367c478bd9Sstevel@tonic-gate 			 */
14377c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
14387417cfdeSKuriakose Kuruvilla 			    is_x86_feature(featureset, X86FSET_HTT) &&
1439ae115bc7Smrj 			    (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) {
14407417cfdeSKuriakose Kuruvilla 				remove_x86_feature(featureset, X86FSET_HTT);
14417417cfdeSKuriakose Kuruvilla 				add_x86_feature(featureset, X86FSET_CMP);
14428949bcd6Sandrei 			}
1443ae115bc7Smrj #if defined(__amd64)
14447c478bd9Sstevel@tonic-gate 			/*
14457c478bd9Sstevel@tonic-gate 			 * It's really tricky to support syscall/sysret in
14467c478bd9Sstevel@tonic-gate 			 * the i386 kernel; we rely on sysenter/sysexit
14477c478bd9Sstevel@tonic-gate 			 * instead.  In the amd64 kernel, things are -way-
14487c478bd9Sstevel@tonic-gate 			 * better.
14497c478bd9Sstevel@tonic-gate 			 */
14507417cfdeSKuriakose Kuruvilla 			if (cp->cp_edx & CPUID_AMD_EDX_SYSC) {
14517417cfdeSKuriakose Kuruvilla 				add_x86_feature(featureset, X86FSET_ASYSC);
14527417cfdeSKuriakose Kuruvilla 			}
14537c478bd9Sstevel@tonic-gate 
14547c478bd9Sstevel@tonic-gate 			/*
14557c478bd9Sstevel@tonic-gate 			 * While we're thinking about system calls, note
14567c478bd9Sstevel@tonic-gate 			 * that AMD processors don't support sysenter
14577c478bd9Sstevel@tonic-gate 			 * in long mode at all, so don't try to program them.
14587c478bd9Sstevel@tonic-gate 			 */
14597417cfdeSKuriakose Kuruvilla 			if (x86_vendor == X86_VENDOR_AMD) {
14607417cfdeSKuriakose Kuruvilla 				remove_x86_feature(featureset, X86FSET_SEP);
14617417cfdeSKuriakose Kuruvilla 			}
14627c478bd9Sstevel@tonic-gate #endif
14637417cfdeSKuriakose Kuruvilla 			if (cp->cp_edx & CPUID_AMD_EDX_TSCP) {
14647417cfdeSKuriakose Kuruvilla 				add_x86_feature(featureset, X86FSET_TSCP);
14657417cfdeSKuriakose Kuruvilla 			}
1466faa20166SBryan Cantrill 
1467faa20166SBryan Cantrill 			if (cp->cp_ecx & CPUID_AMD_ECX_SVM) {
1468faa20166SBryan Cantrill 				add_x86_feature(featureset, X86FSET_SVM);
1469faa20166SBryan Cantrill 			}
14707660e73fSHans Rosenfeld 
14717660e73fSHans Rosenfeld 			if (cp->cp_ecx & CPUID_AMD_ECX_TOPOEXT) {
14727660e73fSHans Rosenfeld 				add_x86_feature(featureset, X86FSET_TOPOEXT);
14737660e73fSHans Rosenfeld 			}
14747c478bd9Sstevel@tonic-gate 			break;
14757c478bd9Sstevel@tonic-gate 		default:
14767c478bd9Sstevel@tonic-gate 			break;
14777c478bd9Sstevel@tonic-gate 		}
14787c478bd9Sstevel@tonic-gate 
14798949bcd6Sandrei 		/*
14808949bcd6Sandrei 		 * Get CPUID data about processor cores and hyperthreads.
14818949bcd6Sandrei 		 */
14827c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
14837c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
14848949bcd6Sandrei 			if (cpi->cpi_maxeax >= 4) {
14858949bcd6Sandrei 				cp = &cpi->cpi_std[4];
14868949bcd6Sandrei 				cp->cp_eax = 4;
14878949bcd6Sandrei 				cp->cp_ecx = 0;
14888949bcd6Sandrei 				(void) __cpuid_insn(cp);
1489ae115bc7Smrj 				platform_cpuid_mangle(cpi->cpi_vendor, 4, cp);
14908949bcd6Sandrei 			}
14918949bcd6Sandrei 			/*FALLTHROUGH*/
14927c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
14937c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000008)
14947c478bd9Sstevel@tonic-gate 				break;
14957c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[8];
14968949bcd6Sandrei 			cp->cp_eax = 0x80000008;
14978949bcd6Sandrei 			(void) __cpuid_insn(cp);
1498ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp);
1499ae115bc7Smrj 
15007c478bd9Sstevel@tonic-gate 			/*
15017c478bd9Sstevel@tonic-gate 			 * Virtual and physical address limits from
15027c478bd9Sstevel@tonic-gate 			 * cpuid override previously guessed values.
15037c478bd9Sstevel@tonic-gate 			 */
15047c478bd9Sstevel@tonic-gate 			cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0);
15057c478bd9Sstevel@tonic-gate 			cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8);
15067c478bd9Sstevel@tonic-gate 			break;
15077c478bd9Sstevel@tonic-gate 		default:
15087c478bd9Sstevel@tonic-gate 			break;
15097c478bd9Sstevel@tonic-gate 		}
15108949bcd6Sandrei 
1511d129bde2Sesaxe 		/*
1512d129bde2Sesaxe 		 * Derive the number of cores per chip
1513d129bde2Sesaxe 		 */
15148949bcd6Sandrei 		switch (cpi->cpi_vendor) {
15158949bcd6Sandrei 		case X86_VENDOR_Intel:
15168949bcd6Sandrei 			if (cpi->cpi_maxeax < 4) {
15178949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
15188949bcd6Sandrei 				break;
15198949bcd6Sandrei 			} else {
15208949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
15218949bcd6Sandrei 				    BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1;
15228949bcd6Sandrei 			}
15238949bcd6Sandrei 			break;
15248949bcd6Sandrei 		case X86_VENDOR_AMD:
15258949bcd6Sandrei 			if (cpi->cpi_xmaxeax < 0x80000008) {
15268949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
15278949bcd6Sandrei 				break;
15288949bcd6Sandrei 			} else {
152910569901Sgavinm 				/*
153010569901Sgavinm 				 * On family 0xf cpuid fn 2 ECX[7:0] "NC" is
153110569901Sgavinm 				 * 1 less than the number of physical cores on
153210569901Sgavinm 				 * the chip.  In family 0x10 this value can
153310569901Sgavinm 				 * be affected by "downcoring" - it reflects
153410569901Sgavinm 				 * 1 less than the number of cores actually
153510569901Sgavinm 				 * enabled on this node.
153610569901Sgavinm 				 */
15378949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
15388949bcd6Sandrei 				    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
15398949bcd6Sandrei 			}
15408949bcd6Sandrei 			break;
15418949bcd6Sandrei 		default:
15428949bcd6Sandrei 			cpi->cpi_ncore_per_chip = 1;
15438949bcd6Sandrei 			break;
15447c478bd9Sstevel@tonic-gate 		}
15450e751525SEric Saxe 
15460e751525SEric Saxe 		/*
15470e751525SEric Saxe 		 * Get CPUID data about TSC Invariance in Deep C-State.
15480e751525SEric Saxe 		 */
15490e751525SEric Saxe 		switch (cpi->cpi_vendor) {
15500e751525SEric Saxe 		case X86_VENDOR_Intel:
15510e751525SEric Saxe 			if (cpi->cpi_maxeax >= 7) {
15520e751525SEric Saxe 				cp = &cpi->cpi_extd[7];
15530e751525SEric Saxe 				cp->cp_eax = 0x80000007;
15540e751525SEric Saxe 				cp->cp_ecx = 0;
15550e751525SEric Saxe 				(void) __cpuid_insn(cp);
15560e751525SEric Saxe 			}
15570e751525SEric Saxe 			break;
15580e751525SEric Saxe 		default:
15590e751525SEric Saxe 			break;
15600e751525SEric Saxe 		}
1561fa2e767eSgavinm 	} else {
1562fa2e767eSgavinm 		cpi->cpi_ncore_per_chip = 1;
15638949bcd6Sandrei 	}
15648949bcd6Sandrei 
15658949bcd6Sandrei 	/*
15668949bcd6Sandrei 	 * If more than one core, then this processor is CMP.
15678949bcd6Sandrei 	 */
15687417cfdeSKuriakose Kuruvilla 	if (cpi->cpi_ncore_per_chip > 1) {
15697417cfdeSKuriakose Kuruvilla 		add_x86_feature(featureset, X86FSET_CMP);
15707417cfdeSKuriakose Kuruvilla 	}
1571ae115bc7Smrj 
15728949bcd6Sandrei 	/*
15738949bcd6Sandrei 	 * If the number of cores is the same as the number
15748949bcd6Sandrei 	 * of CPUs, then we cannot have HyperThreading.
15758949bcd6Sandrei 	 */
15767417cfdeSKuriakose Kuruvilla 	if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) {
15777417cfdeSKuriakose Kuruvilla 		remove_x86_feature(featureset, X86FSET_HTT);
15787417cfdeSKuriakose Kuruvilla 	}
15798949bcd6Sandrei 
15808031591dSSrihari Venkatesan 	cpi->cpi_apicid = CPI_APIC_ID(cpi);
15818031591dSSrihari Venkatesan 	cpi->cpi_procnodes_per_pkg = 1;
15827660e73fSHans Rosenfeld 	cpi->cpi_cores_per_compunit = 1;
15837417cfdeSKuriakose Kuruvilla 	if (is_x86_feature(featureset, X86FSET_HTT) == B_FALSE &&
15847417cfdeSKuriakose Kuruvilla 	    is_x86_feature(featureset, X86FSET_CMP) == B_FALSE) {
15858949bcd6Sandrei 		/*
15868949bcd6Sandrei 		 * Single-core single-threaded processors.
15878949bcd6Sandrei 		 */
15887c478bd9Sstevel@tonic-gate 		cpi->cpi_chipid = -1;
15897c478bd9Sstevel@tonic-gate 		cpi->cpi_clogid = 0;
15908949bcd6Sandrei 		cpi->cpi_coreid = cpu->cpu_id;
159110569901Sgavinm 		cpi->cpi_pkgcoreid = 0;
15928031591dSSrihari Venkatesan 		if (cpi->cpi_vendor == X86_VENDOR_AMD)
15938031591dSSrihari Venkatesan 			cpi->cpi_procnodeid = BITX(cpi->cpi_apicid, 3, 0);
15948031591dSSrihari Venkatesan 		else
15958031591dSSrihari Venkatesan 			cpi->cpi_procnodeid = cpi->cpi_chipid;
15967c478bd9Sstevel@tonic-gate 	} else if (cpi->cpi_ncpu_per_chip > 1) {
15978031591dSSrihari Venkatesan 		if (cpi->cpi_vendor == X86_VENDOR_Intel)
15987417cfdeSKuriakose Kuruvilla 			cpuid_intel_getids(cpu, featureset);
15998031591dSSrihari Venkatesan 		else if (cpi->cpi_vendor == X86_VENDOR_AMD)
16008031591dSSrihari Venkatesan 			cpuid_amd_getids(cpu);
16018031591dSSrihari Venkatesan 		else {
16028949bcd6Sandrei 			/*
16038949bcd6Sandrei 			 * All other processors are currently
16048949bcd6Sandrei 			 * assumed to have single cores.
16058949bcd6Sandrei 			 */
16068949bcd6Sandrei 			cpi->cpi_coreid = cpi->cpi_chipid;
160710569901Sgavinm 			cpi->cpi_pkgcoreid = 0;
16088031591dSSrihari Venkatesan 			cpi->cpi_procnodeid = cpi->cpi_chipid;
16097660e73fSHans Rosenfeld 			cpi->cpi_compunitid = cpi->cpi_chipid;
16108949bcd6Sandrei 		}
16117c478bd9Sstevel@tonic-gate 	}
16127c478bd9Sstevel@tonic-gate 
16138a40a695Sgavinm 	/*
16148a40a695Sgavinm 	 * Synthesize chip "revision" and socket type
16158a40a695Sgavinm 	 */
1616e4b86885SCheng Sean Ye 	cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family,
1617e4b86885SCheng Sean Ye 	    cpi->cpi_model, cpi->cpi_step);
1618e4b86885SCheng Sean Ye 	cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor,
1619e4b86885SCheng Sean Ye 	    cpi->cpi_family, cpi->cpi_model, cpi->cpi_step);
1620e4b86885SCheng Sean Ye 	cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family,
1621e4b86885SCheng Sean Ye 	    cpi->cpi_model, cpi->cpi_step);
16228a40a695Sgavinm 
16237c478bd9Sstevel@tonic-gate pass1_done:
16247c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 1;
16257c478bd9Sstevel@tonic-gate }
16267c478bd9Sstevel@tonic-gate 
16277c478bd9Sstevel@tonic-gate /*
16287c478bd9Sstevel@tonic-gate  * Make copies of the cpuid table entries we depend on, in
16297c478bd9Sstevel@tonic-gate  * part for ease of parsing now, in part so that we have only
16307c478bd9Sstevel@tonic-gate  * one place to correct any of it, in part for ease of
16317c478bd9Sstevel@tonic-gate  * later export to userland, and in part so we can look at
16327c478bd9Sstevel@tonic-gate  * this stuff in a crash dump.
16337c478bd9Sstevel@tonic-gate  */
16347c478bd9Sstevel@tonic-gate 
16357c478bd9Sstevel@tonic-gate /*ARGSUSED*/
16367c478bd9Sstevel@tonic-gate void
16377c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu)
16387c478bd9Sstevel@tonic-gate {
16397c478bd9Sstevel@tonic-gate 	uint_t n, nmax;
16407c478bd9Sstevel@tonic-gate 	int i;
16418949bcd6Sandrei 	struct cpuid_regs *cp;
16427c478bd9Sstevel@tonic-gate 	uint8_t *dp;
16437c478bd9Sstevel@tonic-gate 	uint32_t *iptr;
16447c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
16457c478bd9Sstevel@tonic-gate 
16467c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 1);
16477c478bd9Sstevel@tonic-gate 
16487c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
16497c478bd9Sstevel@tonic-gate 		goto pass2_done;
16507c478bd9Sstevel@tonic-gate 
16517c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD)
16527c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_STD;
16537c478bd9Sstevel@tonic-gate 	/*
16547c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
16557c478bd9Sstevel@tonic-gate 	 */
16567c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) {
16578949bcd6Sandrei 		cp->cp_eax = n;
1658d129bde2Sesaxe 
1659d129bde2Sesaxe 		/*
1660d129bde2Sesaxe 		 * CPUID function 4 expects %ecx to be initialized
1661d129bde2Sesaxe 		 * with an index which indicates which cache to return
1662d129bde2Sesaxe 		 * information about. The OS is expected to call function 4
1663d129bde2Sesaxe 		 * with %ecx set to 0, 1, 2, ... until it returns with
1664d129bde2Sesaxe 		 * EAX[4:0] set to 0, which indicates there are no more
1665d129bde2Sesaxe 		 * caches.
1666d129bde2Sesaxe 		 *
1667d129bde2Sesaxe 		 * Here, populate cpi_std[4] with the information returned by
1668d129bde2Sesaxe 		 * function 4 when %ecx == 0, and do the rest in cpuid_pass3()
1669d129bde2Sesaxe 		 * when dynamic memory allocation becomes available.
1670d129bde2Sesaxe 		 *
1671d129bde2Sesaxe 		 * Note: we need to explicitly initialize %ecx here, since
1672d129bde2Sesaxe 		 * function 4 may have been previously invoked.
1673d129bde2Sesaxe 		 */
1674d129bde2Sesaxe 		if (n == 4)
1675d129bde2Sesaxe 			cp->cp_ecx = 0;
1676d129bde2Sesaxe 
16778949bcd6Sandrei 		(void) __cpuid_insn(cp);
1678ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, n, cp);
16797c478bd9Sstevel@tonic-gate 		switch (n) {
16807c478bd9Sstevel@tonic-gate 		case 2:
16817c478bd9Sstevel@tonic-gate 			/*
16827c478bd9Sstevel@tonic-gate 			 * "the lower 8 bits of the %eax register
16837c478bd9Sstevel@tonic-gate 			 * contain a value that identifies the number
16847c478bd9Sstevel@tonic-gate 			 * of times the cpuid [instruction] has to be
16857c478bd9Sstevel@tonic-gate 			 * executed to obtain a complete image of the
16867c478bd9Sstevel@tonic-gate 			 * processor's caching systems."
16877c478bd9Sstevel@tonic-gate 			 *
16887c478bd9Sstevel@tonic-gate 			 * How *do* they make this stuff up?
16897c478bd9Sstevel@tonic-gate 			 */
16907c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache = sizeof (*cp) *
16917c478bd9Sstevel@tonic-gate 			    BITX(cp->cp_eax, 7, 0);
16927c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache == 0)
16937c478bd9Sstevel@tonic-gate 				break;
16947c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache--;	/* skip count byte */
16957c478bd9Sstevel@tonic-gate 
16967c478bd9Sstevel@tonic-gate 			/*
16977c478bd9Sstevel@tonic-gate 			 * Well, for now, rather than attempt to implement
16987c478bd9Sstevel@tonic-gate 			 * this slightly dubious algorithm, we just look
16997c478bd9Sstevel@tonic-gate 			 * at the first 15 ..
17007c478bd9Sstevel@tonic-gate 			 */
17017c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache > (sizeof (*cp) - 1))
17027c478bd9Sstevel@tonic-gate 				cpi->cpi_ncache = sizeof (*cp) - 1;
17037c478bd9Sstevel@tonic-gate 
17047c478bd9Sstevel@tonic-gate 			dp = cpi->cpi_cacheinfo;
17057c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_eax, 31, 31) == 0) {
17067c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_eax;
170763d3f7dfSkk208521 				for (i = 1; i < 4; i++)
17087c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
17097c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
17107c478bd9Sstevel@tonic-gate 			}
17117c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ebx, 31, 31) == 0) {
17127c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ebx;
17137c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
17147c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
17157c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
17167c478bd9Sstevel@tonic-gate 			}
17177c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ecx, 31, 31) == 0) {
17187c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ecx;
17197c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
17207c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
17217c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
17227c478bd9Sstevel@tonic-gate 			}
17237c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_edx, 31, 31) == 0) {
17247c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_edx;
17257c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
17267c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
17277c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
17287c478bd9Sstevel@tonic-gate 			}
17297c478bd9Sstevel@tonic-gate 			break;
1730f98fbcecSbholler 
17317c478bd9Sstevel@tonic-gate 		case 3:	/* Processor serial number, if PSN supported */
1732f98fbcecSbholler 			break;
1733f98fbcecSbholler 
17347c478bd9Sstevel@tonic-gate 		case 4:	/* Deterministic cache parameters */
1735f98fbcecSbholler 			break;
1736f98fbcecSbholler 
17377c478bd9Sstevel@tonic-gate 		case 5:	/* Monitor/Mwait parameters */
17385b8a6efeSbholler 		{
17395b8a6efeSbholler 			size_t mwait_size;
1740f98fbcecSbholler 
1741f98fbcecSbholler 			/*
1742f98fbcecSbholler 			 * check cpi_mwait.support which was set in cpuid_pass1
1743f98fbcecSbholler 			 */
1744f98fbcecSbholler 			if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT))
1745f98fbcecSbholler 				break;
1746f98fbcecSbholler 
17475b8a6efeSbholler 			/*
17485b8a6efeSbholler 			 * Protect ourself from insane mwait line size.
17495b8a6efeSbholler 			 * Workaround for incomplete hardware emulator(s).
17505b8a6efeSbholler 			 */
17515b8a6efeSbholler 			mwait_size = (size_t)MWAIT_SIZE_MAX(cpi);
17525b8a6efeSbholler 			if (mwait_size < sizeof (uint32_t) ||
17535b8a6efeSbholler 			    !ISP2(mwait_size)) {
17545b8a6efeSbholler #if DEBUG
17555b8a6efeSbholler 				cmn_err(CE_NOTE, "Cannot handle cpu %d mwait "
17565d8efbbcSSaurabh Misra 				    "size %ld", cpu->cpu_id, (long)mwait_size);
17575b8a6efeSbholler #endif
17585b8a6efeSbholler 				break;
17595b8a6efeSbholler 			}
17605b8a6efeSbholler 
1761f98fbcecSbholler 			cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi);
17625b8a6efeSbholler 			cpi->cpi_mwait.mon_max = mwait_size;
1763f98fbcecSbholler 			if (MWAIT_EXTENSION(cpi)) {
1764f98fbcecSbholler 				cpi->cpi_mwait.support |= MWAIT_EXTENSIONS;
1765f98fbcecSbholler 				if (MWAIT_INT_ENABLE(cpi))
1766f98fbcecSbholler 					cpi->cpi_mwait.support |=
1767f98fbcecSbholler 					    MWAIT_ECX_INT_ENABLE;
1768f98fbcecSbholler 			}
1769f98fbcecSbholler 			break;
17705b8a6efeSbholler 		}
17717c478bd9Sstevel@tonic-gate 		default:
17727c478bd9Sstevel@tonic-gate 			break;
17737c478bd9Sstevel@tonic-gate 		}
17747c478bd9Sstevel@tonic-gate 	}
17757c478bd9Sstevel@tonic-gate 
1776b6917abeSmishra 	if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) {
17775d8efbbcSSaurabh Misra 		struct cpuid_regs regs;
17785d8efbbcSSaurabh Misra 
17795d8efbbcSSaurabh Misra 		cp = &regs;
1780b6917abeSmishra 		cp->cp_eax = 0xB;
17815d8efbbcSSaurabh Misra 		cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0;
1782b6917abeSmishra 
1783b6917abeSmishra 		(void) __cpuid_insn(cp);
1784b6917abeSmishra 
1785b6917abeSmishra 		/*
1786b6917abeSmishra 		 * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which
1787b6917abeSmishra 		 * indicates that the extended topology enumeration leaf is
1788b6917abeSmishra 		 * available.
1789b6917abeSmishra 		 */
1790b6917abeSmishra 		if (cp->cp_ebx) {
1791b6917abeSmishra 			uint32_t x2apic_id;
1792b6917abeSmishra 			uint_t coreid_shift = 0;
1793b6917abeSmishra 			uint_t ncpu_per_core = 1;
1794b6917abeSmishra 			uint_t chipid_shift = 0;
1795b6917abeSmishra 			uint_t ncpu_per_chip = 1;
1796b6917abeSmishra 			uint_t i;
1797b6917abeSmishra 			uint_t level;
1798b6917abeSmishra 
1799b6917abeSmishra 			for (i = 0; i < CPI_FNB_ECX_MAX; i++) {
1800b6917abeSmishra 				cp->cp_eax = 0xB;
1801b6917abeSmishra 				cp->cp_ecx = i;
1802b6917abeSmishra 
1803b6917abeSmishra 				(void) __cpuid_insn(cp);
1804b6917abeSmishra 				level = CPI_CPU_LEVEL_TYPE(cp);
1805b6917abeSmishra 
1806b6917abeSmishra 				if (level == 1) {
1807b6917abeSmishra 					x2apic_id = cp->cp_edx;
1808b6917abeSmishra 					coreid_shift = BITX(cp->cp_eax, 4, 0);
1809b6917abeSmishra 					ncpu_per_core = BITX(cp->cp_ebx, 15, 0);
1810b6917abeSmishra 				} else if (level == 2) {
1811b6917abeSmishra 					x2apic_id = cp->cp_edx;
1812b6917abeSmishra 					chipid_shift = BITX(cp->cp_eax, 4, 0);
1813b6917abeSmishra 					ncpu_per_chip = BITX(cp->cp_ebx, 15, 0);
1814b6917abeSmishra 				}
1815b6917abeSmishra 			}
1816b6917abeSmishra 
1817b6917abeSmishra 			cpi->cpi_apicid = x2apic_id;
1818b6917abeSmishra 			cpi->cpi_ncpu_per_chip = ncpu_per_chip;
1819b6917abeSmishra 			cpi->cpi_ncore_per_chip = ncpu_per_chip /
1820b6917abeSmishra 			    ncpu_per_core;
1821b6917abeSmishra 			cpi->cpi_chipid = x2apic_id >> chipid_shift;
1822b6917abeSmishra 			cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1);
1823b6917abeSmishra 			cpi->cpi_coreid = x2apic_id >> coreid_shift;
1824b6917abeSmishra 			cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift;
1825b6917abeSmishra 		}
18265d8efbbcSSaurabh Misra 
18275d8efbbcSSaurabh Misra 		/* Make cp NULL so that we don't stumble on others */
18285d8efbbcSSaurabh Misra 		cp = NULL;
1829b6917abeSmishra 	}
1830b6917abeSmishra 
18317af88ac7SKuriakose Kuruvilla 	/*
18327af88ac7SKuriakose Kuruvilla 	 * XSAVE enumeration
18337af88ac7SKuriakose Kuruvilla 	 */
183463408480SHans Rosenfeld 	if (cpi->cpi_maxeax >= 0xD) {
18357af88ac7SKuriakose Kuruvilla 		struct cpuid_regs regs;
18367af88ac7SKuriakose Kuruvilla 		boolean_t cpuid_d_valid = B_TRUE;
18377af88ac7SKuriakose Kuruvilla 
18387af88ac7SKuriakose Kuruvilla 		cp = &regs;
18397af88ac7SKuriakose Kuruvilla 		cp->cp_eax = 0xD;
18407af88ac7SKuriakose Kuruvilla 		cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0;
18417af88ac7SKuriakose Kuruvilla 
18427af88ac7SKuriakose Kuruvilla 		(void) __cpuid_insn(cp);
18437af88ac7SKuriakose Kuruvilla 
18447af88ac7SKuriakose Kuruvilla 		/*
18457af88ac7SKuriakose Kuruvilla 		 * Sanity checks for debug
18467af88ac7SKuriakose Kuruvilla 		 */
18477af88ac7SKuriakose Kuruvilla 		if ((cp->cp_eax & XFEATURE_LEGACY_FP) == 0 ||
18487af88ac7SKuriakose Kuruvilla 		    (cp->cp_eax & XFEATURE_SSE) == 0) {
18497af88ac7SKuriakose Kuruvilla 			cpuid_d_valid = B_FALSE;
18507af88ac7SKuriakose Kuruvilla 		}
18517af88ac7SKuriakose Kuruvilla 
18527af88ac7SKuriakose Kuruvilla 		cpi->cpi_xsave.xsav_hw_features_low = cp->cp_eax;
18537af88ac7SKuriakose Kuruvilla 		cpi->cpi_xsave.xsav_hw_features_high = cp->cp_edx;
18547af88ac7SKuriakose Kuruvilla 		cpi->cpi_xsave.xsav_max_size = cp->cp_ecx;
18557af88ac7SKuriakose Kuruvilla 
18567af88ac7SKuriakose Kuruvilla 		/*
18577af88ac7SKuriakose Kuruvilla 		 * If the hw supports AVX, get the size and offset in the save
18587af88ac7SKuriakose Kuruvilla 		 * area for the ymm state.
18597af88ac7SKuriakose Kuruvilla 		 */
18607af88ac7SKuriakose Kuruvilla 		if (cpi->cpi_xsave.xsav_hw_features_low & XFEATURE_AVX) {
18617af88ac7SKuriakose Kuruvilla 			cp->cp_eax = 0xD;
18627af88ac7SKuriakose Kuruvilla 			cp->cp_ecx = 2;
18637af88ac7SKuriakose Kuruvilla 			cp->cp_edx = cp->cp_ebx = 0;
18647af88ac7SKuriakose Kuruvilla 
18657af88ac7SKuriakose Kuruvilla 			(void) __cpuid_insn(cp);
18667af88ac7SKuriakose Kuruvilla 
18677af88ac7SKuriakose Kuruvilla 			if (cp->cp_ebx != CPUID_LEAFD_2_YMM_OFFSET ||
18687af88ac7SKuriakose Kuruvilla 			    cp->cp_eax != CPUID_LEAFD_2_YMM_SIZE) {
18697af88ac7SKuriakose Kuruvilla 				cpuid_d_valid = B_FALSE;
18707af88ac7SKuriakose Kuruvilla 			}
18717af88ac7SKuriakose Kuruvilla 
18727af88ac7SKuriakose Kuruvilla 			cpi->cpi_xsave.ymm_size = cp->cp_eax;
18737af88ac7SKuriakose Kuruvilla 			cpi->cpi_xsave.ymm_offset = cp->cp_ebx;
18747af88ac7SKuriakose Kuruvilla 		}
18757af88ac7SKuriakose Kuruvilla 
18767af88ac7SKuriakose Kuruvilla 		if (is_x86_feature(x86_featureset, X86FSET_XSAVE)) {
18777af88ac7SKuriakose Kuruvilla 			xsave_state_size = 0;
18787af88ac7SKuriakose Kuruvilla 		} else if (cpuid_d_valid) {
18797af88ac7SKuriakose Kuruvilla 			xsave_state_size = cpi->cpi_xsave.xsav_max_size;
18807af88ac7SKuriakose Kuruvilla 		} else {
18817af88ac7SKuriakose Kuruvilla 			/* Broken CPUID 0xD, probably in HVM */
18827af88ac7SKuriakose Kuruvilla 			cmn_err(CE_WARN, "cpu%d: CPUID.0xD returns invalid "
18837af88ac7SKuriakose Kuruvilla 			    "value: hw_low = %d, hw_high = %d, xsave_size = %d"
18847af88ac7SKuriakose Kuruvilla 			    ", ymm_size = %d, ymm_offset = %d\n",
18857af88ac7SKuriakose Kuruvilla 			    cpu->cpu_id, cpi->cpi_xsave.xsav_hw_features_low,
18867af88ac7SKuriakose Kuruvilla 			    cpi->cpi_xsave.xsav_hw_features_high,
18877af88ac7SKuriakose Kuruvilla 			    (int)cpi->cpi_xsave.xsav_max_size,
18887af88ac7SKuriakose Kuruvilla 			    (int)cpi->cpi_xsave.ymm_size,
18897af88ac7SKuriakose Kuruvilla 			    (int)cpi->cpi_xsave.ymm_offset);
18907af88ac7SKuriakose Kuruvilla 
18917af88ac7SKuriakose Kuruvilla 			if (xsave_state_size != 0) {
18927af88ac7SKuriakose Kuruvilla 				/*
18937af88ac7SKuriakose Kuruvilla 				 * This must be a non-boot CPU. We cannot
18947af88ac7SKuriakose Kuruvilla 				 * continue, because boot cpu has already
18957af88ac7SKuriakose Kuruvilla 				 * enabled XSAVE.
18967af88ac7SKuriakose Kuruvilla 				 */
18977af88ac7SKuriakose Kuruvilla 				ASSERT(cpu->cpu_id != 0);
18987af88ac7SKuriakose Kuruvilla 				cmn_err(CE_PANIC, "cpu%d: we have already "
18997af88ac7SKuriakose Kuruvilla 				    "enabled XSAVE on boot cpu, cannot "
19007af88ac7SKuriakose Kuruvilla 				    "continue.", cpu->cpu_id);
19017af88ac7SKuriakose Kuruvilla 			} else {
19027af88ac7SKuriakose Kuruvilla 				/*
19037af88ac7SKuriakose Kuruvilla 				 * Must be from boot CPU, OK to disable XSAVE.
19047af88ac7SKuriakose Kuruvilla 				 */
19057af88ac7SKuriakose Kuruvilla 				ASSERT(cpu->cpu_id == 0);
19067af88ac7SKuriakose Kuruvilla 				remove_x86_feature(x86_featureset,
19077af88ac7SKuriakose Kuruvilla 				    X86FSET_XSAVE);
19087af88ac7SKuriakose Kuruvilla 				remove_x86_feature(x86_featureset, X86FSET_AVX);
19097af88ac7SKuriakose Kuruvilla 				CPI_FEATURES_ECX(cpi) &= ~CPUID_INTC_ECX_XSAVE;
19107af88ac7SKuriakose Kuruvilla 				CPI_FEATURES_ECX(cpi) &= ~CPUID_INTC_ECX_AVX;
1911*ebb8ac07SRobert Mustacchi 				CPI_FEATURES_ECX(cpi) &= ~CPUID_INTC_ECX_F16C;
19127af88ac7SKuriakose Kuruvilla 				xsave_force_disable = B_TRUE;
19137af88ac7SKuriakose Kuruvilla 			}
19147af88ac7SKuriakose Kuruvilla 		}
19157af88ac7SKuriakose Kuruvilla 	}
19167af88ac7SKuriakose Kuruvilla 
19177af88ac7SKuriakose Kuruvilla 
19187c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0)
19197c478bd9Sstevel@tonic-gate 		goto pass2_done;
19207c478bd9Sstevel@tonic-gate 
19217c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD)
19227c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_EXTD;
19237c478bd9Sstevel@tonic-gate 	/*
19247c478bd9Sstevel@tonic-gate 	 * Copy the extended properties, fixing them as we go.
19257c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
19267c478bd9Sstevel@tonic-gate 	 */
19277c478bd9Sstevel@tonic-gate 	iptr = (void *)cpi->cpi_brandstr;
19287c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) {
19298949bcd6Sandrei 		cp->cp_eax = 0x80000000 + n;
19308949bcd6Sandrei 		(void) __cpuid_insn(cp);
1931ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp);
19327c478bd9Sstevel@tonic-gate 		switch (n) {
19337c478bd9Sstevel@tonic-gate 		case 2:
19347c478bd9Sstevel@tonic-gate 		case 3:
19357c478bd9Sstevel@tonic-gate 		case 4:
19367c478bd9Sstevel@tonic-gate 			/*
19377c478bd9Sstevel@tonic-gate 			 * Extract the brand string
19387c478bd9Sstevel@tonic-gate 			 */
19397c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_eax;
19407c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ebx;
19417c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ecx;
19427c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_edx;
19437c478bd9Sstevel@tonic-gate 			break;
19447c478bd9Sstevel@tonic-gate 		case 5:
19457c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
19467c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
19477c478bd9Sstevel@tonic-gate 				/*
19487c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
19497c478bd9Sstevel@tonic-gate 				 * parts to report the sizes of the
19507c478bd9Sstevel@tonic-gate 				 * TLB for large pages. Before then,
19517c478bd9Sstevel@tonic-gate 				 * we don't trust the data.
19527c478bd9Sstevel@tonic-gate 				 */
19537c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
19547c478bd9Sstevel@tonic-gate 				    (cpi->cpi_family == 6 &&
19557c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1))
19567c478bd9Sstevel@tonic-gate 					cp->cp_eax = 0;
19577c478bd9Sstevel@tonic-gate 				break;
19587c478bd9Sstevel@tonic-gate 			default:
19597c478bd9Sstevel@tonic-gate 				break;
19607c478bd9Sstevel@tonic-gate 			}
19617c478bd9Sstevel@tonic-gate 			break;
19627c478bd9Sstevel@tonic-gate 		case 6:
19637c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
19647c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
19657c478bd9Sstevel@tonic-gate 				/*
19667c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
19677c478bd9Sstevel@tonic-gate 				 * AMD parts with L2 TLB's.
19687c478bd9Sstevel@tonic-gate 				 * Before then, don't trust the data.
19697c478bd9Sstevel@tonic-gate 				 */
19707c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
19717c478bd9Sstevel@tonic-gate 				    cpi->cpi_family == 6 &&
19727c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1)
19737c478bd9Sstevel@tonic-gate 					cp->cp_eax = cp->cp_ebx = 0;
19747c478bd9Sstevel@tonic-gate 				/*
19757c478bd9Sstevel@tonic-gate 				 * AMD Duron rev A0 reports L2
19767c478bd9Sstevel@tonic-gate 				 * cache size incorrectly as 1K
19777c478bd9Sstevel@tonic-gate 				 * when it is really 64K
19787c478bd9Sstevel@tonic-gate 				 */
19797c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family == 6 &&
19807c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 3 &&
19817c478bd9Sstevel@tonic-gate 				    cpi->cpi_step == 0) {
19827c478bd9Sstevel@tonic-gate 					cp->cp_ecx &= 0xffff;
19837c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 0x400000;
19847c478bd9Sstevel@tonic-gate 				}
19857c478bd9Sstevel@tonic-gate 				break;
19867c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Cyrix:	/* VIA C3 */
19877c478bd9Sstevel@tonic-gate 				/*
19887c478bd9Sstevel@tonic-gate 				 * VIA C3 processors are a bit messed
19897c478bd9Sstevel@tonic-gate 				 * up w.r.t. encoding cache sizes in %ecx
19907c478bd9Sstevel@tonic-gate 				 */
19917c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family != 6)
19927c478bd9Sstevel@tonic-gate 					break;
19937c478bd9Sstevel@tonic-gate 				/*
19947c478bd9Sstevel@tonic-gate 				 * model 7 and 8 were incorrectly encoded
19957c478bd9Sstevel@tonic-gate 				 *
19967c478bd9Sstevel@tonic-gate 				 * xxx is model 8 really broken?
19977c478bd9Sstevel@tonic-gate 				 */
19987c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 7 ||
19997c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 8)
20007c478bd9Sstevel@tonic-gate 					cp->cp_ecx =
20017c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 31, 24) << 16 |
20027c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 23, 16) << 12 |
20037c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 15, 8) << 8 |
20047c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 7, 0);
20057c478bd9Sstevel@tonic-gate 				/*
20067c478bd9Sstevel@tonic-gate 				 * model 9 stepping 1 has wrong associativity
20077c478bd9Sstevel@tonic-gate 				 */
20087c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 9 && cpi->cpi_step == 1)
20097c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 8 << 12;
20107c478bd9Sstevel@tonic-gate 				break;
20117c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Intel:
20127c478bd9Sstevel@tonic-gate 				/*
20137c478bd9Sstevel@tonic-gate 				 * Extended L2 Cache features function.
20147c478bd9Sstevel@tonic-gate 				 * First appeared on Prescott.
20157c478bd9Sstevel@tonic-gate 				 */
20167c478bd9Sstevel@tonic-gate 			default:
20177c478bd9Sstevel@tonic-gate 				break;
20187c478bd9Sstevel@tonic-gate 			}
20197c478bd9Sstevel@tonic-gate 			break;
20207c478bd9Sstevel@tonic-gate 		default:
20217c478bd9Sstevel@tonic-gate 			break;
20227c478bd9Sstevel@tonic-gate 		}
20237c478bd9Sstevel@tonic-gate 	}
20247c478bd9Sstevel@tonic-gate 
20257c478bd9Sstevel@tonic-gate pass2_done:
20267c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 2;
20277c478bd9Sstevel@tonic-gate }
20287c478bd9Sstevel@tonic-gate 
20297c478bd9Sstevel@tonic-gate static const char *
20307c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi)
20317c478bd9Sstevel@tonic-gate {
20327c478bd9Sstevel@tonic-gate 	int i;
20337c478bd9Sstevel@tonic-gate 
20347417cfdeSKuriakose Kuruvilla 	if (!is_x86_feature(x86_featureset, X86FSET_CPUID) ||
20357c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
20367c478bd9Sstevel@tonic-gate 		return ("i486");
20377c478bd9Sstevel@tonic-gate 
20387c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
20397c478bd9Sstevel@tonic-gate 	case 5:
20407c478bd9Sstevel@tonic-gate 		return ("Intel Pentium(r)");
20417c478bd9Sstevel@tonic-gate 	case 6:
20427c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
20437c478bd9Sstevel@tonic-gate 			uint_t celeron, xeon;
20448949bcd6Sandrei 			const struct cpuid_regs *cp;
20457c478bd9Sstevel@tonic-gate 		case 0:
20467c478bd9Sstevel@tonic-gate 		case 1:
20477c478bd9Sstevel@tonic-gate 		case 2:
20487c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) Pro");
20497c478bd9Sstevel@tonic-gate 		case 3:
20507c478bd9Sstevel@tonic-gate 		case 4:
20517c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) II");
20527c478bd9Sstevel@tonic-gate 		case 6:
20537c478bd9Sstevel@tonic-gate 			return ("Intel Celeron(r)");
20547c478bd9Sstevel@tonic-gate 		case 5:
20557c478bd9Sstevel@tonic-gate 		case 7:
20567c478bd9Sstevel@tonic-gate 			celeron = xeon = 0;
20577c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_std[2];	/* cache info */
20587c478bd9Sstevel@tonic-gate 
205963d3f7dfSkk208521 			for (i = 1; i < 4; i++) {
20607c478bd9Sstevel@tonic-gate 				uint_t tmp;
20617c478bd9Sstevel@tonic-gate 
20627c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_eax >> (8 * i)) & 0xff;
20637c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
20647c478bd9Sstevel@tonic-gate 					celeron++;
20657c478bd9Sstevel@tonic-gate 				if (tmp >= 0x44 && tmp <= 0x45)
20667c478bd9Sstevel@tonic-gate 					xeon++;
20677c478bd9Sstevel@tonic-gate 			}
20687c478bd9Sstevel@tonic-gate 
20697c478bd9Sstevel@tonic-gate 			for (i = 0; i < 2; i++) {
20707c478bd9Sstevel@tonic-gate 				uint_t tmp;
20717c478bd9Sstevel@tonic-gate 
20727c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ebx >> (8 * i)) & 0xff;
20737c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
20747c478bd9Sstevel@tonic-gate 					celeron++;
20757c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
20767c478bd9Sstevel@tonic-gate 					xeon++;
20777c478bd9Sstevel@tonic-gate 			}
20787c478bd9Sstevel@tonic-gate 
20797c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
20807c478bd9Sstevel@tonic-gate 				uint_t tmp;
20817c478bd9Sstevel@tonic-gate 
20827c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ecx >> (8 * i)) & 0xff;
20837c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
20847c478bd9Sstevel@tonic-gate 					celeron++;
20857c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
20867c478bd9Sstevel@tonic-gate 					xeon++;
20877c478bd9Sstevel@tonic-gate 			}
20887c478bd9Sstevel@tonic-gate 
20897c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
20907c478bd9Sstevel@tonic-gate 				uint_t tmp;
20917c478bd9Sstevel@tonic-gate 
20927c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_edx >> (8 * i)) & 0xff;
20937c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
20947c478bd9Sstevel@tonic-gate 					celeron++;
20957c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
20967c478bd9Sstevel@tonic-gate 					xeon++;
20977c478bd9Sstevel@tonic-gate 			}
20987c478bd9Sstevel@tonic-gate 
20997c478bd9Sstevel@tonic-gate 			if (celeron)
21007c478bd9Sstevel@tonic-gate 				return ("Intel Celeron(r)");
21017c478bd9Sstevel@tonic-gate 			if (xeon)
21027c478bd9Sstevel@tonic-gate 				return (cpi->cpi_model == 5 ?
21037c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) II Xeon(tm)" :
21047c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) III Xeon(tm)");
21057c478bd9Sstevel@tonic-gate 			return (cpi->cpi_model == 5 ?
21067c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" :
21077c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) III or Pentium(r) III Xeon(tm)");
21087c478bd9Sstevel@tonic-gate 		default:
21097c478bd9Sstevel@tonic-gate 			break;
21107c478bd9Sstevel@tonic-gate 		}
21117c478bd9Sstevel@tonic-gate 	default:
21127c478bd9Sstevel@tonic-gate 		break;
21137c478bd9Sstevel@tonic-gate 	}
21147c478bd9Sstevel@tonic-gate 
21155ff02082Sdmick 	/* BrandID is present if the field is nonzero */
21165ff02082Sdmick 	if (cpi->cpi_brandid != 0) {
21177c478bd9Sstevel@tonic-gate 		static const struct {
21187c478bd9Sstevel@tonic-gate 			uint_t bt_bid;
21197c478bd9Sstevel@tonic-gate 			const char *bt_str;
21207c478bd9Sstevel@tonic-gate 		} brand_tbl[] = {
21217c478bd9Sstevel@tonic-gate 			{ 0x1,	"Intel(r) Celeron(r)" },
21227c478bd9Sstevel@tonic-gate 			{ 0x2,	"Intel(r) Pentium(r) III" },
21237c478bd9Sstevel@tonic-gate 			{ 0x3,	"Intel(r) Pentium(r) III Xeon(tm)" },
21247c478bd9Sstevel@tonic-gate 			{ 0x4,	"Intel(r) Pentium(r) III" },
21257c478bd9Sstevel@tonic-gate 			{ 0x6,	"Mobile Intel(r) Pentium(r) III" },
21267c478bd9Sstevel@tonic-gate 			{ 0x7,	"Mobile Intel(r) Celeron(r)" },
21277c478bd9Sstevel@tonic-gate 			{ 0x8,	"Intel(r) Pentium(r) 4" },
21287c478bd9Sstevel@tonic-gate 			{ 0x9,	"Intel(r) Pentium(r) 4" },
21297c478bd9Sstevel@tonic-gate 			{ 0xa,	"Intel(r) Celeron(r)" },
21307c478bd9Sstevel@tonic-gate 			{ 0xb,	"Intel(r) Xeon(tm)" },
21317c478bd9Sstevel@tonic-gate 			{ 0xc,	"Intel(r) Xeon(tm) MP" },
21327c478bd9Sstevel@tonic-gate 			{ 0xe,	"Mobile Intel(r) Pentium(r) 4" },
21335ff02082Sdmick 			{ 0xf,	"Mobile Intel(r) Celeron(r)" },
21345ff02082Sdmick 			{ 0x11, "Mobile Genuine Intel(r)" },
21355ff02082Sdmick 			{ 0x12, "Intel(r) Celeron(r) M" },
21365ff02082Sdmick 			{ 0x13, "Mobile Intel(r) Celeron(r)" },
21375ff02082Sdmick 			{ 0x14, "Intel(r) Celeron(r)" },
21385ff02082Sdmick 			{ 0x15, "Mobile Genuine Intel(r)" },
21395ff02082Sdmick 			{ 0x16,	"Intel(r) Pentium(r) M" },
21405ff02082Sdmick 			{ 0x17, "Mobile Intel(r) Celeron(r)" }
21417c478bd9Sstevel@tonic-gate 		};
21427c478bd9Sstevel@tonic-gate 		uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]);
21437c478bd9Sstevel@tonic-gate 		uint_t sgn;
21447c478bd9Sstevel@tonic-gate 
21457c478bd9Sstevel@tonic-gate 		sgn = (cpi->cpi_family << 8) |
21467c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model << 4) | cpi->cpi_step;
21477c478bd9Sstevel@tonic-gate 
21487c478bd9Sstevel@tonic-gate 		for (i = 0; i < btblmax; i++)
21497c478bd9Sstevel@tonic-gate 			if (brand_tbl[i].bt_bid == cpi->cpi_brandid)
21507c478bd9Sstevel@tonic-gate 				break;
21517c478bd9Sstevel@tonic-gate 		if (i < btblmax) {
21527c478bd9Sstevel@tonic-gate 			if (sgn == 0x6b1 && cpi->cpi_brandid == 3)
21537c478bd9Sstevel@tonic-gate 				return ("Intel(r) Celeron(r)");
21547c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xb)
21557c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm) MP");
21567c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xe)
21577c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm)");
21587c478bd9Sstevel@tonic-gate 			return (brand_tbl[i].bt_str);
21597c478bd9Sstevel@tonic-gate 		}
21607c478bd9Sstevel@tonic-gate 	}
21617c478bd9Sstevel@tonic-gate 
21627c478bd9Sstevel@tonic-gate 	return (NULL);
21637c478bd9Sstevel@tonic-gate }
21647c478bd9Sstevel@tonic-gate 
21657c478bd9Sstevel@tonic-gate static const char *
21667c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi)
21677c478bd9Sstevel@tonic-gate {
21687417cfdeSKuriakose Kuruvilla 	if (!is_x86_feature(x86_featureset, X86FSET_CPUID) ||
21697c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
21707c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
21717c478bd9Sstevel@tonic-gate 
21727c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
21737c478bd9Sstevel@tonic-gate 	case 5:
21747c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
21757c478bd9Sstevel@tonic-gate 		case 0:
21767c478bd9Sstevel@tonic-gate 		case 1:
21777c478bd9Sstevel@tonic-gate 		case 2:
21787c478bd9Sstevel@tonic-gate 		case 3:
21797c478bd9Sstevel@tonic-gate 		case 4:
21807c478bd9Sstevel@tonic-gate 		case 5:
21817c478bd9Sstevel@tonic-gate 			return ("AMD-K5(r)");
21827c478bd9Sstevel@tonic-gate 		case 6:
21837c478bd9Sstevel@tonic-gate 		case 7:
21847c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)");
21857c478bd9Sstevel@tonic-gate 		case 8:
21867c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-2");
21877c478bd9Sstevel@tonic-gate 		case 9:
21887c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-III");
21897c478bd9Sstevel@tonic-gate 		default:
21907c478bd9Sstevel@tonic-gate 			return ("AMD (family 5)");
21917c478bd9Sstevel@tonic-gate 		}
21927c478bd9Sstevel@tonic-gate 	case 6:
21937c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
21947c478bd9Sstevel@tonic-gate 		case 1:
21957c478bd9Sstevel@tonic-gate 			return ("AMD-K7(tm)");
21967c478bd9Sstevel@tonic-gate 		case 0:
21977c478bd9Sstevel@tonic-gate 		case 2:
21987c478bd9Sstevel@tonic-gate 		case 4:
21997c478bd9Sstevel@tonic-gate 			return ("AMD Athlon(tm)");
22007c478bd9Sstevel@tonic-gate 		case 3:
22017c478bd9Sstevel@tonic-gate 		case 7:
22027c478bd9Sstevel@tonic-gate 			return ("AMD Duron(tm)");
22037c478bd9Sstevel@tonic-gate 		case 6:
22047c478bd9Sstevel@tonic-gate 		case 8:
22057c478bd9Sstevel@tonic-gate 		case 10:
22067c478bd9Sstevel@tonic-gate 			/*
22077c478bd9Sstevel@tonic-gate 			 * Use the L2 cache size to distinguish
22087c478bd9Sstevel@tonic-gate 			 */
22097c478bd9Sstevel@tonic-gate 			return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ?
22107c478bd9Sstevel@tonic-gate 			    "AMD Athlon(tm)" : "AMD Duron(tm)");
22117c478bd9Sstevel@tonic-gate 		default:
22127c478bd9Sstevel@tonic-gate 			return ("AMD (family 6)");
22137c478bd9Sstevel@tonic-gate 		}
22147c478bd9Sstevel@tonic-gate 	default:
22157c478bd9Sstevel@tonic-gate 		break;
22167c478bd9Sstevel@tonic-gate 	}
22177c478bd9Sstevel@tonic-gate 
22187c478bd9Sstevel@tonic-gate 	if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 &&
22197c478bd9Sstevel@tonic-gate 	    cpi->cpi_brandid != 0) {
22207c478bd9Sstevel@tonic-gate 		switch (BITX(cpi->cpi_brandid, 7, 5)) {
22217c478bd9Sstevel@tonic-gate 		case 3:
22227c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) UP 1xx");
22237c478bd9Sstevel@tonic-gate 		case 4:
22247c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) DP 2xx");
22257c478bd9Sstevel@tonic-gate 		case 5:
22267c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) MP 8xx");
22277c478bd9Sstevel@tonic-gate 		default:
22287c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm)");
22297c478bd9Sstevel@tonic-gate 		}
22307c478bd9Sstevel@tonic-gate 	}
22317c478bd9Sstevel@tonic-gate 
22327c478bd9Sstevel@tonic-gate 	return (NULL);
22337c478bd9Sstevel@tonic-gate }
22347c478bd9Sstevel@tonic-gate 
22357c478bd9Sstevel@tonic-gate static const char *
22367c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type)
22377c478bd9Sstevel@tonic-gate {
22387417cfdeSKuriakose Kuruvilla 	if (!is_x86_feature(x86_featureset, X86FSET_CPUID) ||
22397c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 ||
22407c478bd9Sstevel@tonic-gate 	    type == X86_TYPE_CYRIX_486)
22417c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
22427c478bd9Sstevel@tonic-gate 
22437c478bd9Sstevel@tonic-gate 	switch (type) {
22447c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86:
22457c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86");
22467c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86L:
22477c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86L");
22487c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86MX:
22497c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86MX");
22507c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_GXm:
22517c478bd9Sstevel@tonic-gate 		return ("Cyrix GXm");
22527c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MediaGX:
22537c478bd9Sstevel@tonic-gate 		return ("Cyrix MediaGX");
22547c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MII:
22557c478bd9Sstevel@tonic-gate 		return ("Cyrix M2");
22567c478bd9Sstevel@tonic-gate 	case X86_TYPE_VIA_CYRIX_III:
22577c478bd9Sstevel@tonic-gate 		return ("VIA Cyrix M3");
22587c478bd9Sstevel@tonic-gate 	default:
22597c478bd9Sstevel@tonic-gate 		/*
22607c478bd9Sstevel@tonic-gate 		 * Have another wild guess ..
22617c478bd9Sstevel@tonic-gate 		 */
22627c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 4 && cpi->cpi_model == 9)
22637c478bd9Sstevel@tonic-gate 			return ("Cyrix 5x86");
22647c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_family == 5) {
22657c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
22667c478bd9Sstevel@tonic-gate 			case 2:
22677c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86");	/* Cyrix M1 */
22687c478bd9Sstevel@tonic-gate 			case 4:
22697c478bd9Sstevel@tonic-gate 				return ("Cyrix MediaGX");
22707c478bd9Sstevel@tonic-gate 			default:
22717c478bd9Sstevel@tonic-gate 				break;
22727c478bd9Sstevel@tonic-gate 			}
22737c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family == 6) {
22747c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
22757c478bd9Sstevel@tonic-gate 			case 0:
22767c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86MX"); /* Cyrix M2? */
22777c478bd9Sstevel@tonic-gate 			case 5:
22787c478bd9Sstevel@tonic-gate 			case 6:
22797c478bd9Sstevel@tonic-gate 			case 7:
22807c478bd9Sstevel@tonic-gate 			case 8:
22817c478bd9Sstevel@tonic-gate 			case 9:
22827c478bd9Sstevel@tonic-gate 				return ("VIA C3");
22837c478bd9Sstevel@tonic-gate 			default:
22847c478bd9Sstevel@tonic-gate 				break;
22857c478bd9Sstevel@tonic-gate 			}
22867c478bd9Sstevel@tonic-gate 		}
22877c478bd9Sstevel@tonic-gate 		break;
22887c478bd9Sstevel@tonic-gate 	}
22897c478bd9Sstevel@tonic-gate 	return (NULL);
22907c478bd9Sstevel@tonic-gate }
22917c478bd9Sstevel@tonic-gate 
22927c478bd9Sstevel@tonic-gate /*
22937c478bd9Sstevel@tonic-gate  * This only gets called in the case that the CPU extended
22947c478bd9Sstevel@tonic-gate  * feature brand string (0x80000002, 0x80000003, 0x80000004)
22957c478bd9Sstevel@tonic-gate  * aren't available, or contain null bytes for some reason.
22967c478bd9Sstevel@tonic-gate  */
22977c478bd9Sstevel@tonic-gate static void
22987c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi)
22997c478bd9Sstevel@tonic-gate {
23007c478bd9Sstevel@tonic-gate 	const char *brand = NULL;
23017c478bd9Sstevel@tonic-gate 
23027c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
23037c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
23047c478bd9Sstevel@tonic-gate 		brand = intel_cpubrand(cpi);
23057c478bd9Sstevel@tonic-gate 		break;
23067c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
23077c478bd9Sstevel@tonic-gate 		brand = amd_cpubrand(cpi);
23087c478bd9Sstevel@tonic-gate 		break;
23097c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
23107c478bd9Sstevel@tonic-gate 		brand = cyrix_cpubrand(cpi, x86_type);
23117c478bd9Sstevel@tonic-gate 		break;
23127c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NexGen:
23137c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
23147c478bd9Sstevel@tonic-gate 			brand = "NexGen Nx586";
23157c478bd9Sstevel@tonic-gate 		break;
23167c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
23177c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
23187c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
23197c478bd9Sstevel@tonic-gate 			case 4:
23207c478bd9Sstevel@tonic-gate 				brand = "Centaur C6";
23217c478bd9Sstevel@tonic-gate 				break;
23227c478bd9Sstevel@tonic-gate 			case 8:
23237c478bd9Sstevel@tonic-gate 				brand = "Centaur C2";
23247c478bd9Sstevel@tonic-gate 				break;
23257c478bd9Sstevel@tonic-gate 			case 9:
23267c478bd9Sstevel@tonic-gate 				brand = "Centaur C3";
23277c478bd9Sstevel@tonic-gate 				break;
23287c478bd9Sstevel@tonic-gate 			default:
23297c478bd9Sstevel@tonic-gate 				break;
23307c478bd9Sstevel@tonic-gate 			}
23317c478bd9Sstevel@tonic-gate 		break;
23327c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Rise:
23337c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 &&
23347c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model == 0 || cpi->cpi_model == 2))
23357c478bd9Sstevel@tonic-gate 			brand = "Rise mP6";
23367c478bd9Sstevel@tonic-gate 		break;
23377c478bd9Sstevel@tonic-gate 	case X86_VENDOR_SiS:
23387c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
23397c478bd9Sstevel@tonic-gate 			brand = "SiS 55x";
23407c478bd9Sstevel@tonic-gate 		break;
23417c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
23427c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4)
23437c478bd9Sstevel@tonic-gate 			brand = "Transmeta Crusoe TM3x00 or TM5x00";
23447c478bd9Sstevel@tonic-gate 		break;
23457c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NSC:
23467c478bd9Sstevel@tonic-gate 	case X86_VENDOR_UMC:
23477c478bd9Sstevel@tonic-gate 	default:
23487c478bd9Sstevel@tonic-gate 		break;
23497c478bd9Sstevel@tonic-gate 	}
23507c478bd9Sstevel@tonic-gate 	if (brand) {
23517c478bd9Sstevel@tonic-gate 		(void) strcpy((char *)cpi->cpi_brandstr, brand);
23527c478bd9Sstevel@tonic-gate 		return;
23537c478bd9Sstevel@tonic-gate 	}
23547c478bd9Sstevel@tonic-gate 
23557c478bd9Sstevel@tonic-gate 	/*
23567c478bd9Sstevel@tonic-gate 	 * If all else fails ...
23577c478bd9Sstevel@tonic-gate 	 */
23587c478bd9Sstevel@tonic-gate 	(void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr),
23597c478bd9Sstevel@tonic-gate 	    "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family,
23607c478bd9Sstevel@tonic-gate 	    cpi->cpi_model, cpi->cpi_step);
23617c478bd9Sstevel@tonic-gate }
23627c478bd9Sstevel@tonic-gate 
23637c478bd9Sstevel@tonic-gate /*
23647c478bd9Sstevel@tonic-gate  * This routine is called just after kernel memory allocation
23657c478bd9Sstevel@tonic-gate  * becomes available on cpu0, and as part of mp_startup() on
23667c478bd9Sstevel@tonic-gate  * the other cpus.
23677c478bd9Sstevel@tonic-gate  *
2368d129bde2Sesaxe  * Fixup the brand string, and collect any information from cpuid
2369d129bde2Sesaxe  * that requires dynamicically allocated storage to represent.
23707c478bd9Sstevel@tonic-gate  */
23717c478bd9Sstevel@tonic-gate /*ARGSUSED*/
23727c478bd9Sstevel@tonic-gate void
23737c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu)
23747c478bd9Sstevel@tonic-gate {
2375d129bde2Sesaxe 	int	i, max, shft, level, size;
2376d129bde2Sesaxe 	struct cpuid_regs regs;
2377d129bde2Sesaxe 	struct cpuid_regs *cp;
23787c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
23797c478bd9Sstevel@tonic-gate 
23807c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 2);
23817c478bd9Sstevel@tonic-gate 
2382d129bde2Sesaxe 	/*
2383d129bde2Sesaxe 	 * Function 4: Deterministic cache parameters
2384d129bde2Sesaxe 	 *
2385d129bde2Sesaxe 	 * Take this opportunity to detect the number of threads
2386d129bde2Sesaxe 	 * sharing the last level cache, and construct a corresponding
2387d129bde2Sesaxe 	 * cache id. The respective cpuid_info members are initialized
2388d129bde2Sesaxe 	 * to the default case of "no last level cache sharing".
2389d129bde2Sesaxe 	 */
2390d129bde2Sesaxe 	cpi->cpi_ncpu_shr_last_cache = 1;
2391d129bde2Sesaxe 	cpi->cpi_last_lvl_cacheid = cpu->cpu_id;
2392d129bde2Sesaxe 
2393d129bde2Sesaxe 	if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) {
2394d129bde2Sesaxe 
2395d129bde2Sesaxe 		/*
2396d129bde2Sesaxe 		 * Find the # of elements (size) returned by fn 4, and along
2397d129bde2Sesaxe 		 * the way detect last level cache sharing details.
2398d129bde2Sesaxe 		 */
2399d129bde2Sesaxe 		bzero(&regs, sizeof (regs));
2400d129bde2Sesaxe 		cp = &regs;
2401d129bde2Sesaxe 		for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) {
2402d129bde2Sesaxe 			cp->cp_eax = 4;
2403d129bde2Sesaxe 			cp->cp_ecx = i;
2404d129bde2Sesaxe 
2405d129bde2Sesaxe 			(void) __cpuid_insn(cp);
2406d129bde2Sesaxe 
2407d129bde2Sesaxe 			if (CPI_CACHE_TYPE(cp) == 0)
2408d129bde2Sesaxe 				break;
2409d129bde2Sesaxe 			level = CPI_CACHE_LVL(cp);
2410d129bde2Sesaxe 			if (level > max) {
2411d129bde2Sesaxe 				max = level;
2412d129bde2Sesaxe 				cpi->cpi_ncpu_shr_last_cache =
2413d129bde2Sesaxe 				    CPI_NTHR_SHR_CACHE(cp) + 1;
2414d129bde2Sesaxe 			}
2415d129bde2Sesaxe 		}
2416d129bde2Sesaxe 		cpi->cpi_std_4_size = size = i;
2417d129bde2Sesaxe 
2418d129bde2Sesaxe 		/*
2419d129bde2Sesaxe 		 * Allocate the cpi_std_4 array. The first element
2420d129bde2Sesaxe 		 * references the regs for fn 4, %ecx == 0, which
2421d129bde2Sesaxe 		 * cpuid_pass2() stashed in cpi->cpi_std[4].
2422d129bde2Sesaxe 		 */
2423d129bde2Sesaxe 		if (size > 0) {
2424d129bde2Sesaxe 			cpi->cpi_std_4 =
2425d129bde2Sesaxe 			    kmem_alloc(size * sizeof (cp), KM_SLEEP);
2426d129bde2Sesaxe 			cpi->cpi_std_4[0] = &cpi->cpi_std[4];
2427d129bde2Sesaxe 
2428d129bde2Sesaxe 			/*
2429d129bde2Sesaxe 			 * Allocate storage to hold the additional regs
2430d129bde2Sesaxe 			 * for function 4, %ecx == 1 .. cpi_std_4_size.
2431d129bde2Sesaxe 			 *
2432d129bde2Sesaxe 			 * The regs for fn 4, %ecx == 0 has already
2433d129bde2Sesaxe 			 * been allocated as indicated above.
2434d129bde2Sesaxe 			 */
2435d129bde2Sesaxe 			for (i = 1; i < size; i++) {
2436d129bde2Sesaxe 				cp = cpi->cpi_std_4[i] =
2437d129bde2Sesaxe 				    kmem_zalloc(sizeof (regs), KM_SLEEP);
2438d129bde2Sesaxe 				cp->cp_eax = 4;
2439d129bde2Sesaxe 				cp->cp_ecx = i;
2440d129bde2Sesaxe 
2441d129bde2Sesaxe 				(void) __cpuid_insn(cp);
2442d129bde2Sesaxe 			}
2443d129bde2Sesaxe 		}
2444d129bde2Sesaxe 		/*
2445d129bde2Sesaxe 		 * Determine the number of bits needed to represent
2446d129bde2Sesaxe 		 * the number of CPUs sharing the last level cache.
2447d129bde2Sesaxe 		 *
2448d129bde2Sesaxe 		 * Shift off that number of bits from the APIC id to
2449d129bde2Sesaxe 		 * derive the cache id.
2450d129bde2Sesaxe 		 */
2451d129bde2Sesaxe 		shft = 0;
2452d129bde2Sesaxe 		for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1)
2453d129bde2Sesaxe 			shft++;
2454b6917abeSmishra 		cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft;
2455d129bde2Sesaxe 	}
2456d129bde2Sesaxe 
2457d129bde2Sesaxe 	/*
2458d129bde2Sesaxe 	 * Now fixup the brand string
2459d129bde2Sesaxe 	 */
24607c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0) {
24617c478bd9Sstevel@tonic-gate 		fabricate_brandstr(cpi);
2462d129bde2Sesaxe 	} else {
24637c478bd9Sstevel@tonic-gate 
24647c478bd9Sstevel@tonic-gate 		/*
24657c478bd9Sstevel@tonic-gate 		 * If we successfully extracted a brand string from the cpuid
24667c478bd9Sstevel@tonic-gate 		 * instruction, clean it up by removing leading spaces and
24677c478bd9Sstevel@tonic-gate 		 * similar junk.
24687c478bd9Sstevel@tonic-gate 		 */
24697c478bd9Sstevel@tonic-gate 		if (cpi->cpi_brandstr[0]) {
24707c478bd9Sstevel@tonic-gate 			size_t maxlen = sizeof (cpi->cpi_brandstr);
24717c478bd9Sstevel@tonic-gate 			char *src, *dst;
24727c478bd9Sstevel@tonic-gate 
24737c478bd9Sstevel@tonic-gate 			dst = src = (char *)cpi->cpi_brandstr;
24747c478bd9Sstevel@tonic-gate 			src[maxlen - 1] = '\0';
24757c478bd9Sstevel@tonic-gate 			/*
24767c478bd9Sstevel@tonic-gate 			 * strip leading spaces
24777c478bd9Sstevel@tonic-gate 			 */
24787c478bd9Sstevel@tonic-gate 			while (*src == ' ')
24797c478bd9Sstevel@tonic-gate 				src++;
24807c478bd9Sstevel@tonic-gate 			/*
24817c478bd9Sstevel@tonic-gate 			 * Remove any 'Genuine' or "Authentic" prefixes
24827c478bd9Sstevel@tonic-gate 			 */
24837c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Genuine ", 8) == 0)
24847c478bd9Sstevel@tonic-gate 				src += 8;
24857c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Authentic ", 10) == 0)
24867c478bd9Sstevel@tonic-gate 				src += 10;
24877c478bd9Sstevel@tonic-gate 
24887c478bd9Sstevel@tonic-gate 			/*
24897c478bd9Sstevel@tonic-gate 			 * Now do an in-place copy.
24907c478bd9Sstevel@tonic-gate 			 * Map (R) to (r) and (TM) to (tm).
24917c478bd9Sstevel@tonic-gate 			 * The era of teletypes is long gone, and there's
24927c478bd9Sstevel@tonic-gate 			 * -really- no need to shout.
24937c478bd9Sstevel@tonic-gate 			 */
24947c478bd9Sstevel@tonic-gate 			while (*src != '\0') {
24957c478bd9Sstevel@tonic-gate 				if (src[0] == '(') {
24967c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "R)", 2) == 0) {
24977c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(r)", 3);
24987c478bd9Sstevel@tonic-gate 						src += 3;
24997c478bd9Sstevel@tonic-gate 						dst += 3;
25007c478bd9Sstevel@tonic-gate 						continue;
25017c478bd9Sstevel@tonic-gate 					}
25027c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "TM)", 3) == 0) {
25037c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(tm)", 4);
25047c478bd9Sstevel@tonic-gate 						src += 4;
25057c478bd9Sstevel@tonic-gate 						dst += 4;
25067c478bd9Sstevel@tonic-gate 						continue;
25077c478bd9Sstevel@tonic-gate 					}
25087c478bd9Sstevel@tonic-gate 				}
25097c478bd9Sstevel@tonic-gate 				*dst++ = *src++;
25107c478bd9Sstevel@tonic-gate 			}
25117c478bd9Sstevel@tonic-gate 			*dst = '\0';
25127c478bd9Sstevel@tonic-gate 
25137c478bd9Sstevel@tonic-gate 			/*
25147c478bd9Sstevel@tonic-gate 			 * Finally, remove any trailing spaces
25157c478bd9Sstevel@tonic-gate 			 */
25167c478bd9Sstevel@tonic-gate 			while (--dst > cpi->cpi_brandstr)
25177c478bd9Sstevel@tonic-gate 				if (*dst == ' ')
25187c478bd9Sstevel@tonic-gate 					*dst = '\0';
25197c478bd9Sstevel@tonic-gate 				else
25207c478bd9Sstevel@tonic-gate 					break;
25217c478bd9Sstevel@tonic-gate 		} else
25227c478bd9Sstevel@tonic-gate 			fabricate_brandstr(cpi);
2523d129bde2Sesaxe 	}
25247c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 3;
25257c478bd9Sstevel@tonic-gate }
25267c478bd9Sstevel@tonic-gate 
25277c478bd9Sstevel@tonic-gate /*
25287c478bd9Sstevel@tonic-gate  * This routine is called out of bind_hwcap() much later in the life
25297c478bd9Sstevel@tonic-gate  * of the kernel (post_startup()).  The job of this routine is to resolve
25307c478bd9Sstevel@tonic-gate  * the hardware feature support and kernel support for those features into
25317c478bd9Sstevel@tonic-gate  * what we're actually going to tell applications via the aux vector.
25327c478bd9Sstevel@tonic-gate  */
2533*ebb8ac07SRobert Mustacchi void
2534*ebb8ac07SRobert Mustacchi cpuid_pass4(cpu_t *cpu, uint_t *hwcap_out)
25357c478bd9Sstevel@tonic-gate {
25367c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
2537*ebb8ac07SRobert Mustacchi 	uint_t hwcap_flags = 0, hwcap_flags_2 = 0;
25387c478bd9Sstevel@tonic-gate 
25397c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
25407c478bd9Sstevel@tonic-gate 		cpu = CPU;
25417c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
25427c478bd9Sstevel@tonic-gate 
25437c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 3);
25447c478bd9Sstevel@tonic-gate 
25457c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax >= 1) {
25467c478bd9Sstevel@tonic-gate 		uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES];
25477c478bd9Sstevel@tonic-gate 		uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES];
25487c478bd9Sstevel@tonic-gate 
25497c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_EDX(cpi);
25507c478bd9Sstevel@tonic-gate 		*ecx = CPI_FEATURES_ECX(cpi);
25517c478bd9Sstevel@tonic-gate 
25527c478bd9Sstevel@tonic-gate 		/*
25537c478bd9Sstevel@tonic-gate 		 * [these require explicit kernel support]
25547c478bd9Sstevel@tonic-gate 		 */
25557417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_SEP))
25567c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SEP;
25577c478bd9Sstevel@tonic-gate 
25587417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_SSE))
25597c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE);
25607417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_SSE2))
25617c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SSE2;
25627c478bd9Sstevel@tonic-gate 
25637417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_HTT))
25647c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_HTT;
25657c478bd9Sstevel@tonic-gate 
25667417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_SSE3))
25677c478bd9Sstevel@tonic-gate 			*ecx &= ~CPUID_INTC_ECX_SSE3;
25687c478bd9Sstevel@tonic-gate 
25697417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_SSSE3))
2570d0f8ff6eSkk208521 			*ecx &= ~CPUID_INTC_ECX_SSSE3;
25717417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_SSE4_1))
2572d0f8ff6eSkk208521 			*ecx &= ~CPUID_INTC_ECX_SSE4_1;
25737417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_SSE4_2))
2574d0f8ff6eSkk208521 			*ecx &= ~CPUID_INTC_ECX_SSE4_2;
25757417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_AES))
2576a50a8b93SKuriakose Kuruvilla 			*ecx &= ~CPUID_INTC_ECX_AES;
25777417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_PCLMULQDQ))
25787417cfdeSKuriakose Kuruvilla 			*ecx &= ~CPUID_INTC_ECX_PCLMULQDQ;
25797af88ac7SKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_XSAVE))
25807af88ac7SKuriakose Kuruvilla 			*ecx &= ~(CPUID_INTC_ECX_XSAVE |
25817af88ac7SKuriakose Kuruvilla 			    CPUID_INTC_ECX_OSXSAVE);
25827af88ac7SKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_AVX))
25837af88ac7SKuriakose Kuruvilla 			*ecx &= ~CPUID_INTC_ECX_AVX;
2584*ebb8ac07SRobert Mustacchi 		if (!is_x86_feature(x86_featureset, X86FSET_F16C))
2585*ebb8ac07SRobert Mustacchi 			*ecx &= ~CPUID_INTC_ECX_F16C;
2586d0f8ff6eSkk208521 
25877c478bd9Sstevel@tonic-gate 		/*
25887c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond x87 fp context]
25897c478bd9Sstevel@tonic-gate 		 */
25907c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
25917c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX);
25927c478bd9Sstevel@tonic-gate 
25937c478bd9Sstevel@tonic-gate 		/*
25947c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to things that we
25957c478bd9Sstevel@tonic-gate 		 * think userland will care about.
25967c478bd9Sstevel@tonic-gate 		 */
25977c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SEP)
25987c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SEP;
25997c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE)
26007c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FXSR | AV_386_SSE;
26017c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE2)
26027c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE2;
26037c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_SSE3)
26047c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE3;
2605d0f8ff6eSkk208521 		if (*ecx & CPUID_INTC_ECX_SSSE3)
2606d0f8ff6eSkk208521 			hwcap_flags |= AV_386_SSSE3;
2607d0f8ff6eSkk208521 		if (*ecx & CPUID_INTC_ECX_SSE4_1)
2608d0f8ff6eSkk208521 			hwcap_flags |= AV_386_SSE4_1;
2609d0f8ff6eSkk208521 		if (*ecx & CPUID_INTC_ECX_SSE4_2)
2610d0f8ff6eSkk208521 			hwcap_flags |= AV_386_SSE4_2;
26115087e485SKrishnendu Sadhukhan - Sun Microsystems 		if (*ecx & CPUID_INTC_ECX_MOVBE)
26125087e485SKrishnendu Sadhukhan - Sun Microsystems 			hwcap_flags |= AV_386_MOVBE;
2613a50a8b93SKuriakose Kuruvilla 		if (*ecx & CPUID_INTC_ECX_AES)
2614a50a8b93SKuriakose Kuruvilla 			hwcap_flags |= AV_386_AES;
2615a50a8b93SKuriakose Kuruvilla 		if (*ecx & CPUID_INTC_ECX_PCLMULQDQ)
2616a50a8b93SKuriakose Kuruvilla 			hwcap_flags |= AV_386_PCLMULQDQ;
26177af88ac7SKuriakose Kuruvilla 		if ((*ecx & CPUID_INTC_ECX_XSAVE) &&
2618f3390f39SRobert Mustacchi 		    (*ecx & CPUID_INTC_ECX_OSXSAVE)) {
26197af88ac7SKuriakose Kuruvilla 			hwcap_flags |= AV_386_XSAVE;
2620f3390f39SRobert Mustacchi 
2621*ebb8ac07SRobert Mustacchi 			if (*ecx & CPUID_INTC_ECX_AVX) {
2622f3390f39SRobert Mustacchi 				hwcap_flags |= AV_386_AVX;
2623*ebb8ac07SRobert Mustacchi 				if (*ecx & CPUID_INTC_ECX_F16C)
2624*ebb8ac07SRobert Mustacchi 					hwcap_flags_2 |= AV_386_2_F16C;
2625*ebb8ac07SRobert Mustacchi 			}
2626f3390f39SRobert Mustacchi 		}
2627faa20166SBryan Cantrill 		if (*ecx & CPUID_INTC_ECX_VMX)
2628faa20166SBryan Cantrill 			hwcap_flags |= AV_386_VMX;
2629f8801251Skk208521 		if (*ecx & CPUID_INTC_ECX_POPCNT)
2630f8801251Skk208521 			hwcap_flags |= AV_386_POPCNT;
26317c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_FPU)
26327c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FPU;
26337c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_MMX)
26347c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MMX;
26357c478bd9Sstevel@tonic-gate 
26367c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_TSC)
26377c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_TSC;
26387c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CX8)
26397c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX8;
26407c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CMOV)
26417c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CMOV;
26427c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_CX16)
26437c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX16;
2644*ebb8ac07SRobert Mustacchi 
2645*ebb8ac07SRobert Mustacchi 		if (*ecx & CPUID_INTC_ECX_RDRAND)
2646*ebb8ac07SRobert Mustacchi 			hwcap_flags_2 |= AV_386_2_RDRAND;
26477c478bd9Sstevel@tonic-gate 	}
26487c478bd9Sstevel@tonic-gate 
26497c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000001)
26507c478bd9Sstevel@tonic-gate 		goto pass4_done;
26517c478bd9Sstevel@tonic-gate 
26527c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
26538949bcd6Sandrei 		struct cpuid_regs cp;
2654ae115bc7Smrj 		uint32_t *edx, *ecx;
26557c478bd9Sstevel@tonic-gate 
2656ae115bc7Smrj 	case X86_VENDOR_Intel:
2657ae115bc7Smrj 		/*
2658ae115bc7Smrj 		 * Seems like Intel duplicated what we necessary
2659ae115bc7Smrj 		 * here to make the initial crop of 64-bit OS's work.
2660ae115bc7Smrj 		 * Hopefully, those are the only "extended" bits
2661ae115bc7Smrj 		 * they'll add.
2662ae115bc7Smrj 		 */
2663ae115bc7Smrj 		/*FALLTHROUGH*/
2664ae115bc7Smrj 
26657c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
26667c478bd9Sstevel@tonic-gate 		edx = &cpi->cpi_support[AMD_EDX_FEATURES];
2667ae115bc7Smrj 		ecx = &cpi->cpi_support[AMD_ECX_FEATURES];
26687c478bd9Sstevel@tonic-gate 
26697c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_XTD_EDX(cpi);
2670ae115bc7Smrj 		*ecx = CPI_FEATURES_XTD_ECX(cpi);
2671ae115bc7Smrj 
2672ae115bc7Smrj 		/*
2673ae115bc7Smrj 		 * [these features require explicit kernel support]
2674ae115bc7Smrj 		 */
2675ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2676ae115bc7Smrj 		case X86_VENDOR_Intel:
26777417cfdeSKuriakose Kuruvilla 			if (!is_x86_feature(x86_featureset, X86FSET_TSCP))
2678d36ea5d8Ssudheer 				*edx &= ~CPUID_AMD_EDX_TSCP;
2679ae115bc7Smrj 			break;
2680ae115bc7Smrj 
2681ae115bc7Smrj 		case X86_VENDOR_AMD:
26827417cfdeSKuriakose Kuruvilla 			if (!is_x86_feature(x86_featureset, X86FSET_TSCP))
2683ae115bc7Smrj 				*edx &= ~CPUID_AMD_EDX_TSCP;
26847417cfdeSKuriakose Kuruvilla 			if (!is_x86_feature(x86_featureset, X86FSET_SSE4A))
2685f8801251Skk208521 				*ecx &= ~CPUID_AMD_ECX_SSE4A;
2686ae115bc7Smrj 			break;
2687ae115bc7Smrj 
2688ae115bc7Smrj 		default:
2689ae115bc7Smrj 			break;
2690ae115bc7Smrj 		}
26917c478bd9Sstevel@tonic-gate 
26927c478bd9Sstevel@tonic-gate 		/*
26937c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond
26947c478bd9Sstevel@tonic-gate 		 * x87 fp context and exception handlers]
26957c478bd9Sstevel@tonic-gate 		 */
26967c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
26977c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_AMD_EDX_MMXamd |
26987c478bd9Sstevel@tonic-gate 			    CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx);
26997c478bd9Sstevel@tonic-gate 
27007417cfdeSKuriakose Kuruvilla 		if (!is_x86_feature(x86_featureset, X86FSET_NX))
27017c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_AMD_EDX_NX;
2702ae115bc7Smrj #if !defined(__amd64)
27037c478bd9Sstevel@tonic-gate 		*edx &= ~CPUID_AMD_EDX_LM;
27047c478bd9Sstevel@tonic-gate #endif
27057c478bd9Sstevel@tonic-gate 		/*
27067c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to
27077c478bd9Sstevel@tonic-gate 		 * things that we think userland will care about.
27087c478bd9Sstevel@tonic-gate 		 */
2709ae115bc7Smrj #if defined(__amd64)
27107c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_SYSC)
27117c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_SYSC;
2712ae115bc7Smrj #endif
27137c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_MMXamd)
27147c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_MMX;
27157c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNow)
27167c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNow;
27177c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNowx)
27187c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNowx;
2719faa20166SBryan Cantrill 		if (*ecx & CPUID_AMD_ECX_SVM)
2720faa20166SBryan Cantrill 			hwcap_flags |= AV_386_AMD_SVM;
2721ae115bc7Smrj 
2722ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2723ae115bc7Smrj 		case X86_VENDOR_AMD:
2724ae115bc7Smrj 			if (*edx & CPUID_AMD_EDX_TSCP)
2725ae115bc7Smrj 				hwcap_flags |= AV_386_TSCP;
2726ae115bc7Smrj 			if (*ecx & CPUID_AMD_ECX_AHF64)
2727ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2728f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_SSE4A)
2729f8801251Skk208521 				hwcap_flags |= AV_386_AMD_SSE4A;
2730f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_LZCNT)
2731f8801251Skk208521 				hwcap_flags |= AV_386_AMD_LZCNT;
2732ae115bc7Smrj 			break;
2733ae115bc7Smrj 
2734ae115bc7Smrj 		case X86_VENDOR_Intel:
2735d36ea5d8Ssudheer 			if (*edx & CPUID_AMD_EDX_TSCP)
2736d36ea5d8Ssudheer 				hwcap_flags |= AV_386_TSCP;
2737ae115bc7Smrj 			/*
2738ae115bc7Smrj 			 * Aarrgh.
2739ae115bc7Smrj 			 * Intel uses a different bit in the same word.
2740ae115bc7Smrj 			 */
2741ae115bc7Smrj 			if (*ecx & CPUID_INTC_ECX_AHF64)
2742ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2743ae115bc7Smrj 			break;
2744ae115bc7Smrj 
2745ae115bc7Smrj 		default:
2746ae115bc7Smrj 			break;
2747ae115bc7Smrj 		}
27487c478bd9Sstevel@tonic-gate 		break;
27497c478bd9Sstevel@tonic-gate 
27507c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
27518949bcd6Sandrei 		cp.cp_eax = 0x80860001;
27528949bcd6Sandrei 		(void) __cpuid_insn(&cp);
27538949bcd6Sandrei 		cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx;
27547c478bd9Sstevel@tonic-gate 		break;
27557c478bd9Sstevel@tonic-gate 
27567c478bd9Sstevel@tonic-gate 	default:
27577c478bd9Sstevel@tonic-gate 		break;
27587c478bd9Sstevel@tonic-gate 	}
27597c478bd9Sstevel@tonic-gate 
27607c478bd9Sstevel@tonic-gate pass4_done:
27617c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 4;
2762*ebb8ac07SRobert Mustacchi 	if (hwcap_out != NULL) {
2763*ebb8ac07SRobert Mustacchi 		hwcap_out[0] = hwcap_flags;
2764*ebb8ac07SRobert Mustacchi 		hwcap_out[1] = hwcap_flags_2;
2765*ebb8ac07SRobert Mustacchi 	}
27667c478bd9Sstevel@tonic-gate }
27677c478bd9Sstevel@tonic-gate 
27687c478bd9Sstevel@tonic-gate 
27697c478bd9Sstevel@tonic-gate /*
27707c478bd9Sstevel@tonic-gate  * Simulate the cpuid instruction using the data we previously
27717c478bd9Sstevel@tonic-gate  * captured about this CPU.  We try our best to return the truth
27727c478bd9Sstevel@tonic-gate  * about the hardware, independently of kernel support.
27737c478bd9Sstevel@tonic-gate  */
27747c478bd9Sstevel@tonic-gate uint32_t
27758949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp)
27767c478bd9Sstevel@tonic-gate {
27777c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
27788949bcd6Sandrei 	struct cpuid_regs *xcp;
27797c478bd9Sstevel@tonic-gate 
27807c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
27817c478bd9Sstevel@tonic-gate 		cpu = CPU;
27827c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
27837c478bd9Sstevel@tonic-gate 
27847c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
27857c478bd9Sstevel@tonic-gate 
27867c478bd9Sstevel@tonic-gate 	/*
27877c478bd9Sstevel@tonic-gate 	 * CPUID data is cached in two separate places: cpi_std for standard
27887c478bd9Sstevel@tonic-gate 	 * CPUID functions, and cpi_extd for extended CPUID functions.
27897c478bd9Sstevel@tonic-gate 	 */
27908949bcd6Sandrei 	if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD)
27918949bcd6Sandrei 		xcp = &cpi->cpi_std[cp->cp_eax];
27928949bcd6Sandrei 	else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax &&
27938949bcd6Sandrei 	    cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD)
27948949bcd6Sandrei 		xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000];
27957c478bd9Sstevel@tonic-gate 	else
27967c478bd9Sstevel@tonic-gate 		/*
27977c478bd9Sstevel@tonic-gate 		 * The caller is asking for data from an input parameter which
27987c478bd9Sstevel@tonic-gate 		 * the kernel has not cached.  In this case we go fetch from
27997c478bd9Sstevel@tonic-gate 		 * the hardware and return the data directly to the user.
28007c478bd9Sstevel@tonic-gate 		 */
28018949bcd6Sandrei 		return (__cpuid_insn(cp));
28028949bcd6Sandrei 
28038949bcd6Sandrei 	cp->cp_eax = xcp->cp_eax;
28048949bcd6Sandrei 	cp->cp_ebx = xcp->cp_ebx;
28058949bcd6Sandrei 	cp->cp_ecx = xcp->cp_ecx;
28068949bcd6Sandrei 	cp->cp_edx = xcp->cp_edx;
28077c478bd9Sstevel@tonic-gate 	return (cp->cp_eax);
28087c478bd9Sstevel@tonic-gate }
28097c478bd9Sstevel@tonic-gate 
28107c478bd9Sstevel@tonic-gate int
28117c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass)
28127c478bd9Sstevel@tonic-gate {
28137c478bd9Sstevel@tonic-gate 	return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL &&
28147c478bd9Sstevel@tonic-gate 	    cpu->cpu_m.mcpu_cpi->cpi_pass >= pass);
28157c478bd9Sstevel@tonic-gate }
28167c478bd9Sstevel@tonic-gate 
28177c478bd9Sstevel@tonic-gate int
28187c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n)
28197c478bd9Sstevel@tonic-gate {
28207c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
28217c478bd9Sstevel@tonic-gate 
28227c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr));
28237c478bd9Sstevel@tonic-gate }
28247c478bd9Sstevel@tonic-gate 
28257c478bd9Sstevel@tonic-gate int
28268949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu)
28277c478bd9Sstevel@tonic-gate {
28287c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
28297c478bd9Sstevel@tonic-gate 		cpu = CPU;
28307c478bd9Sstevel@tonic-gate 
28317c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
28327c478bd9Sstevel@tonic-gate 
28337c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0);
28347c478bd9Sstevel@tonic-gate }
28357c478bd9Sstevel@tonic-gate 
28367c478bd9Sstevel@tonic-gate /*
28377c478bd9Sstevel@tonic-gate  * AMD and Intel both implement the 64-bit variant of the syscall
28387c478bd9Sstevel@tonic-gate  * instruction (syscallq), so if there's -any- support for syscall,
28397c478bd9Sstevel@tonic-gate  * cpuid currently says "yes, we support this".
28407c478bd9Sstevel@tonic-gate  *
28417c478bd9Sstevel@tonic-gate  * However, Intel decided to -not- implement the 32-bit variant of the
28427c478bd9Sstevel@tonic-gate  * syscall instruction, so we provide a predicate to allow our caller
28437c478bd9Sstevel@tonic-gate  * to test that subtlety here.
2844843e1988Sjohnlev  *
2845843e1988Sjohnlev  * XXPV	Currently, 32-bit syscall instructions don't work via the hypervisor,
2846843e1988Sjohnlev  *	even in the case where the hardware would in fact support it.
28477c478bd9Sstevel@tonic-gate  */
28487c478bd9Sstevel@tonic-gate /*ARGSUSED*/
28497c478bd9Sstevel@tonic-gate int
28507c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu)
28517c478bd9Sstevel@tonic-gate {
28527c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1));
28537c478bd9Sstevel@tonic-gate 
2854843e1988Sjohnlev #if !defined(__xpv)
2855ae115bc7Smrj 	if (cpu == NULL)
2856ae115bc7Smrj 		cpu = CPU;
2857ae115bc7Smrj 
2858ae115bc7Smrj 	/*CSTYLED*/
2859ae115bc7Smrj 	{
2860ae115bc7Smrj 		struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
2861ae115bc7Smrj 
2862ae115bc7Smrj 		if (cpi->cpi_vendor == X86_VENDOR_AMD &&
2863ae115bc7Smrj 		    cpi->cpi_xmaxeax >= 0x80000001 &&
2864ae115bc7Smrj 		    (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC))
2865ae115bc7Smrj 			return (1);
2866ae115bc7Smrj 	}
2867843e1988Sjohnlev #endif
28687c478bd9Sstevel@tonic-gate 	return (0);
28697c478bd9Sstevel@tonic-gate }
28707c478bd9Sstevel@tonic-gate 
28717c478bd9Sstevel@tonic-gate int
28727c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n)
28737c478bd9Sstevel@tonic-gate {
28747c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
28757c478bd9Sstevel@tonic-gate 
28767c478bd9Sstevel@tonic-gate 	static const char fmt[] =
2877ecfa43a5Sdmick 	    "x86 (%s %X family %d model %d step %d clock %d MHz)";
28787c478bd9Sstevel@tonic-gate 	static const char fmt_ht[] =
2879ecfa43a5Sdmick 	    "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)";
28807c478bd9Sstevel@tonic-gate 
28817c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
28827c478bd9Sstevel@tonic-gate 
28838949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
28847c478bd9Sstevel@tonic-gate 		return (snprintf(s, n, fmt_ht, cpi->cpi_chipid,
2885ecfa43a5Sdmick 		    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2886ecfa43a5Sdmick 		    cpi->cpi_family, cpi->cpi_model,
28877c478bd9Sstevel@tonic-gate 		    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
28887c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, fmt,
2889ecfa43a5Sdmick 	    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2890ecfa43a5Sdmick 	    cpi->cpi_family, cpi->cpi_model,
28917c478bd9Sstevel@tonic-gate 	    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
28927c478bd9Sstevel@tonic-gate }
28937c478bd9Sstevel@tonic-gate 
28947c478bd9Sstevel@tonic-gate const char *
28957c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu)
28967c478bd9Sstevel@tonic-gate {
28977c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
28987c478bd9Sstevel@tonic-gate 	return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr);
28997c478bd9Sstevel@tonic-gate }
29007c478bd9Sstevel@tonic-gate 
29017c478bd9Sstevel@tonic-gate uint_t
29027c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu)
29037c478bd9Sstevel@tonic-gate {
29047c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
29057c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_vendor);
29067c478bd9Sstevel@tonic-gate }
29077c478bd9Sstevel@tonic-gate 
29087c478bd9Sstevel@tonic-gate uint_t
29097c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu)
29107c478bd9Sstevel@tonic-gate {
29117c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
29127c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_family);
29137c478bd9Sstevel@tonic-gate }
29147c478bd9Sstevel@tonic-gate 
29157c478bd9Sstevel@tonic-gate uint_t
29167c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu)
29177c478bd9Sstevel@tonic-gate {
29187c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
29197c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_model);
29207c478bd9Sstevel@tonic-gate }
29217c478bd9Sstevel@tonic-gate 
29227c478bd9Sstevel@tonic-gate uint_t
29237c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu)
29247c478bd9Sstevel@tonic-gate {
29257c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
29267c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip);
29277c478bd9Sstevel@tonic-gate }
29287c478bd9Sstevel@tonic-gate 
29297c478bd9Sstevel@tonic-gate uint_t
29308949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu)
29318949bcd6Sandrei {
29328949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
29338949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip);
29348949bcd6Sandrei }
29358949bcd6Sandrei 
29368949bcd6Sandrei uint_t
2937d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu)
2938d129bde2Sesaxe {
2939d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2940d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache);
2941d129bde2Sesaxe }
2942d129bde2Sesaxe 
2943d129bde2Sesaxe id_t
2944d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu)
2945d129bde2Sesaxe {
2946d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2947d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid);
2948d129bde2Sesaxe }
2949d129bde2Sesaxe 
2950d129bde2Sesaxe uint_t
29517c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu)
29527c478bd9Sstevel@tonic-gate {
29537c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
29547c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_step);
29557c478bd9Sstevel@tonic-gate }
29567c478bd9Sstevel@tonic-gate 
29572449e17fSsherrym uint_t
29582449e17fSsherrym cpuid_getsig(struct cpu *cpu)
29592449e17fSsherrym {
29602449e17fSsherrym 	ASSERT(cpuid_checkpass(cpu, 1));
29612449e17fSsherrym 	return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax);
29622449e17fSsherrym }
29632449e17fSsherrym 
29648a40a695Sgavinm uint32_t
29658a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu)
29668a40a695Sgavinm {
29678a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
29688a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprev);
29698a40a695Sgavinm }
29708a40a695Sgavinm 
29718a40a695Sgavinm const char *
29728a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu)
29738a40a695Sgavinm {
29748a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
29758a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr);
29768a40a695Sgavinm }
29778a40a695Sgavinm 
29788a40a695Sgavinm uint32_t
29798a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu)
29808a40a695Sgavinm {
29818a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
29828a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_socket);
29838a40a695Sgavinm }
29848a40a695Sgavinm 
298589e921d5SKuriakose Kuruvilla const char *
298689e921d5SKuriakose Kuruvilla cpuid_getsocketstr(cpu_t *cpu)
298789e921d5SKuriakose Kuruvilla {
298889e921d5SKuriakose Kuruvilla 	static const char *socketstr = NULL;
298989e921d5SKuriakose Kuruvilla 	struct cpuid_info *cpi;
299089e921d5SKuriakose Kuruvilla 
299189e921d5SKuriakose Kuruvilla 	ASSERT(cpuid_checkpass(cpu, 1));
299289e921d5SKuriakose Kuruvilla 	cpi = cpu->cpu_m.mcpu_cpi;
299389e921d5SKuriakose Kuruvilla 
299489e921d5SKuriakose Kuruvilla 	/* Assume that socket types are the same across the system */
299589e921d5SKuriakose Kuruvilla 	if (socketstr == NULL)
299689e921d5SKuriakose Kuruvilla 		socketstr = _cpuid_sktstr(cpi->cpi_vendor, cpi->cpi_family,
299789e921d5SKuriakose Kuruvilla 		    cpi->cpi_model, cpi->cpi_step);
299889e921d5SKuriakose Kuruvilla 
299989e921d5SKuriakose Kuruvilla 
300089e921d5SKuriakose Kuruvilla 	return (socketstr);
300189e921d5SKuriakose Kuruvilla }
300289e921d5SKuriakose Kuruvilla 
3003fb2f18f8Sesaxe int
3004fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu)
30057c478bd9Sstevel@tonic-gate {
30067c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
30077c478bd9Sstevel@tonic-gate 
30088949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
30097c478bd9Sstevel@tonic-gate 		return (cpu->cpu_m.mcpu_cpi->cpi_chipid);
30107c478bd9Sstevel@tonic-gate 	return (cpu->cpu_id);
30117c478bd9Sstevel@tonic-gate }
30127c478bd9Sstevel@tonic-gate 
30138949bcd6Sandrei id_t
3014fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu)
30158949bcd6Sandrei {
30168949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
30178949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_coreid);
30188949bcd6Sandrei }
30198949bcd6Sandrei 
30207c478bd9Sstevel@tonic-gate int
302110569901Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu)
302210569901Sgavinm {
302310569901Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
302410569901Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid);
302510569901Sgavinm }
302610569901Sgavinm 
302710569901Sgavinm int
3028fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu)
30297c478bd9Sstevel@tonic-gate {
30307c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
30317c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_clogid);
30327c478bd9Sstevel@tonic-gate }
30337c478bd9Sstevel@tonic-gate 
3034b885580bSAlexander Kolbasov int
3035b885580bSAlexander Kolbasov cpuid_get_cacheid(cpu_t *cpu)
3036b885580bSAlexander Kolbasov {
3037b885580bSAlexander Kolbasov 	ASSERT(cpuid_checkpass(cpu, 1));
3038b885580bSAlexander Kolbasov 	return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid);
3039b885580bSAlexander Kolbasov }
3040b885580bSAlexander Kolbasov 
30418031591dSSrihari Venkatesan uint_t
30428031591dSSrihari Venkatesan cpuid_get_procnodeid(cpu_t *cpu)
30438031591dSSrihari Venkatesan {
30448031591dSSrihari Venkatesan 	ASSERT(cpuid_checkpass(cpu, 1));
30458031591dSSrihari Venkatesan 	return (cpu->cpu_m.mcpu_cpi->cpi_procnodeid);
30468031591dSSrihari Venkatesan }
30478031591dSSrihari Venkatesan 
30488031591dSSrihari Venkatesan uint_t
30498031591dSSrihari Venkatesan cpuid_get_procnodes_per_pkg(cpu_t *cpu)
30508031591dSSrihari Venkatesan {
30518031591dSSrihari Venkatesan 	ASSERT(cpuid_checkpass(cpu, 1));
30528031591dSSrihari Venkatesan 	return (cpu->cpu_m.mcpu_cpi->cpi_procnodes_per_pkg);
30538031591dSSrihari Venkatesan }
30548031591dSSrihari Venkatesan 
30557660e73fSHans Rosenfeld uint_t
30567660e73fSHans Rosenfeld cpuid_get_compunitid(cpu_t *cpu)
30577660e73fSHans Rosenfeld {
30587660e73fSHans Rosenfeld 	ASSERT(cpuid_checkpass(cpu, 1));
30597660e73fSHans Rosenfeld 	return (cpu->cpu_m.mcpu_cpi->cpi_compunitid);
30607660e73fSHans Rosenfeld }
30617660e73fSHans Rosenfeld 
30627660e73fSHans Rosenfeld uint_t
30637660e73fSHans Rosenfeld cpuid_get_cores_per_compunit(cpu_t *cpu)
30647660e73fSHans Rosenfeld {
30657660e73fSHans Rosenfeld 	ASSERT(cpuid_checkpass(cpu, 1));
30667660e73fSHans Rosenfeld 	return (cpu->cpu_m.mcpu_cpi->cpi_cores_per_compunit);
30677660e73fSHans Rosenfeld }
30687660e73fSHans Rosenfeld 
30692ef50f01SJoe Bonasera /*ARGSUSED*/
30702ef50f01SJoe Bonasera int
30712ef50f01SJoe Bonasera cpuid_have_cr8access(cpu_t *cpu)
30722ef50f01SJoe Bonasera {
30732ef50f01SJoe Bonasera #if defined(__amd64)
30742ef50f01SJoe Bonasera 	return (1);
30752ef50f01SJoe Bonasera #else
30762ef50f01SJoe Bonasera 	struct cpuid_info *cpi;
30772ef50f01SJoe Bonasera 
30782ef50f01SJoe Bonasera 	ASSERT(cpu != NULL);
30792ef50f01SJoe Bonasera 	cpi = cpu->cpu_m.mcpu_cpi;
30802ef50f01SJoe Bonasera 	if (cpi->cpi_vendor == X86_VENDOR_AMD && cpi->cpi_maxeax >= 1 &&
30812ef50f01SJoe Bonasera 	    (CPI_FEATURES_XTD_ECX(cpi) & CPUID_AMD_ECX_CR8D) != 0)
30822ef50f01SJoe Bonasera 		return (1);
30832ef50f01SJoe Bonasera 	return (0);
30842ef50f01SJoe Bonasera #endif
30852ef50f01SJoe Bonasera }
30862ef50f01SJoe Bonasera 
3087fa96bd91SMichael Corcoran uint32_t
3088fa96bd91SMichael Corcoran cpuid_get_apicid(cpu_t *cpu)
3089fa96bd91SMichael Corcoran {
3090fa96bd91SMichael Corcoran 	ASSERT(cpuid_checkpass(cpu, 1));
3091fa96bd91SMichael Corcoran 	if (cpu->cpu_m.mcpu_cpi->cpi_maxeax < 1) {
3092fa96bd91SMichael Corcoran 		return (UINT32_MAX);
3093fa96bd91SMichael Corcoran 	} else {
3094fa96bd91SMichael Corcoran 		return (cpu->cpu_m.mcpu_cpi->cpi_apicid);
3095fa96bd91SMichael Corcoran 	}
3096fa96bd91SMichael Corcoran }
3097fa96bd91SMichael Corcoran 
30987c478bd9Sstevel@tonic-gate void
30997c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits)
31007c478bd9Sstevel@tonic-gate {
31017c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
31027c478bd9Sstevel@tonic-gate 
31037c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
31047c478bd9Sstevel@tonic-gate 		cpu = CPU;
31057c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
31067c478bd9Sstevel@tonic-gate 
31077c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
31087c478bd9Sstevel@tonic-gate 
31097c478bd9Sstevel@tonic-gate 	if (pabits)
31107c478bd9Sstevel@tonic-gate 		*pabits = cpi->cpi_pabits;
31117c478bd9Sstevel@tonic-gate 	if (vabits)
31127c478bd9Sstevel@tonic-gate 		*vabits = cpi->cpi_vabits;
31137c478bd9Sstevel@tonic-gate }
31147c478bd9Sstevel@tonic-gate 
31157c478bd9Sstevel@tonic-gate /*
31167c478bd9Sstevel@tonic-gate  * Returns the number of data TLB entries for a corresponding
31177c478bd9Sstevel@tonic-gate  * pagesize.  If it can't be computed, or isn't known, the
31187c478bd9Sstevel@tonic-gate  * routine returns zero.  If you ask about an architecturally
31197c478bd9Sstevel@tonic-gate  * impossible pagesize, the routine will panic (so that the
31207c478bd9Sstevel@tonic-gate  * hat implementor knows that things are inconsistent.)
31217c478bd9Sstevel@tonic-gate  */
31227c478bd9Sstevel@tonic-gate uint_t
31237c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize)
31247c478bd9Sstevel@tonic-gate {
31257c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
31267c478bd9Sstevel@tonic-gate 	uint_t dtlb_nent = 0;
31277c478bd9Sstevel@tonic-gate 
31287c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
31297c478bd9Sstevel@tonic-gate 		cpu = CPU;
31307c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
31317c478bd9Sstevel@tonic-gate 
31327c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
31337c478bd9Sstevel@tonic-gate 
31347c478bd9Sstevel@tonic-gate 	/*
31357c478bd9Sstevel@tonic-gate 	 * Check the L2 TLB info
31367c478bd9Sstevel@tonic-gate 	 */
31377c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000006) {
31388949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[6];
31397c478bd9Sstevel@tonic-gate 
31407c478bd9Sstevel@tonic-gate 		switch (pagesize) {
31417c478bd9Sstevel@tonic-gate 
31427c478bd9Sstevel@tonic-gate 		case 4 * 1024:
31437c478bd9Sstevel@tonic-gate 			/*
31447c478bd9Sstevel@tonic-gate 			 * All zero in the top 16 bits of the register
31457c478bd9Sstevel@tonic-gate 			 * indicates a unified TLB. Size is in low 16 bits.
31467c478bd9Sstevel@tonic-gate 			 */
31477c478bd9Sstevel@tonic-gate 			if ((cp->cp_ebx & 0xffff0000) == 0)
31487c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_ebx & 0x0000ffff;
31497c478bd9Sstevel@tonic-gate 			else
31507c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_ebx, 27, 16);
31517c478bd9Sstevel@tonic-gate 			break;
31527c478bd9Sstevel@tonic-gate 
31537c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
31547c478bd9Sstevel@tonic-gate 			if ((cp->cp_eax & 0xffff0000) == 0)
31557c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_eax & 0x0000ffff;
31567c478bd9Sstevel@tonic-gate 			else
31577c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_eax, 27, 16);
31587c478bd9Sstevel@tonic-gate 			break;
31597c478bd9Sstevel@tonic-gate 
31607c478bd9Sstevel@tonic-gate 		default:
31617c478bd9Sstevel@tonic-gate 			panic("unknown L2 pagesize");
31627c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
31637c478bd9Sstevel@tonic-gate 		}
31647c478bd9Sstevel@tonic-gate 	}
31657c478bd9Sstevel@tonic-gate 
31667c478bd9Sstevel@tonic-gate 	if (dtlb_nent != 0)
31677c478bd9Sstevel@tonic-gate 		return (dtlb_nent);
31687c478bd9Sstevel@tonic-gate 
31697c478bd9Sstevel@tonic-gate 	/*
31707c478bd9Sstevel@tonic-gate 	 * No L2 TLB support for this size, try L1.
31717c478bd9Sstevel@tonic-gate 	 */
31727c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000005) {
31738949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[5];
31747c478bd9Sstevel@tonic-gate 
31757c478bd9Sstevel@tonic-gate 		switch (pagesize) {
31767c478bd9Sstevel@tonic-gate 		case 4 * 1024:
31777c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_ebx, 23, 16);
31787c478bd9Sstevel@tonic-gate 			break;
31797c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
31807c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_eax, 23, 16);
31817c478bd9Sstevel@tonic-gate 			break;
31827c478bd9Sstevel@tonic-gate 		default:
31837c478bd9Sstevel@tonic-gate 			panic("unknown L1 d-TLB pagesize");
31847c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
31857c478bd9Sstevel@tonic-gate 		}
31867c478bd9Sstevel@tonic-gate 	}
31877c478bd9Sstevel@tonic-gate 
31887c478bd9Sstevel@tonic-gate 	return (dtlb_nent);
31897c478bd9Sstevel@tonic-gate }
31907c478bd9Sstevel@tonic-gate 
31917c478bd9Sstevel@tonic-gate /*
31927c478bd9Sstevel@tonic-gate  * Return 0 if the erratum is not present or not applicable, positive
31937c478bd9Sstevel@tonic-gate  * if it is, and negative if the status of the erratum is unknown.
31947c478bd9Sstevel@tonic-gate  *
31957c478bd9Sstevel@tonic-gate  * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm)
31962201b277Skucharsk  * Processors" #25759, Rev 3.57, August 2005
31977c478bd9Sstevel@tonic-gate  */
31987c478bd9Sstevel@tonic-gate int
31997c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum)
32007c478bd9Sstevel@tonic-gate {
32017c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
32028949bcd6Sandrei 	uint_t eax;
32037c478bd9Sstevel@tonic-gate 
3204ea99987eSsethg 	/*
3205ea99987eSsethg 	 * Bail out if this CPU isn't an AMD CPU, or if it's
3206ea99987eSsethg 	 * a legacy (32-bit) AMD CPU.
3207ea99987eSsethg 	 */
3208ea99987eSsethg 	if (cpi->cpi_vendor != X86_VENDOR_AMD ||
3209875b116eSkchow 	    cpi->cpi_family == 4 || cpi->cpi_family == 5 ||
3210875b116eSkchow 	    cpi->cpi_family == 6)
32118a40a695Sgavinm 
32127c478bd9Sstevel@tonic-gate 		return (0);
32137c478bd9Sstevel@tonic-gate 
32147c478bd9Sstevel@tonic-gate 	eax = cpi->cpi_std[1].cp_eax;
32157c478bd9Sstevel@tonic-gate 
32167c478bd9Sstevel@tonic-gate #define	SH_B0(eax)	(eax == 0xf40 || eax == 0xf50)
32177c478bd9Sstevel@tonic-gate #define	SH_B3(eax) 	(eax == 0xf51)
3218ee88d2b9Skchow #define	B(eax)		(SH_B0(eax) || SH_B3(eax))
32197c478bd9Sstevel@tonic-gate 
32207c478bd9Sstevel@tonic-gate #define	SH_C0(eax)	(eax == 0xf48 || eax == 0xf58)
32217c478bd9Sstevel@tonic-gate 
32227c478bd9Sstevel@tonic-gate #define	SH_CG(eax)	(eax == 0xf4a || eax == 0xf5a || eax == 0xf7a)
32237c478bd9Sstevel@tonic-gate #define	DH_CG(eax)	(eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0)
32247c478bd9Sstevel@tonic-gate #define	CH_CG(eax)	(eax == 0xf82 || eax == 0xfb2)
3225ee88d2b9Skchow #define	CG(eax)		(SH_CG(eax) || DH_CG(eax) || CH_CG(eax))
32267c478bd9Sstevel@tonic-gate 
32277c478bd9Sstevel@tonic-gate #define	SH_D0(eax)	(eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70)
32287c478bd9Sstevel@tonic-gate #define	DH_D0(eax)	(eax == 0x10fc0 || eax == 0x10ff0)
32297c478bd9Sstevel@tonic-gate #define	CH_D0(eax)	(eax == 0x10f80 || eax == 0x10fb0)
3230ee88d2b9Skchow #define	D0(eax)		(SH_D0(eax) || DH_D0(eax) || CH_D0(eax))
32317c478bd9Sstevel@tonic-gate 
32327c478bd9Sstevel@tonic-gate #define	SH_E0(eax)	(eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70)
32337c478bd9Sstevel@tonic-gate #define	JH_E1(eax)	(eax == 0x20f10)	/* JH8_E0 had 0x20f30 */
32347c478bd9Sstevel@tonic-gate #define	DH_E3(eax)	(eax == 0x20fc0 || eax == 0x20ff0)
32357c478bd9Sstevel@tonic-gate #define	SH_E4(eax)	(eax == 0x20f51 || eax == 0x20f71)
32367c478bd9Sstevel@tonic-gate #define	BH_E4(eax)	(eax == 0x20fb1)
32377c478bd9Sstevel@tonic-gate #define	SH_E5(eax)	(eax == 0x20f42)
32387c478bd9Sstevel@tonic-gate #define	DH_E6(eax)	(eax == 0x20ff2 || eax == 0x20fc2)
32397c478bd9Sstevel@tonic-gate #define	JH_E6(eax)	(eax == 0x20f12 || eax == 0x20f32)
3240ee88d2b9Skchow #define	EX(eax)		(SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \
3241ee88d2b9Skchow 			    SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \
3242ee88d2b9Skchow 			    DH_E6(eax) || JH_E6(eax))
32437c478bd9Sstevel@tonic-gate 
3244512cf780Skchow #define	DR_AX(eax)	(eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02)
3245512cf780Skchow #define	DR_B0(eax)	(eax == 0x100f20)
3246512cf780Skchow #define	DR_B1(eax)	(eax == 0x100f21)
3247512cf780Skchow #define	DR_BA(eax)	(eax == 0x100f2a)
3248512cf780Skchow #define	DR_B2(eax)	(eax == 0x100f22)
3249512cf780Skchow #define	DR_B3(eax)	(eax == 0x100f23)
3250512cf780Skchow #define	RB_C0(eax)	(eax == 0x100f40)
3251512cf780Skchow 
32527c478bd9Sstevel@tonic-gate 	switch (erratum) {
32537c478bd9Sstevel@tonic-gate 	case 1:
3254875b116eSkchow 		return (cpi->cpi_family < 0x10);
32557c478bd9Sstevel@tonic-gate 	case 51:	/* what does the asterisk mean? */
32567c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
32577c478bd9Sstevel@tonic-gate 	case 52:
32587c478bd9Sstevel@tonic-gate 		return (B(eax));
32597c478bd9Sstevel@tonic-gate 	case 57:
3260512cf780Skchow 		return (cpi->cpi_family <= 0x11);
32617c478bd9Sstevel@tonic-gate 	case 58:
32627c478bd9Sstevel@tonic-gate 		return (B(eax));
32637c478bd9Sstevel@tonic-gate 	case 60:
3264512cf780Skchow 		return (cpi->cpi_family <= 0x11);
32657c478bd9Sstevel@tonic-gate 	case 61:
32667c478bd9Sstevel@tonic-gate 	case 62:
32677c478bd9Sstevel@tonic-gate 	case 63:
32687c478bd9Sstevel@tonic-gate 	case 64:
32697c478bd9Sstevel@tonic-gate 	case 65:
32707c478bd9Sstevel@tonic-gate 	case 66:
32717c478bd9Sstevel@tonic-gate 	case 68:
32727c478bd9Sstevel@tonic-gate 	case 69:
32737c478bd9Sstevel@tonic-gate 	case 70:
32747c478bd9Sstevel@tonic-gate 	case 71:
32757c478bd9Sstevel@tonic-gate 		return (B(eax));
32767c478bd9Sstevel@tonic-gate 	case 72:
32777c478bd9Sstevel@tonic-gate 		return (SH_B0(eax));
32787c478bd9Sstevel@tonic-gate 	case 74:
32797c478bd9Sstevel@tonic-gate 		return (B(eax));
32807c478bd9Sstevel@tonic-gate 	case 75:
3281875b116eSkchow 		return (cpi->cpi_family < 0x10);
32827c478bd9Sstevel@tonic-gate 	case 76:
32837c478bd9Sstevel@tonic-gate 		return (B(eax));
32847c478bd9Sstevel@tonic-gate 	case 77:
3285512cf780Skchow 		return (cpi->cpi_family <= 0x11);
32867c478bd9Sstevel@tonic-gate 	case 78:
32877c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
32887c478bd9Sstevel@tonic-gate 	case 79:
32897c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
32907c478bd9Sstevel@tonic-gate 	case 80:
32917c478bd9Sstevel@tonic-gate 	case 81:
32927c478bd9Sstevel@tonic-gate 	case 82:
32937c478bd9Sstevel@tonic-gate 		return (B(eax));
32947c478bd9Sstevel@tonic-gate 	case 83:
32957c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
32967c478bd9Sstevel@tonic-gate 	case 85:
3297875b116eSkchow 		return (cpi->cpi_family < 0x10);
32987c478bd9Sstevel@tonic-gate 	case 86:
32997c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
33007c478bd9Sstevel@tonic-gate 	case 88:
33017c478bd9Sstevel@tonic-gate #if !defined(__amd64)
33027c478bd9Sstevel@tonic-gate 		return (0);
33037c478bd9Sstevel@tonic-gate #else
33047c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
33057c478bd9Sstevel@tonic-gate #endif
33067c478bd9Sstevel@tonic-gate 	case 89:
3307875b116eSkchow 		return (cpi->cpi_family < 0x10);
33087c478bd9Sstevel@tonic-gate 	case 90:
33097c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
33107c478bd9Sstevel@tonic-gate 	case 91:
33117c478bd9Sstevel@tonic-gate 	case 92:
33127c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
33137c478bd9Sstevel@tonic-gate 	case 93:
33147c478bd9Sstevel@tonic-gate 		return (SH_C0(eax));
33157c478bd9Sstevel@tonic-gate 	case 94:
33167c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
33177c478bd9Sstevel@tonic-gate 	case 95:
33187c478bd9Sstevel@tonic-gate #if !defined(__amd64)
33197c478bd9Sstevel@tonic-gate 		return (0);
33207c478bd9Sstevel@tonic-gate #else
33217c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
33227c478bd9Sstevel@tonic-gate #endif
33237c478bd9Sstevel@tonic-gate 	case 96:
33247c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
33257c478bd9Sstevel@tonic-gate 	case 97:
33267c478bd9Sstevel@tonic-gate 	case 98:
33277c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
33287c478bd9Sstevel@tonic-gate 	case 99:
33297c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
33307c478bd9Sstevel@tonic-gate 	case 100:
33317c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
33327c478bd9Sstevel@tonic-gate 	case 101:
33337c478bd9Sstevel@tonic-gate 	case 103:
33347c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
33357c478bd9Sstevel@tonic-gate 	case 104:
33367c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
33377c478bd9Sstevel@tonic-gate 	case 105:
33387c478bd9Sstevel@tonic-gate 	case 106:
33397c478bd9Sstevel@tonic-gate 	case 107:
33407c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
33417c478bd9Sstevel@tonic-gate 	case 108:
33427c478bd9Sstevel@tonic-gate 		return (DH_CG(eax));
33437c478bd9Sstevel@tonic-gate 	case 109:
33447c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
33457c478bd9Sstevel@tonic-gate 	case 110:
33467c478bd9Sstevel@tonic-gate 		return (D0(eax) || EX(eax));
33477c478bd9Sstevel@tonic-gate 	case 111:
33487c478bd9Sstevel@tonic-gate 		return (CG(eax));
33497c478bd9Sstevel@tonic-gate 	case 112:
33507c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
33517c478bd9Sstevel@tonic-gate 	case 113:
33527c478bd9Sstevel@tonic-gate 		return (eax == 0x20fc0);
33537c478bd9Sstevel@tonic-gate 	case 114:
33547c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
33557c478bd9Sstevel@tonic-gate 	case 115:
33567c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax));
33577c478bd9Sstevel@tonic-gate 	case 116:
33587c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
33597c478bd9Sstevel@tonic-gate 	case 117:
33607c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
33617c478bd9Sstevel@tonic-gate 	case 118:
33627c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) ||
33637c478bd9Sstevel@tonic-gate 		    JH_E6(eax));
33647c478bd9Sstevel@tonic-gate 	case 121:
33657c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
33667c478bd9Sstevel@tonic-gate 	case 122:
3367512cf780Skchow 		return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11);
33687c478bd9Sstevel@tonic-gate 	case 123:
33697c478bd9Sstevel@tonic-gate 		return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax));
33702201b277Skucharsk 	case 131:
3371875b116eSkchow 		return (cpi->cpi_family < 0x10);
3372ef50d8c0Sesaxe 	case 6336786:
3373ef50d8c0Sesaxe 		/*
3374ef50d8c0Sesaxe 		 * Test for AdvPowerMgmtInfo.TscPStateInvariant
3375875b116eSkchow 		 * if this is a K8 family or newer processor
3376ef50d8c0Sesaxe 		 */
3377ef50d8c0Sesaxe 		if (CPI_FAMILY(cpi) == 0xf) {
33788949bcd6Sandrei 			struct cpuid_regs regs;
33798949bcd6Sandrei 			regs.cp_eax = 0x80000007;
33808949bcd6Sandrei 			(void) __cpuid_insn(&regs);
33818949bcd6Sandrei 			return (!(regs.cp_edx & 0x100));
3382ef50d8c0Sesaxe 		}
3383ef50d8c0Sesaxe 		return (0);
3384ee88d2b9Skchow 	case 6323525:
3385ee88d2b9Skchow 		return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) |
3386ee88d2b9Skchow 		    (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40);
3387ee88d2b9Skchow 
3388512cf780Skchow 	case 6671130:
3389512cf780Skchow 		/*
3390512cf780Skchow 		 * check for processors (pre-Shanghai) that do not provide
3391512cf780Skchow 		 * optimal management of 1gb ptes in its tlb.
3392512cf780Skchow 		 */
3393512cf780Skchow 		return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4);
3394512cf780Skchow 
3395512cf780Skchow 	case 298:
3396512cf780Skchow 		return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) ||
3397512cf780Skchow 		    DR_B2(eax) || RB_C0(eax));
3398512cf780Skchow 
33995e54b56dSHans Rosenfeld 	case 721:
34005e54b56dSHans Rosenfeld #if defined(__amd64)
34015e54b56dSHans Rosenfeld 		return (cpi->cpi_family == 0x10 || cpi->cpi_family == 0x12);
34025e54b56dSHans Rosenfeld #else
34035e54b56dSHans Rosenfeld 		return (0);
34045e54b56dSHans Rosenfeld #endif
34055e54b56dSHans Rosenfeld 
3406512cf780Skchow 	default:
3407512cf780Skchow 		return (-1);
3408512cf780Skchow 
3409512cf780Skchow 	}
3410512cf780Skchow }
3411512cf780Skchow 
3412512cf780Skchow /*
3413512cf780Skchow  * Determine if specified erratum is present via OSVW (OS Visible Workaround).
3414512cf780Skchow  * Return 1 if erratum is present, 0 if not present and -1 if indeterminate.
3415512cf780Skchow  */
3416512cf780Skchow int
3417512cf780Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum)
3418512cf780Skchow {
3419512cf780Skchow 	struct cpuid_info	*cpi;
3420512cf780Skchow 	uint_t			osvwid;
3421512cf780Skchow 	static int		osvwfeature = -1;
3422512cf780Skchow 	uint64_t		osvwlength;
3423512cf780Skchow 
3424512cf780Skchow 
3425512cf780Skchow 	cpi = cpu->cpu_m.mcpu_cpi;
3426512cf780Skchow 
3427512cf780Skchow 	/* confirm OSVW supported */
3428512cf780Skchow 	if (osvwfeature == -1) {
3429512cf780Skchow 		osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW;
3430512cf780Skchow 	} else {
3431512cf780Skchow 		/* assert that osvw feature setting is consistent on all cpus */
3432512cf780Skchow 		ASSERT(osvwfeature ==
3433512cf780Skchow 		    (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW));
3434512cf780Skchow 	}
3435512cf780Skchow 	if (!osvwfeature)
3436512cf780Skchow 		return (-1);
3437512cf780Skchow 
3438512cf780Skchow 	osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK;
3439512cf780Skchow 
3440512cf780Skchow 	switch (erratum) {
3441512cf780Skchow 	case 298:	/* osvwid is 0 */
3442512cf780Skchow 		osvwid = 0;
3443512cf780Skchow 		if (osvwlength <= (uint64_t)osvwid) {
3444512cf780Skchow 			/* osvwid 0 is unknown */
3445512cf780Skchow 			return (-1);
3446512cf780Skchow 		}
3447512cf780Skchow 
3448512cf780Skchow 		/*
3449512cf780Skchow 		 * Check the OSVW STATUS MSR to determine the state
3450512cf780Skchow 		 * of the erratum where:
3451512cf780Skchow 		 *   0 - fixed by HW
3452512cf780Skchow 		 *   1 - BIOS has applied the workaround when BIOS
3453512cf780Skchow 		 *   workaround is available. (Or for other errata,
3454512cf780Skchow 		 *   OS workaround is required.)
3455512cf780Skchow 		 * For a value of 1, caller will confirm that the
3456512cf780Skchow 		 * erratum 298 workaround has indeed been applied by BIOS.
3457512cf780Skchow 		 *
3458512cf780Skchow 		 * A 1 may be set in cpus that have a HW fix
3459512cf780Skchow 		 * in a mixed cpu system. Regarding erratum 298:
3460512cf780Skchow 		 *   In a multiprocessor platform, the workaround above
3461512cf780Skchow 		 *   should be applied to all processors regardless of
3462512cf780Skchow 		 *   silicon revision when an affected processor is
3463512cf780Skchow 		 *   present.
3464512cf780Skchow 		 */
3465512cf780Skchow 
3466512cf780Skchow 		return (rdmsr(MSR_AMD_OSVW_STATUS +
3467512cf780Skchow 		    (osvwid / OSVW_ID_CNT_PER_MSR)) &
3468512cf780Skchow 		    (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR)));
3469512cf780Skchow 
34707c478bd9Sstevel@tonic-gate 	default:
34717c478bd9Sstevel@tonic-gate 		return (-1);
34727c478bd9Sstevel@tonic-gate 	}
34737c478bd9Sstevel@tonic-gate }
34747c478bd9Sstevel@tonic-gate 
34757c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity";
34767c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size";
34777c478bd9Sstevel@tonic-gate static const char size_str[] = "size";
34787c478bd9Sstevel@tonic-gate 
34797c478bd9Sstevel@tonic-gate static void
34807c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type,
34817c478bd9Sstevel@tonic-gate     uint32_t val)
34827c478bd9Sstevel@tonic-gate {
34837c478bd9Sstevel@tonic-gate 	char buf[128];
34847c478bd9Sstevel@tonic-gate 
34857c478bd9Sstevel@tonic-gate 	/*
34867c478bd9Sstevel@tonic-gate 	 * ndi_prop_update_int() is used because it is desirable for
34877c478bd9Sstevel@tonic-gate 	 * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set.
34887c478bd9Sstevel@tonic-gate 	 */
34897c478bd9Sstevel@tonic-gate 	if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf))
34907c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val);
34917c478bd9Sstevel@tonic-gate }
34927c478bd9Sstevel@tonic-gate 
34937c478bd9Sstevel@tonic-gate /*
34947c478bd9Sstevel@tonic-gate  * Intel-style cache/tlb description
34957c478bd9Sstevel@tonic-gate  *
34967c478bd9Sstevel@tonic-gate  * Standard cpuid level 2 gives a randomly ordered
34977c478bd9Sstevel@tonic-gate  * selection of tags that index into a table that describes
34987c478bd9Sstevel@tonic-gate  * cache and tlb properties.
34997c478bd9Sstevel@tonic-gate  */
35007c478bd9Sstevel@tonic-gate 
35017c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache";
35027c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache";
35037c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache";
3504ae115bc7Smrj static const char l3_cache_str[] = "l3-cache";
35057c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K";
35067c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K";
3507824e4fecSvd224797 static const char itlb2M_str[] = "itlb-2M";
35087c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M";
35097c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M";
351025dfb062Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M";
35117c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M";
351225dfb062Sksadhukh static const char itlb24_str[] = "itlb-2M-4M";
35137c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M";
35147c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache";
35157c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache";
35167c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache";
35177c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache";
351825dfb062Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k";
35197c478bd9Sstevel@tonic-gate 
35207c478bd9Sstevel@tonic-gate static const struct cachetab {
35217c478bd9Sstevel@tonic-gate 	uint8_t 	ct_code;
35227c478bd9Sstevel@tonic-gate 	uint8_t		ct_assoc;
35237c478bd9Sstevel@tonic-gate 	uint16_t 	ct_line_size;
35247c478bd9Sstevel@tonic-gate 	size_t		ct_size;
35257c478bd9Sstevel@tonic-gate 	const char	*ct_label;
35267c478bd9Sstevel@tonic-gate } intel_ctab[] = {
3527824e4fecSvd224797 	/*
3528824e4fecSvd224797 	 * maintain descending order!
3529824e4fecSvd224797 	 *
3530824e4fecSvd224797 	 * Codes ignored - Reason
3531824e4fecSvd224797 	 * ----------------------
3532824e4fecSvd224797 	 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache
3533824e4fecSvd224797 	 * f0H/f1H - Currently we do not interpret prefetch size by design
3534824e4fecSvd224797 	 */
353525dfb062Sksadhukh 	{ 0xe4, 16, 64, 8*1024*1024, l3_cache_str},
353625dfb062Sksadhukh 	{ 0xe3, 16, 64, 4*1024*1024, l3_cache_str},
353725dfb062Sksadhukh 	{ 0xe2, 16, 64, 2*1024*1024, l3_cache_str},
353825dfb062Sksadhukh 	{ 0xde, 12, 64, 6*1024*1024, l3_cache_str},
353925dfb062Sksadhukh 	{ 0xdd, 12, 64, 3*1024*1024, l3_cache_str},
354025dfb062Sksadhukh 	{ 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str},
354125dfb062Sksadhukh 	{ 0xd8, 8, 64, 4*1024*1024, l3_cache_str},
354225dfb062Sksadhukh 	{ 0xd7, 8, 64, 2*1024*1024, l3_cache_str},
354325dfb062Sksadhukh 	{ 0xd6, 8, 64, 1*1024*1024, l3_cache_str},
354425dfb062Sksadhukh 	{ 0xd2, 4, 64, 2*1024*1024, l3_cache_str},
354525dfb062Sksadhukh 	{ 0xd1, 4, 64, 1*1024*1024, l3_cache_str},
354625dfb062Sksadhukh 	{ 0xd0, 4, 64, 512*1024, l3_cache_str},
354725dfb062Sksadhukh 	{ 0xca, 4, 0, 512, sh_l2_tlb4k_str},
3548824e4fecSvd224797 	{ 0xc0, 4, 0, 8, dtlb44_str },
3549824e4fecSvd224797 	{ 0xba, 4, 0, 64, dtlb4k_str },
3550ae115bc7Smrj 	{ 0xb4, 4, 0, 256, dtlb4k_str },
35517c478bd9Sstevel@tonic-gate 	{ 0xb3, 4, 0, 128, dtlb4k_str },
355225dfb062Sksadhukh 	{ 0xb2, 4, 0, 64, itlb4k_str },
35537c478bd9Sstevel@tonic-gate 	{ 0xb0, 4, 0, 128, itlb4k_str },
35547c478bd9Sstevel@tonic-gate 	{ 0x87, 8, 64, 1024*1024, l2_cache_str},
35557c478bd9Sstevel@tonic-gate 	{ 0x86, 4, 64, 512*1024, l2_cache_str},
35567c478bd9Sstevel@tonic-gate 	{ 0x85, 8, 32, 2*1024*1024, l2_cache_str},
35577c478bd9Sstevel@tonic-gate 	{ 0x84, 8, 32, 1024*1024, l2_cache_str},
35587c478bd9Sstevel@tonic-gate 	{ 0x83, 8, 32, 512*1024, l2_cache_str},
35597c478bd9Sstevel@tonic-gate 	{ 0x82, 8, 32, 256*1024, l2_cache_str},
3560824e4fecSvd224797 	{ 0x80, 8, 64, 512*1024, l2_cache_str},
35617c478bd9Sstevel@tonic-gate 	{ 0x7f, 2, 64, 512*1024, l2_cache_str},
35627c478bd9Sstevel@tonic-gate 	{ 0x7d, 8, 64, 2*1024*1024, sl2_cache_str},
35637c478bd9Sstevel@tonic-gate 	{ 0x7c, 8, 64, 1024*1024, sl2_cache_str},
35647c478bd9Sstevel@tonic-gate 	{ 0x7b, 8, 64, 512*1024, sl2_cache_str},
35657c478bd9Sstevel@tonic-gate 	{ 0x7a, 8, 64, 256*1024, sl2_cache_str},
35667c478bd9Sstevel@tonic-gate 	{ 0x79, 8, 64, 128*1024, sl2_cache_str},
35677c478bd9Sstevel@tonic-gate 	{ 0x78, 8, 64, 1024*1024, l2_cache_str},
3568ae115bc7Smrj 	{ 0x73, 8, 0, 64*1024, itrace_str},
35697c478bd9Sstevel@tonic-gate 	{ 0x72, 8, 0, 32*1024, itrace_str},
35707c478bd9Sstevel@tonic-gate 	{ 0x71, 8, 0, 16*1024, itrace_str},
35717c478bd9Sstevel@tonic-gate 	{ 0x70, 8, 0, 12*1024, itrace_str},
35727c478bd9Sstevel@tonic-gate 	{ 0x68, 4, 64, 32*1024, sl1_dcache_str},
35737c478bd9Sstevel@tonic-gate 	{ 0x67, 4, 64, 16*1024, sl1_dcache_str},
35747c478bd9Sstevel@tonic-gate 	{ 0x66, 4, 64, 8*1024, sl1_dcache_str},
35757c478bd9Sstevel@tonic-gate 	{ 0x60, 8, 64, 16*1024, sl1_dcache_str},
35767c478bd9Sstevel@tonic-gate 	{ 0x5d, 0, 0, 256, dtlb44_str},
35777c478bd9Sstevel@tonic-gate 	{ 0x5c, 0, 0, 128, dtlb44_str},
35787c478bd9Sstevel@tonic-gate 	{ 0x5b, 0, 0, 64, dtlb44_str},
357925dfb062Sksadhukh 	{ 0x5a, 4, 0, 32, dtlb24_str},
3580824e4fecSvd224797 	{ 0x59, 0, 0, 16, dtlb4k_str},
3581824e4fecSvd224797 	{ 0x57, 4, 0, 16, dtlb4k_str},
3582824e4fecSvd224797 	{ 0x56, 4, 0, 16, dtlb4M_str},
358325dfb062Sksadhukh 	{ 0x55, 0, 0, 7, itlb24_str},
35847c478bd9Sstevel@tonic-gate 	{ 0x52, 0, 0, 256, itlb424_str},
35857c478bd9Sstevel@tonic-gate 	{ 0x51, 0, 0, 128, itlb424_str},
35867c478bd9Sstevel@tonic-gate 	{ 0x50, 0, 0, 64, itlb424_str},
3587824e4fecSvd224797 	{ 0x4f, 0, 0, 32, itlb4k_str},
3588824e4fecSvd224797 	{ 0x4e, 24, 64, 6*1024*1024, l2_cache_str},
3589ae115bc7Smrj 	{ 0x4d, 16, 64, 16*1024*1024, l3_cache_str},
3590ae115bc7Smrj 	{ 0x4c, 12, 64, 12*1024*1024, l3_cache_str},
3591ae115bc7Smrj 	{ 0x4b, 16, 64, 8*1024*1024, l3_cache_str},
3592ae115bc7Smrj 	{ 0x4a, 12, 64, 6*1024*1024, l3_cache_str},
3593ae115bc7Smrj 	{ 0x49, 16, 64, 4*1024*1024, l3_cache_str},
3594824e4fecSvd224797 	{ 0x48, 12, 64, 3*1024*1024, l2_cache_str},
3595ae115bc7Smrj 	{ 0x47, 8, 64, 8*1024*1024, l3_cache_str},
3596ae115bc7Smrj 	{ 0x46, 4, 64, 4*1024*1024, l3_cache_str},
35977c478bd9Sstevel@tonic-gate 	{ 0x45, 4, 32, 2*1024*1024, l2_cache_str},
35987c478bd9Sstevel@tonic-gate 	{ 0x44, 4, 32, 1024*1024, l2_cache_str},
35997c478bd9Sstevel@tonic-gate 	{ 0x43, 4, 32, 512*1024, l2_cache_str},
36007c478bd9Sstevel@tonic-gate 	{ 0x42, 4, 32, 256*1024, l2_cache_str},
36017c478bd9Sstevel@tonic-gate 	{ 0x41, 4, 32, 128*1024, l2_cache_str},
3602ae115bc7Smrj 	{ 0x3e, 4, 64, 512*1024, sl2_cache_str},
3603ae115bc7Smrj 	{ 0x3d, 6, 64, 384*1024, sl2_cache_str},
36047c478bd9Sstevel@tonic-gate 	{ 0x3c, 4, 64, 256*1024, sl2_cache_str},
36057c478bd9Sstevel@tonic-gate 	{ 0x3b, 2, 64, 128*1024, sl2_cache_str},
3606ae115bc7Smrj 	{ 0x3a, 6, 64, 192*1024, sl2_cache_str},
36077c478bd9Sstevel@tonic-gate 	{ 0x39, 4, 64, 128*1024, sl2_cache_str},
36087c478bd9Sstevel@tonic-gate 	{ 0x30, 8, 64, 32*1024, l1_icache_str},
36097c478bd9Sstevel@tonic-gate 	{ 0x2c, 8, 64, 32*1024, l1_dcache_str},
36107c478bd9Sstevel@tonic-gate 	{ 0x29, 8, 64, 4096*1024, sl3_cache_str},
36117c478bd9Sstevel@tonic-gate 	{ 0x25, 8, 64, 2048*1024, sl3_cache_str},
36127c478bd9Sstevel@tonic-gate 	{ 0x23, 8, 64, 1024*1024, sl3_cache_str},
36137c478bd9Sstevel@tonic-gate 	{ 0x22, 4, 64, 512*1024, sl3_cache_str},
3614824e4fecSvd224797 	{ 0x0e, 6, 64, 24*1024, l1_dcache_str},
361525dfb062Sksadhukh 	{ 0x0d, 4, 32, 16*1024, l1_dcache_str},
36167c478bd9Sstevel@tonic-gate 	{ 0x0c, 4, 32, 16*1024, l1_dcache_str},
3617ae115bc7Smrj 	{ 0x0b, 4, 0, 4, itlb4M_str},
36187c478bd9Sstevel@tonic-gate 	{ 0x0a, 2, 32, 8*1024, l1_dcache_str},
36197c478bd9Sstevel@tonic-gate 	{ 0x08, 4, 32, 16*1024, l1_icache_str},
36207c478bd9Sstevel@tonic-gate 	{ 0x06, 4, 32, 8*1024, l1_icache_str},
3621824e4fecSvd224797 	{ 0x05, 4, 0, 32, dtlb4M_str},
36227c478bd9Sstevel@tonic-gate 	{ 0x04, 4, 0, 8, dtlb4M_str},
36237c478bd9Sstevel@tonic-gate 	{ 0x03, 4, 0, 64, dtlb4k_str},
36247c478bd9Sstevel@tonic-gate 	{ 0x02, 4, 0, 2, itlb4M_str},
36257c478bd9Sstevel@tonic-gate 	{ 0x01, 4, 0, 32, itlb4k_str},
36267c478bd9Sstevel@tonic-gate 	{ 0 }
36277c478bd9Sstevel@tonic-gate };
36287c478bd9Sstevel@tonic-gate 
36297c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = {
36307c478bd9Sstevel@tonic-gate 	{ 0x70, 4, 0, 32, "tlb-4K" },
36317c478bd9Sstevel@tonic-gate 	{ 0x80, 4, 16, 16*1024, "l1-cache" },
36327c478bd9Sstevel@tonic-gate 	{ 0 }
36337c478bd9Sstevel@tonic-gate };
36347c478bd9Sstevel@tonic-gate 
36357c478bd9Sstevel@tonic-gate /*
36367c478bd9Sstevel@tonic-gate  * Search a cache table for a matching entry
36377c478bd9Sstevel@tonic-gate  */
36387c478bd9Sstevel@tonic-gate static const struct cachetab *
36397c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code)
36407c478bd9Sstevel@tonic-gate {
36417c478bd9Sstevel@tonic-gate 	if (code != 0) {
36427c478bd9Sstevel@tonic-gate 		for (; ct->ct_code != 0; ct++)
36437c478bd9Sstevel@tonic-gate 			if (ct->ct_code <= code)
36447c478bd9Sstevel@tonic-gate 				break;
36457c478bd9Sstevel@tonic-gate 		if (ct->ct_code == code)
36467c478bd9Sstevel@tonic-gate 			return (ct);
36477c478bd9Sstevel@tonic-gate 	}
36487c478bd9Sstevel@tonic-gate 	return (NULL);
36497c478bd9Sstevel@tonic-gate }
36507c478bd9Sstevel@tonic-gate 
36517c478bd9Sstevel@tonic-gate /*
36527dee861bSksadhukh  * Populate cachetab entry with L2 or L3 cache-information using
36537dee861bSksadhukh  * cpuid function 4. This function is called from intel_walk_cacheinfo()
36547dee861bSksadhukh  * when descriptor 0x49 is encountered. It returns 0 if no such cache
36557dee861bSksadhukh  * information is found.
36567dee861bSksadhukh  */
36577dee861bSksadhukh static int
36587dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi)
36597dee861bSksadhukh {
36607dee861bSksadhukh 	uint32_t level, i;
36617dee861bSksadhukh 	int ret = 0;
36627dee861bSksadhukh 
36637dee861bSksadhukh 	for (i = 0; i < cpi->cpi_std_4_size; i++) {
36647dee861bSksadhukh 		level = CPI_CACHE_LVL(cpi->cpi_std_4[i]);
36657dee861bSksadhukh 
36667dee861bSksadhukh 		if (level == 2 || level == 3) {
36677dee861bSksadhukh 			ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1;
36687dee861bSksadhukh 			ct->ct_line_size =
36697dee861bSksadhukh 			    CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1;
36707dee861bSksadhukh 			ct->ct_size = ct->ct_assoc *
36717dee861bSksadhukh 			    (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) *
36727dee861bSksadhukh 			    ct->ct_line_size *
36737dee861bSksadhukh 			    (cpi->cpi_std_4[i]->cp_ecx + 1);
36747dee861bSksadhukh 
36757dee861bSksadhukh 			if (level == 2) {
36767dee861bSksadhukh 				ct->ct_label = l2_cache_str;
36777dee861bSksadhukh 			} else if (level == 3) {
36787dee861bSksadhukh 				ct->ct_label = l3_cache_str;
36797dee861bSksadhukh 			}
36807dee861bSksadhukh 			ret = 1;
36817dee861bSksadhukh 		}
36827dee861bSksadhukh 	}
36837dee861bSksadhukh 
36847dee861bSksadhukh 	return (ret);
36857dee861bSksadhukh }
36867dee861bSksadhukh 
36877dee861bSksadhukh /*
36887c478bd9Sstevel@tonic-gate  * Walk the cacheinfo descriptor, applying 'func' to every valid element
36897c478bd9Sstevel@tonic-gate  * The walk is terminated if the walker returns non-zero.
36907c478bd9Sstevel@tonic-gate  */
36917c478bd9Sstevel@tonic-gate static void
36927c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi,
36937c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
36947c478bd9Sstevel@tonic-gate {
36957c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
3696824e4fecSvd224797 	struct cachetab des_49_ct, des_b1_ct;
36977c478bd9Sstevel@tonic-gate 	uint8_t *dp;
36987c478bd9Sstevel@tonic-gate 	int i;
36997c478bd9Sstevel@tonic-gate 
37007c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
37017c478bd9Sstevel@tonic-gate 		return;
3702f1d742a9Sksadhukh 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
3703f1d742a9Sksadhukh 		/*
3704f1d742a9Sksadhukh 		 * For overloaded descriptor 0x49 we use cpuid function 4
37057dee861bSksadhukh 		 * if supported by the current processor, to create
3706f1d742a9Sksadhukh 		 * cache information.
3707824e4fecSvd224797 		 * For overloaded descriptor 0xb1 we use X86_PAE flag
3708824e4fecSvd224797 		 * to disambiguate the cache information.
3709f1d742a9Sksadhukh 		 */
37107dee861bSksadhukh 		if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 &&
37117dee861bSksadhukh 		    intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) {
37127dee861bSksadhukh 				ct = &des_49_ct;
3713824e4fecSvd224797 		} else if (*dp == 0xb1) {
3714824e4fecSvd224797 			des_b1_ct.ct_code = 0xb1;
3715824e4fecSvd224797 			des_b1_ct.ct_assoc = 4;
3716824e4fecSvd224797 			des_b1_ct.ct_line_size = 0;
37177417cfdeSKuriakose Kuruvilla 			if (is_x86_feature(x86_featureset, X86FSET_PAE)) {
3718824e4fecSvd224797 				des_b1_ct.ct_size = 8;
3719824e4fecSvd224797 				des_b1_ct.ct_label = itlb2M_str;
3720824e4fecSvd224797 			} else {
3721824e4fecSvd224797 				des_b1_ct.ct_size = 4;
3722824e4fecSvd224797 				des_b1_ct.ct_label = itlb4M_str;
3723824e4fecSvd224797 			}
3724824e4fecSvd224797 			ct = &des_b1_ct;
37257dee861bSksadhukh 		} else {
37267dee861bSksadhukh 			if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) {
3727f1d742a9Sksadhukh 				continue;
3728f1d742a9Sksadhukh 			}
37297dee861bSksadhukh 		}
3730f1d742a9Sksadhukh 
37317dee861bSksadhukh 		if (func(arg, ct) != 0) {
37327c478bd9Sstevel@tonic-gate 			break;
37337c478bd9Sstevel@tonic-gate 		}
37347c478bd9Sstevel@tonic-gate 	}
3735f1d742a9Sksadhukh }
37367c478bd9Sstevel@tonic-gate 
37377c478bd9Sstevel@tonic-gate /*
37387c478bd9Sstevel@tonic-gate  * (Like the Intel one, except for Cyrix CPUs)
37397c478bd9Sstevel@tonic-gate  */
37407c478bd9Sstevel@tonic-gate static void
37417c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi,
37427c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
37437c478bd9Sstevel@tonic-gate {
37447c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
37457c478bd9Sstevel@tonic-gate 	uint8_t *dp;
37467c478bd9Sstevel@tonic-gate 	int i;
37477c478bd9Sstevel@tonic-gate 
37487c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
37497c478bd9Sstevel@tonic-gate 		return;
37507c478bd9Sstevel@tonic-gate 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
37517c478bd9Sstevel@tonic-gate 		/*
37527c478bd9Sstevel@tonic-gate 		 * Search Cyrix-specific descriptor table first ..
37537c478bd9Sstevel@tonic-gate 		 */
37547c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) {
37557c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
37567c478bd9Sstevel@tonic-gate 				break;
37577c478bd9Sstevel@tonic-gate 			continue;
37587c478bd9Sstevel@tonic-gate 		}
37597c478bd9Sstevel@tonic-gate 		/*
37607c478bd9Sstevel@tonic-gate 		 * .. else fall back to the Intel one
37617c478bd9Sstevel@tonic-gate 		 */
37627c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
37637c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
37647c478bd9Sstevel@tonic-gate 				break;
37657c478bd9Sstevel@tonic-gate 			continue;
37667c478bd9Sstevel@tonic-gate 		}
37677c478bd9Sstevel@tonic-gate 	}
37687c478bd9Sstevel@tonic-gate }
37697c478bd9Sstevel@tonic-gate 
37707c478bd9Sstevel@tonic-gate /*
37717c478bd9Sstevel@tonic-gate  * A cacheinfo walker that adds associativity, line-size, and size properties
37727c478bd9Sstevel@tonic-gate  * to the devinfo node it is passed as an argument.
37737c478bd9Sstevel@tonic-gate  */
37747c478bd9Sstevel@tonic-gate static int
37757c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct)
37767c478bd9Sstevel@tonic-gate {
37777c478bd9Sstevel@tonic-gate 	dev_info_t *devi = arg;
37787c478bd9Sstevel@tonic-gate 
37797c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc);
37807c478bd9Sstevel@tonic-gate 	if (ct->ct_line_size != 0)
37817c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, ct->ct_label, line_str,
37827c478bd9Sstevel@tonic-gate 		    ct->ct_line_size);
37837c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size);
37847c478bd9Sstevel@tonic-gate 	return (0);
37857c478bd9Sstevel@tonic-gate }
37867c478bd9Sstevel@tonic-gate 
3787f1d742a9Sksadhukh 
37887c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?";
37897c478bd9Sstevel@tonic-gate 
37907c478bd9Sstevel@tonic-gate /*
37917c478bd9Sstevel@tonic-gate  * AMD style cache/tlb description
37927c478bd9Sstevel@tonic-gate  *
37937c478bd9Sstevel@tonic-gate  * Extended functions 5 and 6 directly describe properties of
37947c478bd9Sstevel@tonic-gate  * tlbs and various cache levels.
37957c478bd9Sstevel@tonic-gate  */
37967c478bd9Sstevel@tonic-gate static void
37977c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc)
37987c478bd9Sstevel@tonic-gate {
37997c478bd9Sstevel@tonic-gate 	switch (assoc) {
38007c478bd9Sstevel@tonic-gate 	case 0:	/* reserved; ignore */
38017c478bd9Sstevel@tonic-gate 		break;
38027c478bd9Sstevel@tonic-gate 	default:
38037c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
38047c478bd9Sstevel@tonic-gate 		break;
38057c478bd9Sstevel@tonic-gate 	case 0xff:
38067c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
38077c478bd9Sstevel@tonic-gate 		break;
38087c478bd9Sstevel@tonic-gate 	}
38097c478bd9Sstevel@tonic-gate }
38107c478bd9Sstevel@tonic-gate 
38117c478bd9Sstevel@tonic-gate static void
38127c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
38137c478bd9Sstevel@tonic-gate {
38147c478bd9Sstevel@tonic-gate 	if (size == 0)
38157c478bd9Sstevel@tonic-gate 		return;
38167c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
38177c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
38187c478bd9Sstevel@tonic-gate }
38197c478bd9Sstevel@tonic-gate 
38207c478bd9Sstevel@tonic-gate static void
38217c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label,
38227c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
38237c478bd9Sstevel@tonic-gate {
38247c478bd9Sstevel@tonic-gate 	if (size == 0 || line_size == 0)
38257c478bd9Sstevel@tonic-gate 		return;
38267c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
38277c478bd9Sstevel@tonic-gate 	/*
38287c478bd9Sstevel@tonic-gate 	 * Most AMD parts have a sectored cache. Multiple cache lines are
38297c478bd9Sstevel@tonic-gate 	 * associated with each tag. A sector consists of all cache lines
38307c478bd9Sstevel@tonic-gate 	 * associated with a tag. For example, the AMD K6-III has a sector
38317c478bd9Sstevel@tonic-gate 	 * size of 2 cache lines per tag.
38327c478bd9Sstevel@tonic-gate 	 */
38337c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
38347c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
38357c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
38367c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
38377c478bd9Sstevel@tonic-gate }
38387c478bd9Sstevel@tonic-gate 
38397c478bd9Sstevel@tonic-gate static void
38407c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc)
38417c478bd9Sstevel@tonic-gate {
38427c478bd9Sstevel@tonic-gate 	switch (assoc) {
38437c478bd9Sstevel@tonic-gate 	case 0:	/* off */
38447c478bd9Sstevel@tonic-gate 		break;
38457c478bd9Sstevel@tonic-gate 	case 1:
38467c478bd9Sstevel@tonic-gate 	case 2:
38477c478bd9Sstevel@tonic-gate 	case 4:
38487c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
38497c478bd9Sstevel@tonic-gate 		break;
38507c478bd9Sstevel@tonic-gate 	case 6:
38517c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 8);
38527c478bd9Sstevel@tonic-gate 		break;
38537c478bd9Sstevel@tonic-gate 	case 8:
38547c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 16);
38557c478bd9Sstevel@tonic-gate 		break;
38567c478bd9Sstevel@tonic-gate 	case 0xf:
38577c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
38587c478bd9Sstevel@tonic-gate 		break;
38597c478bd9Sstevel@tonic-gate 	default: /* reserved; ignore */
38607c478bd9Sstevel@tonic-gate 		break;
38617c478bd9Sstevel@tonic-gate 	}
38627c478bd9Sstevel@tonic-gate }
38637c478bd9Sstevel@tonic-gate 
38647c478bd9Sstevel@tonic-gate static void
38657c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
38667c478bd9Sstevel@tonic-gate {
38677c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0)
38687c478bd9Sstevel@tonic-gate 		return;
38697c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
38707c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
38717c478bd9Sstevel@tonic-gate }
38727c478bd9Sstevel@tonic-gate 
38737c478bd9Sstevel@tonic-gate static void
38747c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label,
38757c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
38767c478bd9Sstevel@tonic-gate {
38777c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0 || line_size == 0)
38787c478bd9Sstevel@tonic-gate 		return;
38797c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
38807c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
38817c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
38827c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
38837c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
38847c478bd9Sstevel@tonic-gate }
38857c478bd9Sstevel@tonic-gate 
38867c478bd9Sstevel@tonic-gate static void
38877c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi)
38887c478bd9Sstevel@tonic-gate {
38898949bcd6Sandrei 	struct cpuid_regs *cp;
38907c478bd9Sstevel@tonic-gate 
38917c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000005)
38927c478bd9Sstevel@tonic-gate 		return;
38937c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[5];
38947c478bd9Sstevel@tonic-gate 
38957c478bd9Sstevel@tonic-gate 	/*
38967c478bd9Sstevel@tonic-gate 	 * 4M/2M L1 TLB configuration
38977c478bd9Sstevel@tonic-gate 	 *
38987c478bd9Sstevel@tonic-gate 	 * We report the size for 2M pages because AMD uses two
38997c478bd9Sstevel@tonic-gate 	 * TLB entries for one 4M page.
39007c478bd9Sstevel@tonic-gate 	 */
39017c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "dtlb-2M",
39027c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16));
39037c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "itlb-2M",
39047c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0));
39057c478bd9Sstevel@tonic-gate 
39067c478bd9Sstevel@tonic-gate 	/*
39077c478bd9Sstevel@tonic-gate 	 * 4K L1 TLB configuration
39087c478bd9Sstevel@tonic-gate 	 */
39097c478bd9Sstevel@tonic-gate 
39107c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
39117c478bd9Sstevel@tonic-gate 		uint_t nentries;
39127c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
39137c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5) {
39147c478bd9Sstevel@tonic-gate 			/*
39157c478bd9Sstevel@tonic-gate 			 * Crusoe processors have 256 TLB entries, but
39167c478bd9Sstevel@tonic-gate 			 * cpuid data format constrains them to only
39177c478bd9Sstevel@tonic-gate 			 * reporting 255 of them.
39187c478bd9Sstevel@tonic-gate 			 */
39197c478bd9Sstevel@tonic-gate 			if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255)
39207c478bd9Sstevel@tonic-gate 				nentries = 256;
39217c478bd9Sstevel@tonic-gate 			/*
39227c478bd9Sstevel@tonic-gate 			 * Crusoe processors also have a unified TLB
39237c478bd9Sstevel@tonic-gate 			 */
39247c478bd9Sstevel@tonic-gate 			add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24),
39257c478bd9Sstevel@tonic-gate 			    nentries);
39267c478bd9Sstevel@tonic-gate 			break;
39277c478bd9Sstevel@tonic-gate 		}
39287c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
39297c478bd9Sstevel@tonic-gate 	default:
39307c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, itlb4k_str,
39317c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16));
39327c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, dtlb4k_str,
39337c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0));
39347c478bd9Sstevel@tonic-gate 		break;
39357c478bd9Sstevel@tonic-gate 	}
39367c478bd9Sstevel@tonic-gate 
39377c478bd9Sstevel@tonic-gate 	/*
39387c478bd9Sstevel@tonic-gate 	 * data L1 cache configuration
39397c478bd9Sstevel@tonic-gate 	 */
39407c478bd9Sstevel@tonic-gate 
39417c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_dcache_str,
39427c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16),
39437c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0));
39447c478bd9Sstevel@tonic-gate 
39457c478bd9Sstevel@tonic-gate 	/*
39467c478bd9Sstevel@tonic-gate 	 * code L1 cache configuration
39477c478bd9Sstevel@tonic-gate 	 */
39487c478bd9Sstevel@tonic-gate 
39497c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_icache_str,
39507c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16),
39517c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0));
39527c478bd9Sstevel@tonic-gate 
39537c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
39547c478bd9Sstevel@tonic-gate 		return;
39557c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
39567c478bd9Sstevel@tonic-gate 
39577c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for large pages */
39587c478bd9Sstevel@tonic-gate 
39597c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_eax, 31, 16) == 0)
39607c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-2M",
39617c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
39627c478bd9Sstevel@tonic-gate 	else {
39637c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-2M",
39647c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
39657c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-2M",
39667c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
39677c478bd9Sstevel@tonic-gate 	}
39687c478bd9Sstevel@tonic-gate 
39697c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for 4K pages */
39707c478bd9Sstevel@tonic-gate 
39717c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_ebx, 31, 16) == 0) {
39727c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-4K",
39737c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
39747c478bd9Sstevel@tonic-gate 	} else {
39757c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-4K",
39767c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
39777c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-4K",
39787c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
39797c478bd9Sstevel@tonic-gate 	}
39807c478bd9Sstevel@tonic-gate 
39817c478bd9Sstevel@tonic-gate 	add_amd_l2_cache(devi, l2_cache_str,
39827c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12),
39837c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0));
39847c478bd9Sstevel@tonic-gate }
39857c478bd9Sstevel@tonic-gate 
39867c478bd9Sstevel@tonic-gate /*
39877c478bd9Sstevel@tonic-gate  * There are two basic ways that the x86 world describes it cache
39887c478bd9Sstevel@tonic-gate  * and tlb architecture - Intel's way and AMD's way.
39897c478bd9Sstevel@tonic-gate  *
39907c478bd9Sstevel@tonic-gate  * Return which flavor of cache architecture we should use
39917c478bd9Sstevel@tonic-gate  */
39927c478bd9Sstevel@tonic-gate static int
39937c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi)
39947c478bd9Sstevel@tonic-gate {
39957c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
39967c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
39977c478bd9Sstevel@tonic-gate 		if (cpi->cpi_maxeax >= 2)
39987c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
39997c478bd9Sstevel@tonic-gate 		break;
40007c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
40017c478bd9Sstevel@tonic-gate 		/*
40027c478bd9Sstevel@tonic-gate 		 * The K5 model 1 was the first part from AMD that reported
40037c478bd9Sstevel@tonic-gate 		 * cache sizes via extended cpuid functions.
40047c478bd9Sstevel@tonic-gate 		 */
40057c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
40067c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
40077c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
40087c478bd9Sstevel@tonic-gate 		break;
40097c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
40107c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5)
40117c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
40127c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
40137c478bd9Sstevel@tonic-gate 	default:
40147c478bd9Sstevel@tonic-gate 		/*
40157c478bd9Sstevel@tonic-gate 		 * If they have extended CPU data for 0x80000005
40167c478bd9Sstevel@tonic-gate 		 * then we assume they have AMD-format cache
40177c478bd9Sstevel@tonic-gate 		 * information.
40187c478bd9Sstevel@tonic-gate 		 *
40197c478bd9Sstevel@tonic-gate 		 * If not, and the vendor happens to be Cyrix,
40207c478bd9Sstevel@tonic-gate 		 * then try our-Cyrix specific handler.
40217c478bd9Sstevel@tonic-gate 		 *
40227c478bd9Sstevel@tonic-gate 		 * If we're not Cyrix, then assume we're using Intel's
40237c478bd9Sstevel@tonic-gate 		 * table-driven format instead.
40247c478bd9Sstevel@tonic-gate 		 */
40257c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax >= 0x80000005)
40267c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
40277c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_vendor == X86_VENDOR_Cyrix)
40287c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Cyrix);
40297c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_maxeax >= 2)
40307c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
40317c478bd9Sstevel@tonic-gate 		break;
40327c478bd9Sstevel@tonic-gate 	}
40337c478bd9Sstevel@tonic-gate 	return (-1);
40347c478bd9Sstevel@tonic-gate }
40357c478bd9Sstevel@tonic-gate 
40367c478bd9Sstevel@tonic-gate void
4037fa96bd91SMichael Corcoran cpuid_set_cpu_properties(void *dip, processorid_t cpu_id,
4038fa96bd91SMichael Corcoran     struct cpuid_info *cpi)
40397c478bd9Sstevel@tonic-gate {
40407c478bd9Sstevel@tonic-gate 	dev_info_t *cpu_devi;
40417c478bd9Sstevel@tonic-gate 	int create;
40427c478bd9Sstevel@tonic-gate 
4043fa96bd91SMichael Corcoran 	cpu_devi = (dev_info_t *)dip;
40447c478bd9Sstevel@tonic-gate 
40457c478bd9Sstevel@tonic-gate 	/* device_type */
40467c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
40477c478bd9Sstevel@tonic-gate 	    "device_type", "cpu");
40487c478bd9Sstevel@tonic-gate 
40497c478bd9Sstevel@tonic-gate 	/* reg */
40507c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
40517c478bd9Sstevel@tonic-gate 	    "reg", cpu_id);
40527c478bd9Sstevel@tonic-gate 
40537c478bd9Sstevel@tonic-gate 	/* cpu-mhz, and clock-frequency */
40547c478bd9Sstevel@tonic-gate 	if (cpu_freq > 0) {
40557c478bd9Sstevel@tonic-gate 		long long mul;
40567c478bd9Sstevel@tonic-gate 
40577c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
40587c478bd9Sstevel@tonic-gate 		    "cpu-mhz", cpu_freq);
40597c478bd9Sstevel@tonic-gate 		if ((mul = cpu_freq * 1000000LL) <= INT_MAX)
40607c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
40617c478bd9Sstevel@tonic-gate 			    "clock-frequency", (int)mul);
40627c478bd9Sstevel@tonic-gate 	}
40637c478bd9Sstevel@tonic-gate 
40647417cfdeSKuriakose Kuruvilla 	if (!is_x86_feature(x86_featureset, X86FSET_CPUID)) {
40657c478bd9Sstevel@tonic-gate 		return;
40667c478bd9Sstevel@tonic-gate 	}
40677c478bd9Sstevel@tonic-gate 
40687c478bd9Sstevel@tonic-gate 	/* vendor-id */
40697c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
40707c478bd9Sstevel@tonic-gate 	    "vendor-id", cpi->cpi_vendorstr);
40717c478bd9Sstevel@tonic-gate 
40727c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax == 0) {
40737c478bd9Sstevel@tonic-gate 		return;
40747c478bd9Sstevel@tonic-gate 	}
40757c478bd9Sstevel@tonic-gate 
40767c478bd9Sstevel@tonic-gate 	/*
40777c478bd9Sstevel@tonic-gate 	 * family, model, and step
40787c478bd9Sstevel@tonic-gate 	 */
40797c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
40807c478bd9Sstevel@tonic-gate 	    "family", CPI_FAMILY(cpi));
40817c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
40827c478bd9Sstevel@tonic-gate 	    "cpu-model", CPI_MODEL(cpi));
40837c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
40847c478bd9Sstevel@tonic-gate 	    "stepping-id", CPI_STEP(cpi));
40857c478bd9Sstevel@tonic-gate 
40867c478bd9Sstevel@tonic-gate 	/* type */
40877c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
40887c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
40897c478bd9Sstevel@tonic-gate 		create = 1;
40907c478bd9Sstevel@tonic-gate 		break;
40917c478bd9Sstevel@tonic-gate 	default:
40927c478bd9Sstevel@tonic-gate 		create = 0;
40937c478bd9Sstevel@tonic-gate 		break;
40947c478bd9Sstevel@tonic-gate 	}
40957c478bd9Sstevel@tonic-gate 	if (create)
40967c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
40977c478bd9Sstevel@tonic-gate 		    "type", CPI_TYPE(cpi));
40987c478bd9Sstevel@tonic-gate 
40997c478bd9Sstevel@tonic-gate 	/* ext-family */
41007c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
41017c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
41027c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
41037c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
41047c478bd9Sstevel@tonic-gate 		break;
41057c478bd9Sstevel@tonic-gate 	default:
41067c478bd9Sstevel@tonic-gate 		create = 0;
41077c478bd9Sstevel@tonic-gate 		break;
41087c478bd9Sstevel@tonic-gate 	}
41097c478bd9Sstevel@tonic-gate 	if (create)
41107c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
41117c478bd9Sstevel@tonic-gate 		    "ext-family", CPI_FAMILY_XTD(cpi));
41127c478bd9Sstevel@tonic-gate 
41137c478bd9Sstevel@tonic-gate 	/* ext-model */
41147c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
41157c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
411663d3f7dfSkk208521 		create = IS_EXTENDED_MODEL_INTEL(cpi);
411768c91426Sdmick 		break;
41187c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
4119ee88d2b9Skchow 		create = CPI_FAMILY(cpi) == 0xf;
41207c478bd9Sstevel@tonic-gate 		break;
41217c478bd9Sstevel@tonic-gate 	default:
41227c478bd9Sstevel@tonic-gate 		create = 0;
41237c478bd9Sstevel@tonic-gate 		break;
41247c478bd9Sstevel@tonic-gate 	}
41257c478bd9Sstevel@tonic-gate 	if (create)
41267c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
41277c478bd9Sstevel@tonic-gate 		    "ext-model", CPI_MODEL_XTD(cpi));
41287c478bd9Sstevel@tonic-gate 
41297c478bd9Sstevel@tonic-gate 	/* generation */
41307c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
41317c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
41327c478bd9Sstevel@tonic-gate 		/*
41337c478bd9Sstevel@tonic-gate 		 * AMD K5 model 1 was the first part to support this
41347c478bd9Sstevel@tonic-gate 		 */
41357c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
41367c478bd9Sstevel@tonic-gate 		break;
41377c478bd9Sstevel@tonic-gate 	default:
41387c478bd9Sstevel@tonic-gate 		create = 0;
41397c478bd9Sstevel@tonic-gate 		break;
41407c478bd9Sstevel@tonic-gate 	}
41417c478bd9Sstevel@tonic-gate 	if (create)
41427c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
41437c478bd9Sstevel@tonic-gate 		    "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8));
41447c478bd9Sstevel@tonic-gate 
41457c478bd9Sstevel@tonic-gate 	/* brand-id */
41467c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
41477c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
41487c478bd9Sstevel@tonic-gate 		/*
41497c478bd9Sstevel@tonic-gate 		 * brand id first appeared on Pentium III Xeon model 8,
41507c478bd9Sstevel@tonic-gate 		 * and Celeron model 8 processors and Opteron
41517c478bd9Sstevel@tonic-gate 		 */
41527c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family > 6 ||
41537c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 6 && cpi->cpi_model >= 8);
41547c478bd9Sstevel@tonic-gate 		break;
41557c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
41567c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
41577c478bd9Sstevel@tonic-gate 		break;
41587c478bd9Sstevel@tonic-gate 	default:
41597c478bd9Sstevel@tonic-gate 		create = 0;
41607c478bd9Sstevel@tonic-gate 		break;
41617c478bd9Sstevel@tonic-gate 	}
41627c478bd9Sstevel@tonic-gate 	if (create && cpi->cpi_brandid != 0) {
41637c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
41647c478bd9Sstevel@tonic-gate 		    "brand-id", cpi->cpi_brandid);
41657c478bd9Sstevel@tonic-gate 	}
41667c478bd9Sstevel@tonic-gate 
41677c478bd9Sstevel@tonic-gate 	/* chunks, and apic-id */
41687c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
41697c478bd9Sstevel@tonic-gate 		/*
41707c478bd9Sstevel@tonic-gate 		 * first available on Pentium IV and Opteron (K8)
41717c478bd9Sstevel@tonic-gate 		 */
41725ff02082Sdmick 	case X86_VENDOR_Intel:
41735ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
41745ff02082Sdmick 		break;
41755ff02082Sdmick 	case X86_VENDOR_AMD:
41767c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
41777c478bd9Sstevel@tonic-gate 		break;
41787c478bd9Sstevel@tonic-gate 	default:
41797c478bd9Sstevel@tonic-gate 		create = 0;
41807c478bd9Sstevel@tonic-gate 		break;
41817c478bd9Sstevel@tonic-gate 	}
41827c478bd9Sstevel@tonic-gate 	if (create) {
41837c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
41847c478bd9Sstevel@tonic-gate 		    "chunks", CPI_CHUNKS(cpi));
41857c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
4186b6917abeSmishra 		    "apic-id", cpi->cpi_apicid);
41877aec1d6eScindi 		if (cpi->cpi_chipid >= 0) {
41887c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
41897c478bd9Sstevel@tonic-gate 			    "chip#", cpi->cpi_chipid);
41907aec1d6eScindi 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
41917aec1d6eScindi 			    "clog#", cpi->cpi_clogid);
41927aec1d6eScindi 		}
41937c478bd9Sstevel@tonic-gate 	}
41947c478bd9Sstevel@tonic-gate 
41957c478bd9Sstevel@tonic-gate 	/* cpuid-features */
41967c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
41977c478bd9Sstevel@tonic-gate 	    "cpuid-features", CPI_FEATURES_EDX(cpi));
41987c478bd9Sstevel@tonic-gate 
41997c478bd9Sstevel@tonic-gate 
42007c478bd9Sstevel@tonic-gate 	/* cpuid-features-ecx */
42017c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
42027c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
42035ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
42047c478bd9Sstevel@tonic-gate 		break;
420563408480SHans Rosenfeld 	case X86_VENDOR_AMD:
420663408480SHans Rosenfeld 		create = cpi->cpi_family >= 0xf;
420763408480SHans Rosenfeld 		break;
42087c478bd9Sstevel@tonic-gate 	default:
42097c478bd9Sstevel@tonic-gate 		create = 0;
42107c478bd9Sstevel@tonic-gate 		break;
42117c478bd9Sstevel@tonic-gate 	}
42127c478bd9Sstevel@tonic-gate 	if (create)
42137c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
42147c478bd9Sstevel@tonic-gate 		    "cpuid-features-ecx", CPI_FEATURES_ECX(cpi));
42157c478bd9Sstevel@tonic-gate 
42167c478bd9Sstevel@tonic-gate 	/* ext-cpuid-features */
42177c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
42185ff02082Sdmick 	case X86_VENDOR_Intel:
42197c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
42207c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
42217c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
42227c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
42237c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
42247c478bd9Sstevel@tonic-gate 		break;
42257c478bd9Sstevel@tonic-gate 	default:
42267c478bd9Sstevel@tonic-gate 		create = 0;
42277c478bd9Sstevel@tonic-gate 		break;
42287c478bd9Sstevel@tonic-gate 	}
42295ff02082Sdmick 	if (create) {
42307c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
42317c478bd9Sstevel@tonic-gate 		    "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi));
42325ff02082Sdmick 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
42335ff02082Sdmick 		    "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi));
42345ff02082Sdmick 	}
42357c478bd9Sstevel@tonic-gate 
42367c478bd9Sstevel@tonic-gate 	/*
42377c478bd9Sstevel@tonic-gate 	 * Brand String first appeared in Intel Pentium IV, AMD K5
42387c478bd9Sstevel@tonic-gate 	 * model 1, and Cyrix GXm.  On earlier models we try and
42397c478bd9Sstevel@tonic-gate 	 * simulate something similar .. so this string should always
42407c478bd9Sstevel@tonic-gate 	 * same -something- about the processor, however lame.
42417c478bd9Sstevel@tonic-gate 	 */
42427c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
42437c478bd9Sstevel@tonic-gate 	    "brand-string", cpi->cpi_brandstr);
42447c478bd9Sstevel@tonic-gate 
42457c478bd9Sstevel@tonic-gate 	/*
42467c478bd9Sstevel@tonic-gate 	 * Finally, cache and tlb information
42477c478bd9Sstevel@tonic-gate 	 */
42487c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
42497c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
42507c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
42517c478bd9Sstevel@tonic-gate 		break;
42527c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
42537c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
42547c478bd9Sstevel@tonic-gate 		break;
42557c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
42567c478bd9Sstevel@tonic-gate 		amd_cache_info(cpi, cpu_devi);
42577c478bd9Sstevel@tonic-gate 		break;
42587c478bd9Sstevel@tonic-gate 	default:
42597c478bd9Sstevel@tonic-gate 		break;
42607c478bd9Sstevel@tonic-gate 	}
42617c478bd9Sstevel@tonic-gate }
42627c478bd9Sstevel@tonic-gate 
42637c478bd9Sstevel@tonic-gate struct l2info {
42647c478bd9Sstevel@tonic-gate 	int *l2i_csz;
42657c478bd9Sstevel@tonic-gate 	int *l2i_lsz;
42667c478bd9Sstevel@tonic-gate 	int *l2i_assoc;
42677c478bd9Sstevel@tonic-gate 	int l2i_ret;
42687c478bd9Sstevel@tonic-gate };
42697c478bd9Sstevel@tonic-gate 
42707c478bd9Sstevel@tonic-gate /*
42717c478bd9Sstevel@tonic-gate  * A cacheinfo walker that fetches the size, line-size and associativity
42727c478bd9Sstevel@tonic-gate  * of the L2 cache
42737c478bd9Sstevel@tonic-gate  */
42747c478bd9Sstevel@tonic-gate static int
42757c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct)
42767c478bd9Sstevel@tonic-gate {
42777c478bd9Sstevel@tonic-gate 	struct l2info *l2i = arg;
42787c478bd9Sstevel@tonic-gate 	int *ip;
42797c478bd9Sstevel@tonic-gate 
42807c478bd9Sstevel@tonic-gate 	if (ct->ct_label != l2_cache_str &&
42817c478bd9Sstevel@tonic-gate 	    ct->ct_label != sl2_cache_str)
42827c478bd9Sstevel@tonic-gate 		return (0);	/* not an L2 -- keep walking */
42837c478bd9Sstevel@tonic-gate 
42847c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_csz) != NULL)
42857c478bd9Sstevel@tonic-gate 		*ip = ct->ct_size;
42867c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_lsz) != NULL)
42877c478bd9Sstevel@tonic-gate 		*ip = ct->ct_line_size;
42887c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_assoc) != NULL)
42897c478bd9Sstevel@tonic-gate 		*ip = ct->ct_assoc;
42907c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = ct->ct_size;
42917c478bd9Sstevel@tonic-gate 	return (1);		/* was an L2 -- terminate walk */
42927c478bd9Sstevel@tonic-gate }
42937c478bd9Sstevel@tonic-gate 
4294606303c9Skchow /*
4295606303c9Skchow  * AMD L2/L3 Cache and TLB Associativity Field Definition:
4296606303c9Skchow  *
4297606303c9Skchow  *	Unlike the associativity for the L1 cache and tlb where the 8 bit
4298606303c9Skchow  *	value is the associativity, the associativity for the L2 cache and
4299606303c9Skchow  *	tlb is encoded in the following table. The 4 bit L2 value serves as
4300606303c9Skchow  *	an index into the amd_afd[] array to determine the associativity.
4301606303c9Skchow  *	-1 is undefined. 0 is fully associative.
4302606303c9Skchow  */
4303606303c9Skchow 
4304606303c9Skchow static int amd_afd[] =
4305606303c9Skchow 	{-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0};
4306606303c9Skchow 
43077c478bd9Sstevel@tonic-gate static void
43087c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i)
43097c478bd9Sstevel@tonic-gate {
43108949bcd6Sandrei 	struct cpuid_regs *cp;
43117c478bd9Sstevel@tonic-gate 	uint_t size, assoc;
4312606303c9Skchow 	int i;
43137c478bd9Sstevel@tonic-gate 	int *ip;
43147c478bd9Sstevel@tonic-gate 
43157c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
43167c478bd9Sstevel@tonic-gate 		return;
43177c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
43187c478bd9Sstevel@tonic-gate 
4319606303c9Skchow 	if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 &&
43207c478bd9Sstevel@tonic-gate 	    (size = BITX(cp->cp_ecx, 31, 16)) != 0) {
43217c478bd9Sstevel@tonic-gate 		uint_t cachesz = size * 1024;
4322606303c9Skchow 		assoc = amd_afd[i];
43237c478bd9Sstevel@tonic-gate 
4324606303c9Skchow 		ASSERT(assoc != -1);
43257c478bd9Sstevel@tonic-gate 
43267c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_csz) != NULL)
43277c478bd9Sstevel@tonic-gate 			*ip = cachesz;
43287c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_lsz) != NULL)
43297c478bd9Sstevel@tonic-gate 			*ip = BITX(cp->cp_ecx, 7, 0);
43307c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_assoc) != NULL)
43317c478bd9Sstevel@tonic-gate 			*ip = assoc;
43327c478bd9Sstevel@tonic-gate 		l2i->l2i_ret = cachesz;
43337c478bd9Sstevel@tonic-gate 	}
43347c478bd9Sstevel@tonic-gate }
43357c478bd9Sstevel@tonic-gate 
43367c478bd9Sstevel@tonic-gate int
43377c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc)
43387c478bd9Sstevel@tonic-gate {
43397c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
43407c478bd9Sstevel@tonic-gate 	struct l2info __l2info, *l2i = &__l2info;
43417c478bd9Sstevel@tonic-gate 
43427c478bd9Sstevel@tonic-gate 	l2i->l2i_csz = csz;
43437c478bd9Sstevel@tonic-gate 	l2i->l2i_lsz = lsz;
43447c478bd9Sstevel@tonic-gate 	l2i->l2i_assoc = assoc;
43457c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = -1;
43467c478bd9Sstevel@tonic-gate 
43477c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
43487c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
43497c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
43507c478bd9Sstevel@tonic-gate 		break;
43517c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
43527c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
43537c478bd9Sstevel@tonic-gate 		break;
43547c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
43557c478bd9Sstevel@tonic-gate 		amd_l2cacheinfo(cpi, l2i);
43567c478bd9Sstevel@tonic-gate 		break;
43577c478bd9Sstevel@tonic-gate 	default:
43587c478bd9Sstevel@tonic-gate 		break;
43597c478bd9Sstevel@tonic-gate 	}
43607c478bd9Sstevel@tonic-gate 	return (l2i->l2i_ret);
43617c478bd9Sstevel@tonic-gate }
4362f98fbcecSbholler 
4363843e1988Sjohnlev #if !defined(__xpv)
4364843e1988Sjohnlev 
43655b8a6efeSbholler uint32_t *
43665b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu)
43675b8a6efeSbholler {
43685b8a6efeSbholler 	uint32_t	*ret;
43695b8a6efeSbholler 	size_t		mwait_size;
43705b8a6efeSbholler 
4371a3114836SGerry Liu 	ASSERT(cpuid_checkpass(CPU, 2));
43725b8a6efeSbholler 
4373a3114836SGerry Liu 	mwait_size = CPU->cpu_m.mcpu_cpi->cpi_mwait.mon_max;
43745b8a6efeSbholler 	if (mwait_size == 0)
43755b8a6efeSbholler 		return (NULL);
43765b8a6efeSbholler 
43775b8a6efeSbholler 	/*
43785b8a6efeSbholler 	 * kmem_alloc() returns cache line size aligned data for mwait_size
43795b8a6efeSbholler 	 * allocations.  mwait_size is currently cache line sized.  Neither
43805b8a6efeSbholler 	 * of these implementation details are guarantied to be true in the
43815b8a6efeSbholler 	 * future.
43825b8a6efeSbholler 	 *
43835b8a6efeSbholler 	 * First try allocating mwait_size as kmem_alloc() currently returns
43845b8a6efeSbholler 	 * correctly aligned memory.  If kmem_alloc() does not return
43855b8a6efeSbholler 	 * mwait_size aligned memory, then use mwait_size ROUNDUP.
43865b8a6efeSbholler 	 *
43875b8a6efeSbholler 	 * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we
43885b8a6efeSbholler 	 * decide to free this memory.
43895b8a6efeSbholler 	 */
43905b8a6efeSbholler 	ret = kmem_zalloc(mwait_size, KM_SLEEP);
43915b8a6efeSbholler 	if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) {
43925b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
43935b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size;
43945b8a6efeSbholler 		*ret = MWAIT_RUNNING;
43955b8a6efeSbholler 		return (ret);
43965b8a6efeSbholler 	} else {
43975b8a6efeSbholler 		kmem_free(ret, mwait_size);
43985b8a6efeSbholler 		ret = kmem_zalloc(mwait_size * 2, KM_SLEEP);
43995b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
44005b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2;
44015b8a6efeSbholler 		ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size);
44025b8a6efeSbholler 		*ret = MWAIT_RUNNING;
44035b8a6efeSbholler 		return (ret);
44045b8a6efeSbholler 	}
44055b8a6efeSbholler }
44065b8a6efeSbholler 
44075b8a6efeSbholler void
44085b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu)
4409f98fbcecSbholler {
4410a3114836SGerry Liu 	if (cpu->cpu_m.mcpu_cpi == NULL) {
4411a3114836SGerry Liu 		return;
4412a3114836SGerry Liu 	}
44135b8a6efeSbholler 
44145b8a6efeSbholler 	if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL &&
44155b8a6efeSbholler 	    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) {
44165b8a6efeSbholler 		kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual,
44175b8a6efeSbholler 		    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual);
44185b8a6efeSbholler 	}
44195b8a6efeSbholler 
44205b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL;
44215b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0;
4422f98fbcecSbholler }
4423843e1988Sjohnlev 
4424247dbb3dSsudheer void
4425247dbb3dSsudheer patch_tsc_read(int flag)
4426247dbb3dSsudheer {
4427247dbb3dSsudheer 	size_t cnt;
4428e4b86885SCheng Sean Ye 
4429247dbb3dSsudheer 	switch (flag) {
4430247dbb3dSsudheer 	case X86_NO_TSC:
4431247dbb3dSsudheer 		cnt = &_no_rdtsc_end - &_no_rdtsc_start;
44322b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt);
4433247dbb3dSsudheer 		break;
4434247dbb3dSsudheer 	case X86_HAVE_TSCP:
4435247dbb3dSsudheer 		cnt = &_tscp_end - &_tscp_start;
44362b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt);
4437247dbb3dSsudheer 		break;
4438247dbb3dSsudheer 	case X86_TSC_MFENCE:
4439247dbb3dSsudheer 		cnt = &_tsc_mfence_end - &_tsc_mfence_start;
44402b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read,
44412b0bcb26Ssudheer 		    (void *)&_tsc_mfence_start, cnt);
4442247dbb3dSsudheer 		break;
444315363b27Ssudheer 	case X86_TSC_LFENCE:
444415363b27Ssudheer 		cnt = &_tsc_lfence_end - &_tsc_lfence_start;
444515363b27Ssudheer 		(void) memcpy((void *)tsc_read,
444615363b27Ssudheer 		    (void *)&_tsc_lfence_start, cnt);
444715363b27Ssudheer 		break;
4448247dbb3dSsudheer 	default:
4449247dbb3dSsudheer 		break;
4450247dbb3dSsudheer 	}
4451247dbb3dSsudheer }
4452247dbb3dSsudheer 
44530e751525SEric Saxe int
44540e751525SEric Saxe cpuid_deep_cstates_supported(void)
44550e751525SEric Saxe {
44560e751525SEric Saxe 	struct cpuid_info *cpi;
44570e751525SEric Saxe 	struct cpuid_regs regs;
44580e751525SEric Saxe 
44590e751525SEric Saxe 	ASSERT(cpuid_checkpass(CPU, 1));
44600e751525SEric Saxe 
44610e751525SEric Saxe 	cpi = CPU->cpu_m.mcpu_cpi;
44620e751525SEric Saxe 
44637417cfdeSKuriakose Kuruvilla 	if (!is_x86_feature(x86_featureset, X86FSET_CPUID))
44640e751525SEric Saxe 		return (0);
44650e751525SEric Saxe 
44660e751525SEric Saxe 	switch (cpi->cpi_vendor) {
44670e751525SEric Saxe 	case X86_VENDOR_Intel:
44680e751525SEric Saxe 		if (cpi->cpi_xmaxeax < 0x80000007)
44690e751525SEric Saxe 			return (0);
44700e751525SEric Saxe 
44710e751525SEric Saxe 		/*
44720e751525SEric Saxe 		 * TSC run at a constant rate in all ACPI C-states?
44730e751525SEric Saxe 		 */
44740e751525SEric Saxe 		regs.cp_eax = 0x80000007;
44750e751525SEric Saxe 		(void) __cpuid_insn(&regs);
44760e751525SEric Saxe 		return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE);
44770e751525SEric Saxe 
44780e751525SEric Saxe 	default:
44790e751525SEric Saxe 		return (0);
44800e751525SEric Saxe 	}
44810e751525SEric Saxe }
44820e751525SEric Saxe 
4483e774b42bSBill Holler #endif	/* !__xpv */
4484e774b42bSBill Holler 
4485e774b42bSBill Holler void
4486e774b42bSBill Holler post_startup_cpu_fixups(void)
4487e774b42bSBill Holler {
4488e774b42bSBill Holler #ifndef __xpv
4489e774b42bSBill Holler 	/*
4490e774b42bSBill Holler 	 * Some AMD processors support C1E state. Entering this state will
4491e774b42bSBill Holler 	 * cause the local APIC timer to stop, which we can't deal with at
4492e774b42bSBill Holler 	 * this time.
4493e774b42bSBill Holler 	 */
4494e774b42bSBill Holler 	if (cpuid_getvendor(CPU) == X86_VENDOR_AMD) {
4495e774b42bSBill Holler 		on_trap_data_t otd;
4496e774b42bSBill Holler 		uint64_t reg;
4497e774b42bSBill Holler 
4498e774b42bSBill Holler 		if (!on_trap(&otd, OT_DATA_ACCESS)) {
4499e774b42bSBill Holler 			reg = rdmsr(MSR_AMD_INT_PENDING_CMP_HALT);
4500e774b42bSBill Holler 			/* Disable C1E state if it is enabled by BIOS */
4501e774b42bSBill Holler 			if ((reg >> AMD_ACTONCMPHALT_SHIFT) &
4502e774b42bSBill Holler 			    AMD_ACTONCMPHALT_MASK) {
4503e774b42bSBill Holler 				reg &= ~(AMD_ACTONCMPHALT_MASK <<
4504e774b42bSBill Holler 				    AMD_ACTONCMPHALT_SHIFT);
4505e774b42bSBill Holler 				wrmsr(MSR_AMD_INT_PENDING_CMP_HALT, reg);
4506e774b42bSBill Holler 			}
4507e774b42bSBill Holler 		}
4508e774b42bSBill Holler 		no_trap();
4509e774b42bSBill Holler 	}
4510e774b42bSBill Holler #endif	/* !__xpv */
4511e774b42bSBill Holler }
4512e774b42bSBill Holler 
4513cef70d2cSBill Holler /*
45147af88ac7SKuriakose Kuruvilla  * Setup necessary registers to enable XSAVE feature on this processor.
45157af88ac7SKuriakose Kuruvilla  * This function needs to be called early enough, so that no xsave/xrstor
45167af88ac7SKuriakose Kuruvilla  * ops will execute on the processor before the MSRs are properly set up.
45177af88ac7SKuriakose Kuruvilla  *
45187af88ac7SKuriakose Kuruvilla  * Current implementation has the following assumption:
45197af88ac7SKuriakose Kuruvilla  * - cpuid_pass1() is done, so that X86 features are known.
45207af88ac7SKuriakose Kuruvilla  * - fpu_probe() is done, so that fp_save_mech is chosen.
45217af88ac7SKuriakose Kuruvilla  */
45227af88ac7SKuriakose Kuruvilla void
45237af88ac7SKuriakose Kuruvilla xsave_setup_msr(cpu_t *cpu)
45247af88ac7SKuriakose Kuruvilla {
45257af88ac7SKuriakose Kuruvilla 	ASSERT(fp_save_mech == FP_XSAVE);
45267af88ac7SKuriakose Kuruvilla 	ASSERT(is_x86_feature(x86_featureset, X86FSET_XSAVE));
45277af88ac7SKuriakose Kuruvilla 
45287af88ac7SKuriakose Kuruvilla 	/* Enable OSXSAVE in CR4. */
45297af88ac7SKuriakose Kuruvilla 	setcr4(getcr4() | CR4_OSXSAVE);
45307af88ac7SKuriakose Kuruvilla 	/*
45317af88ac7SKuriakose Kuruvilla 	 * Update SW copy of ECX, so that /dev/cpu/self/cpuid will report
45327af88ac7SKuriakose Kuruvilla 	 * correct value.
45337af88ac7SKuriakose Kuruvilla 	 */
45347af88ac7SKuriakose Kuruvilla 	cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_ecx |= CPUID_INTC_ECX_OSXSAVE;
45357af88ac7SKuriakose Kuruvilla 	setup_xfem();
45367af88ac7SKuriakose Kuruvilla }
45377af88ac7SKuriakose Kuruvilla 
45387af88ac7SKuriakose Kuruvilla /*
4539cef70d2cSBill Holler  * Starting with the Westmere processor the local
4540cef70d2cSBill Holler  * APIC timer will continue running in all C-states,
4541cef70d2cSBill Holler  * including the deepest C-states.
4542cef70d2cSBill Holler  */
4543cef70d2cSBill Holler int
4544cef70d2cSBill Holler cpuid_arat_supported(void)
4545cef70d2cSBill Holler {
4546cef70d2cSBill Holler 	struct cpuid_info *cpi;
4547cef70d2cSBill Holler 	struct cpuid_regs regs;
4548cef70d2cSBill Holler 
4549cef70d2cSBill Holler 	ASSERT(cpuid_checkpass(CPU, 1));
45507417cfdeSKuriakose Kuruvilla 	ASSERT(is_x86_feature(x86_featureset, X86FSET_CPUID));
4551cef70d2cSBill Holler 
4552cef70d2cSBill Holler 	cpi = CPU->cpu_m.mcpu_cpi;
4553cef70d2cSBill Holler 
4554cef70d2cSBill Holler 	switch (cpi->cpi_vendor) {
4555cef70d2cSBill Holler 	case X86_VENDOR_Intel:
4556cef70d2cSBill Holler 		/*
4557cef70d2cSBill Holler 		 * Always-running Local APIC Timer is
4558cef70d2cSBill Holler 		 * indicated by CPUID.6.EAX[2].
4559cef70d2cSBill Holler 		 */
4560cef70d2cSBill Holler 		if (cpi->cpi_maxeax >= 6) {
4561cef70d2cSBill Holler 			regs.cp_eax = 6;
4562cef70d2cSBill Holler 			(void) cpuid_insn(NULL, &regs);
4563cef70d2cSBill Holler 			return (regs.cp_eax & CPUID_CSTATE_ARAT);
4564cef70d2cSBill Holler 		} else {
4565cef70d2cSBill Holler 			return (0);
4566cef70d2cSBill Holler 		}
4567cef70d2cSBill Holler 	default:
4568cef70d2cSBill Holler 		return (0);
4569cef70d2cSBill Holler 	}
4570cef70d2cSBill Holler }
4571cef70d2cSBill Holler 
4572f21ed392Saubrey.li@intel.com /*
4573f21ed392Saubrey.li@intel.com  * Check support for Intel ENERGY_PERF_BIAS feature
4574f21ed392Saubrey.li@intel.com  */
4575f21ed392Saubrey.li@intel.com int
4576f21ed392Saubrey.li@intel.com cpuid_iepb_supported(struct cpu *cp)
4577f21ed392Saubrey.li@intel.com {
4578f21ed392Saubrey.li@intel.com 	struct cpuid_info *cpi = cp->cpu_m.mcpu_cpi;
4579f21ed392Saubrey.li@intel.com 	struct cpuid_regs regs;
4580f21ed392Saubrey.li@intel.com 
4581f21ed392Saubrey.li@intel.com 	ASSERT(cpuid_checkpass(cp, 1));
4582f21ed392Saubrey.li@intel.com 
45837417cfdeSKuriakose Kuruvilla 	if (!(is_x86_feature(x86_featureset, X86FSET_CPUID)) ||
45847417cfdeSKuriakose Kuruvilla 	    !(is_x86_feature(x86_featureset, X86FSET_MSR))) {
4585f21ed392Saubrey.li@intel.com 		return (0);
4586f21ed392Saubrey.li@intel.com 	}
4587f21ed392Saubrey.li@intel.com 
4588f21ed392Saubrey.li@intel.com 	/*
4589f21ed392Saubrey.li@intel.com 	 * Intel ENERGY_PERF_BIAS MSR is indicated by
4590f21ed392Saubrey.li@intel.com 	 * capability bit CPUID.6.ECX.3
4591f21ed392Saubrey.li@intel.com 	 */
4592f21ed392Saubrey.li@intel.com 	if ((cpi->cpi_vendor != X86_VENDOR_Intel) || (cpi->cpi_maxeax < 6))
4593f21ed392Saubrey.li@intel.com 		return (0);
4594f21ed392Saubrey.li@intel.com 
4595f21ed392Saubrey.li@intel.com 	regs.cp_eax = 0x6;
4596f21ed392Saubrey.li@intel.com 	(void) cpuid_insn(NULL, &regs);
4597f21ed392Saubrey.li@intel.com 	return (regs.cp_ecx & CPUID_EPB_SUPPORT);
4598f21ed392Saubrey.li@intel.com }
4599f21ed392Saubrey.li@intel.com 
460041afdfa7SKrishnendu Sadhukhan - Sun Microsystems /*
460141afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * Check support for TSC deadline timer
460241afdfa7SKrishnendu Sadhukhan - Sun Microsystems  *
460341afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * TSC deadline timer provides a superior software programming
460441afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * model over local APIC timer that eliminates "time drifts".
460541afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * Instead of specifying a relative time, software specifies an
460641afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * absolute time as the target at which the processor should
460741afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * generate a timer event.
460841afdfa7SKrishnendu Sadhukhan - Sun Microsystems  */
460941afdfa7SKrishnendu Sadhukhan - Sun Microsystems int
461041afdfa7SKrishnendu Sadhukhan - Sun Microsystems cpuid_deadline_tsc_supported(void)
461141afdfa7SKrishnendu Sadhukhan - Sun Microsystems {
461241afdfa7SKrishnendu Sadhukhan - Sun Microsystems 	struct cpuid_info *cpi = CPU->cpu_m.mcpu_cpi;
461341afdfa7SKrishnendu Sadhukhan - Sun Microsystems 	struct cpuid_regs regs;
461441afdfa7SKrishnendu Sadhukhan - Sun Microsystems 
461541afdfa7SKrishnendu Sadhukhan - Sun Microsystems 	ASSERT(cpuid_checkpass(CPU, 1));
461641afdfa7SKrishnendu Sadhukhan - Sun Microsystems 	ASSERT(is_x86_feature(x86_featureset, X86FSET_CPUID));
461741afdfa7SKrishnendu Sadhukhan - Sun Microsystems 
461841afdfa7SKrishnendu Sadhukhan - Sun Microsystems 	switch (cpi->cpi_vendor) {
461941afdfa7SKrishnendu Sadhukhan - Sun Microsystems 	case X86_VENDOR_Intel:
462041afdfa7SKrishnendu Sadhukhan - Sun Microsystems 		if (cpi->cpi_maxeax >= 1) {
462141afdfa7SKrishnendu Sadhukhan - Sun Microsystems 			regs.cp_eax = 1;
462241afdfa7SKrishnendu Sadhukhan - Sun Microsystems 			(void) cpuid_insn(NULL, &regs);
462341afdfa7SKrishnendu Sadhukhan - Sun Microsystems 			return (regs.cp_ecx & CPUID_DEADLINE_TSC);
462441afdfa7SKrishnendu Sadhukhan - Sun Microsystems 		} else {
462541afdfa7SKrishnendu Sadhukhan - Sun Microsystems 			return (0);
462641afdfa7SKrishnendu Sadhukhan - Sun Microsystems 		}
462741afdfa7SKrishnendu Sadhukhan - Sun Microsystems 	default:
462841afdfa7SKrishnendu Sadhukhan - Sun Microsystems 		return (0);
462941afdfa7SKrishnendu Sadhukhan - Sun Microsystems 	}
463041afdfa7SKrishnendu Sadhukhan - Sun Microsystems }
463141afdfa7SKrishnendu Sadhukhan - Sun Microsystems 
463222cc0e45SBill Holler #if defined(__amd64) && !defined(__xpv)
463322cc0e45SBill Holler /*
463422cc0e45SBill Holler  * Patch in versions of bcopy for high performance Intel Nhm processors
463522cc0e45SBill Holler  * and later...
463622cc0e45SBill Holler  */
463722cc0e45SBill Holler void
463822cc0e45SBill Holler patch_memops(uint_t vendor)
463922cc0e45SBill Holler {
464022cc0e45SBill Holler 	size_t cnt, i;
464122cc0e45SBill Holler 	caddr_t to, from;
464222cc0e45SBill Holler 
46437417cfdeSKuriakose Kuruvilla 	if ((vendor == X86_VENDOR_Intel) &&
46447417cfdeSKuriakose Kuruvilla 	    is_x86_feature(x86_featureset, X86FSET_SSE4_2)) {
464522cc0e45SBill Holler 		cnt = &bcopy_patch_end - &bcopy_patch_start;
464622cc0e45SBill Holler 		to = &bcopy_ck_size;
464722cc0e45SBill Holler 		from = &bcopy_patch_start;
464822cc0e45SBill Holler 		for (i = 0; i < cnt; i++) {
464922cc0e45SBill Holler 			*to++ = *from++;
465022cc0e45SBill Holler 		}
465122cc0e45SBill Holler 	}
465222cc0e45SBill Holler }
465322cc0e45SBill Holler #endif  /* __amd64 && !__xpv */
46542d2efdc6SVuong Nguyen 
46552d2efdc6SVuong Nguyen /*
46562d2efdc6SVuong Nguyen  * This function finds the number of bits to represent the number of cores per
46572d2efdc6SVuong Nguyen  * chip and the number of strands per core for the Intel platforms.
46582d2efdc6SVuong Nguyen  * It re-uses the x2APIC cpuid code of the cpuid_pass2().
46592d2efdc6SVuong Nguyen  */
46602d2efdc6SVuong Nguyen void
46612d2efdc6SVuong Nguyen cpuid_get_ext_topo(uint_t vendor, uint_t *core_nbits, uint_t *strand_nbits)
46622d2efdc6SVuong Nguyen {
46632d2efdc6SVuong Nguyen 	struct cpuid_regs regs;
46642d2efdc6SVuong Nguyen 	struct cpuid_regs *cp = &regs;
46652d2efdc6SVuong Nguyen 
46662d2efdc6SVuong Nguyen 	if (vendor != X86_VENDOR_Intel) {
46672d2efdc6SVuong Nguyen 		return;
46682d2efdc6SVuong Nguyen 	}
46692d2efdc6SVuong Nguyen 
46702d2efdc6SVuong Nguyen 	/* if the cpuid level is 0xB, extended topo is available. */
46712d2efdc6SVuong Nguyen 	cp->cp_eax = 0;
46722d2efdc6SVuong Nguyen 	if (__cpuid_insn(cp) >= 0xB) {
46732d2efdc6SVuong Nguyen 
46742d2efdc6SVuong Nguyen 		cp->cp_eax = 0xB;
46752d2efdc6SVuong Nguyen 		cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0;
46762d2efdc6SVuong Nguyen 		(void) __cpuid_insn(cp);
46772d2efdc6SVuong Nguyen 
46782d2efdc6SVuong Nguyen 		/*
46792d2efdc6SVuong Nguyen 		 * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which
46802d2efdc6SVuong Nguyen 		 * indicates that the extended topology enumeration leaf is
46812d2efdc6SVuong Nguyen 		 * available.
46822d2efdc6SVuong Nguyen 		 */
46832d2efdc6SVuong Nguyen 		if (cp->cp_ebx) {
46842d2efdc6SVuong Nguyen 			uint_t coreid_shift = 0;
46852d2efdc6SVuong Nguyen 			uint_t chipid_shift = 0;
46862d2efdc6SVuong Nguyen 			uint_t i;
46872d2efdc6SVuong Nguyen 			uint_t level;
46882d2efdc6SVuong Nguyen 
46892d2efdc6SVuong Nguyen 			for (i = 0; i < CPI_FNB_ECX_MAX; i++) {
46902d2efdc6SVuong Nguyen 				cp->cp_eax = 0xB;
46912d2efdc6SVuong Nguyen 				cp->cp_ecx = i;
46922d2efdc6SVuong Nguyen 
46932d2efdc6SVuong Nguyen 				(void) __cpuid_insn(cp);
46942d2efdc6SVuong Nguyen 				level = CPI_CPU_LEVEL_TYPE(cp);
46952d2efdc6SVuong Nguyen 
46962d2efdc6SVuong Nguyen 				if (level == 1) {
46972d2efdc6SVuong Nguyen 					/*
46982d2efdc6SVuong Nguyen 					 * Thread level processor topology
46992d2efdc6SVuong Nguyen 					 * Number of bits shift right APIC ID
47002d2efdc6SVuong Nguyen 					 * to get the coreid.
47012d2efdc6SVuong Nguyen 					 */
47022d2efdc6SVuong Nguyen 					coreid_shift = BITX(cp->cp_eax, 4, 0);
47032d2efdc6SVuong Nguyen 				} else if (level == 2) {
47042d2efdc6SVuong Nguyen 					/*
47052d2efdc6SVuong Nguyen 					 * Core level processor topology
47062d2efdc6SVuong Nguyen 					 * Number of bits shift right APIC ID
47072d2efdc6SVuong Nguyen 					 * to get the chipid.
47082d2efdc6SVuong Nguyen 					 */
47092d2efdc6SVuong Nguyen 					chipid_shift = BITX(cp->cp_eax, 4, 0);
47102d2efdc6SVuong Nguyen 				}
47112d2efdc6SVuong Nguyen 			}
47122d2efdc6SVuong Nguyen 
47132d2efdc6SVuong Nguyen 			if (coreid_shift > 0 && chipid_shift > coreid_shift) {
47142d2efdc6SVuong Nguyen 				*strand_nbits = coreid_shift;
47152d2efdc6SVuong Nguyen 				*core_nbits = chipid_shift - coreid_shift;
47162d2efdc6SVuong Nguyen 			}
47172d2efdc6SVuong Nguyen 		}
47182d2efdc6SVuong Nguyen 	}
47192d2efdc6SVuong Nguyen }
4720