xref: /titanic_53/usr/src/uts/i86pc/os/cpuid.c (revision 86c1f4dc9dc6de02690b5c555380d7714ef54ee0)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5ee88d2b9Skchow  * Common Development and Distribution License (the "License").
6ee88d2b9Skchow  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
2210569901Sgavinm  * Copyright 2008 Sun Microsystems, Inc.  All rights reserved.
237c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
247c478bd9Sstevel@tonic-gate  */
257c478bd9Sstevel@tonic-gate 
267c478bd9Sstevel@tonic-gate /*
277c478bd9Sstevel@tonic-gate  * Various routines to handle identification
287c478bd9Sstevel@tonic-gate  * and classification of x86 processors.
297c478bd9Sstevel@tonic-gate  */
307c478bd9Sstevel@tonic-gate 
317c478bd9Sstevel@tonic-gate #include <sys/types.h>
327c478bd9Sstevel@tonic-gate #include <sys/archsystm.h>
337c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h>
347c478bd9Sstevel@tonic-gate #include <sys/kmem.h>
357c478bd9Sstevel@tonic-gate #include <sys/systm.h>
367c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h>
377c478bd9Sstevel@tonic-gate #include <sys/sunddi.h>
387c478bd9Sstevel@tonic-gate #include <sys/sunndi.h>
397c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h>
407c478bd9Sstevel@tonic-gate #include <sys/processor.h>
415b8a6efeSbholler #include <sys/sysmacros.h>
42fb2f18f8Sesaxe #include <sys/pg.h>
437c478bd9Sstevel@tonic-gate #include <sys/fp.h>
447c478bd9Sstevel@tonic-gate #include <sys/controlregs.h>
457c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h>
467c478bd9Sstevel@tonic-gate #include <sys/bitmap.h>
477c478bd9Sstevel@tonic-gate #include <sys/memnode.h>
487c478bd9Sstevel@tonic-gate 
49e4b86885SCheng Sean Ye #ifdef __xpv
50e4b86885SCheng Sean Ye #include <sys/hypervisor.h>
51e4b86885SCheng Sean Ye #endif
52e4b86885SCheng Sean Ye 
537c478bd9Sstevel@tonic-gate /*
547c478bd9Sstevel@tonic-gate  * Pass 0 of cpuid feature analysis happens in locore. It contains special code
557c478bd9Sstevel@tonic-gate  * to recognize Cyrix processors that are not cpuid-compliant, and to deal with
567c478bd9Sstevel@tonic-gate  * them accordingly. For most modern processors, feature detection occurs here
577c478bd9Sstevel@tonic-gate  * in pass 1.
587c478bd9Sstevel@tonic-gate  *
597c478bd9Sstevel@tonic-gate  * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup()
607c478bd9Sstevel@tonic-gate  * for the boot CPU and does the basic analysis that the early kernel needs.
617c478bd9Sstevel@tonic-gate  * x86_feature is set based on the return value of cpuid_pass1() of the boot
627c478bd9Sstevel@tonic-gate  * CPU.
637c478bd9Sstevel@tonic-gate  *
647c478bd9Sstevel@tonic-gate  * Pass 1 includes:
657c478bd9Sstevel@tonic-gate  *
667c478bd9Sstevel@tonic-gate  *	o Determining vendor/model/family/stepping and setting x86_type and
677c478bd9Sstevel@tonic-gate  *	  x86_vendor accordingly.
687c478bd9Sstevel@tonic-gate  *	o Processing the feature flags returned by the cpuid instruction while
697c478bd9Sstevel@tonic-gate  *	  applying any workarounds or tricks for the specific processor.
707c478bd9Sstevel@tonic-gate  *	o Mapping the feature flags into Solaris feature bits (X86_*).
717c478bd9Sstevel@tonic-gate  *	o Processing extended feature flags if supported by the processor,
727c478bd9Sstevel@tonic-gate  *	  again while applying specific processor knowledge.
737c478bd9Sstevel@tonic-gate  *	o Determining the CMT characteristics of the system.
747c478bd9Sstevel@tonic-gate  *
757c478bd9Sstevel@tonic-gate  * Pass 1 is done on non-boot CPUs during their initialization and the results
767c478bd9Sstevel@tonic-gate  * are used only as a meager attempt at ensuring that all processors within the
777c478bd9Sstevel@tonic-gate  * system support the same features.
787c478bd9Sstevel@tonic-gate  *
797c478bd9Sstevel@tonic-gate  * Pass 2 of cpuid feature analysis happens just at the beginning
807c478bd9Sstevel@tonic-gate  * of startup().  It just copies in and corrects the remainder
817c478bd9Sstevel@tonic-gate  * of the cpuid data we depend on: standard cpuid functions that we didn't
827c478bd9Sstevel@tonic-gate  * need for pass1 feature analysis, and extended cpuid functions beyond the
837c478bd9Sstevel@tonic-gate  * simple feature processing done in pass1.
847c478bd9Sstevel@tonic-gate  *
857c478bd9Sstevel@tonic-gate  * Pass 3 of cpuid analysis is invoked after basic kernel services; in
867c478bd9Sstevel@tonic-gate  * particular kernel memory allocation has been made available. It creates a
877c478bd9Sstevel@tonic-gate  * readable brand string based on the data collected in the first two passes.
887c478bd9Sstevel@tonic-gate  *
897c478bd9Sstevel@tonic-gate  * Pass 4 of cpuid analysis is invoked after post_startup() when all
907c478bd9Sstevel@tonic-gate  * the support infrastructure for various hardware features has been
917c478bd9Sstevel@tonic-gate  * initialized. It determines which processor features will be reported
927c478bd9Sstevel@tonic-gate  * to userland via the aux vector.
937c478bd9Sstevel@tonic-gate  *
947c478bd9Sstevel@tonic-gate  * All passes are executed on all CPUs, but only the boot CPU determines what
957c478bd9Sstevel@tonic-gate  * features the kernel will use.
967c478bd9Sstevel@tonic-gate  *
977c478bd9Sstevel@tonic-gate  * Much of the worst junk in this file is for the support of processors
987c478bd9Sstevel@tonic-gate  * that didn't really implement the cpuid instruction properly.
997c478bd9Sstevel@tonic-gate  *
1007c478bd9Sstevel@tonic-gate  * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon,
1017c478bd9Sstevel@tonic-gate  * the pass numbers.  Accordingly, changes to the pass code may require changes
1027c478bd9Sstevel@tonic-gate  * to the accessor code.
1037c478bd9Sstevel@tonic-gate  */
1047c478bd9Sstevel@tonic-gate 
1057c478bd9Sstevel@tonic-gate uint_t x86_feature = 0;
1067c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone;
1077c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER;
108*86c1f4dcSVikram Hegde uint_t x86_clflush_size = 0;
1097c478bd9Sstevel@tonic-gate 
1107c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376;
1117c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495;
1127c478bd9Sstevel@tonic-gate 
1137c478bd9Sstevel@tonic-gate uint_t enable486;
1147c478bd9Sstevel@tonic-gate 
1157c478bd9Sstevel@tonic-gate /*
116f98fbcecSbholler  * monitor/mwait info.
1175b8a6efeSbholler  *
1185b8a6efeSbholler  * size_actual and buf_actual are the real address and size allocated to get
1195b8a6efeSbholler  * proper mwait_buf alignement.  buf_actual and size_actual should be passed
1205b8a6efeSbholler  * to kmem_free().  Currently kmem_alloc() and mwait happen to both use
1215b8a6efeSbholler  * processor cache-line alignment, but this is not guarantied in the furture.
122f98fbcecSbholler  */
123f98fbcecSbholler struct mwait_info {
124f98fbcecSbholler 	size_t		mon_min;	/* min size to avoid missed wakeups */
125f98fbcecSbholler 	size_t		mon_max;	/* size to avoid false wakeups */
1265b8a6efeSbholler 	size_t		size_actual;	/* size actually allocated */
1275b8a6efeSbholler 	void		*buf_actual;	/* memory actually allocated */
128f98fbcecSbholler 	uint32_t	support;	/* processor support of monitor/mwait */
129f98fbcecSbholler };
130f98fbcecSbholler 
131f98fbcecSbholler /*
1327c478bd9Sstevel@tonic-gate  * These constants determine how many of the elements of the
1337c478bd9Sstevel@tonic-gate  * cpuid we cache in the cpuid_info data structure; the
1347c478bd9Sstevel@tonic-gate  * remaining elements are accessible via the cpuid instruction.
1357c478bd9Sstevel@tonic-gate  */
1367c478bd9Sstevel@tonic-gate 
1377c478bd9Sstevel@tonic-gate #define	NMAX_CPI_STD	6		/* eax = 0 .. 5 */
1387c478bd9Sstevel@tonic-gate #define	NMAX_CPI_EXTD	9		/* eax = 0x80000000 .. 0x80000008 */
1397c478bd9Sstevel@tonic-gate 
1407c478bd9Sstevel@tonic-gate struct cpuid_info {
1417c478bd9Sstevel@tonic-gate 	uint_t cpi_pass;		/* last pass completed */
1427c478bd9Sstevel@tonic-gate 	/*
1437c478bd9Sstevel@tonic-gate 	 * standard function information
1447c478bd9Sstevel@tonic-gate 	 */
1457c478bd9Sstevel@tonic-gate 	uint_t cpi_maxeax;		/* fn 0: %eax */
1467c478bd9Sstevel@tonic-gate 	char cpi_vendorstr[13];		/* fn 0: %ebx:%ecx:%edx */
1477c478bd9Sstevel@tonic-gate 	uint_t cpi_vendor;		/* enum of cpi_vendorstr */
1487c478bd9Sstevel@tonic-gate 
1497c478bd9Sstevel@tonic-gate 	uint_t cpi_family;		/* fn 1: extended family */
1507c478bd9Sstevel@tonic-gate 	uint_t cpi_model;		/* fn 1: extended model */
1517c478bd9Sstevel@tonic-gate 	uint_t cpi_step;		/* fn 1: stepping */
1527c478bd9Sstevel@tonic-gate 	chipid_t cpi_chipid;		/* fn 1: %ebx: chip # on ht cpus */
1537c478bd9Sstevel@tonic-gate 	uint_t cpi_brandid;		/* fn 1: %ebx: brand ID */
1547c478bd9Sstevel@tonic-gate 	int cpi_clogid;			/* fn 1: %ebx: thread # */
1558949bcd6Sandrei 	uint_t cpi_ncpu_per_chip;	/* fn 1: %ebx: logical cpu count */
1567c478bd9Sstevel@tonic-gate 	uint8_t cpi_cacheinfo[16];	/* fn 2: intel-style cache desc */
1577c478bd9Sstevel@tonic-gate 	uint_t cpi_ncache;		/* fn 2: number of elements */
158d129bde2Sesaxe 	uint_t cpi_ncpu_shr_last_cache;	/* fn 4: %eax: ncpus sharing cache */
159d129bde2Sesaxe 	id_t cpi_last_lvl_cacheid;	/* fn 4: %eax: derived cache id */
160d129bde2Sesaxe 	uint_t cpi_std_4_size;		/* fn 4: number of fn 4 elements */
161d129bde2Sesaxe 	struct cpuid_regs **cpi_std_4;	/* fn 4: %ecx == 0 .. fn4_size */
1628949bcd6Sandrei 	struct cpuid_regs cpi_std[NMAX_CPI_STD];	/* 0 .. 5 */
1637c478bd9Sstevel@tonic-gate 	/*
1647c478bd9Sstevel@tonic-gate 	 * extended function information
1657c478bd9Sstevel@tonic-gate 	 */
1667c478bd9Sstevel@tonic-gate 	uint_t cpi_xmaxeax;		/* fn 0x80000000: %eax */
1677c478bd9Sstevel@tonic-gate 	char cpi_brandstr[49];		/* fn 0x8000000[234] */
1687c478bd9Sstevel@tonic-gate 	uint8_t cpi_pabits;		/* fn 0x80000006: %eax */
1697c478bd9Sstevel@tonic-gate 	uint8_t cpi_vabits;		/* fn 0x80000006: %eax */
1708949bcd6Sandrei 	struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */
17110569901Sgavinm 	id_t cpi_coreid;		/* same coreid => strands share core */
17210569901Sgavinm 	int cpi_pkgcoreid;		/* core number within single package */
1738949bcd6Sandrei 	uint_t cpi_ncore_per_chip;	/* AMD: fn 0x80000008: %ecx[7-0] */
1748949bcd6Sandrei 					/* Intel: fn 4: %eax[31-26] */
1757c478bd9Sstevel@tonic-gate 	/*
1767c478bd9Sstevel@tonic-gate 	 * supported feature information
1777c478bd9Sstevel@tonic-gate 	 */
178ae115bc7Smrj 	uint32_t cpi_support[5];
1797c478bd9Sstevel@tonic-gate #define	STD_EDX_FEATURES	0
1807c478bd9Sstevel@tonic-gate #define	AMD_EDX_FEATURES	1
1817c478bd9Sstevel@tonic-gate #define	TM_EDX_FEATURES		2
1827c478bd9Sstevel@tonic-gate #define	STD_ECX_FEATURES	3
183ae115bc7Smrj #define	AMD_ECX_FEATURES	4
1848a40a695Sgavinm 	/*
1858a40a695Sgavinm 	 * Synthesized information, where known.
1868a40a695Sgavinm 	 */
1878a40a695Sgavinm 	uint32_t cpi_chiprev;		/* See X86_CHIPREV_* in x86_archext.h */
1888a40a695Sgavinm 	const char *cpi_chiprevstr;	/* May be NULL if chiprev unknown */
1898a40a695Sgavinm 	uint32_t cpi_socket;		/* Chip package/socket type */
190f98fbcecSbholler 
191f98fbcecSbholler 	struct mwait_info cpi_mwait;	/* fn 5: monitor/mwait info */
192b6917abeSmishra 	uint32_t cpi_apicid;
1937c478bd9Sstevel@tonic-gate };
1947c478bd9Sstevel@tonic-gate 
1957c478bd9Sstevel@tonic-gate 
1967c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0;
1977c478bd9Sstevel@tonic-gate 
1987c478bd9Sstevel@tonic-gate /*
1997c478bd9Sstevel@tonic-gate  * These bit fields are defined by the Intel Application Note AP-485
2007c478bd9Sstevel@tonic-gate  * "Intel Processor Identification and the CPUID Instruction"
2017c478bd9Sstevel@tonic-gate  */
2027c478bd9Sstevel@tonic-gate #define	CPI_FAMILY_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 27, 20)
2037c478bd9Sstevel@tonic-gate #define	CPI_MODEL_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 19, 16)
2047c478bd9Sstevel@tonic-gate #define	CPI_TYPE(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 13, 12)
2057c478bd9Sstevel@tonic-gate #define	CPI_FAMILY(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 11, 8)
2067c478bd9Sstevel@tonic-gate #define	CPI_STEP(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 3, 0)
2077c478bd9Sstevel@tonic-gate #define	CPI_MODEL(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 7, 4)
2087c478bd9Sstevel@tonic-gate 
2097c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_EDX(cpi)		((cpi)->cpi_std[1].cp_edx)
2107c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_ECX(cpi)		((cpi)->cpi_std[1].cp_ecx)
2117c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_EDX(cpi)	((cpi)->cpi_extd[1].cp_edx)
2127c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_ECX(cpi)	((cpi)->cpi_extd[1].cp_ecx)
2137c478bd9Sstevel@tonic-gate 
2147c478bd9Sstevel@tonic-gate #define	CPI_BRANDID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 7, 0)
2157c478bd9Sstevel@tonic-gate #define	CPI_CHUNKS(cpi)		BITX((cpi)->cpi_std[1].cp_ebx, 15, 7)
2167c478bd9Sstevel@tonic-gate #define	CPI_CPU_COUNT(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 23, 16)
2177c478bd9Sstevel@tonic-gate #define	CPI_APIC_ID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 31, 24)
2187c478bd9Sstevel@tonic-gate 
2197c478bd9Sstevel@tonic-gate #define	CPI_MAXEAX_MAX		0x100		/* sanity control */
2207c478bd9Sstevel@tonic-gate #define	CPI_XMAXEAX_MAX		0x80000100
221d129bde2Sesaxe #define	CPI_FN4_ECX_MAX		0x20		/* sanity: max fn 4 levels */
222b6917abeSmishra #define	CPI_FNB_ECX_MAX		0x20		/* sanity: max fn B levels */
223d129bde2Sesaxe 
224d129bde2Sesaxe /*
225d129bde2Sesaxe  * Function 4 (Deterministic Cache Parameters) macros
226d129bde2Sesaxe  * Defined by Intel Application Note AP-485
227d129bde2Sesaxe  */
228d129bde2Sesaxe #define	CPI_NUM_CORES(regs)		BITX((regs)->cp_eax, 31, 26)
229d129bde2Sesaxe #define	CPI_NTHR_SHR_CACHE(regs)	BITX((regs)->cp_eax, 25, 14)
230d129bde2Sesaxe #define	CPI_FULL_ASSOC_CACHE(regs)	BITX((regs)->cp_eax, 9, 9)
231d129bde2Sesaxe #define	CPI_SELF_INIT_CACHE(regs)	BITX((regs)->cp_eax, 8, 8)
232d129bde2Sesaxe #define	CPI_CACHE_LVL(regs)		BITX((regs)->cp_eax, 7, 5)
233d129bde2Sesaxe #define	CPI_CACHE_TYPE(regs)		BITX((regs)->cp_eax, 4, 0)
234b6917abeSmishra #define	CPI_CPU_LEVEL_TYPE(regs)	BITX((regs)->cp_ecx, 15, 8)
235d129bde2Sesaxe 
236d129bde2Sesaxe #define	CPI_CACHE_WAYS(regs)		BITX((regs)->cp_ebx, 31, 22)
237d129bde2Sesaxe #define	CPI_CACHE_PARTS(regs)		BITX((regs)->cp_ebx, 21, 12)
238d129bde2Sesaxe #define	CPI_CACHE_COH_LN_SZ(regs)	BITX((regs)->cp_ebx, 11, 0)
239d129bde2Sesaxe 
240d129bde2Sesaxe #define	CPI_CACHE_SETS(regs)		BITX((regs)->cp_ecx, 31, 0)
241d129bde2Sesaxe 
242d129bde2Sesaxe #define	CPI_PREFCH_STRIDE(regs)		BITX((regs)->cp_edx, 9, 0)
243d129bde2Sesaxe 
2447c478bd9Sstevel@tonic-gate 
2457c478bd9Sstevel@tonic-gate /*
2465ff02082Sdmick  * A couple of shorthand macros to identify "later" P6-family chips
2475ff02082Sdmick  * like the Pentium M and Core.  First, the "older" P6-based stuff
2485ff02082Sdmick  * (loosely defined as "pre-Pentium-4"):
2495ff02082Sdmick  * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon
2505ff02082Sdmick  */
2515ff02082Sdmick 
2525ff02082Sdmick #define	IS_LEGACY_P6(cpi) (			\
2535ff02082Sdmick 	cpi->cpi_family == 6 && 		\
2545ff02082Sdmick 		(cpi->cpi_model == 1 ||		\
2555ff02082Sdmick 		cpi->cpi_model == 3 ||		\
2565ff02082Sdmick 		cpi->cpi_model == 5 ||		\
2575ff02082Sdmick 		cpi->cpi_model == 6 ||		\
2585ff02082Sdmick 		cpi->cpi_model == 7 ||		\
2595ff02082Sdmick 		cpi->cpi_model == 8 ||		\
2605ff02082Sdmick 		cpi->cpi_model == 0xA ||	\
2615ff02082Sdmick 		cpi->cpi_model == 0xB)		\
2625ff02082Sdmick )
2635ff02082Sdmick 
2645ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */
2655ff02082Sdmick #define	IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi))
2665ff02082Sdmick 
267bf91205bSksadhukh /* Extended family/model support */
268bf91205bSksadhukh #define	IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \
269bf91205bSksadhukh 	cpi->cpi_family >= 0xf)
270bf91205bSksadhukh 
2715ff02082Sdmick /*
272f98fbcecSbholler  * Info for monitor/mwait idle loop.
273f98fbcecSbholler  *
274f98fbcecSbholler  * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's
275f98fbcecSbholler  * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November
276f98fbcecSbholler  * 2006.
277f98fbcecSbholler  * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual
278f98fbcecSbholler  * Documentation Updates" #33633, Rev 2.05, December 2006.
279f98fbcecSbholler  */
280f98fbcecSbholler #define	MWAIT_SUPPORT		(0x00000001)	/* mwait supported */
281f98fbcecSbholler #define	MWAIT_EXTENSIONS	(0x00000002)	/* extenstion supported */
282f98fbcecSbholler #define	MWAIT_ECX_INT_ENABLE	(0x00000004)	/* ecx 1 extension supported */
283f98fbcecSbholler #define	MWAIT_SUPPORTED(cpi)	((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON)
284f98fbcecSbholler #define	MWAIT_INT_ENABLE(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x2)
285f98fbcecSbholler #define	MWAIT_EXTENSION(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x1)
286f98fbcecSbholler #define	MWAIT_SIZE_MIN(cpi)	BITX((cpi)->cpi_std[5].cp_eax, 15, 0)
287f98fbcecSbholler #define	MWAIT_SIZE_MAX(cpi)	BITX((cpi)->cpi_std[5].cp_ebx, 15, 0)
288f98fbcecSbholler /*
289f98fbcecSbholler  * Number of sub-cstates for a given c-state.
290f98fbcecSbholler  */
291f98fbcecSbholler #define	MWAIT_NUM_SUBC_STATES(cpi, c_state)			\
292f98fbcecSbholler 	BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state)
293f98fbcecSbholler 
2948a40a695Sgavinm /*
295e4b86885SCheng Sean Ye  * Functions we consune from cpuid_subr.c;  don't publish these in a header
296e4b86885SCheng Sean Ye  * file to try and keep people using the expected cpuid_* interfaces.
2978a40a695Sgavinm  */
298e4b86885SCheng Sean Ye extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t);
299e4b86885SCheng Sean Ye extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t);
300e4b86885SCheng Sean Ye extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t);
301e4b86885SCheng Sean Ye extern uint_t _cpuid_vendorstr_to_vendorcode(char *);
3028a40a695Sgavinm 
3038a40a695Sgavinm /*
304ae115bc7Smrj  * Apply up various platform-dependent restrictions where the
305ae115bc7Smrj  * underlying platform restrictions mean the CPU can be marked
306ae115bc7Smrj  * as less capable than its cpuid instruction would imply.
307ae115bc7Smrj  */
308843e1988Sjohnlev #if defined(__xpv)
309843e1988Sjohnlev static void
310843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp)
311843e1988Sjohnlev {
312843e1988Sjohnlev 	switch (eax) {
313e4b86885SCheng Sean Ye 	case 1: {
314e4b86885SCheng Sean Ye 		uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ?
315e4b86885SCheng Sean Ye 		    0 : CPUID_INTC_EDX_MCA;
316843e1988Sjohnlev 		cp->cp_edx &=
317e4b86885SCheng Sean Ye 		    ~(mcamask |
318e4b86885SCheng Sean Ye 		    CPUID_INTC_EDX_PSE |
319843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
320843e1988Sjohnlev 		    CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR |
321843e1988Sjohnlev 		    CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT |
322843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
323843e1988Sjohnlev 		    CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT);
324843e1988Sjohnlev 		break;
325e4b86885SCheng Sean Ye 	}
326ae115bc7Smrj 
327843e1988Sjohnlev 	case 0x80000001:
328843e1988Sjohnlev 		cp->cp_edx &=
329843e1988Sjohnlev 		    ~(CPUID_AMD_EDX_PSE |
330843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
331843e1988Sjohnlev 		    CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE |
332843e1988Sjohnlev 		    CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 |
333843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
334843e1988Sjohnlev 		    CPUID_AMD_EDX_TSCP);
335843e1988Sjohnlev 		cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY;
336843e1988Sjohnlev 		break;
337843e1988Sjohnlev 	default:
338843e1988Sjohnlev 		break;
339843e1988Sjohnlev 	}
340843e1988Sjohnlev 
341843e1988Sjohnlev 	switch (vendor) {
342843e1988Sjohnlev 	case X86_VENDOR_Intel:
343843e1988Sjohnlev 		switch (eax) {
344843e1988Sjohnlev 		case 4:
345843e1988Sjohnlev 			/*
346843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
347843e1988Sjohnlev 			 */
348843e1988Sjohnlev 			cp->cp_eax &= 0x03fffffff;
349843e1988Sjohnlev 			break;
350843e1988Sjohnlev 		default:
351843e1988Sjohnlev 			break;
352843e1988Sjohnlev 		}
353843e1988Sjohnlev 		break;
354843e1988Sjohnlev 	case X86_VENDOR_AMD:
355843e1988Sjohnlev 		switch (eax) {
356843e1988Sjohnlev 		case 0x80000008:
357843e1988Sjohnlev 			/*
358843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
359843e1988Sjohnlev 			 */
360843e1988Sjohnlev 			cp->cp_ecx &= 0xffffff00;
361843e1988Sjohnlev 			break;
362843e1988Sjohnlev 		default:
363843e1988Sjohnlev 			break;
364843e1988Sjohnlev 		}
365843e1988Sjohnlev 		break;
366843e1988Sjohnlev 	default:
367843e1988Sjohnlev 		break;
368843e1988Sjohnlev 	}
369843e1988Sjohnlev }
370843e1988Sjohnlev #else
371ae115bc7Smrj #define	platform_cpuid_mangle(vendor, eax, cp)	/* nothing */
372843e1988Sjohnlev #endif
373ae115bc7Smrj 
374ae115bc7Smrj /*
3757c478bd9Sstevel@tonic-gate  *  Some undocumented ways of patching the results of the cpuid
3767c478bd9Sstevel@tonic-gate  *  instruction to permit running Solaris 10 on future cpus that
3777c478bd9Sstevel@tonic-gate  *  we don't currently support.  Could be set to non-zero values
3787c478bd9Sstevel@tonic-gate  *  via settings in eeprom.
3797c478bd9Sstevel@tonic-gate  */
3807c478bd9Sstevel@tonic-gate 
3817c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include;
3827c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude;
3837c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include;
3847c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude;
3857c478bd9Sstevel@tonic-gate 
386ae115bc7Smrj void
387ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu)
388ae115bc7Smrj {
389ae115bc7Smrj 	/*
390ae115bc7Smrj 	 * By convention, cpu0 is the boot cpu, which is set up
391ae115bc7Smrj 	 * before memory allocation is available.  All other cpus get
392ae115bc7Smrj 	 * their cpuid_info struct allocated here.
393ae115bc7Smrj 	 */
394ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
395ae115bc7Smrj 	cpu->cpu_m.mcpu_cpi =
396ae115bc7Smrj 	    kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP);
397ae115bc7Smrj }
398ae115bc7Smrj 
399ae115bc7Smrj void
400ae115bc7Smrj cpuid_free_space(cpu_t *cpu)
401ae115bc7Smrj {
402d129bde2Sesaxe 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
403d129bde2Sesaxe 	int i;
404d129bde2Sesaxe 
405ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
406d129bde2Sesaxe 
407d129bde2Sesaxe 	/*
408d129bde2Sesaxe 	 * Free up any function 4 related dynamic storage
409d129bde2Sesaxe 	 */
410d129bde2Sesaxe 	for (i = 1; i < cpi->cpi_std_4_size; i++)
411d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs));
412d129bde2Sesaxe 	if (cpi->cpi_std_4_size > 0)
413d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4,
414d129bde2Sesaxe 		    cpi->cpi_std_4_size * sizeof (struct cpuid_regs *));
415d129bde2Sesaxe 
416ae115bc7Smrj 	kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi));
417ae115bc7Smrj }
418ae115bc7Smrj 
419551bc2a6Smrj #if !defined(__xpv)
420551bc2a6Smrj 
421551bc2a6Smrj static void
422551bc2a6Smrj check_for_hvm()
423551bc2a6Smrj {
424551bc2a6Smrj 	struct cpuid_regs cp;
425551bc2a6Smrj 	char *xen_str;
426551bc2a6Smrj 	uint32_t xen_signature[4];
427551bc2a6Smrj 	extern int xpv_is_hvm;
428551bc2a6Smrj 
429551bc2a6Smrj 	/*
430551bc2a6Smrj 	 * In a fully virtualized domain, Xen's pseudo-cpuid function
431551bc2a6Smrj 	 * 0x40000000 returns a string representing the Xen signature in
432551bc2a6Smrj 	 * %ebx, %ecx, and %edx.  %eax contains the maximum supported cpuid
433551bc2a6Smrj 	 * function.
434551bc2a6Smrj 	 */
435551bc2a6Smrj 	cp.cp_eax = 0x40000000;
436551bc2a6Smrj 	(void) __cpuid_insn(&cp);
437551bc2a6Smrj 	xen_signature[0] = cp.cp_ebx;
438551bc2a6Smrj 	xen_signature[1] = cp.cp_ecx;
439551bc2a6Smrj 	xen_signature[2] = cp.cp_edx;
440551bc2a6Smrj 	xen_signature[3] = 0;
441551bc2a6Smrj 	xen_str = (char *)xen_signature;
442551bc2a6Smrj 	if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002)
443551bc2a6Smrj 		xpv_is_hvm = 1;
444551bc2a6Smrj }
445551bc2a6Smrj #endif	/* __xpv */
446551bc2a6Smrj 
4477c478bd9Sstevel@tonic-gate uint_t
4487c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu)
4497c478bd9Sstevel@tonic-gate {
4507c478bd9Sstevel@tonic-gate 	uint32_t mask_ecx, mask_edx;
4517c478bd9Sstevel@tonic-gate 	uint_t feature = X86_CPUID;
4527c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
4538949bcd6Sandrei 	struct cpuid_regs *cp;
4547c478bd9Sstevel@tonic-gate 	int xcpuid;
455843e1988Sjohnlev #if !defined(__xpv)
4565b8a6efeSbholler 	extern int idle_cpu_prefer_mwait;
457843e1988Sjohnlev #endif
458ae115bc7Smrj 
4597c478bd9Sstevel@tonic-gate 	/*
460ae115bc7Smrj 	 * Space statically allocated for cpu0, ensure pointer is set
4617c478bd9Sstevel@tonic-gate 	 */
4627c478bd9Sstevel@tonic-gate 	if (cpu->cpu_id == 0)
463ae115bc7Smrj 		cpu->cpu_m.mcpu_cpi = &cpuid_info0;
464ae115bc7Smrj 	cpi = cpu->cpu_m.mcpu_cpi;
465ae115bc7Smrj 	ASSERT(cpi != NULL);
4667c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[0];
4678949bcd6Sandrei 	cp->cp_eax = 0;
4688949bcd6Sandrei 	cpi->cpi_maxeax = __cpuid_insn(cp);
4697c478bd9Sstevel@tonic-gate 	{
4707c478bd9Sstevel@tonic-gate 		uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr;
4717c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ebx;
4727c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_edx;
4737c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ecx;
4747c478bd9Sstevel@tonic-gate 		*(char *)&cpi->cpi_vendorstr[12] = '\0';
4757c478bd9Sstevel@tonic-gate 	}
4767c478bd9Sstevel@tonic-gate 
477e4b86885SCheng Sean Ye 	cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr);
4787c478bd9Sstevel@tonic-gate 	x86_vendor = cpi->cpi_vendor; /* for compatibility */
4797c478bd9Sstevel@tonic-gate 
4807c478bd9Sstevel@tonic-gate 	/*
4817c478bd9Sstevel@tonic-gate 	 * Limit the range in case of weird hardware
4827c478bd9Sstevel@tonic-gate 	 */
4837c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax > CPI_MAXEAX_MAX)
4847c478bd9Sstevel@tonic-gate 		cpi->cpi_maxeax = CPI_MAXEAX_MAX;
4857c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
4867c478bd9Sstevel@tonic-gate 		goto pass1_done;
4877c478bd9Sstevel@tonic-gate 
4887c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[1];
4898949bcd6Sandrei 	cp->cp_eax = 1;
4908949bcd6Sandrei 	(void) __cpuid_insn(cp);
4917c478bd9Sstevel@tonic-gate 
4927c478bd9Sstevel@tonic-gate 	/*
4937c478bd9Sstevel@tonic-gate 	 * Extract identifying constants for easy access.
4947c478bd9Sstevel@tonic-gate 	 */
4957c478bd9Sstevel@tonic-gate 	cpi->cpi_model = CPI_MODEL(cpi);
4967c478bd9Sstevel@tonic-gate 	cpi->cpi_family = CPI_FAMILY(cpi);
4977c478bd9Sstevel@tonic-gate 
4985ff02082Sdmick 	if (cpi->cpi_family == 0xf)
4997c478bd9Sstevel@tonic-gate 		cpi->cpi_family += CPI_FAMILY_XTD(cpi);
5005ff02082Sdmick 
50168c91426Sdmick 	/*
502875b116eSkchow 	 * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf.
50368c91426Sdmick 	 * Intel, and presumably everyone else, uses model == 0xf, as
50468c91426Sdmick 	 * one would expect (max value means possible overflow).  Sigh.
50568c91426Sdmick 	 */
50668c91426Sdmick 
50768c91426Sdmick 	switch (cpi->cpi_vendor) {
508bf91205bSksadhukh 	case X86_VENDOR_Intel:
509bf91205bSksadhukh 		if (IS_EXTENDED_MODEL_INTEL(cpi))
510bf91205bSksadhukh 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
511447af253Sksadhukh 		break;
51268c91426Sdmick 	case X86_VENDOR_AMD:
513875b116eSkchow 		if (CPI_FAMILY(cpi) == 0xf)
51468c91426Sdmick 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
51568c91426Sdmick 		break;
51668c91426Sdmick 	default:
5175ff02082Sdmick 		if (cpi->cpi_model == 0xf)
5187c478bd9Sstevel@tonic-gate 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
51968c91426Sdmick 		break;
52068c91426Sdmick 	}
5217c478bd9Sstevel@tonic-gate 
5227c478bd9Sstevel@tonic-gate 	cpi->cpi_step = CPI_STEP(cpi);
5237c478bd9Sstevel@tonic-gate 	cpi->cpi_brandid = CPI_BRANDID(cpi);
5247c478bd9Sstevel@tonic-gate 
5257c478bd9Sstevel@tonic-gate 	/*
5267c478bd9Sstevel@tonic-gate 	 * *default* assumptions:
5277c478bd9Sstevel@tonic-gate 	 * - believe %edx feature word
5287c478bd9Sstevel@tonic-gate 	 * - ignore %ecx feature word
5297c478bd9Sstevel@tonic-gate 	 * - 32-bit virtual and physical addressing
5307c478bd9Sstevel@tonic-gate 	 */
5317c478bd9Sstevel@tonic-gate 	mask_edx = 0xffffffff;
5327c478bd9Sstevel@tonic-gate 	mask_ecx = 0;
5337c478bd9Sstevel@tonic-gate 
5347c478bd9Sstevel@tonic-gate 	cpi->cpi_pabits = cpi->cpi_vabits = 32;
5357c478bd9Sstevel@tonic-gate 
5367c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
5377c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
5387c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
5397c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P5;
5405ff02082Sdmick 		else if (IS_LEGACY_P6(cpi)) {
5417c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P6;
5427c478bd9Sstevel@tonic-gate 			pentiumpro_bug4046376 = 1;
5437c478bd9Sstevel@tonic-gate 			pentiumpro_bug4064495 = 1;
5447c478bd9Sstevel@tonic-gate 			/*
5457c478bd9Sstevel@tonic-gate 			 * Clear the SEP bit when it was set erroneously
5467c478bd9Sstevel@tonic-gate 			 */
5477c478bd9Sstevel@tonic-gate 			if (cpi->cpi_model < 3 && cpi->cpi_step < 3)
5487c478bd9Sstevel@tonic-gate 				cp->cp_edx &= ~CPUID_INTC_EDX_SEP;
5495ff02082Sdmick 		} else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) {
5507c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P4;
5517c478bd9Sstevel@tonic-gate 			/*
5527c478bd9Sstevel@tonic-gate 			 * We don't currently depend on any of the %ecx
5537c478bd9Sstevel@tonic-gate 			 * features until Prescott, so we'll only check
5547c478bd9Sstevel@tonic-gate 			 * this from P4 onwards.  We might want to revisit
5557c478bd9Sstevel@tonic-gate 			 * that idea later.
5567c478bd9Sstevel@tonic-gate 			 */
5577c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
5587c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family > 0xf)
5597c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
5607c622d23Sbholler 		/*
5617c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
5627c622d23Sbholler 		 * to obtain the monitor linesize.
5637c622d23Sbholler 		 */
5647c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
5657c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
5667c478bd9Sstevel@tonic-gate 		break;
5677c478bd9Sstevel@tonic-gate 	case X86_VENDOR_IntelClone:
5687c478bd9Sstevel@tonic-gate 	default:
5697c478bd9Sstevel@tonic-gate 		break;
5707c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
5717c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108)
5727c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) {
5737c478bd9Sstevel@tonic-gate 			cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0;
5747c478bd9Sstevel@tonic-gate 			cpi->cpi_model = 0xc;
5757c478bd9Sstevel@tonic-gate 		} else
5767c478bd9Sstevel@tonic-gate #endif
5777c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5) {
5787c478bd9Sstevel@tonic-gate 			/*
5797c478bd9Sstevel@tonic-gate 			 * AMD K5 and K6
5807c478bd9Sstevel@tonic-gate 			 *
5817c478bd9Sstevel@tonic-gate 			 * These CPUs have an incomplete implementation
5827c478bd9Sstevel@tonic-gate 			 * of MCA/MCE which we mask away.
5837c478bd9Sstevel@tonic-gate 			 */
5848949bcd6Sandrei 			mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA);
5858949bcd6Sandrei 
5867c478bd9Sstevel@tonic-gate 			/*
5877c478bd9Sstevel@tonic-gate 			 * Model 0 uses the wrong (APIC) bit
5887c478bd9Sstevel@tonic-gate 			 * to indicate PGE.  Fix it here.
5897c478bd9Sstevel@tonic-gate 			 */
5908949bcd6Sandrei 			if (cpi->cpi_model == 0) {
5917c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x200) {
5927c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x200;
5937c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_INTC_EDX_PGE;
5947c478bd9Sstevel@tonic-gate 				}
5957c478bd9Sstevel@tonic-gate 			}
5968949bcd6Sandrei 
5978949bcd6Sandrei 			/*
5988949bcd6Sandrei 			 * Early models had problems w/ MMX; disable.
5998949bcd6Sandrei 			 */
6008949bcd6Sandrei 			if (cpi->cpi_model < 6)
6018949bcd6Sandrei 				mask_edx &= ~CPUID_INTC_EDX_MMX;
6028949bcd6Sandrei 		}
6038949bcd6Sandrei 
6048949bcd6Sandrei 		/*
6058949bcd6Sandrei 		 * For newer families, SSE3 and CX16, at least, are valid;
6068949bcd6Sandrei 		 * enable all
6078949bcd6Sandrei 		 */
6088949bcd6Sandrei 		if (cpi->cpi_family >= 0xf)
6098949bcd6Sandrei 			mask_ecx = 0xffffffff;
6107c622d23Sbholler 		/*
6117c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
6127c622d23Sbholler 		 * to obtain the monitor linesize.
6137c622d23Sbholler 		 */
6147c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
6157c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
6165b8a6efeSbholler 
617843e1988Sjohnlev #if !defined(__xpv)
6185b8a6efeSbholler 		/*
6195b8a6efeSbholler 		 * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD
6205b8a6efeSbholler 		 * processors.  AMD does not intend MWAIT to be used in the cpu
6215b8a6efeSbholler 		 * idle loop on current and future processors.  10h and future
6225b8a6efeSbholler 		 * AMD processors use more power in MWAIT than HLT.
6235b8a6efeSbholler 		 * Pre-family-10h Opterons do not have the MWAIT instruction.
6245b8a6efeSbholler 		 */
6255b8a6efeSbholler 		idle_cpu_prefer_mwait = 0;
626843e1988Sjohnlev #endif
6275b8a6efeSbholler 
6287c478bd9Sstevel@tonic-gate 		break;
6297c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
6307c478bd9Sstevel@tonic-gate 		/*
6317c478bd9Sstevel@tonic-gate 		 * workaround the NT workaround in CMS 4.1
6327c478bd9Sstevel@tonic-gate 		 */
6337c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4 &&
6347c478bd9Sstevel@tonic-gate 		    (cpi->cpi_step == 2 || cpi->cpi_step == 3))
6357c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
6367c478bd9Sstevel@tonic-gate 		break;
6377c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
6387c478bd9Sstevel@tonic-gate 		/*
6397c478bd9Sstevel@tonic-gate 		 * workaround the NT workarounds again
6407c478bd9Sstevel@tonic-gate 		 */
6417c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 6)
6427c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
6437c478bd9Sstevel@tonic-gate 		break;
6447c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
6457c478bd9Sstevel@tonic-gate 		/*
6467c478bd9Sstevel@tonic-gate 		 * We rely heavily on the probing in locore
6477c478bd9Sstevel@tonic-gate 		 * to actually figure out what parts, if any,
6487c478bd9Sstevel@tonic-gate 		 * of the Cyrix cpuid instruction to believe.
6497c478bd9Sstevel@tonic-gate 		 */
6507c478bd9Sstevel@tonic-gate 		switch (x86_type) {
6517c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_486:
6527c478bd9Sstevel@tonic-gate 			mask_edx = 0;
6537c478bd9Sstevel@tonic-gate 			break;
6547c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86:
6557c478bd9Sstevel@tonic-gate 			mask_edx = 0;
6567c478bd9Sstevel@tonic-gate 			break;
6577c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86L:
6587c478bd9Sstevel@tonic-gate 			mask_edx =
6597c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
6607c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8;
6617c478bd9Sstevel@tonic-gate 			break;
6627c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86MX:
6637c478bd9Sstevel@tonic-gate 			mask_edx =
6647c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
6657c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
6667c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
6677c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
6687c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
6697c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
6707c478bd9Sstevel@tonic-gate 			break;
6717c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_GXm:
6727c478bd9Sstevel@tonic-gate 			mask_edx =
6737c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
6747c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
6757c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
6767c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
6777c478bd9Sstevel@tonic-gate 			break;
6787c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MediaGX:
6797c478bd9Sstevel@tonic-gate 			break;
6807c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MII:
6817c478bd9Sstevel@tonic-gate 		case X86_TYPE_VIA_CYRIX_III:
6827c478bd9Sstevel@tonic-gate 			mask_edx =
6837c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
6847c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_TSC |
6857c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
6867c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
6877c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
6887c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
6897c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
6907c478bd9Sstevel@tonic-gate 			break;
6917c478bd9Sstevel@tonic-gate 		default:
6927c478bd9Sstevel@tonic-gate 			break;
6937c478bd9Sstevel@tonic-gate 		}
6947c478bd9Sstevel@tonic-gate 		break;
6957c478bd9Sstevel@tonic-gate 	}
6967c478bd9Sstevel@tonic-gate 
697843e1988Sjohnlev #if defined(__xpv)
698843e1988Sjohnlev 	/*
699843e1988Sjohnlev 	 * Do not support MONITOR/MWAIT under a hypervisor
700843e1988Sjohnlev 	 */
701843e1988Sjohnlev 	mask_ecx &= ~CPUID_INTC_ECX_MON;
702843e1988Sjohnlev #endif	/* __xpv */
703843e1988Sjohnlev 
7047c478bd9Sstevel@tonic-gate 	/*
7057c478bd9Sstevel@tonic-gate 	 * Now we've figured out the masks that determine
7067c478bd9Sstevel@tonic-gate 	 * which bits we choose to believe, apply the masks
7077c478bd9Sstevel@tonic-gate 	 * to the feature words, then map the kernel's view
7087c478bd9Sstevel@tonic-gate 	 * of these feature words into its feature word.
7097c478bd9Sstevel@tonic-gate 	 */
7107c478bd9Sstevel@tonic-gate 	cp->cp_edx &= mask_edx;
7117c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= mask_ecx;
7127c478bd9Sstevel@tonic-gate 
7137c478bd9Sstevel@tonic-gate 	/*
714ae115bc7Smrj 	 * apply any platform restrictions (we don't call this
715ae115bc7Smrj 	 * immediately after __cpuid_insn here, because we need the
716ae115bc7Smrj 	 * workarounds applied above first)
7177c478bd9Sstevel@tonic-gate 	 */
718ae115bc7Smrj 	platform_cpuid_mangle(cpi->cpi_vendor, 1, cp);
7197c478bd9Sstevel@tonic-gate 
720ae115bc7Smrj 	/*
721ae115bc7Smrj 	 * fold in overrides from the "eeprom" mechanism
722ae115bc7Smrj 	 */
7237c478bd9Sstevel@tonic-gate 	cp->cp_edx |= cpuid_feature_edx_include;
7247c478bd9Sstevel@tonic-gate 	cp->cp_edx &= ~cpuid_feature_edx_exclude;
7257c478bd9Sstevel@tonic-gate 
7267c478bd9Sstevel@tonic-gate 	cp->cp_ecx |= cpuid_feature_ecx_include;
7277c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= ~cpuid_feature_ecx_exclude;
7287c478bd9Sstevel@tonic-gate 
7297c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PSE)
7307c478bd9Sstevel@tonic-gate 		feature |= X86_LARGEPAGE;
7317c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_TSC)
7327c478bd9Sstevel@tonic-gate 		feature |= X86_TSC;
7337c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MSR)
7347c478bd9Sstevel@tonic-gate 		feature |= X86_MSR;
7357c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MTRR)
7367c478bd9Sstevel@tonic-gate 		feature |= X86_MTRR;
7377c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PGE)
7387c478bd9Sstevel@tonic-gate 		feature |= X86_PGE;
7397c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CMOV)
7407c478bd9Sstevel@tonic-gate 		feature |= X86_CMOV;
7417c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MMX)
7427c478bd9Sstevel@tonic-gate 		feature |= X86_MMX;
7437c478bd9Sstevel@tonic-gate 	if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 &&
7447c478bd9Sstevel@tonic-gate 	    (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0)
7457c478bd9Sstevel@tonic-gate 		feature |= X86_MCA;
7467c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAE)
7477c478bd9Sstevel@tonic-gate 		feature |= X86_PAE;
7487c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CX8)
7497c478bd9Sstevel@tonic-gate 		feature |= X86_CX8;
7507c478bd9Sstevel@tonic-gate 	if (cp->cp_ecx & CPUID_INTC_ECX_CX16)
7517c478bd9Sstevel@tonic-gate 		feature |= X86_CX16;
7527c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAT)
7537c478bd9Sstevel@tonic-gate 		feature |= X86_PAT;
7547c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_SEP)
7557c478bd9Sstevel@tonic-gate 		feature |= X86_SEP;
7567c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_FXSR) {
7577c478bd9Sstevel@tonic-gate 		/*
7587c478bd9Sstevel@tonic-gate 		 * In our implementation, fxsave/fxrstor
7597c478bd9Sstevel@tonic-gate 		 * are prerequisites before we'll even
7607c478bd9Sstevel@tonic-gate 		 * try and do SSE things.
7617c478bd9Sstevel@tonic-gate 		 */
7627c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE)
7637c478bd9Sstevel@tonic-gate 			feature |= X86_SSE;
7647c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE2)
7657c478bd9Sstevel@tonic-gate 			feature |= X86_SSE2;
7667c478bd9Sstevel@tonic-gate 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE3)
7677c478bd9Sstevel@tonic-gate 			feature |= X86_SSE3;
768d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
769d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3)
770d0f8ff6eSkk208521 				feature |= X86_SSSE3;
771d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1)
772d0f8ff6eSkk208521 				feature |= X86_SSE4_1;
773d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2)
774d0f8ff6eSkk208521 				feature |= X86_SSE4_2;
775d0f8ff6eSkk208521 		}
7767c478bd9Sstevel@tonic-gate 	}
7777c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_DE)
778ae115bc7Smrj 		feature |= X86_DE;
779f98fbcecSbholler 	if (cp->cp_ecx & CPUID_INTC_ECX_MON) {
780f98fbcecSbholler 		cpi->cpi_mwait.support |= MWAIT_SUPPORT;
781f98fbcecSbholler 		feature |= X86_MWAIT;
782f98fbcecSbholler 	}
7837c478bd9Sstevel@tonic-gate 
784*86c1f4dcSVikram Hegde 	/*
785*86c1f4dcSVikram Hegde 	 * Only need it first time, rest of the cpus would follow suite.
786*86c1f4dcSVikram Hegde 	 * we only capture this for the bootcpu.
787*86c1f4dcSVikram Hegde 	 */
788*86c1f4dcSVikram Hegde 	if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) {
789*86c1f4dcSVikram Hegde 		feature |= X86_CLFSH;
790*86c1f4dcSVikram Hegde 		x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8);
791*86c1f4dcSVikram Hegde 	}
792*86c1f4dcSVikram Hegde 
7937c478bd9Sstevel@tonic-gate 	if (feature & X86_PAE)
7947c478bd9Sstevel@tonic-gate 		cpi->cpi_pabits = 36;
7957c478bd9Sstevel@tonic-gate 
7967c478bd9Sstevel@tonic-gate 	/*
7977c478bd9Sstevel@tonic-gate 	 * Hyperthreading configuration is slightly tricky on Intel
7987c478bd9Sstevel@tonic-gate 	 * and pure clones, and even trickier on AMD.
7997c478bd9Sstevel@tonic-gate 	 *
8007c478bd9Sstevel@tonic-gate 	 * (AMD chose to set the HTT bit on their CMP processors,
8017c478bd9Sstevel@tonic-gate 	 * even though they're not actually hyperthreaded.  Thus it
8027c478bd9Sstevel@tonic-gate 	 * takes a bit more work to figure out what's really going
803ae115bc7Smrj 	 * on ... see the handling of the CMP_LGCY bit below)
8047c478bd9Sstevel@tonic-gate 	 */
8057c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_HTT) {
8067c478bd9Sstevel@tonic-gate 		cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi);
8077c478bd9Sstevel@tonic-gate 		if (cpi->cpi_ncpu_per_chip > 1)
8087c478bd9Sstevel@tonic-gate 			feature |= X86_HTT;
8098949bcd6Sandrei 	} else {
8108949bcd6Sandrei 		cpi->cpi_ncpu_per_chip = 1;
8117c478bd9Sstevel@tonic-gate 	}
8127c478bd9Sstevel@tonic-gate 
8137c478bd9Sstevel@tonic-gate 	/*
8147c478bd9Sstevel@tonic-gate 	 * Work on the "extended" feature information, doing
8157c478bd9Sstevel@tonic-gate 	 * some basic initialization for cpuid_pass2()
8167c478bd9Sstevel@tonic-gate 	 */
8177c478bd9Sstevel@tonic-gate 	xcpuid = 0;
8187c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
8197c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
8205ff02082Sdmick 		if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf)
8217c478bd9Sstevel@tonic-gate 			xcpuid++;
8227c478bd9Sstevel@tonic-gate 		break;
8237c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
8247c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
8257c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
8267c478bd9Sstevel@tonic-gate 			xcpuid++;
8277c478bd9Sstevel@tonic-gate 		break;
8287c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
8297c478bd9Sstevel@tonic-gate 		/*
8307c478bd9Sstevel@tonic-gate 		 * Only these Cyrix CPUs are -known- to support
8317c478bd9Sstevel@tonic-gate 		 * extended cpuid operations.
8327c478bd9Sstevel@tonic-gate 		 */
8337c478bd9Sstevel@tonic-gate 		if (x86_type == X86_TYPE_VIA_CYRIX_III ||
8347c478bd9Sstevel@tonic-gate 		    x86_type == X86_TYPE_CYRIX_GXm)
8357c478bd9Sstevel@tonic-gate 			xcpuid++;
8367c478bd9Sstevel@tonic-gate 		break;
8377c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
8387c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
8397c478bd9Sstevel@tonic-gate 	default:
8407c478bd9Sstevel@tonic-gate 		xcpuid++;
8417c478bd9Sstevel@tonic-gate 		break;
8427c478bd9Sstevel@tonic-gate 	}
8437c478bd9Sstevel@tonic-gate 
8447c478bd9Sstevel@tonic-gate 	if (xcpuid) {
8457c478bd9Sstevel@tonic-gate 		cp = &cpi->cpi_extd[0];
8468949bcd6Sandrei 		cp->cp_eax = 0x80000000;
8478949bcd6Sandrei 		cpi->cpi_xmaxeax = __cpuid_insn(cp);
8487c478bd9Sstevel@tonic-gate 	}
8497c478bd9Sstevel@tonic-gate 
8507c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax & 0x80000000) {
8517c478bd9Sstevel@tonic-gate 
8527c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX)
8537c478bd9Sstevel@tonic-gate 			cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX;
8547c478bd9Sstevel@tonic-gate 
8557c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
8567c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
8577c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
8587c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000001)
8597c478bd9Sstevel@tonic-gate 				break;
8607c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[1];
8618949bcd6Sandrei 			cp->cp_eax = 0x80000001;
8628949bcd6Sandrei 			(void) __cpuid_insn(cp);
863ae115bc7Smrj 
8647c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
8657c478bd9Sstevel@tonic-gate 			    cpi->cpi_family == 5 &&
8667c478bd9Sstevel@tonic-gate 			    cpi->cpi_model == 6 &&
8677c478bd9Sstevel@tonic-gate 			    cpi->cpi_step == 6) {
8687c478bd9Sstevel@tonic-gate 				/*
8697c478bd9Sstevel@tonic-gate 				 * K6 model 6 uses bit 10 to indicate SYSC
8707c478bd9Sstevel@tonic-gate 				 * Later models use bit 11. Fix it here.
8717c478bd9Sstevel@tonic-gate 				 */
8727c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x400) {
8737c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x400;
8747c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_AMD_EDX_SYSC;
8757c478bd9Sstevel@tonic-gate 				}
8767c478bd9Sstevel@tonic-gate 			}
8777c478bd9Sstevel@tonic-gate 
878ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp);
879ae115bc7Smrj 
8807c478bd9Sstevel@tonic-gate 			/*
8817c478bd9Sstevel@tonic-gate 			 * Compute the additions to the kernel's feature word.
8827c478bd9Sstevel@tonic-gate 			 */
8837c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_NX)
8847c478bd9Sstevel@tonic-gate 				feature |= X86_NX;
8857c478bd9Sstevel@tonic-gate 
88602bc52beSkchow #if defined(__amd64)
88702bc52beSkchow 			/* 1 GB large page - enable only for 64 bit kernel */
88802bc52beSkchow 			if (cp->cp_edx & CPUID_AMD_EDX_1GPG)
88902bc52beSkchow 				feature |= X86_1GPG;
89002bc52beSkchow #endif
89102bc52beSkchow 
892f8801251Skk208521 			if ((cpi->cpi_vendor == X86_VENDOR_AMD) &&
893f8801251Skk208521 			    (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) &&
894f8801251Skk208521 			    (cp->cp_ecx & CPUID_AMD_ECX_SSE4A))
895f8801251Skk208521 				feature |= X86_SSE4A;
896f8801251Skk208521 
8977c478bd9Sstevel@tonic-gate 			/*
898ae115bc7Smrj 			 * If both the HTT and CMP_LGCY bits are set,
8998949bcd6Sandrei 			 * then we're not actually HyperThreaded.  Read
9008949bcd6Sandrei 			 * "AMD CPUID Specification" for more details.
9017c478bd9Sstevel@tonic-gate 			 */
9027c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
9038949bcd6Sandrei 			    (feature & X86_HTT) &&
904ae115bc7Smrj 			    (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) {
9057c478bd9Sstevel@tonic-gate 				feature &= ~X86_HTT;
9068949bcd6Sandrei 				feature |= X86_CMP;
9078949bcd6Sandrei 			}
908ae115bc7Smrj #if defined(__amd64)
9097c478bd9Sstevel@tonic-gate 			/*
9107c478bd9Sstevel@tonic-gate 			 * It's really tricky to support syscall/sysret in
9117c478bd9Sstevel@tonic-gate 			 * the i386 kernel; we rely on sysenter/sysexit
9127c478bd9Sstevel@tonic-gate 			 * instead.  In the amd64 kernel, things are -way-
9137c478bd9Sstevel@tonic-gate 			 * better.
9147c478bd9Sstevel@tonic-gate 			 */
9157c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_SYSC)
9167c478bd9Sstevel@tonic-gate 				feature |= X86_ASYSC;
9177c478bd9Sstevel@tonic-gate 
9187c478bd9Sstevel@tonic-gate 			/*
9197c478bd9Sstevel@tonic-gate 			 * While we're thinking about system calls, note
9207c478bd9Sstevel@tonic-gate 			 * that AMD processors don't support sysenter
9217c478bd9Sstevel@tonic-gate 			 * in long mode at all, so don't try to program them.
9227c478bd9Sstevel@tonic-gate 			 */
9237c478bd9Sstevel@tonic-gate 			if (x86_vendor == X86_VENDOR_AMD)
9247c478bd9Sstevel@tonic-gate 				feature &= ~X86_SEP;
9257c478bd9Sstevel@tonic-gate #endif
926d36ea5d8Ssudheer 			if (cp->cp_edx & CPUID_AMD_EDX_TSCP)
927ae115bc7Smrj 				feature |= X86_TSCP;
9287c478bd9Sstevel@tonic-gate 			break;
9297c478bd9Sstevel@tonic-gate 		default:
9307c478bd9Sstevel@tonic-gate 			break;
9317c478bd9Sstevel@tonic-gate 		}
9327c478bd9Sstevel@tonic-gate 
9338949bcd6Sandrei 		/*
9348949bcd6Sandrei 		 * Get CPUID data about processor cores and hyperthreads.
9358949bcd6Sandrei 		 */
9367c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
9377c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
9388949bcd6Sandrei 			if (cpi->cpi_maxeax >= 4) {
9398949bcd6Sandrei 				cp = &cpi->cpi_std[4];
9408949bcd6Sandrei 				cp->cp_eax = 4;
9418949bcd6Sandrei 				cp->cp_ecx = 0;
9428949bcd6Sandrei 				(void) __cpuid_insn(cp);
943ae115bc7Smrj 				platform_cpuid_mangle(cpi->cpi_vendor, 4, cp);
9448949bcd6Sandrei 			}
9458949bcd6Sandrei 			/*FALLTHROUGH*/
9467c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
9477c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000008)
9487c478bd9Sstevel@tonic-gate 				break;
9497c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[8];
9508949bcd6Sandrei 			cp->cp_eax = 0x80000008;
9518949bcd6Sandrei 			(void) __cpuid_insn(cp);
952ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp);
953ae115bc7Smrj 
9547c478bd9Sstevel@tonic-gate 			/*
9557c478bd9Sstevel@tonic-gate 			 * Virtual and physical address limits from
9567c478bd9Sstevel@tonic-gate 			 * cpuid override previously guessed values.
9577c478bd9Sstevel@tonic-gate 			 */
9587c478bd9Sstevel@tonic-gate 			cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0);
9597c478bd9Sstevel@tonic-gate 			cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8);
9607c478bd9Sstevel@tonic-gate 			break;
9617c478bd9Sstevel@tonic-gate 		default:
9627c478bd9Sstevel@tonic-gate 			break;
9637c478bd9Sstevel@tonic-gate 		}
9648949bcd6Sandrei 
965d129bde2Sesaxe 		/*
966d129bde2Sesaxe 		 * Derive the number of cores per chip
967d129bde2Sesaxe 		 */
9688949bcd6Sandrei 		switch (cpi->cpi_vendor) {
9698949bcd6Sandrei 		case X86_VENDOR_Intel:
9708949bcd6Sandrei 			if (cpi->cpi_maxeax < 4) {
9718949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
9728949bcd6Sandrei 				break;
9738949bcd6Sandrei 			} else {
9748949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
9758949bcd6Sandrei 				    BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1;
9768949bcd6Sandrei 			}
9778949bcd6Sandrei 			break;
9788949bcd6Sandrei 		case X86_VENDOR_AMD:
9798949bcd6Sandrei 			if (cpi->cpi_xmaxeax < 0x80000008) {
9808949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
9818949bcd6Sandrei 				break;
9828949bcd6Sandrei 			} else {
98310569901Sgavinm 				/*
98410569901Sgavinm 				 * On family 0xf cpuid fn 2 ECX[7:0] "NC" is
98510569901Sgavinm 				 * 1 less than the number of physical cores on
98610569901Sgavinm 				 * the chip.  In family 0x10 this value can
98710569901Sgavinm 				 * be affected by "downcoring" - it reflects
98810569901Sgavinm 				 * 1 less than the number of cores actually
98910569901Sgavinm 				 * enabled on this node.
99010569901Sgavinm 				 */
9918949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
9928949bcd6Sandrei 				    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
9938949bcd6Sandrei 			}
9948949bcd6Sandrei 			break;
9958949bcd6Sandrei 		default:
9968949bcd6Sandrei 			cpi->cpi_ncore_per_chip = 1;
9978949bcd6Sandrei 			break;
9987c478bd9Sstevel@tonic-gate 		}
999fa2e767eSgavinm 	} else {
1000fa2e767eSgavinm 		cpi->cpi_ncore_per_chip = 1;
10018949bcd6Sandrei 	}
10028949bcd6Sandrei 
10038949bcd6Sandrei 	/*
10048949bcd6Sandrei 	 * If more than one core, then this processor is CMP.
10058949bcd6Sandrei 	 */
10068949bcd6Sandrei 	if (cpi->cpi_ncore_per_chip > 1)
10078949bcd6Sandrei 		feature |= X86_CMP;
1008ae115bc7Smrj 
10098949bcd6Sandrei 	/*
10108949bcd6Sandrei 	 * If the number of cores is the same as the number
10118949bcd6Sandrei 	 * of CPUs, then we cannot have HyperThreading.
10128949bcd6Sandrei 	 */
10138949bcd6Sandrei 	if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip)
10148949bcd6Sandrei 		feature &= ~X86_HTT;
10158949bcd6Sandrei 
10167c478bd9Sstevel@tonic-gate 	if ((feature & (X86_HTT | X86_CMP)) == 0) {
10178949bcd6Sandrei 		/*
10188949bcd6Sandrei 		 * Single-core single-threaded processors.
10198949bcd6Sandrei 		 */
10207c478bd9Sstevel@tonic-gate 		cpi->cpi_chipid = -1;
10217c478bd9Sstevel@tonic-gate 		cpi->cpi_clogid = 0;
10228949bcd6Sandrei 		cpi->cpi_coreid = cpu->cpu_id;
102310569901Sgavinm 		cpi->cpi_pkgcoreid = 0;
10247c478bd9Sstevel@tonic-gate 	} else if (cpi->cpi_ncpu_per_chip > 1) {
10258949bcd6Sandrei 		uint_t i;
10268949bcd6Sandrei 		uint_t chipid_shift = 0;
10278949bcd6Sandrei 		uint_t coreid_shift = 0;
10288949bcd6Sandrei 		uint_t apic_id = CPI_APIC_ID(cpi);
10297c478bd9Sstevel@tonic-gate 
10308949bcd6Sandrei 		for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1)
10318949bcd6Sandrei 			chipid_shift++;
10328949bcd6Sandrei 		cpi->cpi_chipid = apic_id >> chipid_shift;
10338949bcd6Sandrei 		cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1);
10348949bcd6Sandrei 
10358949bcd6Sandrei 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
10368949bcd6Sandrei 			if (feature & X86_CMP) {
10378949bcd6Sandrei 				/*
10388949bcd6Sandrei 				 * Multi-core (and possibly multi-threaded)
10398949bcd6Sandrei 				 * processors.
10408949bcd6Sandrei 				 */
10418949bcd6Sandrei 				uint_t ncpu_per_core;
10428949bcd6Sandrei 				if (cpi->cpi_ncore_per_chip == 1)
10438949bcd6Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip;
10448949bcd6Sandrei 				else if (cpi->cpi_ncore_per_chip > 1)
10458949bcd6Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip /
10468949bcd6Sandrei 					    cpi->cpi_ncore_per_chip;
10478949bcd6Sandrei 				/*
10488949bcd6Sandrei 				 * 8bit APIC IDs on dual core Pentiums
10498949bcd6Sandrei 				 * look like this:
10508949bcd6Sandrei 				 *
10518949bcd6Sandrei 				 * +-----------------------+------+------+
10528949bcd6Sandrei 				 * | Physical Package ID   |  MC  |  HT  |
10538949bcd6Sandrei 				 * +-----------------------+------+------+
10548949bcd6Sandrei 				 * <------- chipid -------->
10558949bcd6Sandrei 				 * <------- coreid --------------->
10568949bcd6Sandrei 				 *			   <--- clogid -->
105710569901Sgavinm 				 *			   <------>
105810569901Sgavinm 				 *			   pkgcoreid
10598949bcd6Sandrei 				 *
10608949bcd6Sandrei 				 * Where the number of bits necessary to
10618949bcd6Sandrei 				 * represent MC and HT fields together equals
10628949bcd6Sandrei 				 * to the minimum number of bits necessary to
10638949bcd6Sandrei 				 * store the value of cpi->cpi_ncpu_per_chip.
10648949bcd6Sandrei 				 * Of those bits, the MC part uses the number
10658949bcd6Sandrei 				 * of bits necessary to store the value of
10668949bcd6Sandrei 				 * cpi->cpi_ncore_per_chip.
10678949bcd6Sandrei 				 */
10688949bcd6Sandrei 				for (i = 1; i < ncpu_per_core; i <<= 1)
10698949bcd6Sandrei 					coreid_shift++;
10703090b9a9Sandrei 				cpi->cpi_coreid = apic_id >> coreid_shift;
107110569901Sgavinm 				cpi->cpi_pkgcoreid = cpi->cpi_clogid >>
107210569901Sgavinm 				    coreid_shift;
10738949bcd6Sandrei 			} else if (feature & X86_HTT) {
10748949bcd6Sandrei 				/*
10758949bcd6Sandrei 				 * Single-core multi-threaded processors.
10768949bcd6Sandrei 				 */
10778949bcd6Sandrei 				cpi->cpi_coreid = cpi->cpi_chipid;
107810569901Sgavinm 				cpi->cpi_pkgcoreid = 0;
10798949bcd6Sandrei 			}
10808949bcd6Sandrei 		} else if (cpi->cpi_vendor == X86_VENDOR_AMD) {
10818949bcd6Sandrei 			/*
108210569901Sgavinm 			 * AMD CMP chips currently have a single thread per
108310569901Sgavinm 			 * core, with 2 cores on family 0xf and 2, 3 or 4
108410569901Sgavinm 			 * cores on family 0x10.
108510569901Sgavinm 			 *
108610569901Sgavinm 			 * Since no two cpus share a core we must assign a
108710569901Sgavinm 			 * distinct coreid per cpu, and we do this by using
108810569901Sgavinm 			 * the cpu_id.  This scheme does not, however,
108910569901Sgavinm 			 * guarantee that sibling cores of a chip will have
109010569901Sgavinm 			 * sequential coreids starting at a multiple of the
109110569901Sgavinm 			 * number of cores per chip - that is usually the
109210569901Sgavinm 			 * case, but if the ACPI MADT table is presented
109310569901Sgavinm 			 * in a different order then we need to perform a
109410569901Sgavinm 			 * few more gymnastics for the pkgcoreid.
109510569901Sgavinm 			 *
109610569901Sgavinm 			 * In family 0xf CMPs there are 2 cores on all nodes
109710569901Sgavinm 			 * present - no mixing of single and dual core parts.
109810569901Sgavinm 			 *
109910569901Sgavinm 			 * In family 0x10 CMPs cpuid fn 2 ECX[15:12]
110010569901Sgavinm 			 * "ApicIdCoreIdSize[3:0]" tells us how
110110569901Sgavinm 			 * many least-significant bits in the ApicId
110210569901Sgavinm 			 * are used to represent the core number
110310569901Sgavinm 			 * within the node.  Cores are always
110410569901Sgavinm 			 * numbered sequentially from 0 regardless
110510569901Sgavinm 			 * of how many or which are disabled, and
110610569901Sgavinm 			 * there seems to be no way to discover the
110710569901Sgavinm 			 * real core id when some are disabled.
11088949bcd6Sandrei 			 */
11098949bcd6Sandrei 			cpi->cpi_coreid = cpu->cpu_id;
111010569901Sgavinm 
111110569901Sgavinm 			if (cpi->cpi_family == 0x10 &&
111210569901Sgavinm 			    cpi->cpi_xmaxeax >= 0x80000008) {
111310569901Sgavinm 				int coreidsz =
111410569901Sgavinm 				    BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12);
111510569901Sgavinm 
111610569901Sgavinm 				cpi->cpi_pkgcoreid =
111710569901Sgavinm 				    apic_id & ((1 << coreidsz) - 1);
111810569901Sgavinm 			} else {
111910569901Sgavinm 				cpi->cpi_pkgcoreid = cpi->cpi_clogid;
112010569901Sgavinm 			}
11218949bcd6Sandrei 		} else {
11228949bcd6Sandrei 			/*
11238949bcd6Sandrei 			 * All other processors are currently
11248949bcd6Sandrei 			 * assumed to have single cores.
11258949bcd6Sandrei 			 */
11268949bcd6Sandrei 			cpi->cpi_coreid = cpi->cpi_chipid;
112710569901Sgavinm 			cpi->cpi_pkgcoreid = 0;
11288949bcd6Sandrei 		}
11297c478bd9Sstevel@tonic-gate 	}
11307c478bd9Sstevel@tonic-gate 
1131b6917abeSmishra 	cpi->cpi_apicid = CPI_APIC_ID(cpi);
1132b6917abeSmishra 
11338a40a695Sgavinm 	/*
11348a40a695Sgavinm 	 * Synthesize chip "revision" and socket type
11358a40a695Sgavinm 	 */
1136e4b86885SCheng Sean Ye 	cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family,
1137e4b86885SCheng Sean Ye 	    cpi->cpi_model, cpi->cpi_step);
1138e4b86885SCheng Sean Ye 	cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor,
1139e4b86885SCheng Sean Ye 	    cpi->cpi_family, cpi->cpi_model, cpi->cpi_step);
1140e4b86885SCheng Sean Ye 	cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family,
1141e4b86885SCheng Sean Ye 	    cpi->cpi_model, cpi->cpi_step);
11428a40a695Sgavinm 
11437c478bd9Sstevel@tonic-gate pass1_done:
1144551bc2a6Smrj #if !defined(__xpv)
1145551bc2a6Smrj 	check_for_hvm();
1146551bc2a6Smrj #endif
11477c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 1;
11487c478bd9Sstevel@tonic-gate 	return (feature);
11497c478bd9Sstevel@tonic-gate }
11507c478bd9Sstevel@tonic-gate 
11517c478bd9Sstevel@tonic-gate /*
11527c478bd9Sstevel@tonic-gate  * Make copies of the cpuid table entries we depend on, in
11537c478bd9Sstevel@tonic-gate  * part for ease of parsing now, in part so that we have only
11547c478bd9Sstevel@tonic-gate  * one place to correct any of it, in part for ease of
11557c478bd9Sstevel@tonic-gate  * later export to userland, and in part so we can look at
11567c478bd9Sstevel@tonic-gate  * this stuff in a crash dump.
11577c478bd9Sstevel@tonic-gate  */
11587c478bd9Sstevel@tonic-gate 
11597c478bd9Sstevel@tonic-gate /*ARGSUSED*/
11607c478bd9Sstevel@tonic-gate void
11617c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu)
11627c478bd9Sstevel@tonic-gate {
11637c478bd9Sstevel@tonic-gate 	uint_t n, nmax;
11647c478bd9Sstevel@tonic-gate 	int i;
11658949bcd6Sandrei 	struct cpuid_regs *cp;
11667c478bd9Sstevel@tonic-gate 	uint8_t *dp;
11677c478bd9Sstevel@tonic-gate 	uint32_t *iptr;
11687c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
11697c478bd9Sstevel@tonic-gate 
11707c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 1);
11717c478bd9Sstevel@tonic-gate 
11727c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
11737c478bd9Sstevel@tonic-gate 		goto pass2_done;
11747c478bd9Sstevel@tonic-gate 
11757c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD)
11767c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_STD;
11777c478bd9Sstevel@tonic-gate 	/*
11787c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
11797c478bd9Sstevel@tonic-gate 	 */
11807c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) {
11818949bcd6Sandrei 		cp->cp_eax = n;
1182d129bde2Sesaxe 
1183d129bde2Sesaxe 		/*
1184d129bde2Sesaxe 		 * CPUID function 4 expects %ecx to be initialized
1185d129bde2Sesaxe 		 * with an index which indicates which cache to return
1186d129bde2Sesaxe 		 * information about. The OS is expected to call function 4
1187d129bde2Sesaxe 		 * with %ecx set to 0, 1, 2, ... until it returns with
1188d129bde2Sesaxe 		 * EAX[4:0] set to 0, which indicates there are no more
1189d129bde2Sesaxe 		 * caches.
1190d129bde2Sesaxe 		 *
1191d129bde2Sesaxe 		 * Here, populate cpi_std[4] with the information returned by
1192d129bde2Sesaxe 		 * function 4 when %ecx == 0, and do the rest in cpuid_pass3()
1193d129bde2Sesaxe 		 * when dynamic memory allocation becomes available.
1194d129bde2Sesaxe 		 *
1195d129bde2Sesaxe 		 * Note: we need to explicitly initialize %ecx here, since
1196d129bde2Sesaxe 		 * function 4 may have been previously invoked.
1197d129bde2Sesaxe 		 */
1198d129bde2Sesaxe 		if (n == 4)
1199d129bde2Sesaxe 			cp->cp_ecx = 0;
1200d129bde2Sesaxe 
12018949bcd6Sandrei 		(void) __cpuid_insn(cp);
1202ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, n, cp);
12037c478bd9Sstevel@tonic-gate 		switch (n) {
12047c478bd9Sstevel@tonic-gate 		case 2:
12057c478bd9Sstevel@tonic-gate 			/*
12067c478bd9Sstevel@tonic-gate 			 * "the lower 8 bits of the %eax register
12077c478bd9Sstevel@tonic-gate 			 * contain a value that identifies the number
12087c478bd9Sstevel@tonic-gate 			 * of times the cpuid [instruction] has to be
12097c478bd9Sstevel@tonic-gate 			 * executed to obtain a complete image of the
12107c478bd9Sstevel@tonic-gate 			 * processor's caching systems."
12117c478bd9Sstevel@tonic-gate 			 *
12127c478bd9Sstevel@tonic-gate 			 * How *do* they make this stuff up?
12137c478bd9Sstevel@tonic-gate 			 */
12147c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache = sizeof (*cp) *
12157c478bd9Sstevel@tonic-gate 			    BITX(cp->cp_eax, 7, 0);
12167c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache == 0)
12177c478bd9Sstevel@tonic-gate 				break;
12187c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache--;	/* skip count byte */
12197c478bd9Sstevel@tonic-gate 
12207c478bd9Sstevel@tonic-gate 			/*
12217c478bd9Sstevel@tonic-gate 			 * Well, for now, rather than attempt to implement
12227c478bd9Sstevel@tonic-gate 			 * this slightly dubious algorithm, we just look
12237c478bd9Sstevel@tonic-gate 			 * at the first 15 ..
12247c478bd9Sstevel@tonic-gate 			 */
12257c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache > (sizeof (*cp) - 1))
12267c478bd9Sstevel@tonic-gate 				cpi->cpi_ncache = sizeof (*cp) - 1;
12277c478bd9Sstevel@tonic-gate 
12287c478bd9Sstevel@tonic-gate 			dp = cpi->cpi_cacheinfo;
12297c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_eax, 31, 31) == 0) {
12307c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_eax;
123163d3f7dfSkk208521 				for (i = 1; i < 4; i++)
12327c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
12337c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
12347c478bd9Sstevel@tonic-gate 			}
12357c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ebx, 31, 31) == 0) {
12367c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ebx;
12377c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
12387c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
12397c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
12407c478bd9Sstevel@tonic-gate 			}
12417c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ecx, 31, 31) == 0) {
12427c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ecx;
12437c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
12447c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
12457c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
12467c478bd9Sstevel@tonic-gate 			}
12477c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_edx, 31, 31) == 0) {
12487c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_edx;
12497c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
12507c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
12517c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
12527c478bd9Sstevel@tonic-gate 			}
12537c478bd9Sstevel@tonic-gate 			break;
1254f98fbcecSbholler 
12557c478bd9Sstevel@tonic-gate 		case 3:	/* Processor serial number, if PSN supported */
1256f98fbcecSbholler 			break;
1257f98fbcecSbholler 
12587c478bd9Sstevel@tonic-gate 		case 4:	/* Deterministic cache parameters */
1259f98fbcecSbholler 			break;
1260f98fbcecSbholler 
12617c478bd9Sstevel@tonic-gate 		case 5:	/* Monitor/Mwait parameters */
12625b8a6efeSbholler 		{
12635b8a6efeSbholler 			size_t mwait_size;
1264f98fbcecSbholler 
1265f98fbcecSbholler 			/*
1266f98fbcecSbholler 			 * check cpi_mwait.support which was set in cpuid_pass1
1267f98fbcecSbholler 			 */
1268f98fbcecSbholler 			if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT))
1269f98fbcecSbholler 				break;
1270f98fbcecSbholler 
12715b8a6efeSbholler 			/*
12725b8a6efeSbholler 			 * Protect ourself from insane mwait line size.
12735b8a6efeSbholler 			 * Workaround for incomplete hardware emulator(s).
12745b8a6efeSbholler 			 */
12755b8a6efeSbholler 			mwait_size = (size_t)MWAIT_SIZE_MAX(cpi);
12765b8a6efeSbholler 			if (mwait_size < sizeof (uint32_t) ||
12775b8a6efeSbholler 			    !ISP2(mwait_size)) {
12785b8a6efeSbholler #if DEBUG
12795b8a6efeSbholler 				cmn_err(CE_NOTE, "Cannot handle cpu %d mwait "
12805b8a6efeSbholler 				    "size %ld",
12815b8a6efeSbholler 				    cpu->cpu_id, (long)mwait_size);
12825b8a6efeSbholler #endif
12835b8a6efeSbholler 				break;
12845b8a6efeSbholler 			}
12855b8a6efeSbholler 
1286f98fbcecSbholler 			cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi);
12875b8a6efeSbholler 			cpi->cpi_mwait.mon_max = mwait_size;
1288f98fbcecSbholler 			if (MWAIT_EXTENSION(cpi)) {
1289f98fbcecSbholler 				cpi->cpi_mwait.support |= MWAIT_EXTENSIONS;
1290f98fbcecSbholler 				if (MWAIT_INT_ENABLE(cpi))
1291f98fbcecSbholler 					cpi->cpi_mwait.support |=
1292f98fbcecSbholler 					    MWAIT_ECX_INT_ENABLE;
1293f98fbcecSbholler 			}
1294f98fbcecSbholler 			break;
12955b8a6efeSbholler 		}
12967c478bd9Sstevel@tonic-gate 		default:
12977c478bd9Sstevel@tonic-gate 			break;
12987c478bd9Sstevel@tonic-gate 		}
12997c478bd9Sstevel@tonic-gate 	}
13007c478bd9Sstevel@tonic-gate 
1301b6917abeSmishra 	if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) {
1302b6917abeSmishra 		cp->cp_eax = 0xB;
1303b6917abeSmishra 		cp->cp_ecx = 0;
1304b6917abeSmishra 
1305b6917abeSmishra 		(void) __cpuid_insn(cp);
1306b6917abeSmishra 
1307b6917abeSmishra 		/*
1308b6917abeSmishra 		 * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which
1309b6917abeSmishra 		 * indicates that the extended topology enumeration leaf is
1310b6917abeSmishra 		 * available.
1311b6917abeSmishra 		 */
1312b6917abeSmishra 		if (cp->cp_ebx) {
1313b6917abeSmishra 			uint32_t x2apic_id;
1314b6917abeSmishra 			uint_t coreid_shift = 0;
1315b6917abeSmishra 			uint_t ncpu_per_core = 1;
1316b6917abeSmishra 			uint_t chipid_shift = 0;
1317b6917abeSmishra 			uint_t ncpu_per_chip = 1;
1318b6917abeSmishra 			uint_t i;
1319b6917abeSmishra 			uint_t level;
1320b6917abeSmishra 
1321b6917abeSmishra 			for (i = 0; i < CPI_FNB_ECX_MAX; i++) {
1322b6917abeSmishra 				cp->cp_eax = 0xB;
1323b6917abeSmishra 				cp->cp_ecx = i;
1324b6917abeSmishra 
1325b6917abeSmishra 				(void) __cpuid_insn(cp);
1326b6917abeSmishra 				level = CPI_CPU_LEVEL_TYPE(cp);
1327b6917abeSmishra 
1328b6917abeSmishra 				if (level == 1) {
1329b6917abeSmishra 					x2apic_id = cp->cp_edx;
1330b6917abeSmishra 					coreid_shift = BITX(cp->cp_eax, 4, 0);
1331b6917abeSmishra 					ncpu_per_core = BITX(cp->cp_ebx, 15, 0);
1332b6917abeSmishra 				} else if (level == 2) {
1333b6917abeSmishra 					x2apic_id = cp->cp_edx;
1334b6917abeSmishra 					chipid_shift = BITX(cp->cp_eax, 4, 0);
1335b6917abeSmishra 					ncpu_per_chip = BITX(cp->cp_ebx, 15, 0);
1336b6917abeSmishra 				}
1337b6917abeSmishra 			}
1338b6917abeSmishra 
1339b6917abeSmishra 			cpi->cpi_apicid = x2apic_id;
1340b6917abeSmishra 			cpi->cpi_ncpu_per_chip = ncpu_per_chip;
1341b6917abeSmishra 			cpi->cpi_ncore_per_chip = ncpu_per_chip /
1342b6917abeSmishra 			    ncpu_per_core;
1343b6917abeSmishra 			cpi->cpi_chipid = x2apic_id >> chipid_shift;
1344b6917abeSmishra 			cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1);
1345b6917abeSmishra 			cpi->cpi_coreid = x2apic_id >> coreid_shift;
1346b6917abeSmishra 			cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift;
1347b6917abeSmishra 		}
1348b6917abeSmishra 	}
1349b6917abeSmishra 
13507c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0)
13517c478bd9Sstevel@tonic-gate 		goto pass2_done;
13527c478bd9Sstevel@tonic-gate 
13537c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD)
13547c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_EXTD;
13557c478bd9Sstevel@tonic-gate 	/*
13567c478bd9Sstevel@tonic-gate 	 * Copy the extended properties, fixing them as we go.
13577c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
13587c478bd9Sstevel@tonic-gate 	 */
13597c478bd9Sstevel@tonic-gate 	iptr = (void *)cpi->cpi_brandstr;
13607c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) {
13618949bcd6Sandrei 		cp->cp_eax = 0x80000000 + n;
13628949bcd6Sandrei 		(void) __cpuid_insn(cp);
1363ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp);
13647c478bd9Sstevel@tonic-gate 		switch (n) {
13657c478bd9Sstevel@tonic-gate 		case 2:
13667c478bd9Sstevel@tonic-gate 		case 3:
13677c478bd9Sstevel@tonic-gate 		case 4:
13687c478bd9Sstevel@tonic-gate 			/*
13697c478bd9Sstevel@tonic-gate 			 * Extract the brand string
13707c478bd9Sstevel@tonic-gate 			 */
13717c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_eax;
13727c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ebx;
13737c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ecx;
13747c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_edx;
13757c478bd9Sstevel@tonic-gate 			break;
13767c478bd9Sstevel@tonic-gate 		case 5:
13777c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
13787c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
13797c478bd9Sstevel@tonic-gate 				/*
13807c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
13817c478bd9Sstevel@tonic-gate 				 * parts to report the sizes of the
13827c478bd9Sstevel@tonic-gate 				 * TLB for large pages. Before then,
13837c478bd9Sstevel@tonic-gate 				 * we don't trust the data.
13847c478bd9Sstevel@tonic-gate 				 */
13857c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
13867c478bd9Sstevel@tonic-gate 				    (cpi->cpi_family == 6 &&
13877c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1))
13887c478bd9Sstevel@tonic-gate 					cp->cp_eax = 0;
13897c478bd9Sstevel@tonic-gate 				break;
13907c478bd9Sstevel@tonic-gate 			default:
13917c478bd9Sstevel@tonic-gate 				break;
13927c478bd9Sstevel@tonic-gate 			}
13937c478bd9Sstevel@tonic-gate 			break;
13947c478bd9Sstevel@tonic-gate 		case 6:
13957c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
13967c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
13977c478bd9Sstevel@tonic-gate 				/*
13987c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
13997c478bd9Sstevel@tonic-gate 				 * AMD parts with L2 TLB's.
14007c478bd9Sstevel@tonic-gate 				 * Before then, don't trust the data.
14017c478bd9Sstevel@tonic-gate 				 */
14027c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
14037c478bd9Sstevel@tonic-gate 				    cpi->cpi_family == 6 &&
14047c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1)
14057c478bd9Sstevel@tonic-gate 					cp->cp_eax = cp->cp_ebx = 0;
14067c478bd9Sstevel@tonic-gate 				/*
14077c478bd9Sstevel@tonic-gate 				 * AMD Duron rev A0 reports L2
14087c478bd9Sstevel@tonic-gate 				 * cache size incorrectly as 1K
14097c478bd9Sstevel@tonic-gate 				 * when it is really 64K
14107c478bd9Sstevel@tonic-gate 				 */
14117c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family == 6 &&
14127c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 3 &&
14137c478bd9Sstevel@tonic-gate 				    cpi->cpi_step == 0) {
14147c478bd9Sstevel@tonic-gate 					cp->cp_ecx &= 0xffff;
14157c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 0x400000;
14167c478bd9Sstevel@tonic-gate 				}
14177c478bd9Sstevel@tonic-gate 				break;
14187c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Cyrix:	/* VIA C3 */
14197c478bd9Sstevel@tonic-gate 				/*
14207c478bd9Sstevel@tonic-gate 				 * VIA C3 processors are a bit messed
14217c478bd9Sstevel@tonic-gate 				 * up w.r.t. encoding cache sizes in %ecx
14227c478bd9Sstevel@tonic-gate 				 */
14237c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family != 6)
14247c478bd9Sstevel@tonic-gate 					break;
14257c478bd9Sstevel@tonic-gate 				/*
14267c478bd9Sstevel@tonic-gate 				 * model 7 and 8 were incorrectly encoded
14277c478bd9Sstevel@tonic-gate 				 *
14287c478bd9Sstevel@tonic-gate 				 * xxx is model 8 really broken?
14297c478bd9Sstevel@tonic-gate 				 */
14307c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 7 ||
14317c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 8)
14327c478bd9Sstevel@tonic-gate 					cp->cp_ecx =
14337c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 31, 24) << 16 |
14347c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 23, 16) << 12 |
14357c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 15, 8) << 8 |
14367c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 7, 0);
14377c478bd9Sstevel@tonic-gate 				/*
14387c478bd9Sstevel@tonic-gate 				 * model 9 stepping 1 has wrong associativity
14397c478bd9Sstevel@tonic-gate 				 */
14407c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 9 && cpi->cpi_step == 1)
14417c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 8 << 12;
14427c478bd9Sstevel@tonic-gate 				break;
14437c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Intel:
14447c478bd9Sstevel@tonic-gate 				/*
14457c478bd9Sstevel@tonic-gate 				 * Extended L2 Cache features function.
14467c478bd9Sstevel@tonic-gate 				 * First appeared on Prescott.
14477c478bd9Sstevel@tonic-gate 				 */
14487c478bd9Sstevel@tonic-gate 			default:
14497c478bd9Sstevel@tonic-gate 				break;
14507c478bd9Sstevel@tonic-gate 			}
14517c478bd9Sstevel@tonic-gate 			break;
14527c478bd9Sstevel@tonic-gate 		default:
14537c478bd9Sstevel@tonic-gate 			break;
14547c478bd9Sstevel@tonic-gate 		}
14557c478bd9Sstevel@tonic-gate 	}
14567c478bd9Sstevel@tonic-gate 
14577c478bd9Sstevel@tonic-gate pass2_done:
14587c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 2;
14597c478bd9Sstevel@tonic-gate }
14607c478bd9Sstevel@tonic-gate 
14617c478bd9Sstevel@tonic-gate static const char *
14627c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi)
14637c478bd9Sstevel@tonic-gate {
14647c478bd9Sstevel@tonic-gate 	int i;
14657c478bd9Sstevel@tonic-gate 
14667c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
14677c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
14687c478bd9Sstevel@tonic-gate 		return ("i486");
14697c478bd9Sstevel@tonic-gate 
14707c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
14717c478bd9Sstevel@tonic-gate 	case 5:
14727c478bd9Sstevel@tonic-gate 		return ("Intel Pentium(r)");
14737c478bd9Sstevel@tonic-gate 	case 6:
14747c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
14757c478bd9Sstevel@tonic-gate 			uint_t celeron, xeon;
14768949bcd6Sandrei 			const struct cpuid_regs *cp;
14777c478bd9Sstevel@tonic-gate 		case 0:
14787c478bd9Sstevel@tonic-gate 		case 1:
14797c478bd9Sstevel@tonic-gate 		case 2:
14807c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) Pro");
14817c478bd9Sstevel@tonic-gate 		case 3:
14827c478bd9Sstevel@tonic-gate 		case 4:
14837c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) II");
14847c478bd9Sstevel@tonic-gate 		case 6:
14857c478bd9Sstevel@tonic-gate 			return ("Intel Celeron(r)");
14867c478bd9Sstevel@tonic-gate 		case 5:
14877c478bd9Sstevel@tonic-gate 		case 7:
14887c478bd9Sstevel@tonic-gate 			celeron = xeon = 0;
14897c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_std[2];	/* cache info */
14907c478bd9Sstevel@tonic-gate 
149163d3f7dfSkk208521 			for (i = 1; i < 4; i++) {
14927c478bd9Sstevel@tonic-gate 				uint_t tmp;
14937c478bd9Sstevel@tonic-gate 
14947c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_eax >> (8 * i)) & 0xff;
14957c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
14967c478bd9Sstevel@tonic-gate 					celeron++;
14977c478bd9Sstevel@tonic-gate 				if (tmp >= 0x44 && tmp <= 0x45)
14987c478bd9Sstevel@tonic-gate 					xeon++;
14997c478bd9Sstevel@tonic-gate 			}
15007c478bd9Sstevel@tonic-gate 
15017c478bd9Sstevel@tonic-gate 			for (i = 0; i < 2; i++) {
15027c478bd9Sstevel@tonic-gate 				uint_t tmp;
15037c478bd9Sstevel@tonic-gate 
15047c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ebx >> (8 * i)) & 0xff;
15057c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15067c478bd9Sstevel@tonic-gate 					celeron++;
15077c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15087c478bd9Sstevel@tonic-gate 					xeon++;
15097c478bd9Sstevel@tonic-gate 			}
15107c478bd9Sstevel@tonic-gate 
15117c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
15127c478bd9Sstevel@tonic-gate 				uint_t tmp;
15137c478bd9Sstevel@tonic-gate 
15147c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ecx >> (8 * i)) & 0xff;
15157c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15167c478bd9Sstevel@tonic-gate 					celeron++;
15177c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15187c478bd9Sstevel@tonic-gate 					xeon++;
15197c478bd9Sstevel@tonic-gate 			}
15207c478bd9Sstevel@tonic-gate 
15217c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
15227c478bd9Sstevel@tonic-gate 				uint_t tmp;
15237c478bd9Sstevel@tonic-gate 
15247c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_edx >> (8 * i)) & 0xff;
15257c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15267c478bd9Sstevel@tonic-gate 					celeron++;
15277c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15287c478bd9Sstevel@tonic-gate 					xeon++;
15297c478bd9Sstevel@tonic-gate 			}
15307c478bd9Sstevel@tonic-gate 
15317c478bd9Sstevel@tonic-gate 			if (celeron)
15327c478bd9Sstevel@tonic-gate 				return ("Intel Celeron(r)");
15337c478bd9Sstevel@tonic-gate 			if (xeon)
15347c478bd9Sstevel@tonic-gate 				return (cpi->cpi_model == 5 ?
15357c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) II Xeon(tm)" :
15367c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) III Xeon(tm)");
15377c478bd9Sstevel@tonic-gate 			return (cpi->cpi_model == 5 ?
15387c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" :
15397c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) III or Pentium(r) III Xeon(tm)");
15407c478bd9Sstevel@tonic-gate 		default:
15417c478bd9Sstevel@tonic-gate 			break;
15427c478bd9Sstevel@tonic-gate 		}
15437c478bd9Sstevel@tonic-gate 	default:
15447c478bd9Sstevel@tonic-gate 		break;
15457c478bd9Sstevel@tonic-gate 	}
15467c478bd9Sstevel@tonic-gate 
15475ff02082Sdmick 	/* BrandID is present if the field is nonzero */
15485ff02082Sdmick 	if (cpi->cpi_brandid != 0) {
15497c478bd9Sstevel@tonic-gate 		static const struct {
15507c478bd9Sstevel@tonic-gate 			uint_t bt_bid;
15517c478bd9Sstevel@tonic-gate 			const char *bt_str;
15527c478bd9Sstevel@tonic-gate 		} brand_tbl[] = {
15537c478bd9Sstevel@tonic-gate 			{ 0x1,	"Intel(r) Celeron(r)" },
15547c478bd9Sstevel@tonic-gate 			{ 0x2,	"Intel(r) Pentium(r) III" },
15557c478bd9Sstevel@tonic-gate 			{ 0x3,	"Intel(r) Pentium(r) III Xeon(tm)" },
15567c478bd9Sstevel@tonic-gate 			{ 0x4,	"Intel(r) Pentium(r) III" },
15577c478bd9Sstevel@tonic-gate 			{ 0x6,	"Mobile Intel(r) Pentium(r) III" },
15587c478bd9Sstevel@tonic-gate 			{ 0x7,	"Mobile Intel(r) Celeron(r)" },
15597c478bd9Sstevel@tonic-gate 			{ 0x8,	"Intel(r) Pentium(r) 4" },
15607c478bd9Sstevel@tonic-gate 			{ 0x9,	"Intel(r) Pentium(r) 4" },
15617c478bd9Sstevel@tonic-gate 			{ 0xa,	"Intel(r) Celeron(r)" },
15627c478bd9Sstevel@tonic-gate 			{ 0xb,	"Intel(r) Xeon(tm)" },
15637c478bd9Sstevel@tonic-gate 			{ 0xc,	"Intel(r) Xeon(tm) MP" },
15647c478bd9Sstevel@tonic-gate 			{ 0xe,	"Mobile Intel(r) Pentium(r) 4" },
15655ff02082Sdmick 			{ 0xf,	"Mobile Intel(r) Celeron(r)" },
15665ff02082Sdmick 			{ 0x11, "Mobile Genuine Intel(r)" },
15675ff02082Sdmick 			{ 0x12, "Intel(r) Celeron(r) M" },
15685ff02082Sdmick 			{ 0x13, "Mobile Intel(r) Celeron(r)" },
15695ff02082Sdmick 			{ 0x14, "Intel(r) Celeron(r)" },
15705ff02082Sdmick 			{ 0x15, "Mobile Genuine Intel(r)" },
15715ff02082Sdmick 			{ 0x16,	"Intel(r) Pentium(r) M" },
15725ff02082Sdmick 			{ 0x17, "Mobile Intel(r) Celeron(r)" }
15737c478bd9Sstevel@tonic-gate 		};
15747c478bd9Sstevel@tonic-gate 		uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]);
15757c478bd9Sstevel@tonic-gate 		uint_t sgn;
15767c478bd9Sstevel@tonic-gate 
15777c478bd9Sstevel@tonic-gate 		sgn = (cpi->cpi_family << 8) |
15787c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model << 4) | cpi->cpi_step;
15797c478bd9Sstevel@tonic-gate 
15807c478bd9Sstevel@tonic-gate 		for (i = 0; i < btblmax; i++)
15817c478bd9Sstevel@tonic-gate 			if (brand_tbl[i].bt_bid == cpi->cpi_brandid)
15827c478bd9Sstevel@tonic-gate 				break;
15837c478bd9Sstevel@tonic-gate 		if (i < btblmax) {
15847c478bd9Sstevel@tonic-gate 			if (sgn == 0x6b1 && cpi->cpi_brandid == 3)
15857c478bd9Sstevel@tonic-gate 				return ("Intel(r) Celeron(r)");
15867c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xb)
15877c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm) MP");
15887c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xe)
15897c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm)");
15907c478bd9Sstevel@tonic-gate 			return (brand_tbl[i].bt_str);
15917c478bd9Sstevel@tonic-gate 		}
15927c478bd9Sstevel@tonic-gate 	}
15937c478bd9Sstevel@tonic-gate 
15947c478bd9Sstevel@tonic-gate 	return (NULL);
15957c478bd9Sstevel@tonic-gate }
15967c478bd9Sstevel@tonic-gate 
15977c478bd9Sstevel@tonic-gate static const char *
15987c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi)
15997c478bd9Sstevel@tonic-gate {
16007c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
16017c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
16027c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
16037c478bd9Sstevel@tonic-gate 
16047c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
16057c478bd9Sstevel@tonic-gate 	case 5:
16067c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
16077c478bd9Sstevel@tonic-gate 		case 0:
16087c478bd9Sstevel@tonic-gate 		case 1:
16097c478bd9Sstevel@tonic-gate 		case 2:
16107c478bd9Sstevel@tonic-gate 		case 3:
16117c478bd9Sstevel@tonic-gate 		case 4:
16127c478bd9Sstevel@tonic-gate 		case 5:
16137c478bd9Sstevel@tonic-gate 			return ("AMD-K5(r)");
16147c478bd9Sstevel@tonic-gate 		case 6:
16157c478bd9Sstevel@tonic-gate 		case 7:
16167c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)");
16177c478bd9Sstevel@tonic-gate 		case 8:
16187c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-2");
16197c478bd9Sstevel@tonic-gate 		case 9:
16207c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-III");
16217c478bd9Sstevel@tonic-gate 		default:
16227c478bd9Sstevel@tonic-gate 			return ("AMD (family 5)");
16237c478bd9Sstevel@tonic-gate 		}
16247c478bd9Sstevel@tonic-gate 	case 6:
16257c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
16267c478bd9Sstevel@tonic-gate 		case 1:
16277c478bd9Sstevel@tonic-gate 			return ("AMD-K7(tm)");
16287c478bd9Sstevel@tonic-gate 		case 0:
16297c478bd9Sstevel@tonic-gate 		case 2:
16307c478bd9Sstevel@tonic-gate 		case 4:
16317c478bd9Sstevel@tonic-gate 			return ("AMD Athlon(tm)");
16327c478bd9Sstevel@tonic-gate 		case 3:
16337c478bd9Sstevel@tonic-gate 		case 7:
16347c478bd9Sstevel@tonic-gate 			return ("AMD Duron(tm)");
16357c478bd9Sstevel@tonic-gate 		case 6:
16367c478bd9Sstevel@tonic-gate 		case 8:
16377c478bd9Sstevel@tonic-gate 		case 10:
16387c478bd9Sstevel@tonic-gate 			/*
16397c478bd9Sstevel@tonic-gate 			 * Use the L2 cache size to distinguish
16407c478bd9Sstevel@tonic-gate 			 */
16417c478bd9Sstevel@tonic-gate 			return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ?
16427c478bd9Sstevel@tonic-gate 			    "AMD Athlon(tm)" : "AMD Duron(tm)");
16437c478bd9Sstevel@tonic-gate 		default:
16447c478bd9Sstevel@tonic-gate 			return ("AMD (family 6)");
16457c478bd9Sstevel@tonic-gate 		}
16467c478bd9Sstevel@tonic-gate 	default:
16477c478bd9Sstevel@tonic-gate 		break;
16487c478bd9Sstevel@tonic-gate 	}
16497c478bd9Sstevel@tonic-gate 
16507c478bd9Sstevel@tonic-gate 	if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 &&
16517c478bd9Sstevel@tonic-gate 	    cpi->cpi_brandid != 0) {
16527c478bd9Sstevel@tonic-gate 		switch (BITX(cpi->cpi_brandid, 7, 5)) {
16537c478bd9Sstevel@tonic-gate 		case 3:
16547c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) UP 1xx");
16557c478bd9Sstevel@tonic-gate 		case 4:
16567c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) DP 2xx");
16577c478bd9Sstevel@tonic-gate 		case 5:
16587c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) MP 8xx");
16597c478bd9Sstevel@tonic-gate 		default:
16607c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm)");
16617c478bd9Sstevel@tonic-gate 		}
16627c478bd9Sstevel@tonic-gate 	}
16637c478bd9Sstevel@tonic-gate 
16647c478bd9Sstevel@tonic-gate 	return (NULL);
16657c478bd9Sstevel@tonic-gate }
16667c478bd9Sstevel@tonic-gate 
16677c478bd9Sstevel@tonic-gate static const char *
16687c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type)
16697c478bd9Sstevel@tonic-gate {
16707c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
16717c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 ||
16727c478bd9Sstevel@tonic-gate 	    type == X86_TYPE_CYRIX_486)
16737c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
16747c478bd9Sstevel@tonic-gate 
16757c478bd9Sstevel@tonic-gate 	switch (type) {
16767c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86:
16777c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86");
16787c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86L:
16797c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86L");
16807c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86MX:
16817c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86MX");
16827c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_GXm:
16837c478bd9Sstevel@tonic-gate 		return ("Cyrix GXm");
16847c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MediaGX:
16857c478bd9Sstevel@tonic-gate 		return ("Cyrix MediaGX");
16867c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MII:
16877c478bd9Sstevel@tonic-gate 		return ("Cyrix M2");
16887c478bd9Sstevel@tonic-gate 	case X86_TYPE_VIA_CYRIX_III:
16897c478bd9Sstevel@tonic-gate 		return ("VIA Cyrix M3");
16907c478bd9Sstevel@tonic-gate 	default:
16917c478bd9Sstevel@tonic-gate 		/*
16927c478bd9Sstevel@tonic-gate 		 * Have another wild guess ..
16937c478bd9Sstevel@tonic-gate 		 */
16947c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 4 && cpi->cpi_model == 9)
16957c478bd9Sstevel@tonic-gate 			return ("Cyrix 5x86");
16967c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_family == 5) {
16977c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
16987c478bd9Sstevel@tonic-gate 			case 2:
16997c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86");	/* Cyrix M1 */
17007c478bd9Sstevel@tonic-gate 			case 4:
17017c478bd9Sstevel@tonic-gate 				return ("Cyrix MediaGX");
17027c478bd9Sstevel@tonic-gate 			default:
17037c478bd9Sstevel@tonic-gate 				break;
17047c478bd9Sstevel@tonic-gate 			}
17057c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family == 6) {
17067c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17077c478bd9Sstevel@tonic-gate 			case 0:
17087c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86MX"); /* Cyrix M2? */
17097c478bd9Sstevel@tonic-gate 			case 5:
17107c478bd9Sstevel@tonic-gate 			case 6:
17117c478bd9Sstevel@tonic-gate 			case 7:
17127c478bd9Sstevel@tonic-gate 			case 8:
17137c478bd9Sstevel@tonic-gate 			case 9:
17147c478bd9Sstevel@tonic-gate 				return ("VIA C3");
17157c478bd9Sstevel@tonic-gate 			default:
17167c478bd9Sstevel@tonic-gate 				break;
17177c478bd9Sstevel@tonic-gate 			}
17187c478bd9Sstevel@tonic-gate 		}
17197c478bd9Sstevel@tonic-gate 		break;
17207c478bd9Sstevel@tonic-gate 	}
17217c478bd9Sstevel@tonic-gate 	return (NULL);
17227c478bd9Sstevel@tonic-gate }
17237c478bd9Sstevel@tonic-gate 
17247c478bd9Sstevel@tonic-gate /*
17257c478bd9Sstevel@tonic-gate  * This only gets called in the case that the CPU extended
17267c478bd9Sstevel@tonic-gate  * feature brand string (0x80000002, 0x80000003, 0x80000004)
17277c478bd9Sstevel@tonic-gate  * aren't available, or contain null bytes for some reason.
17287c478bd9Sstevel@tonic-gate  */
17297c478bd9Sstevel@tonic-gate static void
17307c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi)
17317c478bd9Sstevel@tonic-gate {
17327c478bd9Sstevel@tonic-gate 	const char *brand = NULL;
17337c478bd9Sstevel@tonic-gate 
17347c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
17357c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
17367c478bd9Sstevel@tonic-gate 		brand = intel_cpubrand(cpi);
17377c478bd9Sstevel@tonic-gate 		break;
17387c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
17397c478bd9Sstevel@tonic-gate 		brand = amd_cpubrand(cpi);
17407c478bd9Sstevel@tonic-gate 		break;
17417c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
17427c478bd9Sstevel@tonic-gate 		brand = cyrix_cpubrand(cpi, x86_type);
17437c478bd9Sstevel@tonic-gate 		break;
17447c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NexGen:
17457c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
17467c478bd9Sstevel@tonic-gate 			brand = "NexGen Nx586";
17477c478bd9Sstevel@tonic-gate 		break;
17487c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
17497c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
17507c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17517c478bd9Sstevel@tonic-gate 			case 4:
17527c478bd9Sstevel@tonic-gate 				brand = "Centaur C6";
17537c478bd9Sstevel@tonic-gate 				break;
17547c478bd9Sstevel@tonic-gate 			case 8:
17557c478bd9Sstevel@tonic-gate 				brand = "Centaur C2";
17567c478bd9Sstevel@tonic-gate 				break;
17577c478bd9Sstevel@tonic-gate 			case 9:
17587c478bd9Sstevel@tonic-gate 				brand = "Centaur C3";
17597c478bd9Sstevel@tonic-gate 				break;
17607c478bd9Sstevel@tonic-gate 			default:
17617c478bd9Sstevel@tonic-gate 				break;
17627c478bd9Sstevel@tonic-gate 			}
17637c478bd9Sstevel@tonic-gate 		break;
17647c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Rise:
17657c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 &&
17667c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model == 0 || cpi->cpi_model == 2))
17677c478bd9Sstevel@tonic-gate 			brand = "Rise mP6";
17687c478bd9Sstevel@tonic-gate 		break;
17697c478bd9Sstevel@tonic-gate 	case X86_VENDOR_SiS:
17707c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
17717c478bd9Sstevel@tonic-gate 			brand = "SiS 55x";
17727c478bd9Sstevel@tonic-gate 		break;
17737c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
17747c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4)
17757c478bd9Sstevel@tonic-gate 			brand = "Transmeta Crusoe TM3x00 or TM5x00";
17767c478bd9Sstevel@tonic-gate 		break;
17777c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NSC:
17787c478bd9Sstevel@tonic-gate 	case X86_VENDOR_UMC:
17797c478bd9Sstevel@tonic-gate 	default:
17807c478bd9Sstevel@tonic-gate 		break;
17817c478bd9Sstevel@tonic-gate 	}
17827c478bd9Sstevel@tonic-gate 	if (brand) {
17837c478bd9Sstevel@tonic-gate 		(void) strcpy((char *)cpi->cpi_brandstr, brand);
17847c478bd9Sstevel@tonic-gate 		return;
17857c478bd9Sstevel@tonic-gate 	}
17867c478bd9Sstevel@tonic-gate 
17877c478bd9Sstevel@tonic-gate 	/*
17887c478bd9Sstevel@tonic-gate 	 * If all else fails ...
17897c478bd9Sstevel@tonic-gate 	 */
17907c478bd9Sstevel@tonic-gate 	(void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr),
17917c478bd9Sstevel@tonic-gate 	    "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family,
17927c478bd9Sstevel@tonic-gate 	    cpi->cpi_model, cpi->cpi_step);
17937c478bd9Sstevel@tonic-gate }
17947c478bd9Sstevel@tonic-gate 
17957c478bd9Sstevel@tonic-gate /*
17967c478bd9Sstevel@tonic-gate  * This routine is called just after kernel memory allocation
17977c478bd9Sstevel@tonic-gate  * becomes available on cpu0, and as part of mp_startup() on
17987c478bd9Sstevel@tonic-gate  * the other cpus.
17997c478bd9Sstevel@tonic-gate  *
1800d129bde2Sesaxe  * Fixup the brand string, and collect any information from cpuid
1801d129bde2Sesaxe  * that requires dynamicically allocated storage to represent.
18027c478bd9Sstevel@tonic-gate  */
18037c478bd9Sstevel@tonic-gate /*ARGSUSED*/
18047c478bd9Sstevel@tonic-gate void
18057c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu)
18067c478bd9Sstevel@tonic-gate {
1807d129bde2Sesaxe 	int	i, max, shft, level, size;
1808d129bde2Sesaxe 	struct cpuid_regs regs;
1809d129bde2Sesaxe 	struct cpuid_regs *cp;
18107c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
18117c478bd9Sstevel@tonic-gate 
18127c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 2);
18137c478bd9Sstevel@tonic-gate 
1814d129bde2Sesaxe 	/*
1815d129bde2Sesaxe 	 * Function 4: Deterministic cache parameters
1816d129bde2Sesaxe 	 *
1817d129bde2Sesaxe 	 * Take this opportunity to detect the number of threads
1818d129bde2Sesaxe 	 * sharing the last level cache, and construct a corresponding
1819d129bde2Sesaxe 	 * cache id. The respective cpuid_info members are initialized
1820d129bde2Sesaxe 	 * to the default case of "no last level cache sharing".
1821d129bde2Sesaxe 	 */
1822d129bde2Sesaxe 	cpi->cpi_ncpu_shr_last_cache = 1;
1823d129bde2Sesaxe 	cpi->cpi_last_lvl_cacheid = cpu->cpu_id;
1824d129bde2Sesaxe 
1825d129bde2Sesaxe 	if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) {
1826d129bde2Sesaxe 
1827d129bde2Sesaxe 		/*
1828d129bde2Sesaxe 		 * Find the # of elements (size) returned by fn 4, and along
1829d129bde2Sesaxe 		 * the way detect last level cache sharing details.
1830d129bde2Sesaxe 		 */
1831d129bde2Sesaxe 		bzero(&regs, sizeof (regs));
1832d129bde2Sesaxe 		cp = &regs;
1833d129bde2Sesaxe 		for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) {
1834d129bde2Sesaxe 			cp->cp_eax = 4;
1835d129bde2Sesaxe 			cp->cp_ecx = i;
1836d129bde2Sesaxe 
1837d129bde2Sesaxe 			(void) __cpuid_insn(cp);
1838d129bde2Sesaxe 
1839d129bde2Sesaxe 			if (CPI_CACHE_TYPE(cp) == 0)
1840d129bde2Sesaxe 				break;
1841d129bde2Sesaxe 			level = CPI_CACHE_LVL(cp);
1842d129bde2Sesaxe 			if (level > max) {
1843d129bde2Sesaxe 				max = level;
1844d129bde2Sesaxe 				cpi->cpi_ncpu_shr_last_cache =
1845d129bde2Sesaxe 				    CPI_NTHR_SHR_CACHE(cp) + 1;
1846d129bde2Sesaxe 			}
1847d129bde2Sesaxe 		}
1848d129bde2Sesaxe 		cpi->cpi_std_4_size = size = i;
1849d129bde2Sesaxe 
1850d129bde2Sesaxe 		/*
1851d129bde2Sesaxe 		 * Allocate the cpi_std_4 array. The first element
1852d129bde2Sesaxe 		 * references the regs for fn 4, %ecx == 0, which
1853d129bde2Sesaxe 		 * cpuid_pass2() stashed in cpi->cpi_std[4].
1854d129bde2Sesaxe 		 */
1855d129bde2Sesaxe 		if (size > 0) {
1856d129bde2Sesaxe 			cpi->cpi_std_4 =
1857d129bde2Sesaxe 			    kmem_alloc(size * sizeof (cp), KM_SLEEP);
1858d129bde2Sesaxe 			cpi->cpi_std_4[0] = &cpi->cpi_std[4];
1859d129bde2Sesaxe 
1860d129bde2Sesaxe 			/*
1861d129bde2Sesaxe 			 * Allocate storage to hold the additional regs
1862d129bde2Sesaxe 			 * for function 4, %ecx == 1 .. cpi_std_4_size.
1863d129bde2Sesaxe 			 *
1864d129bde2Sesaxe 			 * The regs for fn 4, %ecx == 0 has already
1865d129bde2Sesaxe 			 * been allocated as indicated above.
1866d129bde2Sesaxe 			 */
1867d129bde2Sesaxe 			for (i = 1; i < size; i++) {
1868d129bde2Sesaxe 				cp = cpi->cpi_std_4[i] =
1869d129bde2Sesaxe 				    kmem_zalloc(sizeof (regs), KM_SLEEP);
1870d129bde2Sesaxe 				cp->cp_eax = 4;
1871d129bde2Sesaxe 				cp->cp_ecx = i;
1872d129bde2Sesaxe 
1873d129bde2Sesaxe 				(void) __cpuid_insn(cp);
1874d129bde2Sesaxe 			}
1875d129bde2Sesaxe 		}
1876d129bde2Sesaxe 		/*
1877d129bde2Sesaxe 		 * Determine the number of bits needed to represent
1878d129bde2Sesaxe 		 * the number of CPUs sharing the last level cache.
1879d129bde2Sesaxe 		 *
1880d129bde2Sesaxe 		 * Shift off that number of bits from the APIC id to
1881d129bde2Sesaxe 		 * derive the cache id.
1882d129bde2Sesaxe 		 */
1883d129bde2Sesaxe 		shft = 0;
1884d129bde2Sesaxe 		for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1)
1885d129bde2Sesaxe 			shft++;
1886b6917abeSmishra 		cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft;
1887d129bde2Sesaxe 	}
1888d129bde2Sesaxe 
1889d129bde2Sesaxe 	/*
1890d129bde2Sesaxe 	 * Now fixup the brand string
1891d129bde2Sesaxe 	 */
18927c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0) {
18937c478bd9Sstevel@tonic-gate 		fabricate_brandstr(cpi);
1894d129bde2Sesaxe 	} else {
18957c478bd9Sstevel@tonic-gate 
18967c478bd9Sstevel@tonic-gate 		/*
18977c478bd9Sstevel@tonic-gate 		 * If we successfully extracted a brand string from the cpuid
18987c478bd9Sstevel@tonic-gate 		 * instruction, clean it up by removing leading spaces and
18997c478bd9Sstevel@tonic-gate 		 * similar junk.
19007c478bd9Sstevel@tonic-gate 		 */
19017c478bd9Sstevel@tonic-gate 		if (cpi->cpi_brandstr[0]) {
19027c478bd9Sstevel@tonic-gate 			size_t maxlen = sizeof (cpi->cpi_brandstr);
19037c478bd9Sstevel@tonic-gate 			char *src, *dst;
19047c478bd9Sstevel@tonic-gate 
19057c478bd9Sstevel@tonic-gate 			dst = src = (char *)cpi->cpi_brandstr;
19067c478bd9Sstevel@tonic-gate 			src[maxlen - 1] = '\0';
19077c478bd9Sstevel@tonic-gate 			/*
19087c478bd9Sstevel@tonic-gate 			 * strip leading spaces
19097c478bd9Sstevel@tonic-gate 			 */
19107c478bd9Sstevel@tonic-gate 			while (*src == ' ')
19117c478bd9Sstevel@tonic-gate 				src++;
19127c478bd9Sstevel@tonic-gate 			/*
19137c478bd9Sstevel@tonic-gate 			 * Remove any 'Genuine' or "Authentic" prefixes
19147c478bd9Sstevel@tonic-gate 			 */
19157c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Genuine ", 8) == 0)
19167c478bd9Sstevel@tonic-gate 				src += 8;
19177c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Authentic ", 10) == 0)
19187c478bd9Sstevel@tonic-gate 				src += 10;
19197c478bd9Sstevel@tonic-gate 
19207c478bd9Sstevel@tonic-gate 			/*
19217c478bd9Sstevel@tonic-gate 			 * Now do an in-place copy.
19227c478bd9Sstevel@tonic-gate 			 * Map (R) to (r) and (TM) to (tm).
19237c478bd9Sstevel@tonic-gate 			 * The era of teletypes is long gone, and there's
19247c478bd9Sstevel@tonic-gate 			 * -really- no need to shout.
19257c478bd9Sstevel@tonic-gate 			 */
19267c478bd9Sstevel@tonic-gate 			while (*src != '\0') {
19277c478bd9Sstevel@tonic-gate 				if (src[0] == '(') {
19287c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "R)", 2) == 0) {
19297c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(r)", 3);
19307c478bd9Sstevel@tonic-gate 						src += 3;
19317c478bd9Sstevel@tonic-gate 						dst += 3;
19327c478bd9Sstevel@tonic-gate 						continue;
19337c478bd9Sstevel@tonic-gate 					}
19347c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "TM)", 3) == 0) {
19357c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(tm)", 4);
19367c478bd9Sstevel@tonic-gate 						src += 4;
19377c478bd9Sstevel@tonic-gate 						dst += 4;
19387c478bd9Sstevel@tonic-gate 						continue;
19397c478bd9Sstevel@tonic-gate 					}
19407c478bd9Sstevel@tonic-gate 				}
19417c478bd9Sstevel@tonic-gate 				*dst++ = *src++;
19427c478bd9Sstevel@tonic-gate 			}
19437c478bd9Sstevel@tonic-gate 			*dst = '\0';
19447c478bd9Sstevel@tonic-gate 
19457c478bd9Sstevel@tonic-gate 			/*
19467c478bd9Sstevel@tonic-gate 			 * Finally, remove any trailing spaces
19477c478bd9Sstevel@tonic-gate 			 */
19487c478bd9Sstevel@tonic-gate 			while (--dst > cpi->cpi_brandstr)
19497c478bd9Sstevel@tonic-gate 				if (*dst == ' ')
19507c478bd9Sstevel@tonic-gate 					*dst = '\0';
19517c478bd9Sstevel@tonic-gate 				else
19527c478bd9Sstevel@tonic-gate 					break;
19537c478bd9Sstevel@tonic-gate 		} else
19547c478bd9Sstevel@tonic-gate 			fabricate_brandstr(cpi);
1955d129bde2Sesaxe 	}
19567c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 3;
19577c478bd9Sstevel@tonic-gate }
19587c478bd9Sstevel@tonic-gate 
19597c478bd9Sstevel@tonic-gate /*
19607c478bd9Sstevel@tonic-gate  * This routine is called out of bind_hwcap() much later in the life
19617c478bd9Sstevel@tonic-gate  * of the kernel (post_startup()).  The job of this routine is to resolve
19627c478bd9Sstevel@tonic-gate  * the hardware feature support and kernel support for those features into
19637c478bd9Sstevel@tonic-gate  * what we're actually going to tell applications via the aux vector.
19647c478bd9Sstevel@tonic-gate  */
19657c478bd9Sstevel@tonic-gate uint_t
19667c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu)
19677c478bd9Sstevel@tonic-gate {
19687c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
19697c478bd9Sstevel@tonic-gate 	uint_t hwcap_flags = 0;
19707c478bd9Sstevel@tonic-gate 
19717c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
19727c478bd9Sstevel@tonic-gate 		cpu = CPU;
19737c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
19747c478bd9Sstevel@tonic-gate 
19757c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 3);
19767c478bd9Sstevel@tonic-gate 
19777c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax >= 1) {
19787c478bd9Sstevel@tonic-gate 		uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES];
19797c478bd9Sstevel@tonic-gate 		uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES];
19807c478bd9Sstevel@tonic-gate 
19817c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_EDX(cpi);
19827c478bd9Sstevel@tonic-gate 		*ecx = CPI_FEATURES_ECX(cpi);
19837c478bd9Sstevel@tonic-gate 
19847c478bd9Sstevel@tonic-gate 		/*
19857c478bd9Sstevel@tonic-gate 		 * [these require explicit kernel support]
19867c478bd9Sstevel@tonic-gate 		 */
19877c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SEP) == 0)
19887c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SEP;
19897c478bd9Sstevel@tonic-gate 
19907c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE) == 0)
19917c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE);
19927c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE2) == 0)
19937c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SSE2;
19947c478bd9Sstevel@tonic-gate 
19957c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_HTT) == 0)
19967c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_HTT;
19977c478bd9Sstevel@tonic-gate 
19987c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE3) == 0)
19997c478bd9Sstevel@tonic-gate 			*ecx &= ~CPUID_INTC_ECX_SSE3;
20007c478bd9Sstevel@tonic-gate 
2001d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
2002d0f8ff6eSkk208521 			if ((x86_feature & X86_SSSE3) == 0)
2003d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSSE3;
2004d0f8ff6eSkk208521 			if ((x86_feature & X86_SSE4_1) == 0)
2005d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_1;
2006d0f8ff6eSkk208521 			if ((x86_feature & X86_SSE4_2) == 0)
2007d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_2;
2008d0f8ff6eSkk208521 		}
2009d0f8ff6eSkk208521 
20107c478bd9Sstevel@tonic-gate 		/*
20117c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond x87 fp context]
20127c478bd9Sstevel@tonic-gate 		 */
20137c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
20147c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX);
20157c478bd9Sstevel@tonic-gate 
20167c478bd9Sstevel@tonic-gate 		/*
20177c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to things that we
20187c478bd9Sstevel@tonic-gate 		 * think userland will care about.
20197c478bd9Sstevel@tonic-gate 		 */
20207c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SEP)
20217c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SEP;
20227c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE)
20237c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FXSR | AV_386_SSE;
20247c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE2)
20257c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE2;
20267c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_SSE3)
20277c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE3;
2028d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
2029d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSSE3)
2030d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSSE3;
2031d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_1)
2032d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSE4_1;
2033d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_2)
2034d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSE4_2;
2035d0f8ff6eSkk208521 		}
2036f8801251Skk208521 		if (*ecx & CPUID_INTC_ECX_POPCNT)
2037f8801251Skk208521 			hwcap_flags |= AV_386_POPCNT;
20387c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_FPU)
20397c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FPU;
20407c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_MMX)
20417c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MMX;
20427c478bd9Sstevel@tonic-gate 
20437c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_TSC)
20447c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_TSC;
20457c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CX8)
20467c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX8;
20477c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CMOV)
20487c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CMOV;
20497c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_MON)
20507c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MON;
20517c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_CX16)
20527c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX16;
20537c478bd9Sstevel@tonic-gate 	}
20547c478bd9Sstevel@tonic-gate 
20558949bcd6Sandrei 	if (x86_feature & X86_HTT)
20567c478bd9Sstevel@tonic-gate 		hwcap_flags |= AV_386_PAUSE;
20577c478bd9Sstevel@tonic-gate 
20587c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000001)
20597c478bd9Sstevel@tonic-gate 		goto pass4_done;
20607c478bd9Sstevel@tonic-gate 
20617c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
20628949bcd6Sandrei 		struct cpuid_regs cp;
2063ae115bc7Smrj 		uint32_t *edx, *ecx;
20647c478bd9Sstevel@tonic-gate 
2065ae115bc7Smrj 	case X86_VENDOR_Intel:
2066ae115bc7Smrj 		/*
2067ae115bc7Smrj 		 * Seems like Intel duplicated what we necessary
2068ae115bc7Smrj 		 * here to make the initial crop of 64-bit OS's work.
2069ae115bc7Smrj 		 * Hopefully, those are the only "extended" bits
2070ae115bc7Smrj 		 * they'll add.
2071ae115bc7Smrj 		 */
2072ae115bc7Smrj 		/*FALLTHROUGH*/
2073ae115bc7Smrj 
20747c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
20757c478bd9Sstevel@tonic-gate 		edx = &cpi->cpi_support[AMD_EDX_FEATURES];
2076ae115bc7Smrj 		ecx = &cpi->cpi_support[AMD_ECX_FEATURES];
20777c478bd9Sstevel@tonic-gate 
20787c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_XTD_EDX(cpi);
2079ae115bc7Smrj 		*ecx = CPI_FEATURES_XTD_ECX(cpi);
2080ae115bc7Smrj 
2081ae115bc7Smrj 		/*
2082ae115bc7Smrj 		 * [these features require explicit kernel support]
2083ae115bc7Smrj 		 */
2084ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2085ae115bc7Smrj 		case X86_VENDOR_Intel:
2086d36ea5d8Ssudheer 			if ((x86_feature & X86_TSCP) == 0)
2087d36ea5d8Ssudheer 				*edx &= ~CPUID_AMD_EDX_TSCP;
2088ae115bc7Smrj 			break;
2089ae115bc7Smrj 
2090ae115bc7Smrj 		case X86_VENDOR_AMD:
2091ae115bc7Smrj 			if ((x86_feature & X86_TSCP) == 0)
2092ae115bc7Smrj 				*edx &= ~CPUID_AMD_EDX_TSCP;
2093f8801251Skk208521 			if ((x86_feature & X86_SSE4A) == 0)
2094f8801251Skk208521 				*ecx &= ~CPUID_AMD_ECX_SSE4A;
2095ae115bc7Smrj 			break;
2096ae115bc7Smrj 
2097ae115bc7Smrj 		default:
2098ae115bc7Smrj 			break;
2099ae115bc7Smrj 		}
21007c478bd9Sstevel@tonic-gate 
21017c478bd9Sstevel@tonic-gate 		/*
21027c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond
21037c478bd9Sstevel@tonic-gate 		 * x87 fp context and exception handlers]
21047c478bd9Sstevel@tonic-gate 		 */
21057c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
21067c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_AMD_EDX_MMXamd |
21077c478bd9Sstevel@tonic-gate 			    CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx);
21087c478bd9Sstevel@tonic-gate 
21097c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_NX) == 0)
21107c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_AMD_EDX_NX;
2111ae115bc7Smrj #if !defined(__amd64)
21127c478bd9Sstevel@tonic-gate 		*edx &= ~CPUID_AMD_EDX_LM;
21137c478bd9Sstevel@tonic-gate #endif
21147c478bd9Sstevel@tonic-gate 		/*
21157c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to
21167c478bd9Sstevel@tonic-gate 		 * things that we think userland will care about.
21177c478bd9Sstevel@tonic-gate 		 */
2118ae115bc7Smrj #if defined(__amd64)
21197c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_SYSC)
21207c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_SYSC;
2121ae115bc7Smrj #endif
21227c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_MMXamd)
21237c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_MMX;
21247c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNow)
21257c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNow;
21267c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNowx)
21277c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNowx;
2128ae115bc7Smrj 
2129ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2130ae115bc7Smrj 		case X86_VENDOR_AMD:
2131ae115bc7Smrj 			if (*edx & CPUID_AMD_EDX_TSCP)
2132ae115bc7Smrj 				hwcap_flags |= AV_386_TSCP;
2133ae115bc7Smrj 			if (*ecx & CPUID_AMD_ECX_AHF64)
2134ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2135f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_SSE4A)
2136f8801251Skk208521 				hwcap_flags |= AV_386_AMD_SSE4A;
2137f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_LZCNT)
2138f8801251Skk208521 				hwcap_flags |= AV_386_AMD_LZCNT;
2139ae115bc7Smrj 			break;
2140ae115bc7Smrj 
2141ae115bc7Smrj 		case X86_VENDOR_Intel:
2142d36ea5d8Ssudheer 			if (*edx & CPUID_AMD_EDX_TSCP)
2143d36ea5d8Ssudheer 				hwcap_flags |= AV_386_TSCP;
2144ae115bc7Smrj 			/*
2145ae115bc7Smrj 			 * Aarrgh.
2146ae115bc7Smrj 			 * Intel uses a different bit in the same word.
2147ae115bc7Smrj 			 */
2148ae115bc7Smrj 			if (*ecx & CPUID_INTC_ECX_AHF64)
2149ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2150ae115bc7Smrj 			break;
2151ae115bc7Smrj 
2152ae115bc7Smrj 		default:
2153ae115bc7Smrj 			break;
2154ae115bc7Smrj 		}
21557c478bd9Sstevel@tonic-gate 		break;
21567c478bd9Sstevel@tonic-gate 
21577c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
21588949bcd6Sandrei 		cp.cp_eax = 0x80860001;
21598949bcd6Sandrei 		(void) __cpuid_insn(&cp);
21608949bcd6Sandrei 		cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx;
21617c478bd9Sstevel@tonic-gate 		break;
21627c478bd9Sstevel@tonic-gate 
21637c478bd9Sstevel@tonic-gate 	default:
21647c478bd9Sstevel@tonic-gate 		break;
21657c478bd9Sstevel@tonic-gate 	}
21667c478bd9Sstevel@tonic-gate 
21677c478bd9Sstevel@tonic-gate pass4_done:
21687c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 4;
21697c478bd9Sstevel@tonic-gate 	return (hwcap_flags);
21707c478bd9Sstevel@tonic-gate }
21717c478bd9Sstevel@tonic-gate 
21727c478bd9Sstevel@tonic-gate 
21737c478bd9Sstevel@tonic-gate /*
21747c478bd9Sstevel@tonic-gate  * Simulate the cpuid instruction using the data we previously
21757c478bd9Sstevel@tonic-gate  * captured about this CPU.  We try our best to return the truth
21767c478bd9Sstevel@tonic-gate  * about the hardware, independently of kernel support.
21777c478bd9Sstevel@tonic-gate  */
21787c478bd9Sstevel@tonic-gate uint32_t
21798949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp)
21807c478bd9Sstevel@tonic-gate {
21817c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
21828949bcd6Sandrei 	struct cpuid_regs *xcp;
21837c478bd9Sstevel@tonic-gate 
21847c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
21857c478bd9Sstevel@tonic-gate 		cpu = CPU;
21867c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
21877c478bd9Sstevel@tonic-gate 
21887c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
21897c478bd9Sstevel@tonic-gate 
21907c478bd9Sstevel@tonic-gate 	/*
21917c478bd9Sstevel@tonic-gate 	 * CPUID data is cached in two separate places: cpi_std for standard
21927c478bd9Sstevel@tonic-gate 	 * CPUID functions, and cpi_extd for extended CPUID functions.
21937c478bd9Sstevel@tonic-gate 	 */
21948949bcd6Sandrei 	if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD)
21958949bcd6Sandrei 		xcp = &cpi->cpi_std[cp->cp_eax];
21968949bcd6Sandrei 	else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax &&
21978949bcd6Sandrei 	    cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD)
21988949bcd6Sandrei 		xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000];
21997c478bd9Sstevel@tonic-gate 	else
22007c478bd9Sstevel@tonic-gate 		/*
22017c478bd9Sstevel@tonic-gate 		 * The caller is asking for data from an input parameter which
22027c478bd9Sstevel@tonic-gate 		 * the kernel has not cached.  In this case we go fetch from
22037c478bd9Sstevel@tonic-gate 		 * the hardware and return the data directly to the user.
22047c478bd9Sstevel@tonic-gate 		 */
22058949bcd6Sandrei 		return (__cpuid_insn(cp));
22068949bcd6Sandrei 
22078949bcd6Sandrei 	cp->cp_eax = xcp->cp_eax;
22088949bcd6Sandrei 	cp->cp_ebx = xcp->cp_ebx;
22098949bcd6Sandrei 	cp->cp_ecx = xcp->cp_ecx;
22108949bcd6Sandrei 	cp->cp_edx = xcp->cp_edx;
22117c478bd9Sstevel@tonic-gate 	return (cp->cp_eax);
22127c478bd9Sstevel@tonic-gate }
22137c478bd9Sstevel@tonic-gate 
22147c478bd9Sstevel@tonic-gate int
22157c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass)
22167c478bd9Sstevel@tonic-gate {
22177c478bd9Sstevel@tonic-gate 	return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL &&
22187c478bd9Sstevel@tonic-gate 	    cpu->cpu_m.mcpu_cpi->cpi_pass >= pass);
22197c478bd9Sstevel@tonic-gate }
22207c478bd9Sstevel@tonic-gate 
22217c478bd9Sstevel@tonic-gate int
22227c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n)
22237c478bd9Sstevel@tonic-gate {
22247c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
22257c478bd9Sstevel@tonic-gate 
22267c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr));
22277c478bd9Sstevel@tonic-gate }
22287c478bd9Sstevel@tonic-gate 
22297c478bd9Sstevel@tonic-gate int
22308949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu)
22317c478bd9Sstevel@tonic-gate {
22327c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
22337c478bd9Sstevel@tonic-gate 		cpu = CPU;
22347c478bd9Sstevel@tonic-gate 
22357c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
22367c478bd9Sstevel@tonic-gate 
22377c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0);
22387c478bd9Sstevel@tonic-gate }
22397c478bd9Sstevel@tonic-gate 
22407c478bd9Sstevel@tonic-gate /*
22417c478bd9Sstevel@tonic-gate  * AMD and Intel both implement the 64-bit variant of the syscall
22427c478bd9Sstevel@tonic-gate  * instruction (syscallq), so if there's -any- support for syscall,
22437c478bd9Sstevel@tonic-gate  * cpuid currently says "yes, we support this".
22447c478bd9Sstevel@tonic-gate  *
22457c478bd9Sstevel@tonic-gate  * However, Intel decided to -not- implement the 32-bit variant of the
22467c478bd9Sstevel@tonic-gate  * syscall instruction, so we provide a predicate to allow our caller
22477c478bd9Sstevel@tonic-gate  * to test that subtlety here.
2248843e1988Sjohnlev  *
2249843e1988Sjohnlev  * XXPV	Currently, 32-bit syscall instructions don't work via the hypervisor,
2250843e1988Sjohnlev  *	even in the case where the hardware would in fact support it.
22517c478bd9Sstevel@tonic-gate  */
22527c478bd9Sstevel@tonic-gate /*ARGSUSED*/
22537c478bd9Sstevel@tonic-gate int
22547c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu)
22557c478bd9Sstevel@tonic-gate {
22567c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1));
22577c478bd9Sstevel@tonic-gate 
2258843e1988Sjohnlev #if !defined(__xpv)
2259ae115bc7Smrj 	if (cpu == NULL)
2260ae115bc7Smrj 		cpu = CPU;
2261ae115bc7Smrj 
2262ae115bc7Smrj 	/*CSTYLED*/
2263ae115bc7Smrj 	{
2264ae115bc7Smrj 		struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
2265ae115bc7Smrj 
2266ae115bc7Smrj 		if (cpi->cpi_vendor == X86_VENDOR_AMD &&
2267ae115bc7Smrj 		    cpi->cpi_xmaxeax >= 0x80000001 &&
2268ae115bc7Smrj 		    (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC))
2269ae115bc7Smrj 			return (1);
2270ae115bc7Smrj 	}
2271843e1988Sjohnlev #endif
22727c478bd9Sstevel@tonic-gate 	return (0);
22737c478bd9Sstevel@tonic-gate }
22747c478bd9Sstevel@tonic-gate 
22757c478bd9Sstevel@tonic-gate int
22767c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n)
22777c478bd9Sstevel@tonic-gate {
22787c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
22797c478bd9Sstevel@tonic-gate 
22807c478bd9Sstevel@tonic-gate 	static const char fmt[] =
2281ecfa43a5Sdmick 	    "x86 (%s %X family %d model %d step %d clock %d MHz)";
22827c478bd9Sstevel@tonic-gate 	static const char fmt_ht[] =
2283ecfa43a5Sdmick 	    "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)";
22847c478bd9Sstevel@tonic-gate 
22857c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
22867c478bd9Sstevel@tonic-gate 
22878949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
22887c478bd9Sstevel@tonic-gate 		return (snprintf(s, n, fmt_ht, cpi->cpi_chipid,
2289ecfa43a5Sdmick 		    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2290ecfa43a5Sdmick 		    cpi->cpi_family, cpi->cpi_model,
22917c478bd9Sstevel@tonic-gate 		    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
22927c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, fmt,
2293ecfa43a5Sdmick 	    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2294ecfa43a5Sdmick 	    cpi->cpi_family, cpi->cpi_model,
22957c478bd9Sstevel@tonic-gate 	    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
22967c478bd9Sstevel@tonic-gate }
22977c478bd9Sstevel@tonic-gate 
22987c478bd9Sstevel@tonic-gate const char *
22997c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu)
23007c478bd9Sstevel@tonic-gate {
23017c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23027c478bd9Sstevel@tonic-gate 	return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr);
23037c478bd9Sstevel@tonic-gate }
23047c478bd9Sstevel@tonic-gate 
23057c478bd9Sstevel@tonic-gate uint_t
23067c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu)
23077c478bd9Sstevel@tonic-gate {
23087c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23097c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_vendor);
23107c478bd9Sstevel@tonic-gate }
23117c478bd9Sstevel@tonic-gate 
23127c478bd9Sstevel@tonic-gate uint_t
23137c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu)
23147c478bd9Sstevel@tonic-gate {
23157c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23167c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_family);
23177c478bd9Sstevel@tonic-gate }
23187c478bd9Sstevel@tonic-gate 
23197c478bd9Sstevel@tonic-gate uint_t
23207c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu)
23217c478bd9Sstevel@tonic-gate {
23227c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23237c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_model);
23247c478bd9Sstevel@tonic-gate }
23257c478bd9Sstevel@tonic-gate 
23267c478bd9Sstevel@tonic-gate uint_t
23277c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu)
23287c478bd9Sstevel@tonic-gate {
23297c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23307c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip);
23317c478bd9Sstevel@tonic-gate }
23327c478bd9Sstevel@tonic-gate 
23337c478bd9Sstevel@tonic-gate uint_t
23348949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu)
23358949bcd6Sandrei {
23368949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
23378949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip);
23388949bcd6Sandrei }
23398949bcd6Sandrei 
23408949bcd6Sandrei uint_t
2341d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu)
2342d129bde2Sesaxe {
2343d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2344d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache);
2345d129bde2Sesaxe }
2346d129bde2Sesaxe 
2347d129bde2Sesaxe id_t
2348d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu)
2349d129bde2Sesaxe {
2350d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2351d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid);
2352d129bde2Sesaxe }
2353d129bde2Sesaxe 
2354d129bde2Sesaxe uint_t
23557c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu)
23567c478bd9Sstevel@tonic-gate {
23577c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23587c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_step);
23597c478bd9Sstevel@tonic-gate }
23607c478bd9Sstevel@tonic-gate 
23612449e17fSsherrym uint_t
23622449e17fSsherrym cpuid_getsig(struct cpu *cpu)
23632449e17fSsherrym {
23642449e17fSsherrym 	ASSERT(cpuid_checkpass(cpu, 1));
23652449e17fSsherrym 	return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax);
23662449e17fSsherrym }
23672449e17fSsherrym 
23688a40a695Sgavinm uint32_t
23698a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu)
23708a40a695Sgavinm {
23718a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
23728a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprev);
23738a40a695Sgavinm }
23748a40a695Sgavinm 
23758a40a695Sgavinm const char *
23768a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu)
23778a40a695Sgavinm {
23788a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
23798a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr);
23808a40a695Sgavinm }
23818a40a695Sgavinm 
23828a40a695Sgavinm uint32_t
23838a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu)
23848a40a695Sgavinm {
23858a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
23868a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_socket);
23878a40a695Sgavinm }
23888a40a695Sgavinm 
2389fb2f18f8Sesaxe int
2390fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu)
23917c478bd9Sstevel@tonic-gate {
23927c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23937c478bd9Sstevel@tonic-gate 
23948949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
23957c478bd9Sstevel@tonic-gate 		return (cpu->cpu_m.mcpu_cpi->cpi_chipid);
23967c478bd9Sstevel@tonic-gate 	return (cpu->cpu_id);
23977c478bd9Sstevel@tonic-gate }
23987c478bd9Sstevel@tonic-gate 
23998949bcd6Sandrei id_t
2400fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu)
24018949bcd6Sandrei {
24028949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
24038949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_coreid);
24048949bcd6Sandrei }
24058949bcd6Sandrei 
24067c478bd9Sstevel@tonic-gate int
240710569901Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu)
240810569901Sgavinm {
240910569901Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
241010569901Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid);
241110569901Sgavinm }
241210569901Sgavinm 
241310569901Sgavinm int
2414fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu)
24157c478bd9Sstevel@tonic-gate {
24167c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24177c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_clogid);
24187c478bd9Sstevel@tonic-gate }
24197c478bd9Sstevel@tonic-gate 
24207c478bd9Sstevel@tonic-gate void
24217c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits)
24227c478bd9Sstevel@tonic-gate {
24237c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
24247c478bd9Sstevel@tonic-gate 
24257c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
24267c478bd9Sstevel@tonic-gate 		cpu = CPU;
24277c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
24287c478bd9Sstevel@tonic-gate 
24297c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24307c478bd9Sstevel@tonic-gate 
24317c478bd9Sstevel@tonic-gate 	if (pabits)
24327c478bd9Sstevel@tonic-gate 		*pabits = cpi->cpi_pabits;
24337c478bd9Sstevel@tonic-gate 	if (vabits)
24347c478bd9Sstevel@tonic-gate 		*vabits = cpi->cpi_vabits;
24357c478bd9Sstevel@tonic-gate }
24367c478bd9Sstevel@tonic-gate 
24377c478bd9Sstevel@tonic-gate /*
24387c478bd9Sstevel@tonic-gate  * Returns the number of data TLB entries for a corresponding
24397c478bd9Sstevel@tonic-gate  * pagesize.  If it can't be computed, or isn't known, the
24407c478bd9Sstevel@tonic-gate  * routine returns zero.  If you ask about an architecturally
24417c478bd9Sstevel@tonic-gate  * impossible pagesize, the routine will panic (so that the
24427c478bd9Sstevel@tonic-gate  * hat implementor knows that things are inconsistent.)
24437c478bd9Sstevel@tonic-gate  */
24447c478bd9Sstevel@tonic-gate uint_t
24457c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize)
24467c478bd9Sstevel@tonic-gate {
24477c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
24487c478bd9Sstevel@tonic-gate 	uint_t dtlb_nent = 0;
24497c478bd9Sstevel@tonic-gate 
24507c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
24517c478bd9Sstevel@tonic-gate 		cpu = CPU;
24527c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
24537c478bd9Sstevel@tonic-gate 
24547c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24557c478bd9Sstevel@tonic-gate 
24567c478bd9Sstevel@tonic-gate 	/*
24577c478bd9Sstevel@tonic-gate 	 * Check the L2 TLB info
24587c478bd9Sstevel@tonic-gate 	 */
24597c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000006) {
24608949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[6];
24617c478bd9Sstevel@tonic-gate 
24627c478bd9Sstevel@tonic-gate 		switch (pagesize) {
24637c478bd9Sstevel@tonic-gate 
24647c478bd9Sstevel@tonic-gate 		case 4 * 1024:
24657c478bd9Sstevel@tonic-gate 			/*
24667c478bd9Sstevel@tonic-gate 			 * All zero in the top 16 bits of the register
24677c478bd9Sstevel@tonic-gate 			 * indicates a unified TLB. Size is in low 16 bits.
24687c478bd9Sstevel@tonic-gate 			 */
24697c478bd9Sstevel@tonic-gate 			if ((cp->cp_ebx & 0xffff0000) == 0)
24707c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_ebx & 0x0000ffff;
24717c478bd9Sstevel@tonic-gate 			else
24727c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_ebx, 27, 16);
24737c478bd9Sstevel@tonic-gate 			break;
24747c478bd9Sstevel@tonic-gate 
24757c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
24767c478bd9Sstevel@tonic-gate 			if ((cp->cp_eax & 0xffff0000) == 0)
24777c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_eax & 0x0000ffff;
24787c478bd9Sstevel@tonic-gate 			else
24797c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_eax, 27, 16);
24807c478bd9Sstevel@tonic-gate 			break;
24817c478bd9Sstevel@tonic-gate 
24827c478bd9Sstevel@tonic-gate 		default:
24837c478bd9Sstevel@tonic-gate 			panic("unknown L2 pagesize");
24847c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
24857c478bd9Sstevel@tonic-gate 		}
24867c478bd9Sstevel@tonic-gate 	}
24877c478bd9Sstevel@tonic-gate 
24887c478bd9Sstevel@tonic-gate 	if (dtlb_nent != 0)
24897c478bd9Sstevel@tonic-gate 		return (dtlb_nent);
24907c478bd9Sstevel@tonic-gate 
24917c478bd9Sstevel@tonic-gate 	/*
24927c478bd9Sstevel@tonic-gate 	 * No L2 TLB support for this size, try L1.
24937c478bd9Sstevel@tonic-gate 	 */
24947c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000005) {
24958949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[5];
24967c478bd9Sstevel@tonic-gate 
24977c478bd9Sstevel@tonic-gate 		switch (pagesize) {
24987c478bd9Sstevel@tonic-gate 		case 4 * 1024:
24997c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_ebx, 23, 16);
25007c478bd9Sstevel@tonic-gate 			break;
25017c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
25027c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_eax, 23, 16);
25037c478bd9Sstevel@tonic-gate 			break;
25047c478bd9Sstevel@tonic-gate 		default:
25057c478bd9Sstevel@tonic-gate 			panic("unknown L1 d-TLB pagesize");
25067c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
25077c478bd9Sstevel@tonic-gate 		}
25087c478bd9Sstevel@tonic-gate 	}
25097c478bd9Sstevel@tonic-gate 
25107c478bd9Sstevel@tonic-gate 	return (dtlb_nent);
25117c478bd9Sstevel@tonic-gate }
25127c478bd9Sstevel@tonic-gate 
25137c478bd9Sstevel@tonic-gate /*
25147c478bd9Sstevel@tonic-gate  * Return 0 if the erratum is not present or not applicable, positive
25157c478bd9Sstevel@tonic-gate  * if it is, and negative if the status of the erratum is unknown.
25167c478bd9Sstevel@tonic-gate  *
25177c478bd9Sstevel@tonic-gate  * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm)
25182201b277Skucharsk  * Processors" #25759, Rev 3.57, August 2005
25197c478bd9Sstevel@tonic-gate  */
25207c478bd9Sstevel@tonic-gate int
25217c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum)
25227c478bd9Sstevel@tonic-gate {
25237c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
25248949bcd6Sandrei 	uint_t eax;
25257c478bd9Sstevel@tonic-gate 
2526ea99987eSsethg 	/*
2527ea99987eSsethg 	 * Bail out if this CPU isn't an AMD CPU, or if it's
2528ea99987eSsethg 	 * a legacy (32-bit) AMD CPU.
2529ea99987eSsethg 	 */
2530ea99987eSsethg 	if (cpi->cpi_vendor != X86_VENDOR_AMD ||
2531875b116eSkchow 	    cpi->cpi_family == 4 || cpi->cpi_family == 5 ||
2532875b116eSkchow 	    cpi->cpi_family == 6)
25338a40a695Sgavinm 
25347c478bd9Sstevel@tonic-gate 		return (0);
25357c478bd9Sstevel@tonic-gate 
25367c478bd9Sstevel@tonic-gate 	eax = cpi->cpi_std[1].cp_eax;
25377c478bd9Sstevel@tonic-gate 
25387c478bd9Sstevel@tonic-gate #define	SH_B0(eax)	(eax == 0xf40 || eax == 0xf50)
25397c478bd9Sstevel@tonic-gate #define	SH_B3(eax) 	(eax == 0xf51)
2540ee88d2b9Skchow #define	B(eax)		(SH_B0(eax) || SH_B3(eax))
25417c478bd9Sstevel@tonic-gate 
25427c478bd9Sstevel@tonic-gate #define	SH_C0(eax)	(eax == 0xf48 || eax == 0xf58)
25437c478bd9Sstevel@tonic-gate 
25447c478bd9Sstevel@tonic-gate #define	SH_CG(eax)	(eax == 0xf4a || eax == 0xf5a || eax == 0xf7a)
25457c478bd9Sstevel@tonic-gate #define	DH_CG(eax)	(eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0)
25467c478bd9Sstevel@tonic-gate #define	CH_CG(eax)	(eax == 0xf82 || eax == 0xfb2)
2547ee88d2b9Skchow #define	CG(eax)		(SH_CG(eax) || DH_CG(eax) || CH_CG(eax))
25487c478bd9Sstevel@tonic-gate 
25497c478bd9Sstevel@tonic-gate #define	SH_D0(eax)	(eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70)
25507c478bd9Sstevel@tonic-gate #define	DH_D0(eax)	(eax == 0x10fc0 || eax == 0x10ff0)
25517c478bd9Sstevel@tonic-gate #define	CH_D0(eax)	(eax == 0x10f80 || eax == 0x10fb0)
2552ee88d2b9Skchow #define	D0(eax)		(SH_D0(eax) || DH_D0(eax) || CH_D0(eax))
25537c478bd9Sstevel@tonic-gate 
25547c478bd9Sstevel@tonic-gate #define	SH_E0(eax)	(eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70)
25557c478bd9Sstevel@tonic-gate #define	JH_E1(eax)	(eax == 0x20f10)	/* JH8_E0 had 0x20f30 */
25567c478bd9Sstevel@tonic-gate #define	DH_E3(eax)	(eax == 0x20fc0 || eax == 0x20ff0)
25577c478bd9Sstevel@tonic-gate #define	SH_E4(eax)	(eax == 0x20f51 || eax == 0x20f71)
25587c478bd9Sstevel@tonic-gate #define	BH_E4(eax)	(eax == 0x20fb1)
25597c478bd9Sstevel@tonic-gate #define	SH_E5(eax)	(eax == 0x20f42)
25607c478bd9Sstevel@tonic-gate #define	DH_E6(eax)	(eax == 0x20ff2 || eax == 0x20fc2)
25617c478bd9Sstevel@tonic-gate #define	JH_E6(eax)	(eax == 0x20f12 || eax == 0x20f32)
2562ee88d2b9Skchow #define	EX(eax)		(SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \
2563ee88d2b9Skchow 			    SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \
2564ee88d2b9Skchow 			    DH_E6(eax) || JH_E6(eax))
25657c478bd9Sstevel@tonic-gate 
2566512cf780Skchow #define	DR_AX(eax)	(eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02)
2567512cf780Skchow #define	DR_B0(eax)	(eax == 0x100f20)
2568512cf780Skchow #define	DR_B1(eax)	(eax == 0x100f21)
2569512cf780Skchow #define	DR_BA(eax)	(eax == 0x100f2a)
2570512cf780Skchow #define	DR_B2(eax)	(eax == 0x100f22)
2571512cf780Skchow #define	DR_B3(eax)	(eax == 0x100f23)
2572512cf780Skchow #define	RB_C0(eax)	(eax == 0x100f40)
2573512cf780Skchow 
25747c478bd9Sstevel@tonic-gate 	switch (erratum) {
25757c478bd9Sstevel@tonic-gate 	case 1:
2576875b116eSkchow 		return (cpi->cpi_family < 0x10);
25777c478bd9Sstevel@tonic-gate 	case 51:	/* what does the asterisk mean? */
25787c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
25797c478bd9Sstevel@tonic-gate 	case 52:
25807c478bd9Sstevel@tonic-gate 		return (B(eax));
25817c478bd9Sstevel@tonic-gate 	case 57:
2582512cf780Skchow 		return (cpi->cpi_family <= 0x11);
25837c478bd9Sstevel@tonic-gate 	case 58:
25847c478bd9Sstevel@tonic-gate 		return (B(eax));
25857c478bd9Sstevel@tonic-gate 	case 60:
2586512cf780Skchow 		return (cpi->cpi_family <= 0x11);
25877c478bd9Sstevel@tonic-gate 	case 61:
25887c478bd9Sstevel@tonic-gate 	case 62:
25897c478bd9Sstevel@tonic-gate 	case 63:
25907c478bd9Sstevel@tonic-gate 	case 64:
25917c478bd9Sstevel@tonic-gate 	case 65:
25927c478bd9Sstevel@tonic-gate 	case 66:
25937c478bd9Sstevel@tonic-gate 	case 68:
25947c478bd9Sstevel@tonic-gate 	case 69:
25957c478bd9Sstevel@tonic-gate 	case 70:
25967c478bd9Sstevel@tonic-gate 	case 71:
25977c478bd9Sstevel@tonic-gate 		return (B(eax));
25987c478bd9Sstevel@tonic-gate 	case 72:
25997c478bd9Sstevel@tonic-gate 		return (SH_B0(eax));
26007c478bd9Sstevel@tonic-gate 	case 74:
26017c478bd9Sstevel@tonic-gate 		return (B(eax));
26027c478bd9Sstevel@tonic-gate 	case 75:
2603875b116eSkchow 		return (cpi->cpi_family < 0x10);
26047c478bd9Sstevel@tonic-gate 	case 76:
26057c478bd9Sstevel@tonic-gate 		return (B(eax));
26067c478bd9Sstevel@tonic-gate 	case 77:
2607512cf780Skchow 		return (cpi->cpi_family <= 0x11);
26087c478bd9Sstevel@tonic-gate 	case 78:
26097c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26107c478bd9Sstevel@tonic-gate 	case 79:
26117c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
26127c478bd9Sstevel@tonic-gate 	case 80:
26137c478bd9Sstevel@tonic-gate 	case 81:
26147c478bd9Sstevel@tonic-gate 	case 82:
26157c478bd9Sstevel@tonic-gate 		return (B(eax));
26167c478bd9Sstevel@tonic-gate 	case 83:
26177c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26187c478bd9Sstevel@tonic-gate 	case 85:
2619875b116eSkchow 		return (cpi->cpi_family < 0x10);
26207c478bd9Sstevel@tonic-gate 	case 86:
26217c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
26227c478bd9Sstevel@tonic-gate 	case 88:
26237c478bd9Sstevel@tonic-gate #if !defined(__amd64)
26247c478bd9Sstevel@tonic-gate 		return (0);
26257c478bd9Sstevel@tonic-gate #else
26267c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26277c478bd9Sstevel@tonic-gate #endif
26287c478bd9Sstevel@tonic-gate 	case 89:
2629875b116eSkchow 		return (cpi->cpi_family < 0x10);
26307c478bd9Sstevel@tonic-gate 	case 90:
26317c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26327c478bd9Sstevel@tonic-gate 	case 91:
26337c478bd9Sstevel@tonic-gate 	case 92:
26347c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26357c478bd9Sstevel@tonic-gate 	case 93:
26367c478bd9Sstevel@tonic-gate 		return (SH_C0(eax));
26377c478bd9Sstevel@tonic-gate 	case 94:
26387c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26397c478bd9Sstevel@tonic-gate 	case 95:
26407c478bd9Sstevel@tonic-gate #if !defined(__amd64)
26417c478bd9Sstevel@tonic-gate 		return (0);
26427c478bd9Sstevel@tonic-gate #else
26437c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26447c478bd9Sstevel@tonic-gate #endif
26457c478bd9Sstevel@tonic-gate 	case 96:
26467c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26477c478bd9Sstevel@tonic-gate 	case 97:
26487c478bd9Sstevel@tonic-gate 	case 98:
26497c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
26507c478bd9Sstevel@tonic-gate 	case 99:
26517c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26527c478bd9Sstevel@tonic-gate 	case 100:
26537c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26547c478bd9Sstevel@tonic-gate 	case 101:
26557c478bd9Sstevel@tonic-gate 	case 103:
26567c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26577c478bd9Sstevel@tonic-gate 	case 104:
26587c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
26597c478bd9Sstevel@tonic-gate 	case 105:
26607c478bd9Sstevel@tonic-gate 	case 106:
26617c478bd9Sstevel@tonic-gate 	case 107:
26627c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26637c478bd9Sstevel@tonic-gate 	case 108:
26647c478bd9Sstevel@tonic-gate 		return (DH_CG(eax));
26657c478bd9Sstevel@tonic-gate 	case 109:
26667c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
26677c478bd9Sstevel@tonic-gate 	case 110:
26687c478bd9Sstevel@tonic-gate 		return (D0(eax) || EX(eax));
26697c478bd9Sstevel@tonic-gate 	case 111:
26707c478bd9Sstevel@tonic-gate 		return (CG(eax));
26717c478bd9Sstevel@tonic-gate 	case 112:
26727c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
26737c478bd9Sstevel@tonic-gate 	case 113:
26747c478bd9Sstevel@tonic-gate 		return (eax == 0x20fc0);
26757c478bd9Sstevel@tonic-gate 	case 114:
26767c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
26777c478bd9Sstevel@tonic-gate 	case 115:
26787c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax));
26797c478bd9Sstevel@tonic-gate 	case 116:
26807c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
26817c478bd9Sstevel@tonic-gate 	case 117:
26827c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26837c478bd9Sstevel@tonic-gate 	case 118:
26847c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) ||
26857c478bd9Sstevel@tonic-gate 		    JH_E6(eax));
26867c478bd9Sstevel@tonic-gate 	case 121:
26877c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
26887c478bd9Sstevel@tonic-gate 	case 122:
2689512cf780Skchow 		return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11);
26907c478bd9Sstevel@tonic-gate 	case 123:
26917c478bd9Sstevel@tonic-gate 		return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax));
26922201b277Skucharsk 	case 131:
2693875b116eSkchow 		return (cpi->cpi_family < 0x10);
2694ef50d8c0Sesaxe 	case 6336786:
2695ef50d8c0Sesaxe 		/*
2696ef50d8c0Sesaxe 		 * Test for AdvPowerMgmtInfo.TscPStateInvariant
2697875b116eSkchow 		 * if this is a K8 family or newer processor
2698ef50d8c0Sesaxe 		 */
2699ef50d8c0Sesaxe 		if (CPI_FAMILY(cpi) == 0xf) {
27008949bcd6Sandrei 			struct cpuid_regs regs;
27018949bcd6Sandrei 			regs.cp_eax = 0x80000007;
27028949bcd6Sandrei 			(void) __cpuid_insn(&regs);
27038949bcd6Sandrei 			return (!(regs.cp_edx & 0x100));
2704ef50d8c0Sesaxe 		}
2705ef50d8c0Sesaxe 		return (0);
2706ee88d2b9Skchow 	case 6323525:
2707ee88d2b9Skchow 		return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) |
2708ee88d2b9Skchow 		    (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40);
2709ee88d2b9Skchow 
2710512cf780Skchow 	case 6671130:
2711512cf780Skchow 		/*
2712512cf780Skchow 		 * check for processors (pre-Shanghai) that do not provide
2713512cf780Skchow 		 * optimal management of 1gb ptes in its tlb.
2714512cf780Skchow 		 */
2715512cf780Skchow 		return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4);
2716512cf780Skchow 
2717512cf780Skchow 	case 298:
2718512cf780Skchow 		return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) ||
2719512cf780Skchow 		    DR_B2(eax) || RB_C0(eax));
2720512cf780Skchow 
2721512cf780Skchow 	default:
2722512cf780Skchow 		return (-1);
2723512cf780Skchow 
2724512cf780Skchow 	}
2725512cf780Skchow }
2726512cf780Skchow 
2727512cf780Skchow /*
2728512cf780Skchow  * Determine if specified erratum is present via OSVW (OS Visible Workaround).
2729512cf780Skchow  * Return 1 if erratum is present, 0 if not present and -1 if indeterminate.
2730512cf780Skchow  */
2731512cf780Skchow int
2732512cf780Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum)
2733512cf780Skchow {
2734512cf780Skchow 	struct cpuid_info	*cpi;
2735512cf780Skchow 	uint_t			osvwid;
2736512cf780Skchow 	static int		osvwfeature = -1;
2737512cf780Skchow 	uint64_t		osvwlength;
2738512cf780Skchow 
2739512cf780Skchow 
2740512cf780Skchow 	cpi = cpu->cpu_m.mcpu_cpi;
2741512cf780Skchow 
2742512cf780Skchow 	/* confirm OSVW supported */
2743512cf780Skchow 	if (osvwfeature == -1) {
2744512cf780Skchow 		osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW;
2745512cf780Skchow 	} else {
2746512cf780Skchow 		/* assert that osvw feature setting is consistent on all cpus */
2747512cf780Skchow 		ASSERT(osvwfeature ==
2748512cf780Skchow 		    (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW));
2749512cf780Skchow 	}
2750512cf780Skchow 	if (!osvwfeature)
2751512cf780Skchow 		return (-1);
2752512cf780Skchow 
2753512cf780Skchow 	osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK;
2754512cf780Skchow 
2755512cf780Skchow 	switch (erratum) {
2756512cf780Skchow 	case 298:	/* osvwid is 0 */
2757512cf780Skchow 		osvwid = 0;
2758512cf780Skchow 		if (osvwlength <= (uint64_t)osvwid) {
2759512cf780Skchow 			/* osvwid 0 is unknown */
2760512cf780Skchow 			return (-1);
2761512cf780Skchow 		}
2762512cf780Skchow 
2763512cf780Skchow 		/*
2764512cf780Skchow 		 * Check the OSVW STATUS MSR to determine the state
2765512cf780Skchow 		 * of the erratum where:
2766512cf780Skchow 		 *   0 - fixed by HW
2767512cf780Skchow 		 *   1 - BIOS has applied the workaround when BIOS
2768512cf780Skchow 		 *   workaround is available. (Or for other errata,
2769512cf780Skchow 		 *   OS workaround is required.)
2770512cf780Skchow 		 * For a value of 1, caller will confirm that the
2771512cf780Skchow 		 * erratum 298 workaround has indeed been applied by BIOS.
2772512cf780Skchow 		 *
2773512cf780Skchow 		 * A 1 may be set in cpus that have a HW fix
2774512cf780Skchow 		 * in a mixed cpu system. Regarding erratum 298:
2775512cf780Skchow 		 *   In a multiprocessor platform, the workaround above
2776512cf780Skchow 		 *   should be applied to all processors regardless of
2777512cf780Skchow 		 *   silicon revision when an affected processor is
2778512cf780Skchow 		 *   present.
2779512cf780Skchow 		 */
2780512cf780Skchow 
2781512cf780Skchow 		return (rdmsr(MSR_AMD_OSVW_STATUS +
2782512cf780Skchow 		    (osvwid / OSVW_ID_CNT_PER_MSR)) &
2783512cf780Skchow 		    (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR)));
2784512cf780Skchow 
27857c478bd9Sstevel@tonic-gate 	default:
27867c478bd9Sstevel@tonic-gate 		return (-1);
27877c478bd9Sstevel@tonic-gate 	}
27887c478bd9Sstevel@tonic-gate }
27897c478bd9Sstevel@tonic-gate 
27907c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity";
27917c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size";
27927c478bd9Sstevel@tonic-gate static const char size_str[] = "size";
27937c478bd9Sstevel@tonic-gate 
27947c478bd9Sstevel@tonic-gate static void
27957c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type,
27967c478bd9Sstevel@tonic-gate     uint32_t val)
27977c478bd9Sstevel@tonic-gate {
27987c478bd9Sstevel@tonic-gate 	char buf[128];
27997c478bd9Sstevel@tonic-gate 
28007c478bd9Sstevel@tonic-gate 	/*
28017c478bd9Sstevel@tonic-gate 	 * ndi_prop_update_int() is used because it is desirable for
28027c478bd9Sstevel@tonic-gate 	 * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set.
28037c478bd9Sstevel@tonic-gate 	 */
28047c478bd9Sstevel@tonic-gate 	if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf))
28057c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val);
28067c478bd9Sstevel@tonic-gate }
28077c478bd9Sstevel@tonic-gate 
28087c478bd9Sstevel@tonic-gate /*
28097c478bd9Sstevel@tonic-gate  * Intel-style cache/tlb description
28107c478bd9Sstevel@tonic-gate  *
28117c478bd9Sstevel@tonic-gate  * Standard cpuid level 2 gives a randomly ordered
28127c478bd9Sstevel@tonic-gate  * selection of tags that index into a table that describes
28137c478bd9Sstevel@tonic-gate  * cache and tlb properties.
28147c478bd9Sstevel@tonic-gate  */
28157c478bd9Sstevel@tonic-gate 
28167c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache";
28177c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache";
28187c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache";
2819ae115bc7Smrj static const char l3_cache_str[] = "l3-cache";
28207c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K";
28217c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K";
2822824e4fecSvd224797 static const char itlb2M_str[] = "itlb-2M";
28237c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M";
28247c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M";
282525dfb062Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M";
28267c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M";
282725dfb062Sksadhukh static const char itlb24_str[] = "itlb-2M-4M";
28287c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M";
28297c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache";
28307c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache";
28317c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache";
28327c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache";
283325dfb062Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k";
28347c478bd9Sstevel@tonic-gate 
28357c478bd9Sstevel@tonic-gate static const struct cachetab {
28367c478bd9Sstevel@tonic-gate 	uint8_t 	ct_code;
28377c478bd9Sstevel@tonic-gate 	uint8_t		ct_assoc;
28387c478bd9Sstevel@tonic-gate 	uint16_t 	ct_line_size;
28397c478bd9Sstevel@tonic-gate 	size_t		ct_size;
28407c478bd9Sstevel@tonic-gate 	const char	*ct_label;
28417c478bd9Sstevel@tonic-gate } intel_ctab[] = {
2842824e4fecSvd224797 	/*
2843824e4fecSvd224797 	 * maintain descending order!
2844824e4fecSvd224797 	 *
2845824e4fecSvd224797 	 * Codes ignored - Reason
2846824e4fecSvd224797 	 * ----------------------
2847824e4fecSvd224797 	 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache
2848824e4fecSvd224797 	 * f0H/f1H - Currently we do not interpret prefetch size by design
2849824e4fecSvd224797 	 */
285025dfb062Sksadhukh 	{ 0xe4, 16, 64, 8*1024*1024, l3_cache_str},
285125dfb062Sksadhukh 	{ 0xe3, 16, 64, 4*1024*1024, l3_cache_str},
285225dfb062Sksadhukh 	{ 0xe2, 16, 64, 2*1024*1024, l3_cache_str},
285325dfb062Sksadhukh 	{ 0xde, 12, 64, 6*1024*1024, l3_cache_str},
285425dfb062Sksadhukh 	{ 0xdd, 12, 64, 3*1024*1024, l3_cache_str},
285525dfb062Sksadhukh 	{ 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str},
285625dfb062Sksadhukh 	{ 0xd8, 8, 64, 4*1024*1024, l3_cache_str},
285725dfb062Sksadhukh 	{ 0xd7, 8, 64, 2*1024*1024, l3_cache_str},
285825dfb062Sksadhukh 	{ 0xd6, 8, 64, 1*1024*1024, l3_cache_str},
285925dfb062Sksadhukh 	{ 0xd2, 4, 64, 2*1024*1024, l3_cache_str},
286025dfb062Sksadhukh 	{ 0xd1, 4, 64, 1*1024*1024, l3_cache_str},
286125dfb062Sksadhukh 	{ 0xd0, 4, 64, 512*1024, l3_cache_str},
286225dfb062Sksadhukh 	{ 0xca, 4, 0, 512, sh_l2_tlb4k_str},
2863824e4fecSvd224797 	{ 0xc0, 4, 0, 8, dtlb44_str },
2864824e4fecSvd224797 	{ 0xba, 4, 0, 64, dtlb4k_str },
2865ae115bc7Smrj 	{ 0xb4, 4, 0, 256, dtlb4k_str },
28667c478bd9Sstevel@tonic-gate 	{ 0xb3, 4, 0, 128, dtlb4k_str },
286725dfb062Sksadhukh 	{ 0xb2, 4, 0, 64, itlb4k_str },
28687c478bd9Sstevel@tonic-gate 	{ 0xb0, 4, 0, 128, itlb4k_str },
28697c478bd9Sstevel@tonic-gate 	{ 0x87, 8, 64, 1024*1024, l2_cache_str},
28707c478bd9Sstevel@tonic-gate 	{ 0x86, 4, 64, 512*1024, l2_cache_str},
28717c478bd9Sstevel@tonic-gate 	{ 0x85, 8, 32, 2*1024*1024, l2_cache_str},
28727c478bd9Sstevel@tonic-gate 	{ 0x84, 8, 32, 1024*1024, l2_cache_str},
28737c478bd9Sstevel@tonic-gate 	{ 0x83, 8, 32, 512*1024, l2_cache_str},
28747c478bd9Sstevel@tonic-gate 	{ 0x82, 8, 32, 256*1024, l2_cache_str},
2875824e4fecSvd224797 	{ 0x80, 8, 64, 512*1024, l2_cache_str},
28767c478bd9Sstevel@tonic-gate 	{ 0x7f, 2, 64, 512*1024, l2_cache_str},
28777c478bd9Sstevel@tonic-gate 	{ 0x7d, 8, 64, 2*1024*1024, sl2_cache_str},
28787c478bd9Sstevel@tonic-gate 	{ 0x7c, 8, 64, 1024*1024, sl2_cache_str},
28797c478bd9Sstevel@tonic-gate 	{ 0x7b, 8, 64, 512*1024, sl2_cache_str},
28807c478bd9Sstevel@tonic-gate 	{ 0x7a, 8, 64, 256*1024, sl2_cache_str},
28817c478bd9Sstevel@tonic-gate 	{ 0x79, 8, 64, 128*1024, sl2_cache_str},
28827c478bd9Sstevel@tonic-gate 	{ 0x78, 8, 64, 1024*1024, l2_cache_str},
2883ae115bc7Smrj 	{ 0x73, 8, 0, 64*1024, itrace_str},
28847c478bd9Sstevel@tonic-gate 	{ 0x72, 8, 0, 32*1024, itrace_str},
28857c478bd9Sstevel@tonic-gate 	{ 0x71, 8, 0, 16*1024, itrace_str},
28867c478bd9Sstevel@tonic-gate 	{ 0x70, 8, 0, 12*1024, itrace_str},
28877c478bd9Sstevel@tonic-gate 	{ 0x68, 4, 64, 32*1024, sl1_dcache_str},
28887c478bd9Sstevel@tonic-gate 	{ 0x67, 4, 64, 16*1024, sl1_dcache_str},
28897c478bd9Sstevel@tonic-gate 	{ 0x66, 4, 64, 8*1024, sl1_dcache_str},
28907c478bd9Sstevel@tonic-gate 	{ 0x60, 8, 64, 16*1024, sl1_dcache_str},
28917c478bd9Sstevel@tonic-gate 	{ 0x5d, 0, 0, 256, dtlb44_str},
28927c478bd9Sstevel@tonic-gate 	{ 0x5c, 0, 0, 128, dtlb44_str},
28937c478bd9Sstevel@tonic-gate 	{ 0x5b, 0, 0, 64, dtlb44_str},
289425dfb062Sksadhukh 	{ 0x5a, 4, 0, 32, dtlb24_str},
2895824e4fecSvd224797 	{ 0x59, 0, 0, 16, dtlb4k_str},
2896824e4fecSvd224797 	{ 0x57, 4, 0, 16, dtlb4k_str},
2897824e4fecSvd224797 	{ 0x56, 4, 0, 16, dtlb4M_str},
289825dfb062Sksadhukh 	{ 0x55, 0, 0, 7, itlb24_str},
28997c478bd9Sstevel@tonic-gate 	{ 0x52, 0, 0, 256, itlb424_str},
29007c478bd9Sstevel@tonic-gate 	{ 0x51, 0, 0, 128, itlb424_str},
29017c478bd9Sstevel@tonic-gate 	{ 0x50, 0, 0, 64, itlb424_str},
2902824e4fecSvd224797 	{ 0x4f, 0, 0, 32, itlb4k_str},
2903824e4fecSvd224797 	{ 0x4e, 24, 64, 6*1024*1024, l2_cache_str},
2904ae115bc7Smrj 	{ 0x4d, 16, 64, 16*1024*1024, l3_cache_str},
2905ae115bc7Smrj 	{ 0x4c, 12, 64, 12*1024*1024, l3_cache_str},
2906ae115bc7Smrj 	{ 0x4b, 16, 64, 8*1024*1024, l3_cache_str},
2907ae115bc7Smrj 	{ 0x4a, 12, 64, 6*1024*1024, l3_cache_str},
2908ae115bc7Smrj 	{ 0x49, 16, 64, 4*1024*1024, l3_cache_str},
2909824e4fecSvd224797 	{ 0x48, 12, 64, 3*1024*1024, l2_cache_str},
2910ae115bc7Smrj 	{ 0x47, 8, 64, 8*1024*1024, l3_cache_str},
2911ae115bc7Smrj 	{ 0x46, 4, 64, 4*1024*1024, l3_cache_str},
29127c478bd9Sstevel@tonic-gate 	{ 0x45, 4, 32, 2*1024*1024, l2_cache_str},
29137c478bd9Sstevel@tonic-gate 	{ 0x44, 4, 32, 1024*1024, l2_cache_str},
29147c478bd9Sstevel@tonic-gate 	{ 0x43, 4, 32, 512*1024, l2_cache_str},
29157c478bd9Sstevel@tonic-gate 	{ 0x42, 4, 32, 256*1024, l2_cache_str},
29167c478bd9Sstevel@tonic-gate 	{ 0x41, 4, 32, 128*1024, l2_cache_str},
2917ae115bc7Smrj 	{ 0x3e, 4, 64, 512*1024, sl2_cache_str},
2918ae115bc7Smrj 	{ 0x3d, 6, 64, 384*1024, sl2_cache_str},
29197c478bd9Sstevel@tonic-gate 	{ 0x3c, 4, 64, 256*1024, sl2_cache_str},
29207c478bd9Sstevel@tonic-gate 	{ 0x3b, 2, 64, 128*1024, sl2_cache_str},
2921ae115bc7Smrj 	{ 0x3a, 6, 64, 192*1024, sl2_cache_str},
29227c478bd9Sstevel@tonic-gate 	{ 0x39, 4, 64, 128*1024, sl2_cache_str},
29237c478bd9Sstevel@tonic-gate 	{ 0x30, 8, 64, 32*1024, l1_icache_str},
29247c478bd9Sstevel@tonic-gate 	{ 0x2c, 8, 64, 32*1024, l1_dcache_str},
29257c478bd9Sstevel@tonic-gate 	{ 0x29, 8, 64, 4096*1024, sl3_cache_str},
29267c478bd9Sstevel@tonic-gate 	{ 0x25, 8, 64, 2048*1024, sl3_cache_str},
29277c478bd9Sstevel@tonic-gate 	{ 0x23, 8, 64, 1024*1024, sl3_cache_str},
29287c478bd9Sstevel@tonic-gate 	{ 0x22, 4, 64, 512*1024, sl3_cache_str},
2929824e4fecSvd224797 	{ 0x0e, 6, 64, 24*1024, l1_dcache_str},
293025dfb062Sksadhukh 	{ 0x0d, 4, 32, 16*1024, l1_dcache_str},
29317c478bd9Sstevel@tonic-gate 	{ 0x0c, 4, 32, 16*1024, l1_dcache_str},
2932ae115bc7Smrj 	{ 0x0b, 4, 0, 4, itlb4M_str},
29337c478bd9Sstevel@tonic-gate 	{ 0x0a, 2, 32, 8*1024, l1_dcache_str},
29347c478bd9Sstevel@tonic-gate 	{ 0x08, 4, 32, 16*1024, l1_icache_str},
29357c478bd9Sstevel@tonic-gate 	{ 0x06, 4, 32, 8*1024, l1_icache_str},
2936824e4fecSvd224797 	{ 0x05, 4, 0, 32, dtlb4M_str},
29377c478bd9Sstevel@tonic-gate 	{ 0x04, 4, 0, 8, dtlb4M_str},
29387c478bd9Sstevel@tonic-gate 	{ 0x03, 4, 0, 64, dtlb4k_str},
29397c478bd9Sstevel@tonic-gate 	{ 0x02, 4, 0, 2, itlb4M_str},
29407c478bd9Sstevel@tonic-gate 	{ 0x01, 4, 0, 32, itlb4k_str},
29417c478bd9Sstevel@tonic-gate 	{ 0 }
29427c478bd9Sstevel@tonic-gate };
29437c478bd9Sstevel@tonic-gate 
29447c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = {
29457c478bd9Sstevel@tonic-gate 	{ 0x70, 4, 0, 32, "tlb-4K" },
29467c478bd9Sstevel@tonic-gate 	{ 0x80, 4, 16, 16*1024, "l1-cache" },
29477c478bd9Sstevel@tonic-gate 	{ 0 }
29487c478bd9Sstevel@tonic-gate };
29497c478bd9Sstevel@tonic-gate 
29507c478bd9Sstevel@tonic-gate /*
29517c478bd9Sstevel@tonic-gate  * Search a cache table for a matching entry
29527c478bd9Sstevel@tonic-gate  */
29537c478bd9Sstevel@tonic-gate static const struct cachetab *
29547c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code)
29557c478bd9Sstevel@tonic-gate {
29567c478bd9Sstevel@tonic-gate 	if (code != 0) {
29577c478bd9Sstevel@tonic-gate 		for (; ct->ct_code != 0; ct++)
29587c478bd9Sstevel@tonic-gate 			if (ct->ct_code <= code)
29597c478bd9Sstevel@tonic-gate 				break;
29607c478bd9Sstevel@tonic-gate 		if (ct->ct_code == code)
29617c478bd9Sstevel@tonic-gate 			return (ct);
29627c478bd9Sstevel@tonic-gate 	}
29637c478bd9Sstevel@tonic-gate 	return (NULL);
29647c478bd9Sstevel@tonic-gate }
29657c478bd9Sstevel@tonic-gate 
29667c478bd9Sstevel@tonic-gate /*
29677dee861bSksadhukh  * Populate cachetab entry with L2 or L3 cache-information using
29687dee861bSksadhukh  * cpuid function 4. This function is called from intel_walk_cacheinfo()
29697dee861bSksadhukh  * when descriptor 0x49 is encountered. It returns 0 if no such cache
29707dee861bSksadhukh  * information is found.
29717dee861bSksadhukh  */
29727dee861bSksadhukh static int
29737dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi)
29747dee861bSksadhukh {
29757dee861bSksadhukh 	uint32_t level, i;
29767dee861bSksadhukh 	int ret = 0;
29777dee861bSksadhukh 
29787dee861bSksadhukh 	for (i = 0; i < cpi->cpi_std_4_size; i++) {
29797dee861bSksadhukh 		level = CPI_CACHE_LVL(cpi->cpi_std_4[i]);
29807dee861bSksadhukh 
29817dee861bSksadhukh 		if (level == 2 || level == 3) {
29827dee861bSksadhukh 			ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1;
29837dee861bSksadhukh 			ct->ct_line_size =
29847dee861bSksadhukh 			    CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1;
29857dee861bSksadhukh 			ct->ct_size = ct->ct_assoc *
29867dee861bSksadhukh 			    (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) *
29877dee861bSksadhukh 			    ct->ct_line_size *
29887dee861bSksadhukh 			    (cpi->cpi_std_4[i]->cp_ecx + 1);
29897dee861bSksadhukh 
29907dee861bSksadhukh 			if (level == 2) {
29917dee861bSksadhukh 				ct->ct_label = l2_cache_str;
29927dee861bSksadhukh 			} else if (level == 3) {
29937dee861bSksadhukh 				ct->ct_label = l3_cache_str;
29947dee861bSksadhukh 			}
29957dee861bSksadhukh 			ret = 1;
29967dee861bSksadhukh 		}
29977dee861bSksadhukh 	}
29987dee861bSksadhukh 
29997dee861bSksadhukh 	return (ret);
30007dee861bSksadhukh }
30017dee861bSksadhukh 
30027dee861bSksadhukh /*
30037c478bd9Sstevel@tonic-gate  * Walk the cacheinfo descriptor, applying 'func' to every valid element
30047c478bd9Sstevel@tonic-gate  * The walk is terminated if the walker returns non-zero.
30057c478bd9Sstevel@tonic-gate  */
30067c478bd9Sstevel@tonic-gate static void
30077c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi,
30087c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
30097c478bd9Sstevel@tonic-gate {
30107c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
3011824e4fecSvd224797 	struct cachetab des_49_ct, des_b1_ct;
30127c478bd9Sstevel@tonic-gate 	uint8_t *dp;
30137c478bd9Sstevel@tonic-gate 	int i;
30147c478bd9Sstevel@tonic-gate 
30157c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
30167c478bd9Sstevel@tonic-gate 		return;
3017f1d742a9Sksadhukh 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
3018f1d742a9Sksadhukh 		/*
3019f1d742a9Sksadhukh 		 * For overloaded descriptor 0x49 we use cpuid function 4
30207dee861bSksadhukh 		 * if supported by the current processor, to create
3021f1d742a9Sksadhukh 		 * cache information.
3022824e4fecSvd224797 		 * For overloaded descriptor 0xb1 we use X86_PAE flag
3023824e4fecSvd224797 		 * to disambiguate the cache information.
3024f1d742a9Sksadhukh 		 */
30257dee861bSksadhukh 		if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 &&
30267dee861bSksadhukh 		    intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) {
30277dee861bSksadhukh 				ct = &des_49_ct;
3028824e4fecSvd224797 		} else if (*dp == 0xb1) {
3029824e4fecSvd224797 			des_b1_ct.ct_code = 0xb1;
3030824e4fecSvd224797 			des_b1_ct.ct_assoc = 4;
3031824e4fecSvd224797 			des_b1_ct.ct_line_size = 0;
3032824e4fecSvd224797 			if (x86_feature & X86_PAE) {
3033824e4fecSvd224797 				des_b1_ct.ct_size = 8;
3034824e4fecSvd224797 				des_b1_ct.ct_label = itlb2M_str;
3035824e4fecSvd224797 			} else {
3036824e4fecSvd224797 				des_b1_ct.ct_size = 4;
3037824e4fecSvd224797 				des_b1_ct.ct_label = itlb4M_str;
3038824e4fecSvd224797 			}
3039824e4fecSvd224797 			ct = &des_b1_ct;
30407dee861bSksadhukh 		} else {
30417dee861bSksadhukh 			if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) {
3042f1d742a9Sksadhukh 				continue;
3043f1d742a9Sksadhukh 			}
30447dee861bSksadhukh 		}
3045f1d742a9Sksadhukh 
30467dee861bSksadhukh 		if (func(arg, ct) != 0) {
30477c478bd9Sstevel@tonic-gate 			break;
30487c478bd9Sstevel@tonic-gate 		}
30497c478bd9Sstevel@tonic-gate 	}
3050f1d742a9Sksadhukh }
30517c478bd9Sstevel@tonic-gate 
30527c478bd9Sstevel@tonic-gate /*
30537c478bd9Sstevel@tonic-gate  * (Like the Intel one, except for Cyrix CPUs)
30547c478bd9Sstevel@tonic-gate  */
30557c478bd9Sstevel@tonic-gate static void
30567c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi,
30577c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
30587c478bd9Sstevel@tonic-gate {
30597c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
30607c478bd9Sstevel@tonic-gate 	uint8_t *dp;
30617c478bd9Sstevel@tonic-gate 	int i;
30627c478bd9Sstevel@tonic-gate 
30637c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
30647c478bd9Sstevel@tonic-gate 		return;
30657c478bd9Sstevel@tonic-gate 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
30667c478bd9Sstevel@tonic-gate 		/*
30677c478bd9Sstevel@tonic-gate 		 * Search Cyrix-specific descriptor table first ..
30687c478bd9Sstevel@tonic-gate 		 */
30697c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) {
30707c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
30717c478bd9Sstevel@tonic-gate 				break;
30727c478bd9Sstevel@tonic-gate 			continue;
30737c478bd9Sstevel@tonic-gate 		}
30747c478bd9Sstevel@tonic-gate 		/*
30757c478bd9Sstevel@tonic-gate 		 * .. else fall back to the Intel one
30767c478bd9Sstevel@tonic-gate 		 */
30777c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
30787c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
30797c478bd9Sstevel@tonic-gate 				break;
30807c478bd9Sstevel@tonic-gate 			continue;
30817c478bd9Sstevel@tonic-gate 		}
30827c478bd9Sstevel@tonic-gate 	}
30837c478bd9Sstevel@tonic-gate }
30847c478bd9Sstevel@tonic-gate 
30857c478bd9Sstevel@tonic-gate /*
30867c478bd9Sstevel@tonic-gate  * A cacheinfo walker that adds associativity, line-size, and size properties
30877c478bd9Sstevel@tonic-gate  * to the devinfo node it is passed as an argument.
30887c478bd9Sstevel@tonic-gate  */
30897c478bd9Sstevel@tonic-gate static int
30907c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct)
30917c478bd9Sstevel@tonic-gate {
30927c478bd9Sstevel@tonic-gate 	dev_info_t *devi = arg;
30937c478bd9Sstevel@tonic-gate 
30947c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc);
30957c478bd9Sstevel@tonic-gate 	if (ct->ct_line_size != 0)
30967c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, ct->ct_label, line_str,
30977c478bd9Sstevel@tonic-gate 		    ct->ct_line_size);
30987c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size);
30997c478bd9Sstevel@tonic-gate 	return (0);
31007c478bd9Sstevel@tonic-gate }
31017c478bd9Sstevel@tonic-gate 
3102f1d742a9Sksadhukh 
31037c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?";
31047c478bd9Sstevel@tonic-gate 
31057c478bd9Sstevel@tonic-gate /*
31067c478bd9Sstevel@tonic-gate  * AMD style cache/tlb description
31077c478bd9Sstevel@tonic-gate  *
31087c478bd9Sstevel@tonic-gate  * Extended functions 5 and 6 directly describe properties of
31097c478bd9Sstevel@tonic-gate  * tlbs and various cache levels.
31107c478bd9Sstevel@tonic-gate  */
31117c478bd9Sstevel@tonic-gate static void
31127c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc)
31137c478bd9Sstevel@tonic-gate {
31147c478bd9Sstevel@tonic-gate 	switch (assoc) {
31157c478bd9Sstevel@tonic-gate 	case 0:	/* reserved; ignore */
31167c478bd9Sstevel@tonic-gate 		break;
31177c478bd9Sstevel@tonic-gate 	default:
31187c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
31197c478bd9Sstevel@tonic-gate 		break;
31207c478bd9Sstevel@tonic-gate 	case 0xff:
31217c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
31227c478bd9Sstevel@tonic-gate 		break;
31237c478bd9Sstevel@tonic-gate 	}
31247c478bd9Sstevel@tonic-gate }
31257c478bd9Sstevel@tonic-gate 
31267c478bd9Sstevel@tonic-gate static void
31277c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
31287c478bd9Sstevel@tonic-gate {
31297c478bd9Sstevel@tonic-gate 	if (size == 0)
31307c478bd9Sstevel@tonic-gate 		return;
31317c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
31327c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
31337c478bd9Sstevel@tonic-gate }
31347c478bd9Sstevel@tonic-gate 
31357c478bd9Sstevel@tonic-gate static void
31367c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label,
31377c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
31387c478bd9Sstevel@tonic-gate {
31397c478bd9Sstevel@tonic-gate 	if (size == 0 || line_size == 0)
31407c478bd9Sstevel@tonic-gate 		return;
31417c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
31427c478bd9Sstevel@tonic-gate 	/*
31437c478bd9Sstevel@tonic-gate 	 * Most AMD parts have a sectored cache. Multiple cache lines are
31447c478bd9Sstevel@tonic-gate 	 * associated with each tag. A sector consists of all cache lines
31457c478bd9Sstevel@tonic-gate 	 * associated with a tag. For example, the AMD K6-III has a sector
31467c478bd9Sstevel@tonic-gate 	 * size of 2 cache lines per tag.
31477c478bd9Sstevel@tonic-gate 	 */
31487c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
31497c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
31507c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
31517c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
31527c478bd9Sstevel@tonic-gate }
31537c478bd9Sstevel@tonic-gate 
31547c478bd9Sstevel@tonic-gate static void
31557c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc)
31567c478bd9Sstevel@tonic-gate {
31577c478bd9Sstevel@tonic-gate 	switch (assoc) {
31587c478bd9Sstevel@tonic-gate 	case 0:	/* off */
31597c478bd9Sstevel@tonic-gate 		break;
31607c478bd9Sstevel@tonic-gate 	case 1:
31617c478bd9Sstevel@tonic-gate 	case 2:
31627c478bd9Sstevel@tonic-gate 	case 4:
31637c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
31647c478bd9Sstevel@tonic-gate 		break;
31657c478bd9Sstevel@tonic-gate 	case 6:
31667c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 8);
31677c478bd9Sstevel@tonic-gate 		break;
31687c478bd9Sstevel@tonic-gate 	case 8:
31697c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 16);
31707c478bd9Sstevel@tonic-gate 		break;
31717c478bd9Sstevel@tonic-gate 	case 0xf:
31727c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
31737c478bd9Sstevel@tonic-gate 		break;
31747c478bd9Sstevel@tonic-gate 	default: /* reserved; ignore */
31757c478bd9Sstevel@tonic-gate 		break;
31767c478bd9Sstevel@tonic-gate 	}
31777c478bd9Sstevel@tonic-gate }
31787c478bd9Sstevel@tonic-gate 
31797c478bd9Sstevel@tonic-gate static void
31807c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
31817c478bd9Sstevel@tonic-gate {
31827c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0)
31837c478bd9Sstevel@tonic-gate 		return;
31847c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
31857c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
31867c478bd9Sstevel@tonic-gate }
31877c478bd9Sstevel@tonic-gate 
31887c478bd9Sstevel@tonic-gate static void
31897c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label,
31907c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
31917c478bd9Sstevel@tonic-gate {
31927c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0 || line_size == 0)
31937c478bd9Sstevel@tonic-gate 		return;
31947c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
31957c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
31967c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
31977c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
31987c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
31997c478bd9Sstevel@tonic-gate }
32007c478bd9Sstevel@tonic-gate 
32017c478bd9Sstevel@tonic-gate static void
32027c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi)
32037c478bd9Sstevel@tonic-gate {
32048949bcd6Sandrei 	struct cpuid_regs *cp;
32057c478bd9Sstevel@tonic-gate 
32067c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000005)
32077c478bd9Sstevel@tonic-gate 		return;
32087c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[5];
32097c478bd9Sstevel@tonic-gate 
32107c478bd9Sstevel@tonic-gate 	/*
32117c478bd9Sstevel@tonic-gate 	 * 4M/2M L1 TLB configuration
32127c478bd9Sstevel@tonic-gate 	 *
32137c478bd9Sstevel@tonic-gate 	 * We report the size for 2M pages because AMD uses two
32147c478bd9Sstevel@tonic-gate 	 * TLB entries for one 4M page.
32157c478bd9Sstevel@tonic-gate 	 */
32167c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "dtlb-2M",
32177c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16));
32187c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "itlb-2M",
32197c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0));
32207c478bd9Sstevel@tonic-gate 
32217c478bd9Sstevel@tonic-gate 	/*
32227c478bd9Sstevel@tonic-gate 	 * 4K L1 TLB configuration
32237c478bd9Sstevel@tonic-gate 	 */
32247c478bd9Sstevel@tonic-gate 
32257c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
32267c478bd9Sstevel@tonic-gate 		uint_t nentries;
32277c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
32287c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5) {
32297c478bd9Sstevel@tonic-gate 			/*
32307c478bd9Sstevel@tonic-gate 			 * Crusoe processors have 256 TLB entries, but
32317c478bd9Sstevel@tonic-gate 			 * cpuid data format constrains them to only
32327c478bd9Sstevel@tonic-gate 			 * reporting 255 of them.
32337c478bd9Sstevel@tonic-gate 			 */
32347c478bd9Sstevel@tonic-gate 			if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255)
32357c478bd9Sstevel@tonic-gate 				nentries = 256;
32367c478bd9Sstevel@tonic-gate 			/*
32377c478bd9Sstevel@tonic-gate 			 * Crusoe processors also have a unified TLB
32387c478bd9Sstevel@tonic-gate 			 */
32397c478bd9Sstevel@tonic-gate 			add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24),
32407c478bd9Sstevel@tonic-gate 			    nentries);
32417c478bd9Sstevel@tonic-gate 			break;
32427c478bd9Sstevel@tonic-gate 		}
32437c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
32447c478bd9Sstevel@tonic-gate 	default:
32457c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, itlb4k_str,
32467c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16));
32477c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, dtlb4k_str,
32487c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0));
32497c478bd9Sstevel@tonic-gate 		break;
32507c478bd9Sstevel@tonic-gate 	}
32517c478bd9Sstevel@tonic-gate 
32527c478bd9Sstevel@tonic-gate 	/*
32537c478bd9Sstevel@tonic-gate 	 * data L1 cache configuration
32547c478bd9Sstevel@tonic-gate 	 */
32557c478bd9Sstevel@tonic-gate 
32567c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_dcache_str,
32577c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16),
32587c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0));
32597c478bd9Sstevel@tonic-gate 
32607c478bd9Sstevel@tonic-gate 	/*
32617c478bd9Sstevel@tonic-gate 	 * code L1 cache configuration
32627c478bd9Sstevel@tonic-gate 	 */
32637c478bd9Sstevel@tonic-gate 
32647c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_icache_str,
32657c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16),
32667c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0));
32677c478bd9Sstevel@tonic-gate 
32687c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
32697c478bd9Sstevel@tonic-gate 		return;
32707c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
32717c478bd9Sstevel@tonic-gate 
32727c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for large pages */
32737c478bd9Sstevel@tonic-gate 
32747c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_eax, 31, 16) == 0)
32757c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-2M",
32767c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
32777c478bd9Sstevel@tonic-gate 	else {
32787c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-2M",
32797c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
32807c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-2M",
32817c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
32827c478bd9Sstevel@tonic-gate 	}
32837c478bd9Sstevel@tonic-gate 
32847c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for 4K pages */
32857c478bd9Sstevel@tonic-gate 
32867c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_ebx, 31, 16) == 0) {
32877c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-4K",
32887c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
32897c478bd9Sstevel@tonic-gate 	} else {
32907c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-4K",
32917c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
32927c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-4K",
32937c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
32947c478bd9Sstevel@tonic-gate 	}
32957c478bd9Sstevel@tonic-gate 
32967c478bd9Sstevel@tonic-gate 	add_amd_l2_cache(devi, l2_cache_str,
32977c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12),
32987c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0));
32997c478bd9Sstevel@tonic-gate }
33007c478bd9Sstevel@tonic-gate 
33017c478bd9Sstevel@tonic-gate /*
33027c478bd9Sstevel@tonic-gate  * There are two basic ways that the x86 world describes it cache
33037c478bd9Sstevel@tonic-gate  * and tlb architecture - Intel's way and AMD's way.
33047c478bd9Sstevel@tonic-gate  *
33057c478bd9Sstevel@tonic-gate  * Return which flavor of cache architecture we should use
33067c478bd9Sstevel@tonic-gate  */
33077c478bd9Sstevel@tonic-gate static int
33087c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi)
33097c478bd9Sstevel@tonic-gate {
33107c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33117c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
33127c478bd9Sstevel@tonic-gate 		if (cpi->cpi_maxeax >= 2)
33137c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
33147c478bd9Sstevel@tonic-gate 		break;
33157c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
33167c478bd9Sstevel@tonic-gate 		/*
33177c478bd9Sstevel@tonic-gate 		 * The K5 model 1 was the first part from AMD that reported
33187c478bd9Sstevel@tonic-gate 		 * cache sizes via extended cpuid functions.
33197c478bd9Sstevel@tonic-gate 		 */
33207c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
33217c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
33227c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
33237c478bd9Sstevel@tonic-gate 		break;
33247c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
33257c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5)
33267c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
33277c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
33287c478bd9Sstevel@tonic-gate 	default:
33297c478bd9Sstevel@tonic-gate 		/*
33307c478bd9Sstevel@tonic-gate 		 * If they have extended CPU data for 0x80000005
33317c478bd9Sstevel@tonic-gate 		 * then we assume they have AMD-format cache
33327c478bd9Sstevel@tonic-gate 		 * information.
33337c478bd9Sstevel@tonic-gate 		 *
33347c478bd9Sstevel@tonic-gate 		 * If not, and the vendor happens to be Cyrix,
33357c478bd9Sstevel@tonic-gate 		 * then try our-Cyrix specific handler.
33367c478bd9Sstevel@tonic-gate 		 *
33377c478bd9Sstevel@tonic-gate 		 * If we're not Cyrix, then assume we're using Intel's
33387c478bd9Sstevel@tonic-gate 		 * table-driven format instead.
33397c478bd9Sstevel@tonic-gate 		 */
33407c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax >= 0x80000005)
33417c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
33427c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_vendor == X86_VENDOR_Cyrix)
33437c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Cyrix);
33447c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_maxeax >= 2)
33457c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
33467c478bd9Sstevel@tonic-gate 		break;
33477c478bd9Sstevel@tonic-gate 	}
33487c478bd9Sstevel@tonic-gate 	return (-1);
33497c478bd9Sstevel@tonic-gate }
33507c478bd9Sstevel@tonic-gate 
33517c478bd9Sstevel@tonic-gate /*
33527c478bd9Sstevel@tonic-gate  * create a node for the given cpu under the prom root node.
33537c478bd9Sstevel@tonic-gate  * Also, create a cpu node in the device tree.
33547c478bd9Sstevel@tonic-gate  */
33557c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL;
33567c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock;
33577c478bd9Sstevel@tonic-gate 
33587c478bd9Sstevel@tonic-gate /*
33597c478bd9Sstevel@tonic-gate  * Called from post_startup() and mp_startup()
33607c478bd9Sstevel@tonic-gate  */
33617c478bd9Sstevel@tonic-gate void
33627c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi)
33637c478bd9Sstevel@tonic-gate {
33647c478bd9Sstevel@tonic-gate 	dev_info_t *cpu_devi;
33657c478bd9Sstevel@tonic-gate 	int create;
33667c478bd9Sstevel@tonic-gate 
33677c478bd9Sstevel@tonic-gate 	mutex_enter(&cpu_node_lock);
33687c478bd9Sstevel@tonic-gate 
33697c478bd9Sstevel@tonic-gate 	/*
33707c478bd9Sstevel@tonic-gate 	 * create a nexus node for all cpus identified as 'cpu_id' under
33717c478bd9Sstevel@tonic-gate 	 * the root node.
33727c478bd9Sstevel@tonic-gate 	 */
33737c478bd9Sstevel@tonic-gate 	if (cpu_nex_devi == NULL) {
33747c478bd9Sstevel@tonic-gate 		if (ndi_devi_alloc(ddi_root_node(), "cpus",
3375fa9e4066Sahrens 		    (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) {
33767c478bd9Sstevel@tonic-gate 			mutex_exit(&cpu_node_lock);
33777c478bd9Sstevel@tonic-gate 			return;
33787c478bd9Sstevel@tonic-gate 		}
33797c478bd9Sstevel@tonic-gate 		(void) ndi_devi_online(cpu_nex_devi, 0);
33807c478bd9Sstevel@tonic-gate 	}
33817c478bd9Sstevel@tonic-gate 
33827c478bd9Sstevel@tonic-gate 	/*
33837c478bd9Sstevel@tonic-gate 	 * create a child node for cpu identified as 'cpu_id'
33847c478bd9Sstevel@tonic-gate 	 */
33857c478bd9Sstevel@tonic-gate 	cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID,
33867c478bd9Sstevel@tonic-gate 	    cpu_id);
33877c478bd9Sstevel@tonic-gate 	if (cpu_devi == NULL) {
33887c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
33897c478bd9Sstevel@tonic-gate 		return;
33907c478bd9Sstevel@tonic-gate 	}
33917c478bd9Sstevel@tonic-gate 
33927c478bd9Sstevel@tonic-gate 	/* device_type */
33937c478bd9Sstevel@tonic-gate 
33947c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
33957c478bd9Sstevel@tonic-gate 	    "device_type", "cpu");
33967c478bd9Sstevel@tonic-gate 
33977c478bd9Sstevel@tonic-gate 	/* reg */
33987c478bd9Sstevel@tonic-gate 
33997c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34007c478bd9Sstevel@tonic-gate 	    "reg", cpu_id);
34017c478bd9Sstevel@tonic-gate 
34027c478bd9Sstevel@tonic-gate 	/* cpu-mhz, and clock-frequency */
34037c478bd9Sstevel@tonic-gate 
34047c478bd9Sstevel@tonic-gate 	if (cpu_freq > 0) {
34057c478bd9Sstevel@tonic-gate 		long long mul;
34067c478bd9Sstevel@tonic-gate 
34077c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34087c478bd9Sstevel@tonic-gate 		    "cpu-mhz", cpu_freq);
34097c478bd9Sstevel@tonic-gate 
34107c478bd9Sstevel@tonic-gate 		if ((mul = cpu_freq * 1000000LL) <= INT_MAX)
34117c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34127c478bd9Sstevel@tonic-gate 			    "clock-frequency", (int)mul);
34137c478bd9Sstevel@tonic-gate 	}
34147c478bd9Sstevel@tonic-gate 
34157c478bd9Sstevel@tonic-gate 	(void) ndi_devi_online(cpu_devi, 0);
34167c478bd9Sstevel@tonic-gate 
34177c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0) {
34187c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
34197c478bd9Sstevel@tonic-gate 		return;
34207c478bd9Sstevel@tonic-gate 	}
34217c478bd9Sstevel@tonic-gate 
34227c478bd9Sstevel@tonic-gate 	/* vendor-id */
34237c478bd9Sstevel@tonic-gate 
34247c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
34257c478bd9Sstevel@tonic-gate 	    "vendor-id", cpi->cpi_vendorstr);
34267c478bd9Sstevel@tonic-gate 
34277c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax == 0) {
34287c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
34297c478bd9Sstevel@tonic-gate 		return;
34307c478bd9Sstevel@tonic-gate 	}
34317c478bd9Sstevel@tonic-gate 
34327c478bd9Sstevel@tonic-gate 	/*
34337c478bd9Sstevel@tonic-gate 	 * family, model, and step
34347c478bd9Sstevel@tonic-gate 	 */
34357c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34367c478bd9Sstevel@tonic-gate 	    "family", CPI_FAMILY(cpi));
34377c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34387c478bd9Sstevel@tonic-gate 	    "cpu-model", CPI_MODEL(cpi));
34397c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34407c478bd9Sstevel@tonic-gate 	    "stepping-id", CPI_STEP(cpi));
34417c478bd9Sstevel@tonic-gate 
34427c478bd9Sstevel@tonic-gate 	/* type */
34437c478bd9Sstevel@tonic-gate 
34447c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34457c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
34467c478bd9Sstevel@tonic-gate 		create = 1;
34477c478bd9Sstevel@tonic-gate 		break;
34487c478bd9Sstevel@tonic-gate 	default:
34497c478bd9Sstevel@tonic-gate 		create = 0;
34507c478bd9Sstevel@tonic-gate 		break;
34517c478bd9Sstevel@tonic-gate 	}
34527c478bd9Sstevel@tonic-gate 	if (create)
34537c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34547c478bd9Sstevel@tonic-gate 		    "type", CPI_TYPE(cpi));
34557c478bd9Sstevel@tonic-gate 
34567c478bd9Sstevel@tonic-gate 	/* ext-family */
34577c478bd9Sstevel@tonic-gate 
34587c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34597c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
34607c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
34617c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
34627c478bd9Sstevel@tonic-gate 		break;
34637c478bd9Sstevel@tonic-gate 	default:
34647c478bd9Sstevel@tonic-gate 		create = 0;
34657c478bd9Sstevel@tonic-gate 		break;
34667c478bd9Sstevel@tonic-gate 	}
34677c478bd9Sstevel@tonic-gate 	if (create)
34687c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34697c478bd9Sstevel@tonic-gate 		    "ext-family", CPI_FAMILY_XTD(cpi));
34707c478bd9Sstevel@tonic-gate 
34717c478bd9Sstevel@tonic-gate 	/* ext-model */
34727c478bd9Sstevel@tonic-gate 
34737c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34747c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
347563d3f7dfSkk208521 		create = IS_EXTENDED_MODEL_INTEL(cpi);
347668c91426Sdmick 		break;
34777c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
3478ee88d2b9Skchow 		create = CPI_FAMILY(cpi) == 0xf;
34797c478bd9Sstevel@tonic-gate 		break;
34807c478bd9Sstevel@tonic-gate 	default:
34817c478bd9Sstevel@tonic-gate 		create = 0;
34827c478bd9Sstevel@tonic-gate 		break;
34837c478bd9Sstevel@tonic-gate 	}
34847c478bd9Sstevel@tonic-gate 	if (create)
34857c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34867c478bd9Sstevel@tonic-gate 		    "ext-model", CPI_MODEL_XTD(cpi));
34877c478bd9Sstevel@tonic-gate 
34887c478bd9Sstevel@tonic-gate 	/* generation */
34897c478bd9Sstevel@tonic-gate 
34907c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34917c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
34927c478bd9Sstevel@tonic-gate 		/*
34937c478bd9Sstevel@tonic-gate 		 * AMD K5 model 1 was the first part to support this
34947c478bd9Sstevel@tonic-gate 		 */
34957c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
34967c478bd9Sstevel@tonic-gate 		break;
34977c478bd9Sstevel@tonic-gate 	default:
34987c478bd9Sstevel@tonic-gate 		create = 0;
34997c478bd9Sstevel@tonic-gate 		break;
35007c478bd9Sstevel@tonic-gate 	}
35017c478bd9Sstevel@tonic-gate 	if (create)
35027c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35037c478bd9Sstevel@tonic-gate 		    "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8));
35047c478bd9Sstevel@tonic-gate 
35057c478bd9Sstevel@tonic-gate 	/* brand-id */
35067c478bd9Sstevel@tonic-gate 
35077c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35087c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
35097c478bd9Sstevel@tonic-gate 		/*
35107c478bd9Sstevel@tonic-gate 		 * brand id first appeared on Pentium III Xeon model 8,
35117c478bd9Sstevel@tonic-gate 		 * and Celeron model 8 processors and Opteron
35127c478bd9Sstevel@tonic-gate 		 */
35137c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family > 6 ||
35147c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 6 && cpi->cpi_model >= 8);
35157c478bd9Sstevel@tonic-gate 		break;
35167c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
35177c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
35187c478bd9Sstevel@tonic-gate 		break;
35197c478bd9Sstevel@tonic-gate 	default:
35207c478bd9Sstevel@tonic-gate 		create = 0;
35217c478bd9Sstevel@tonic-gate 		break;
35227c478bd9Sstevel@tonic-gate 	}
35237c478bd9Sstevel@tonic-gate 	if (create && cpi->cpi_brandid != 0) {
35247c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35257c478bd9Sstevel@tonic-gate 		    "brand-id", cpi->cpi_brandid);
35267c478bd9Sstevel@tonic-gate 	}
35277c478bd9Sstevel@tonic-gate 
35287c478bd9Sstevel@tonic-gate 	/* chunks, and apic-id */
35297c478bd9Sstevel@tonic-gate 
35307c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35317c478bd9Sstevel@tonic-gate 		/*
35327c478bd9Sstevel@tonic-gate 		 * first available on Pentium IV and Opteron (K8)
35337c478bd9Sstevel@tonic-gate 		 */
35345ff02082Sdmick 	case X86_VENDOR_Intel:
35355ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
35365ff02082Sdmick 		break;
35375ff02082Sdmick 	case X86_VENDOR_AMD:
35387c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
35397c478bd9Sstevel@tonic-gate 		break;
35407c478bd9Sstevel@tonic-gate 	default:
35417c478bd9Sstevel@tonic-gate 		create = 0;
35427c478bd9Sstevel@tonic-gate 		break;
35437c478bd9Sstevel@tonic-gate 	}
35447c478bd9Sstevel@tonic-gate 	if (create) {
35457c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35467c478bd9Sstevel@tonic-gate 		    "chunks", CPI_CHUNKS(cpi));
35477c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
3548b6917abeSmishra 		    "apic-id", cpi->cpi_apicid);
35497aec1d6eScindi 		if (cpi->cpi_chipid >= 0) {
35507c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35517c478bd9Sstevel@tonic-gate 			    "chip#", cpi->cpi_chipid);
35527aec1d6eScindi 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35537aec1d6eScindi 			    "clog#", cpi->cpi_clogid);
35547aec1d6eScindi 		}
35557c478bd9Sstevel@tonic-gate 	}
35567c478bd9Sstevel@tonic-gate 
35577c478bd9Sstevel@tonic-gate 	/* cpuid-features */
35587c478bd9Sstevel@tonic-gate 
35597c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35607c478bd9Sstevel@tonic-gate 	    "cpuid-features", CPI_FEATURES_EDX(cpi));
35617c478bd9Sstevel@tonic-gate 
35627c478bd9Sstevel@tonic-gate 
35637c478bd9Sstevel@tonic-gate 	/* cpuid-features-ecx */
35647c478bd9Sstevel@tonic-gate 
35657c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35667c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
35675ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
35687c478bd9Sstevel@tonic-gate 		break;
35697c478bd9Sstevel@tonic-gate 	default:
35707c478bd9Sstevel@tonic-gate 		create = 0;
35717c478bd9Sstevel@tonic-gate 		break;
35727c478bd9Sstevel@tonic-gate 	}
35737c478bd9Sstevel@tonic-gate 	if (create)
35747c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35757c478bd9Sstevel@tonic-gate 		    "cpuid-features-ecx", CPI_FEATURES_ECX(cpi));
35767c478bd9Sstevel@tonic-gate 
35777c478bd9Sstevel@tonic-gate 	/* ext-cpuid-features */
35787c478bd9Sstevel@tonic-gate 
35797c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35805ff02082Sdmick 	case X86_VENDOR_Intel:
35817c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
35827c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
35837c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
35847c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
35857c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
35867c478bd9Sstevel@tonic-gate 		break;
35877c478bd9Sstevel@tonic-gate 	default:
35887c478bd9Sstevel@tonic-gate 		create = 0;
35897c478bd9Sstevel@tonic-gate 		break;
35907c478bd9Sstevel@tonic-gate 	}
35915ff02082Sdmick 	if (create) {
35927c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35937c478bd9Sstevel@tonic-gate 		    "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi));
35945ff02082Sdmick 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35955ff02082Sdmick 		    "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi));
35965ff02082Sdmick 	}
35977c478bd9Sstevel@tonic-gate 
35987c478bd9Sstevel@tonic-gate 	/*
35997c478bd9Sstevel@tonic-gate 	 * Brand String first appeared in Intel Pentium IV, AMD K5
36007c478bd9Sstevel@tonic-gate 	 * model 1, and Cyrix GXm.  On earlier models we try and
36017c478bd9Sstevel@tonic-gate 	 * simulate something similar .. so this string should always
36027c478bd9Sstevel@tonic-gate 	 * same -something- about the processor, however lame.
36037c478bd9Sstevel@tonic-gate 	 */
36047c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
36057c478bd9Sstevel@tonic-gate 	    "brand-string", cpi->cpi_brandstr);
36067c478bd9Sstevel@tonic-gate 
36077c478bd9Sstevel@tonic-gate 	/*
36087c478bd9Sstevel@tonic-gate 	 * Finally, cache and tlb information
36097c478bd9Sstevel@tonic-gate 	 */
36107c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
36117c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
36127c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
36137c478bd9Sstevel@tonic-gate 		break;
36147c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
36157c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
36167c478bd9Sstevel@tonic-gate 		break;
36177c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
36187c478bd9Sstevel@tonic-gate 		amd_cache_info(cpi, cpu_devi);
36197c478bd9Sstevel@tonic-gate 		break;
36207c478bd9Sstevel@tonic-gate 	default:
36217c478bd9Sstevel@tonic-gate 		break;
36227c478bd9Sstevel@tonic-gate 	}
36237c478bd9Sstevel@tonic-gate 
36247c478bd9Sstevel@tonic-gate 	mutex_exit(&cpu_node_lock);
36257c478bd9Sstevel@tonic-gate }
36267c478bd9Sstevel@tonic-gate 
36277c478bd9Sstevel@tonic-gate struct l2info {
36287c478bd9Sstevel@tonic-gate 	int *l2i_csz;
36297c478bd9Sstevel@tonic-gate 	int *l2i_lsz;
36307c478bd9Sstevel@tonic-gate 	int *l2i_assoc;
36317c478bd9Sstevel@tonic-gate 	int l2i_ret;
36327c478bd9Sstevel@tonic-gate };
36337c478bd9Sstevel@tonic-gate 
36347c478bd9Sstevel@tonic-gate /*
36357c478bd9Sstevel@tonic-gate  * A cacheinfo walker that fetches the size, line-size and associativity
36367c478bd9Sstevel@tonic-gate  * of the L2 cache
36377c478bd9Sstevel@tonic-gate  */
36387c478bd9Sstevel@tonic-gate static int
36397c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct)
36407c478bd9Sstevel@tonic-gate {
36417c478bd9Sstevel@tonic-gate 	struct l2info *l2i = arg;
36427c478bd9Sstevel@tonic-gate 	int *ip;
36437c478bd9Sstevel@tonic-gate 
36447c478bd9Sstevel@tonic-gate 	if (ct->ct_label != l2_cache_str &&
36457c478bd9Sstevel@tonic-gate 	    ct->ct_label != sl2_cache_str)
36467c478bd9Sstevel@tonic-gate 		return (0);	/* not an L2 -- keep walking */
36477c478bd9Sstevel@tonic-gate 
36487c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_csz) != NULL)
36497c478bd9Sstevel@tonic-gate 		*ip = ct->ct_size;
36507c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_lsz) != NULL)
36517c478bd9Sstevel@tonic-gate 		*ip = ct->ct_line_size;
36527c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_assoc) != NULL)
36537c478bd9Sstevel@tonic-gate 		*ip = ct->ct_assoc;
36547c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = ct->ct_size;
36557c478bd9Sstevel@tonic-gate 	return (1);		/* was an L2 -- terminate walk */
36567c478bd9Sstevel@tonic-gate }
36577c478bd9Sstevel@tonic-gate 
3658606303c9Skchow /*
3659606303c9Skchow  * AMD L2/L3 Cache and TLB Associativity Field Definition:
3660606303c9Skchow  *
3661606303c9Skchow  *	Unlike the associativity for the L1 cache and tlb where the 8 bit
3662606303c9Skchow  *	value is the associativity, the associativity for the L2 cache and
3663606303c9Skchow  *	tlb is encoded in the following table. The 4 bit L2 value serves as
3664606303c9Skchow  *	an index into the amd_afd[] array to determine the associativity.
3665606303c9Skchow  *	-1 is undefined. 0 is fully associative.
3666606303c9Skchow  */
3667606303c9Skchow 
3668606303c9Skchow static int amd_afd[] =
3669606303c9Skchow 	{-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0};
3670606303c9Skchow 
36717c478bd9Sstevel@tonic-gate static void
36727c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i)
36737c478bd9Sstevel@tonic-gate {
36748949bcd6Sandrei 	struct cpuid_regs *cp;
36757c478bd9Sstevel@tonic-gate 	uint_t size, assoc;
3676606303c9Skchow 	int i;
36777c478bd9Sstevel@tonic-gate 	int *ip;
36787c478bd9Sstevel@tonic-gate 
36797c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
36807c478bd9Sstevel@tonic-gate 		return;
36817c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
36827c478bd9Sstevel@tonic-gate 
3683606303c9Skchow 	if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 &&
36847c478bd9Sstevel@tonic-gate 	    (size = BITX(cp->cp_ecx, 31, 16)) != 0) {
36857c478bd9Sstevel@tonic-gate 		uint_t cachesz = size * 1024;
3686606303c9Skchow 		assoc = amd_afd[i];
36877c478bd9Sstevel@tonic-gate 
3688606303c9Skchow 		ASSERT(assoc != -1);
36897c478bd9Sstevel@tonic-gate 
36907c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_csz) != NULL)
36917c478bd9Sstevel@tonic-gate 			*ip = cachesz;
36927c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_lsz) != NULL)
36937c478bd9Sstevel@tonic-gate 			*ip = BITX(cp->cp_ecx, 7, 0);
36947c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_assoc) != NULL)
36957c478bd9Sstevel@tonic-gate 			*ip = assoc;
36967c478bd9Sstevel@tonic-gate 		l2i->l2i_ret = cachesz;
36977c478bd9Sstevel@tonic-gate 	}
36987c478bd9Sstevel@tonic-gate }
36997c478bd9Sstevel@tonic-gate 
37007c478bd9Sstevel@tonic-gate int
37017c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc)
37027c478bd9Sstevel@tonic-gate {
37037c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
37047c478bd9Sstevel@tonic-gate 	struct l2info __l2info, *l2i = &__l2info;
37057c478bd9Sstevel@tonic-gate 
37067c478bd9Sstevel@tonic-gate 	l2i->l2i_csz = csz;
37077c478bd9Sstevel@tonic-gate 	l2i->l2i_lsz = lsz;
37087c478bd9Sstevel@tonic-gate 	l2i->l2i_assoc = assoc;
37097c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = -1;
37107c478bd9Sstevel@tonic-gate 
37117c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
37127c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
37137c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
37147c478bd9Sstevel@tonic-gate 		break;
37157c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
37167c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
37177c478bd9Sstevel@tonic-gate 		break;
37187c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
37197c478bd9Sstevel@tonic-gate 		amd_l2cacheinfo(cpi, l2i);
37207c478bd9Sstevel@tonic-gate 		break;
37217c478bd9Sstevel@tonic-gate 	default:
37227c478bd9Sstevel@tonic-gate 		break;
37237c478bd9Sstevel@tonic-gate 	}
37247c478bd9Sstevel@tonic-gate 	return (l2i->l2i_ret);
37257c478bd9Sstevel@tonic-gate }
3726f98fbcecSbholler 
3727843e1988Sjohnlev #if !defined(__xpv)
3728843e1988Sjohnlev 
37295b8a6efeSbholler uint32_t *
37305b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu)
37315b8a6efeSbholler {
37325b8a6efeSbholler 	uint32_t	*ret;
37335b8a6efeSbholler 	size_t		mwait_size;
37345b8a6efeSbholler 
37355b8a6efeSbholler 	ASSERT(cpuid_checkpass(cpu, 2));
37365b8a6efeSbholler 
37375b8a6efeSbholler 	mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max;
37385b8a6efeSbholler 	if (mwait_size == 0)
37395b8a6efeSbholler 		return (NULL);
37405b8a6efeSbholler 
37415b8a6efeSbholler 	/*
37425b8a6efeSbholler 	 * kmem_alloc() returns cache line size aligned data for mwait_size
37435b8a6efeSbholler 	 * allocations.  mwait_size is currently cache line sized.  Neither
37445b8a6efeSbholler 	 * of these implementation details are guarantied to be true in the
37455b8a6efeSbholler 	 * future.
37465b8a6efeSbholler 	 *
37475b8a6efeSbholler 	 * First try allocating mwait_size as kmem_alloc() currently returns
37485b8a6efeSbholler 	 * correctly aligned memory.  If kmem_alloc() does not return
37495b8a6efeSbholler 	 * mwait_size aligned memory, then use mwait_size ROUNDUP.
37505b8a6efeSbholler 	 *
37515b8a6efeSbholler 	 * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we
37525b8a6efeSbholler 	 * decide to free this memory.
37535b8a6efeSbholler 	 */
37545b8a6efeSbholler 	ret = kmem_zalloc(mwait_size, KM_SLEEP);
37555b8a6efeSbholler 	if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) {
37565b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
37575b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size;
37585b8a6efeSbholler 		*ret = MWAIT_RUNNING;
37595b8a6efeSbholler 		return (ret);
37605b8a6efeSbholler 	} else {
37615b8a6efeSbholler 		kmem_free(ret, mwait_size);
37625b8a6efeSbholler 		ret = kmem_zalloc(mwait_size * 2, KM_SLEEP);
37635b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
37645b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2;
37655b8a6efeSbholler 		ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size);
37665b8a6efeSbholler 		*ret = MWAIT_RUNNING;
37675b8a6efeSbholler 		return (ret);
37685b8a6efeSbholler 	}
37695b8a6efeSbholler }
37705b8a6efeSbholler 
37715b8a6efeSbholler void
37725b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu)
3773f98fbcecSbholler {
3774f98fbcecSbholler 	ASSERT(cpuid_checkpass(cpu, 2));
37755b8a6efeSbholler 
37765b8a6efeSbholler 	if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL &&
37775b8a6efeSbholler 	    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) {
37785b8a6efeSbholler 		kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual,
37795b8a6efeSbholler 		    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual);
37805b8a6efeSbholler 	}
37815b8a6efeSbholler 
37825b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL;
37835b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0;
3784f98fbcecSbholler }
3785843e1988Sjohnlev 
3786247dbb3dSsudheer void
3787247dbb3dSsudheer patch_tsc_read(int flag)
3788247dbb3dSsudheer {
3789247dbb3dSsudheer 	size_t cnt;
3790e4b86885SCheng Sean Ye 
3791247dbb3dSsudheer 	switch (flag) {
3792247dbb3dSsudheer 	case X86_NO_TSC:
3793247dbb3dSsudheer 		cnt = &_no_rdtsc_end - &_no_rdtsc_start;
37942b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt);
3795247dbb3dSsudheer 		break;
3796247dbb3dSsudheer 	case X86_HAVE_TSCP:
3797247dbb3dSsudheer 		cnt = &_tscp_end - &_tscp_start;
37982b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt);
3799247dbb3dSsudheer 		break;
3800247dbb3dSsudheer 	case X86_TSC_MFENCE:
3801247dbb3dSsudheer 		cnt = &_tsc_mfence_end - &_tsc_mfence_start;
38022b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read,
38032b0bcb26Ssudheer 		    (void *)&_tsc_mfence_start, cnt);
3804247dbb3dSsudheer 		break;
380515363b27Ssudheer 	case X86_TSC_LFENCE:
380615363b27Ssudheer 		cnt = &_tsc_lfence_end - &_tsc_lfence_start;
380715363b27Ssudheer 		(void) memcpy((void *)tsc_read,
380815363b27Ssudheer 		    (void *)&_tsc_lfence_start, cnt);
380915363b27Ssudheer 		break;
3810247dbb3dSsudheer 	default:
3811247dbb3dSsudheer 		break;
3812247dbb3dSsudheer 	}
3813247dbb3dSsudheer }
3814247dbb3dSsudheer 
3815843e1988Sjohnlev #endif	/* !__xpv */
3816