17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 220e751525SEric Saxe * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate /* 277c478bd9Sstevel@tonic-gate * Various routines to handle identification 287c478bd9Sstevel@tonic-gate * and classification of x86 processors. 297c478bd9Sstevel@tonic-gate */ 307c478bd9Sstevel@tonic-gate 317c478bd9Sstevel@tonic-gate #include <sys/types.h> 327c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 337c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 347c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 357c478bd9Sstevel@tonic-gate #include <sys/systm.h> 367c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 377c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 387c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 397c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 407c478bd9Sstevel@tonic-gate #include <sys/processor.h> 415b8a6efeSbholler #include <sys/sysmacros.h> 42fb2f18f8Sesaxe #include <sys/pg.h> 437c478bd9Sstevel@tonic-gate #include <sys/fp.h> 447c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 457c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 467c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 477c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 487c478bd9Sstevel@tonic-gate 49e4b86885SCheng Sean Ye #ifdef __xpv 50e4b86885SCheng Sean Ye #include <sys/hypervisor.h> 51e774b42bSBill Holler #else 52e774b42bSBill Holler #include <sys/ontrap.h> 53e4b86885SCheng Sean Ye #endif 54e4b86885SCheng Sean Ye 557c478bd9Sstevel@tonic-gate /* 567c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 577c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 587c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 597c478bd9Sstevel@tonic-gate * in pass 1. 607c478bd9Sstevel@tonic-gate * 617c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 627c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 637c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 647c478bd9Sstevel@tonic-gate * CPU. 657c478bd9Sstevel@tonic-gate * 667c478bd9Sstevel@tonic-gate * Pass 1 includes: 677c478bd9Sstevel@tonic-gate * 687c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 697c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 707c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 717c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 727c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 737c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 747c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 757c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 767c478bd9Sstevel@tonic-gate * 777c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 787c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 797c478bd9Sstevel@tonic-gate * system support the same features. 807c478bd9Sstevel@tonic-gate * 817c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 827c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 837c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 847c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 857c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 867c478bd9Sstevel@tonic-gate * 877c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 887c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 897c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 907c478bd9Sstevel@tonic-gate * 917c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 927c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 937c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 947c478bd9Sstevel@tonic-gate * to userland via the aux vector. 957c478bd9Sstevel@tonic-gate * 967c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 977c478bd9Sstevel@tonic-gate * features the kernel will use. 987c478bd9Sstevel@tonic-gate * 997c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 1007c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 1017c478bd9Sstevel@tonic-gate * 1027c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 1037c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1047c478bd9Sstevel@tonic-gate * to the accessor code. 1057c478bd9Sstevel@tonic-gate */ 1067c478bd9Sstevel@tonic-gate 1077c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1087c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1097c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 11086c1f4dcSVikram Hegde uint_t x86_clflush_size = 0; 1117c478bd9Sstevel@tonic-gate 1127c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1137c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1147c478bd9Sstevel@tonic-gate 1157c478bd9Sstevel@tonic-gate uint_t enable486; 116*7997e108SSurya Prakki /* 117*7997e108SSurya Prakki * This is set if Solaris is booted in a fully virtualized mode: 118*7997e108SSurya Prakki * - as HVM guest under xVM 119*7997e108SSurya Prakki * - as guest under VMware 120*7997e108SSurya Prakki * check_for_hvm() has the logic to detect these 2 cases. 121*7997e108SSurya Prakki * This is not applicable if Solaris is booted as a para virtual guest. 122*7997e108SSurya Prakki */ 123*7997e108SSurya Prakki int platform_is_virt = 0; 1247c478bd9Sstevel@tonic-gate 1257c478bd9Sstevel@tonic-gate /* 126f98fbcecSbholler * monitor/mwait info. 1275b8a6efeSbholler * 1285b8a6efeSbholler * size_actual and buf_actual are the real address and size allocated to get 1295b8a6efeSbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1305b8a6efeSbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1315b8a6efeSbholler * processor cache-line alignment, but this is not guarantied in the furture. 132f98fbcecSbholler */ 133f98fbcecSbholler struct mwait_info { 134f98fbcecSbholler size_t mon_min; /* min size to avoid missed wakeups */ 135f98fbcecSbholler size_t mon_max; /* size to avoid false wakeups */ 1365b8a6efeSbholler size_t size_actual; /* size actually allocated */ 1375b8a6efeSbholler void *buf_actual; /* memory actually allocated */ 138f98fbcecSbholler uint32_t support; /* processor support of monitor/mwait */ 139f98fbcecSbholler }; 140f98fbcecSbholler 141f98fbcecSbholler /* 1427c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1437c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1447c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1457c478bd9Sstevel@tonic-gate */ 1467c478bd9Sstevel@tonic-gate 1477c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1487c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1497c478bd9Sstevel@tonic-gate 1507c478bd9Sstevel@tonic-gate struct cpuid_info { 1517c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1527c478bd9Sstevel@tonic-gate /* 1537c478bd9Sstevel@tonic-gate * standard function information 1547c478bd9Sstevel@tonic-gate */ 1557c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1567c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1577c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1587c478bd9Sstevel@tonic-gate 1597c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1607c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1617c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1627c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1637c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1647c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1658949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1667c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1677c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 168d129bde2Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 169d129bde2Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 170d129bde2Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 171d129bde2Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1728949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1737c478bd9Sstevel@tonic-gate /* 1747c478bd9Sstevel@tonic-gate * extended function information 1757c478bd9Sstevel@tonic-gate */ 1767c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1777c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1787c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1797c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1808949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 18110569901Sgavinm id_t cpi_coreid; /* same coreid => strands share core */ 18210569901Sgavinm int cpi_pkgcoreid; /* core number within single package */ 1838949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1848949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1857c478bd9Sstevel@tonic-gate /* 1867c478bd9Sstevel@tonic-gate * supported feature information 1877c478bd9Sstevel@tonic-gate */ 188ae115bc7Smrj uint32_t cpi_support[5]; 1897c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1907c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1917c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1927c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 193ae115bc7Smrj #define AMD_ECX_FEATURES 4 1948a40a695Sgavinm /* 1958a40a695Sgavinm * Synthesized information, where known. 1968a40a695Sgavinm */ 1978a40a695Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1988a40a695Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1998a40a695Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 200f98fbcecSbholler 201f98fbcecSbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 202b6917abeSmishra uint32_t cpi_apicid; 2037c478bd9Sstevel@tonic-gate }; 2047c478bd9Sstevel@tonic-gate 2057c478bd9Sstevel@tonic-gate 2067c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 2077c478bd9Sstevel@tonic-gate 2087c478bd9Sstevel@tonic-gate /* 2097c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2107c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2117c478bd9Sstevel@tonic-gate */ 2127c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2137c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2147c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2157c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2167c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2177c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2187c478bd9Sstevel@tonic-gate 2197c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2207c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2217c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2227c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2237c478bd9Sstevel@tonic-gate 2247c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2257c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2267c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2277c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2287c478bd9Sstevel@tonic-gate 2297c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2307c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 231d129bde2Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 232b6917abeSmishra #define CPI_FNB_ECX_MAX 0x20 /* sanity: max fn B levels */ 233d129bde2Sesaxe 234d129bde2Sesaxe /* 235d129bde2Sesaxe * Function 4 (Deterministic Cache Parameters) macros 236d129bde2Sesaxe * Defined by Intel Application Note AP-485 237d129bde2Sesaxe */ 238d129bde2Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 239d129bde2Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 240d129bde2Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 241d129bde2Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 242d129bde2Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 243d129bde2Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 244b6917abeSmishra #define CPI_CPU_LEVEL_TYPE(regs) BITX((regs)->cp_ecx, 15, 8) 245d129bde2Sesaxe 246d129bde2Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 247d129bde2Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 248d129bde2Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 249d129bde2Sesaxe 250d129bde2Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 251d129bde2Sesaxe 252d129bde2Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 253d129bde2Sesaxe 2547c478bd9Sstevel@tonic-gate 2557c478bd9Sstevel@tonic-gate /* 2565ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2575ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2585ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2595ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2605ff02082Sdmick */ 2615ff02082Sdmick 2625ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2635ff02082Sdmick cpi->cpi_family == 6 && \ 2645ff02082Sdmick (cpi->cpi_model == 1 || \ 2655ff02082Sdmick cpi->cpi_model == 3 || \ 2665ff02082Sdmick cpi->cpi_model == 5 || \ 2675ff02082Sdmick cpi->cpi_model == 6 || \ 2685ff02082Sdmick cpi->cpi_model == 7 || \ 2695ff02082Sdmick cpi->cpi_model == 8 || \ 2705ff02082Sdmick cpi->cpi_model == 0xA || \ 2715ff02082Sdmick cpi->cpi_model == 0xB) \ 2725ff02082Sdmick ) 2735ff02082Sdmick 2745ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2755ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2765ff02082Sdmick 277bf91205bSksadhukh /* Extended family/model support */ 278bf91205bSksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 279bf91205bSksadhukh cpi->cpi_family >= 0xf) 280bf91205bSksadhukh 2815ff02082Sdmick /* 282f98fbcecSbholler * Info for monitor/mwait idle loop. 283f98fbcecSbholler * 284f98fbcecSbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 285f98fbcecSbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 286f98fbcecSbholler * 2006. 287f98fbcecSbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 288f98fbcecSbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 289f98fbcecSbholler */ 290f98fbcecSbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 291f98fbcecSbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 292f98fbcecSbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 293f98fbcecSbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 294f98fbcecSbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 295f98fbcecSbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 296f98fbcecSbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 297f98fbcecSbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 298f98fbcecSbholler /* 299f98fbcecSbholler * Number of sub-cstates for a given c-state. 300f98fbcecSbholler */ 301f98fbcecSbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 302f98fbcecSbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 303f98fbcecSbholler 3048a40a695Sgavinm /* 305e4b86885SCheng Sean Ye * Functions we consune from cpuid_subr.c; don't publish these in a header 306e4b86885SCheng Sean Ye * file to try and keep people using the expected cpuid_* interfaces. 3078a40a695Sgavinm */ 308e4b86885SCheng Sean Ye extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t); 309e4b86885SCheng Sean Ye extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t); 310e4b86885SCheng Sean Ye extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t); 311e4b86885SCheng Sean Ye extern uint_t _cpuid_vendorstr_to_vendorcode(char *); 3128a40a695Sgavinm 3138a40a695Sgavinm /* 314ae115bc7Smrj * Apply up various platform-dependent restrictions where the 315ae115bc7Smrj * underlying platform restrictions mean the CPU can be marked 316ae115bc7Smrj * as less capable than its cpuid instruction would imply. 317ae115bc7Smrj */ 318843e1988Sjohnlev #if defined(__xpv) 319843e1988Sjohnlev static void 320843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp) 321843e1988Sjohnlev { 322843e1988Sjohnlev switch (eax) { 323e4b86885SCheng Sean Ye case 1: { 324e4b86885SCheng Sean Ye uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ? 325e4b86885SCheng Sean Ye 0 : CPUID_INTC_EDX_MCA; 326843e1988Sjohnlev cp->cp_edx &= 327e4b86885SCheng Sean Ye ~(mcamask | 328e4b86885SCheng Sean Ye CPUID_INTC_EDX_PSE | 329843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 330843e1988Sjohnlev CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR | 331843e1988Sjohnlev CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT | 332843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 333843e1988Sjohnlev CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT); 334843e1988Sjohnlev break; 335e4b86885SCheng Sean Ye } 336ae115bc7Smrj 337843e1988Sjohnlev case 0x80000001: 338843e1988Sjohnlev cp->cp_edx &= 339843e1988Sjohnlev ~(CPUID_AMD_EDX_PSE | 340843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 341843e1988Sjohnlev CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE | 342843e1988Sjohnlev CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 | 343843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 344843e1988Sjohnlev CPUID_AMD_EDX_TSCP); 345843e1988Sjohnlev cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY; 346843e1988Sjohnlev break; 347843e1988Sjohnlev default: 348843e1988Sjohnlev break; 349843e1988Sjohnlev } 350843e1988Sjohnlev 351843e1988Sjohnlev switch (vendor) { 352843e1988Sjohnlev case X86_VENDOR_Intel: 353843e1988Sjohnlev switch (eax) { 354843e1988Sjohnlev case 4: 355843e1988Sjohnlev /* 356843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 357843e1988Sjohnlev */ 358843e1988Sjohnlev cp->cp_eax &= 0x03fffffff; 359843e1988Sjohnlev break; 360843e1988Sjohnlev default: 361843e1988Sjohnlev break; 362843e1988Sjohnlev } 363843e1988Sjohnlev break; 364843e1988Sjohnlev case X86_VENDOR_AMD: 365843e1988Sjohnlev switch (eax) { 366843e1988Sjohnlev case 0x80000008: 367843e1988Sjohnlev /* 368843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 369843e1988Sjohnlev */ 370843e1988Sjohnlev cp->cp_ecx &= 0xffffff00; 371843e1988Sjohnlev break; 372843e1988Sjohnlev default: 373843e1988Sjohnlev break; 374843e1988Sjohnlev } 375843e1988Sjohnlev break; 376843e1988Sjohnlev default: 377843e1988Sjohnlev break; 378843e1988Sjohnlev } 379843e1988Sjohnlev } 380843e1988Sjohnlev #else 381ae115bc7Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 382843e1988Sjohnlev #endif 383ae115bc7Smrj 384ae115bc7Smrj /* 3857c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 3867c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 3877c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 3887c478bd9Sstevel@tonic-gate * via settings in eeprom. 3897c478bd9Sstevel@tonic-gate */ 3907c478bd9Sstevel@tonic-gate 3917c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 3927c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 3937c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 3947c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 3957c478bd9Sstevel@tonic-gate 396ae115bc7Smrj void 397ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu) 398ae115bc7Smrj { 399ae115bc7Smrj /* 400ae115bc7Smrj * By convention, cpu0 is the boot cpu, which is set up 401ae115bc7Smrj * before memory allocation is available. All other cpus get 402ae115bc7Smrj * their cpuid_info struct allocated here. 403ae115bc7Smrj */ 404ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 405ae115bc7Smrj cpu->cpu_m.mcpu_cpi = 406ae115bc7Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 407ae115bc7Smrj } 408ae115bc7Smrj 409ae115bc7Smrj void 410ae115bc7Smrj cpuid_free_space(cpu_t *cpu) 411ae115bc7Smrj { 412d129bde2Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 413d129bde2Sesaxe int i; 414d129bde2Sesaxe 415ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 416d129bde2Sesaxe 417d129bde2Sesaxe /* 418d129bde2Sesaxe * Free up any function 4 related dynamic storage 419d129bde2Sesaxe */ 420d129bde2Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 421d129bde2Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 422d129bde2Sesaxe if (cpi->cpi_std_4_size > 0) 423d129bde2Sesaxe kmem_free(cpi->cpi_std_4, 424d129bde2Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 425d129bde2Sesaxe 426ae115bc7Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 427ae115bc7Smrj } 428ae115bc7Smrj 429551bc2a6Smrj #if !defined(__xpv) 430551bc2a6Smrj 431551bc2a6Smrj static void 432551bc2a6Smrj check_for_hvm() 433551bc2a6Smrj { 434551bc2a6Smrj struct cpuid_regs cp; 435551bc2a6Smrj char *xen_str; 436551bc2a6Smrj uint32_t xen_signature[4]; 437551bc2a6Smrj extern int xpv_is_hvm; 438551bc2a6Smrj 439551bc2a6Smrj /* 440551bc2a6Smrj * In a fully virtualized domain, Xen's pseudo-cpuid function 441551bc2a6Smrj * 0x40000000 returns a string representing the Xen signature in 442551bc2a6Smrj * %ebx, %ecx, and %edx. %eax contains the maximum supported cpuid 443551bc2a6Smrj * function. 444551bc2a6Smrj */ 445551bc2a6Smrj cp.cp_eax = 0x40000000; 446551bc2a6Smrj (void) __cpuid_insn(&cp); 447551bc2a6Smrj xen_signature[0] = cp.cp_ebx; 448551bc2a6Smrj xen_signature[1] = cp.cp_ecx; 449551bc2a6Smrj xen_signature[2] = cp.cp_edx; 450551bc2a6Smrj xen_signature[3] = 0; 451551bc2a6Smrj xen_str = (char *)xen_signature; 452551bc2a6Smrj if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) 453551bc2a6Smrj xpv_is_hvm = 1; 454*7997e108SSurya Prakki 455*7997e108SSurya Prakki /* could we be running under vmware hypervisor */ 456*7997e108SSurya Prakki if (xpv_is_hvm || vmware_platform()) 457*7997e108SSurya Prakki platform_is_virt = 1; 458551bc2a6Smrj } 459551bc2a6Smrj #endif /* __xpv */ 460551bc2a6Smrj 4617c478bd9Sstevel@tonic-gate uint_t 4627c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 4637c478bd9Sstevel@tonic-gate { 4647c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 4657c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 4667c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 4678949bcd6Sandrei struct cpuid_regs *cp; 4687c478bd9Sstevel@tonic-gate int xcpuid; 469843e1988Sjohnlev #if !defined(__xpv) 4705b8a6efeSbholler extern int idle_cpu_prefer_mwait; 471843e1988Sjohnlev #endif 472ae115bc7Smrj 4737c478bd9Sstevel@tonic-gate /* 474ae115bc7Smrj * Space statically allocated for cpu0, ensure pointer is set 4757c478bd9Sstevel@tonic-gate */ 4767c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 477ae115bc7Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 478ae115bc7Smrj cpi = cpu->cpu_m.mcpu_cpi; 479ae115bc7Smrj ASSERT(cpi != NULL); 4807c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 4818949bcd6Sandrei cp->cp_eax = 0; 4828949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 4837c478bd9Sstevel@tonic-gate { 4847c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 4857c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 4867c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 4877c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 4887c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 4897c478bd9Sstevel@tonic-gate } 4907c478bd9Sstevel@tonic-gate 491e4b86885SCheng Sean Ye cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr); 4927c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 4937c478bd9Sstevel@tonic-gate 4947c478bd9Sstevel@tonic-gate /* 4957c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 4967c478bd9Sstevel@tonic-gate */ 4977c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 4987c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 4997c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 5007c478bd9Sstevel@tonic-gate goto pass1_done; 5017c478bd9Sstevel@tonic-gate 5027c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 5038949bcd6Sandrei cp->cp_eax = 1; 5048949bcd6Sandrei (void) __cpuid_insn(cp); 5057c478bd9Sstevel@tonic-gate 5067c478bd9Sstevel@tonic-gate /* 5077c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 5087c478bd9Sstevel@tonic-gate */ 5097c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 5107c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 5117c478bd9Sstevel@tonic-gate 5125ff02082Sdmick if (cpi->cpi_family == 0xf) 5137c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 5145ff02082Sdmick 51568c91426Sdmick /* 516875b116eSkchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 51768c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 51868c91426Sdmick * one would expect (max value means possible overflow). Sigh. 51968c91426Sdmick */ 52068c91426Sdmick 52168c91426Sdmick switch (cpi->cpi_vendor) { 522bf91205bSksadhukh case X86_VENDOR_Intel: 523bf91205bSksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 524bf91205bSksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 525447af253Sksadhukh break; 52668c91426Sdmick case X86_VENDOR_AMD: 527875b116eSkchow if (CPI_FAMILY(cpi) == 0xf) 52868c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 52968c91426Sdmick break; 53068c91426Sdmick default: 5315ff02082Sdmick if (cpi->cpi_model == 0xf) 5327c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 53368c91426Sdmick break; 53468c91426Sdmick } 5357c478bd9Sstevel@tonic-gate 5367c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 5377c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 5387c478bd9Sstevel@tonic-gate 5397c478bd9Sstevel@tonic-gate /* 5407c478bd9Sstevel@tonic-gate * *default* assumptions: 5417c478bd9Sstevel@tonic-gate * - believe %edx feature word 5427c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 5437c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 5447c478bd9Sstevel@tonic-gate */ 5457c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 5467c478bd9Sstevel@tonic-gate mask_ecx = 0; 5477c478bd9Sstevel@tonic-gate 5487c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 5497c478bd9Sstevel@tonic-gate 5507c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5517c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 5527c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 5537c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 5545ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 5557c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 5567c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 5577c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 5587c478bd9Sstevel@tonic-gate /* 5597c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 5607c478bd9Sstevel@tonic-gate */ 5617c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 5627c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 5635ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 5647c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 5657c478bd9Sstevel@tonic-gate /* 5667c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 5677c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 5687c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 5697c478bd9Sstevel@tonic-gate * that idea later. 5707c478bd9Sstevel@tonic-gate */ 5717c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 5727c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 5737c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 5747c622d23Sbholler /* 5757c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 5767c622d23Sbholler * to obtain the monitor linesize. 5777c622d23Sbholler */ 5787c622d23Sbholler if (cpi->cpi_maxeax < 5) 5797c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 5807c478bd9Sstevel@tonic-gate break; 5817c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 5827c478bd9Sstevel@tonic-gate default: 5837c478bd9Sstevel@tonic-gate break; 5847c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 5857c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 5867c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 5877c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 5887c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 5897c478bd9Sstevel@tonic-gate } else 5907c478bd9Sstevel@tonic-gate #endif 5917c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 5927c478bd9Sstevel@tonic-gate /* 5937c478bd9Sstevel@tonic-gate * AMD K5 and K6 5947c478bd9Sstevel@tonic-gate * 5957c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 5967c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 5977c478bd9Sstevel@tonic-gate */ 5988949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 5998949bcd6Sandrei 6007c478bd9Sstevel@tonic-gate /* 6017c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 6027c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 6037c478bd9Sstevel@tonic-gate */ 6048949bcd6Sandrei if (cpi->cpi_model == 0) { 6057c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 6067c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 6077c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 6087c478bd9Sstevel@tonic-gate } 6097c478bd9Sstevel@tonic-gate } 6108949bcd6Sandrei 6118949bcd6Sandrei /* 6128949bcd6Sandrei * Early models had problems w/ MMX; disable. 6138949bcd6Sandrei */ 6148949bcd6Sandrei if (cpi->cpi_model < 6) 6158949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 6168949bcd6Sandrei } 6178949bcd6Sandrei 6188949bcd6Sandrei /* 6198949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 6208949bcd6Sandrei * enable all 6218949bcd6Sandrei */ 6228949bcd6Sandrei if (cpi->cpi_family >= 0xf) 6238949bcd6Sandrei mask_ecx = 0xffffffff; 6247c622d23Sbholler /* 6257c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6267c622d23Sbholler * to obtain the monitor linesize. 6277c622d23Sbholler */ 6287c622d23Sbholler if (cpi->cpi_maxeax < 5) 6297c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6305b8a6efeSbholler 631843e1988Sjohnlev #if !defined(__xpv) 6325b8a6efeSbholler /* 6335b8a6efeSbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 6345b8a6efeSbholler * processors. AMD does not intend MWAIT to be used in the cpu 6355b8a6efeSbholler * idle loop on current and future processors. 10h and future 6365b8a6efeSbholler * AMD processors use more power in MWAIT than HLT. 6375b8a6efeSbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 6385b8a6efeSbholler */ 6395b8a6efeSbholler idle_cpu_prefer_mwait = 0; 640843e1988Sjohnlev #endif 6415b8a6efeSbholler 6427c478bd9Sstevel@tonic-gate break; 6437c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 6447c478bd9Sstevel@tonic-gate /* 6457c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 6467c478bd9Sstevel@tonic-gate */ 6477c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 6487c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 6497c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6507c478bd9Sstevel@tonic-gate break; 6517c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 6527c478bd9Sstevel@tonic-gate /* 6537c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 6547c478bd9Sstevel@tonic-gate */ 6557c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 6567c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6577c478bd9Sstevel@tonic-gate break; 6587c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 6597c478bd9Sstevel@tonic-gate /* 6607c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 6617c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 6627c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 6637c478bd9Sstevel@tonic-gate */ 6647c478bd9Sstevel@tonic-gate switch (x86_type) { 6657c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 6667c478bd9Sstevel@tonic-gate mask_edx = 0; 6677c478bd9Sstevel@tonic-gate break; 6687c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 6697c478bd9Sstevel@tonic-gate mask_edx = 0; 6707c478bd9Sstevel@tonic-gate break; 6717c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 6727c478bd9Sstevel@tonic-gate mask_edx = 6737c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6747c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 6757c478bd9Sstevel@tonic-gate break; 6767c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 6777c478bd9Sstevel@tonic-gate mask_edx = 6787c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6797c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 6807c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 6817c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 6827c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6837c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6847c478bd9Sstevel@tonic-gate break; 6857c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 6867c478bd9Sstevel@tonic-gate mask_edx = 6877c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 6887c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 6897c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6907c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6917c478bd9Sstevel@tonic-gate break; 6927c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 6937c478bd9Sstevel@tonic-gate break; 6947c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 6957c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 6967c478bd9Sstevel@tonic-gate mask_edx = 6977c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6987c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 6997c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7007c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7017c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7027c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7037c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7047c478bd9Sstevel@tonic-gate break; 7057c478bd9Sstevel@tonic-gate default: 7067c478bd9Sstevel@tonic-gate break; 7077c478bd9Sstevel@tonic-gate } 7087c478bd9Sstevel@tonic-gate break; 7097c478bd9Sstevel@tonic-gate } 7107c478bd9Sstevel@tonic-gate 711843e1988Sjohnlev #if defined(__xpv) 712843e1988Sjohnlev /* 713843e1988Sjohnlev * Do not support MONITOR/MWAIT under a hypervisor 714843e1988Sjohnlev */ 715843e1988Sjohnlev mask_ecx &= ~CPUID_INTC_ECX_MON; 716843e1988Sjohnlev #endif /* __xpv */ 717843e1988Sjohnlev 7187c478bd9Sstevel@tonic-gate /* 7197c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 7207c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 7217c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 7227c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 7237c478bd9Sstevel@tonic-gate */ 7247c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 7257c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 7267c478bd9Sstevel@tonic-gate 7277c478bd9Sstevel@tonic-gate /* 728ae115bc7Smrj * apply any platform restrictions (we don't call this 729ae115bc7Smrj * immediately after __cpuid_insn here, because we need the 730ae115bc7Smrj * workarounds applied above first) 7317c478bd9Sstevel@tonic-gate */ 732ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 7337c478bd9Sstevel@tonic-gate 734ae115bc7Smrj /* 735ae115bc7Smrj * fold in overrides from the "eeprom" mechanism 736ae115bc7Smrj */ 7377c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 7387c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 7397c478bd9Sstevel@tonic-gate 7407c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 7417c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 7427c478bd9Sstevel@tonic-gate 7437c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 7447c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 7457c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 7467c478bd9Sstevel@tonic-gate feature |= X86_TSC; 7477c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 7487c478bd9Sstevel@tonic-gate feature |= X86_MSR; 7497c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 7507c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 7517c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 7527c478bd9Sstevel@tonic-gate feature |= X86_PGE; 7537c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 7547c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 7557c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 7567c478bd9Sstevel@tonic-gate feature |= X86_MMX; 7577c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 7587c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 7597c478bd9Sstevel@tonic-gate feature |= X86_MCA; 7607c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 7617c478bd9Sstevel@tonic-gate feature |= X86_PAE; 7627c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 7637c478bd9Sstevel@tonic-gate feature |= X86_CX8; 7647c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 7657c478bd9Sstevel@tonic-gate feature |= X86_CX16; 7667c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 7677c478bd9Sstevel@tonic-gate feature |= X86_PAT; 7687c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 7697c478bd9Sstevel@tonic-gate feature |= X86_SEP; 7707c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 7717c478bd9Sstevel@tonic-gate /* 7727c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 7737c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 7747c478bd9Sstevel@tonic-gate * try and do SSE things. 7757c478bd9Sstevel@tonic-gate */ 7767c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 7777c478bd9Sstevel@tonic-gate feature |= X86_SSE; 7787c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 7797c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 7807c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 7817c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 782d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 783d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) 784d0f8ff6eSkk208521 feature |= X86_SSSE3; 785d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) 786d0f8ff6eSkk208521 feature |= X86_SSE4_1; 787d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) 788d0f8ff6eSkk208521 feature |= X86_SSE4_2; 789d0f8ff6eSkk208521 } 7907c478bd9Sstevel@tonic-gate } 7917c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 792ae115bc7Smrj feature |= X86_DE; 7931d1a3942SBill Holler #if !defined(__xpv) 794f98fbcecSbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 7951d1a3942SBill Holler 7961d1a3942SBill Holler /* 7971d1a3942SBill Holler * We require the CLFLUSH instruction for erratum workaround 7981d1a3942SBill Holler * to use MONITOR/MWAIT. 7991d1a3942SBill Holler */ 8001d1a3942SBill Holler if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 801f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_SUPPORT; 802f98fbcecSbholler feature |= X86_MWAIT; 8031d1a3942SBill Holler } else { 8041d1a3942SBill Holler extern int idle_cpu_assert_cflush_monitor; 8051d1a3942SBill Holler 8061d1a3942SBill Holler /* 8071d1a3942SBill Holler * All processors we are aware of which have 8081d1a3942SBill Holler * MONITOR/MWAIT also have CLFLUSH. 8091d1a3942SBill Holler */ 8101d1a3942SBill Holler if (idle_cpu_assert_cflush_monitor) { 8111d1a3942SBill Holler ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) && 8121d1a3942SBill Holler (cp->cp_edx & CPUID_INTC_EDX_CLFSH)); 813f98fbcecSbholler } 8141d1a3942SBill Holler } 8151d1a3942SBill Holler } 8161d1a3942SBill Holler #endif /* __xpv */ 8177c478bd9Sstevel@tonic-gate 81886c1f4dcSVikram Hegde /* 81986c1f4dcSVikram Hegde * Only need it first time, rest of the cpus would follow suite. 82086c1f4dcSVikram Hegde * we only capture this for the bootcpu. 82186c1f4dcSVikram Hegde */ 82286c1f4dcSVikram Hegde if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 82386c1f4dcSVikram Hegde feature |= X86_CLFSH; 82486c1f4dcSVikram Hegde x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8); 82586c1f4dcSVikram Hegde } 82686c1f4dcSVikram Hegde 8277c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 8287c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 8297c478bd9Sstevel@tonic-gate 8307c478bd9Sstevel@tonic-gate /* 8317c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 8327c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 8337c478bd9Sstevel@tonic-gate * 8347c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 8357c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 8367c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 837ae115bc7Smrj * on ... see the handling of the CMP_LGCY bit below) 8387c478bd9Sstevel@tonic-gate */ 8397c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 8407c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 8417c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 8427c478bd9Sstevel@tonic-gate feature |= X86_HTT; 8438949bcd6Sandrei } else { 8448949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 8457c478bd9Sstevel@tonic-gate } 8467c478bd9Sstevel@tonic-gate 8477c478bd9Sstevel@tonic-gate /* 8487c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 8497c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 8507c478bd9Sstevel@tonic-gate */ 8517c478bd9Sstevel@tonic-gate xcpuid = 0; 8527c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8537c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8545ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 8557c478bd9Sstevel@tonic-gate xcpuid++; 8567c478bd9Sstevel@tonic-gate break; 8577c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8587c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 8597c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 8607c478bd9Sstevel@tonic-gate xcpuid++; 8617c478bd9Sstevel@tonic-gate break; 8627c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 8637c478bd9Sstevel@tonic-gate /* 8647c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 8657c478bd9Sstevel@tonic-gate * extended cpuid operations. 8667c478bd9Sstevel@tonic-gate */ 8677c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 8687c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 8697c478bd9Sstevel@tonic-gate xcpuid++; 8707c478bd9Sstevel@tonic-gate break; 8717c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 8727c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 8737c478bd9Sstevel@tonic-gate default: 8747c478bd9Sstevel@tonic-gate xcpuid++; 8757c478bd9Sstevel@tonic-gate break; 8767c478bd9Sstevel@tonic-gate } 8777c478bd9Sstevel@tonic-gate 8787c478bd9Sstevel@tonic-gate if (xcpuid) { 8797c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 8808949bcd6Sandrei cp->cp_eax = 0x80000000; 8818949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 8827c478bd9Sstevel@tonic-gate } 8837c478bd9Sstevel@tonic-gate 8847c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 8857c478bd9Sstevel@tonic-gate 8867c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 8877c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 8887c478bd9Sstevel@tonic-gate 8897c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8907c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8917c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8927c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 8937c478bd9Sstevel@tonic-gate break; 8947c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 8958949bcd6Sandrei cp->cp_eax = 0x80000001; 8968949bcd6Sandrei (void) __cpuid_insn(cp); 897ae115bc7Smrj 8987c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 8997c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 9007c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 9017c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 9027c478bd9Sstevel@tonic-gate /* 9037c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 9047c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 9057c478bd9Sstevel@tonic-gate */ 9067c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 9077c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 9087c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 9097c478bd9Sstevel@tonic-gate } 9107c478bd9Sstevel@tonic-gate } 9117c478bd9Sstevel@tonic-gate 912ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 913ae115bc7Smrj 9147c478bd9Sstevel@tonic-gate /* 9157c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 9167c478bd9Sstevel@tonic-gate */ 9177c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 9187c478bd9Sstevel@tonic-gate feature |= X86_NX; 9197c478bd9Sstevel@tonic-gate 92019397407SSherry Moore /* 92119397407SSherry Moore * Regardless whether or not we boot 64-bit, 92219397407SSherry Moore * we should have a way to identify whether 92319397407SSherry Moore * the CPU is capable of running 64-bit. 92419397407SSherry Moore */ 92519397407SSherry Moore if (cp->cp_edx & CPUID_AMD_EDX_LM) 92619397407SSherry Moore feature |= X86_64; 92719397407SSherry Moore 92802bc52beSkchow #if defined(__amd64) 92902bc52beSkchow /* 1 GB large page - enable only for 64 bit kernel */ 93002bc52beSkchow if (cp->cp_edx & CPUID_AMD_EDX_1GPG) 93102bc52beSkchow feature |= X86_1GPG; 93202bc52beSkchow #endif 93302bc52beSkchow 934f8801251Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 935f8801251Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 936f8801251Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 937f8801251Skk208521 feature |= X86_SSE4A; 938f8801251Skk208521 9397c478bd9Sstevel@tonic-gate /* 940ae115bc7Smrj * If both the HTT and CMP_LGCY bits are set, 9418949bcd6Sandrei * then we're not actually HyperThreaded. Read 9428949bcd6Sandrei * "AMD CPUID Specification" for more details. 9437c478bd9Sstevel@tonic-gate */ 9447c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9458949bcd6Sandrei (feature & X86_HTT) && 946ae115bc7Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 9477c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 9488949bcd6Sandrei feature |= X86_CMP; 9498949bcd6Sandrei } 950ae115bc7Smrj #if defined(__amd64) 9517c478bd9Sstevel@tonic-gate /* 9527c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 9537c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 9547c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 9557c478bd9Sstevel@tonic-gate * better. 9567c478bd9Sstevel@tonic-gate */ 9577c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 9587c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 9597c478bd9Sstevel@tonic-gate 9607c478bd9Sstevel@tonic-gate /* 9617c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 9627c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 9637c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 9647c478bd9Sstevel@tonic-gate */ 9657c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 9667c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 9677c478bd9Sstevel@tonic-gate #endif 968d36ea5d8Ssudheer if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 969ae115bc7Smrj feature |= X86_TSCP; 9707c478bd9Sstevel@tonic-gate break; 9717c478bd9Sstevel@tonic-gate default: 9727c478bd9Sstevel@tonic-gate break; 9737c478bd9Sstevel@tonic-gate } 9747c478bd9Sstevel@tonic-gate 9758949bcd6Sandrei /* 9768949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 9778949bcd6Sandrei */ 9787c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9797c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 9808949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 9818949bcd6Sandrei cp = &cpi->cpi_std[4]; 9828949bcd6Sandrei cp->cp_eax = 4; 9838949bcd6Sandrei cp->cp_ecx = 0; 9848949bcd6Sandrei (void) __cpuid_insn(cp); 985ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 9868949bcd6Sandrei } 9878949bcd6Sandrei /*FALLTHROUGH*/ 9887c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 9897c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 9907c478bd9Sstevel@tonic-gate break; 9917c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 9928949bcd6Sandrei cp->cp_eax = 0x80000008; 9938949bcd6Sandrei (void) __cpuid_insn(cp); 994ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 995ae115bc7Smrj 9967c478bd9Sstevel@tonic-gate /* 9977c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 9987c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 9997c478bd9Sstevel@tonic-gate */ 10007c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 10017c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 10027c478bd9Sstevel@tonic-gate break; 10037c478bd9Sstevel@tonic-gate default: 10047c478bd9Sstevel@tonic-gate break; 10057c478bd9Sstevel@tonic-gate } 10068949bcd6Sandrei 1007d129bde2Sesaxe /* 1008d129bde2Sesaxe * Derive the number of cores per chip 1009d129bde2Sesaxe */ 10108949bcd6Sandrei switch (cpi->cpi_vendor) { 10118949bcd6Sandrei case X86_VENDOR_Intel: 10128949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 10138949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10148949bcd6Sandrei break; 10158949bcd6Sandrei } else { 10168949bcd6Sandrei cpi->cpi_ncore_per_chip = 10178949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 10188949bcd6Sandrei } 10198949bcd6Sandrei break; 10208949bcd6Sandrei case X86_VENDOR_AMD: 10218949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 10228949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10238949bcd6Sandrei break; 10248949bcd6Sandrei } else { 102510569901Sgavinm /* 102610569901Sgavinm * On family 0xf cpuid fn 2 ECX[7:0] "NC" is 102710569901Sgavinm * 1 less than the number of physical cores on 102810569901Sgavinm * the chip. In family 0x10 this value can 102910569901Sgavinm * be affected by "downcoring" - it reflects 103010569901Sgavinm * 1 less than the number of cores actually 103110569901Sgavinm * enabled on this node. 103210569901Sgavinm */ 10338949bcd6Sandrei cpi->cpi_ncore_per_chip = 10348949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 10358949bcd6Sandrei } 10368949bcd6Sandrei break; 10378949bcd6Sandrei default: 10388949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10398949bcd6Sandrei break; 10407c478bd9Sstevel@tonic-gate } 10410e751525SEric Saxe 10420e751525SEric Saxe /* 10430e751525SEric Saxe * Get CPUID data about TSC Invariance in Deep C-State. 10440e751525SEric Saxe */ 10450e751525SEric Saxe switch (cpi->cpi_vendor) { 10460e751525SEric Saxe case X86_VENDOR_Intel: 10470e751525SEric Saxe if (cpi->cpi_maxeax >= 7) { 10480e751525SEric Saxe cp = &cpi->cpi_extd[7]; 10490e751525SEric Saxe cp->cp_eax = 0x80000007; 10500e751525SEric Saxe cp->cp_ecx = 0; 10510e751525SEric Saxe (void) __cpuid_insn(cp); 10520e751525SEric Saxe } 10530e751525SEric Saxe break; 10540e751525SEric Saxe default: 10550e751525SEric Saxe break; 10560e751525SEric Saxe } 1057fa2e767eSgavinm } else { 1058fa2e767eSgavinm cpi->cpi_ncore_per_chip = 1; 10598949bcd6Sandrei } 10608949bcd6Sandrei 10618949bcd6Sandrei /* 10628949bcd6Sandrei * If more than one core, then this processor is CMP. 10638949bcd6Sandrei */ 10648949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 10658949bcd6Sandrei feature |= X86_CMP; 1066ae115bc7Smrj 10678949bcd6Sandrei /* 10688949bcd6Sandrei * If the number of cores is the same as the number 10698949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 10708949bcd6Sandrei */ 10718949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 10728949bcd6Sandrei feature &= ~X86_HTT; 10738949bcd6Sandrei 10747c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 10758949bcd6Sandrei /* 10768949bcd6Sandrei * Single-core single-threaded processors. 10778949bcd6Sandrei */ 10787c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 10797c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 10808949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 108110569901Sgavinm cpi->cpi_pkgcoreid = 0; 10827c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 10838949bcd6Sandrei uint_t i; 10848949bcd6Sandrei uint_t chipid_shift = 0; 10858949bcd6Sandrei uint_t coreid_shift = 0; 10868949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 10877c478bd9Sstevel@tonic-gate 10888949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 10898949bcd6Sandrei chipid_shift++; 10908949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 10918949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 10928949bcd6Sandrei 10938949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 10948949bcd6Sandrei if (feature & X86_CMP) { 10958949bcd6Sandrei /* 10968949bcd6Sandrei * Multi-core (and possibly multi-threaded) 10978949bcd6Sandrei * processors. 10988949bcd6Sandrei */ 10998949bcd6Sandrei uint_t ncpu_per_core; 11008949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 11018949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 11028949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 11038949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 11048949bcd6Sandrei cpi->cpi_ncore_per_chip; 11058949bcd6Sandrei /* 11068949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 11078949bcd6Sandrei * look like this: 11088949bcd6Sandrei * 11098949bcd6Sandrei * +-----------------------+------+------+ 11108949bcd6Sandrei * | Physical Package ID | MC | HT | 11118949bcd6Sandrei * +-----------------------+------+------+ 11128949bcd6Sandrei * <------- chipid --------> 11138949bcd6Sandrei * <------- coreid ---------------> 11148949bcd6Sandrei * <--- clogid --> 111510569901Sgavinm * <------> 111610569901Sgavinm * pkgcoreid 11178949bcd6Sandrei * 11188949bcd6Sandrei * Where the number of bits necessary to 11198949bcd6Sandrei * represent MC and HT fields together equals 11208949bcd6Sandrei * to the minimum number of bits necessary to 11218949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 11228949bcd6Sandrei * Of those bits, the MC part uses the number 11238949bcd6Sandrei * of bits necessary to store the value of 11248949bcd6Sandrei * cpi->cpi_ncore_per_chip. 11258949bcd6Sandrei */ 11268949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 11278949bcd6Sandrei coreid_shift++; 11283090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 112910569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid >> 113010569901Sgavinm coreid_shift; 11318949bcd6Sandrei } else if (feature & X86_HTT) { 11328949bcd6Sandrei /* 11338949bcd6Sandrei * Single-core multi-threaded processors. 11348949bcd6Sandrei */ 11358949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 113610569901Sgavinm cpi->cpi_pkgcoreid = 0; 11378949bcd6Sandrei } 11388949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 11398949bcd6Sandrei /* 114010569901Sgavinm * AMD CMP chips currently have a single thread per 114110569901Sgavinm * core, with 2 cores on family 0xf and 2, 3 or 4 114210569901Sgavinm * cores on family 0x10. 114310569901Sgavinm * 114410569901Sgavinm * Since no two cpus share a core we must assign a 114510569901Sgavinm * distinct coreid per cpu, and we do this by using 114610569901Sgavinm * the cpu_id. This scheme does not, however, 114710569901Sgavinm * guarantee that sibling cores of a chip will have 114810569901Sgavinm * sequential coreids starting at a multiple of the 114910569901Sgavinm * number of cores per chip - that is usually the 115010569901Sgavinm * case, but if the ACPI MADT table is presented 115110569901Sgavinm * in a different order then we need to perform a 115210569901Sgavinm * few more gymnastics for the pkgcoreid. 115310569901Sgavinm * 115410569901Sgavinm * In family 0xf CMPs there are 2 cores on all nodes 115510569901Sgavinm * present - no mixing of single and dual core parts. 115610569901Sgavinm * 115710569901Sgavinm * In family 0x10 CMPs cpuid fn 2 ECX[15:12] 115810569901Sgavinm * "ApicIdCoreIdSize[3:0]" tells us how 115910569901Sgavinm * many least-significant bits in the ApicId 116010569901Sgavinm * are used to represent the core number 116110569901Sgavinm * within the node. Cores are always 116210569901Sgavinm * numbered sequentially from 0 regardless 116310569901Sgavinm * of how many or which are disabled, and 116410569901Sgavinm * there seems to be no way to discover the 116510569901Sgavinm * real core id when some are disabled. 11668949bcd6Sandrei */ 11678949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 116810569901Sgavinm 116910569901Sgavinm if (cpi->cpi_family == 0x10 && 117010569901Sgavinm cpi->cpi_xmaxeax >= 0x80000008) { 117110569901Sgavinm int coreidsz = 117210569901Sgavinm BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12); 117310569901Sgavinm 117410569901Sgavinm cpi->cpi_pkgcoreid = 117510569901Sgavinm apic_id & ((1 << coreidsz) - 1); 117610569901Sgavinm } else { 117710569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid; 117810569901Sgavinm } 11798949bcd6Sandrei } else { 11808949bcd6Sandrei /* 11818949bcd6Sandrei * All other processors are currently 11828949bcd6Sandrei * assumed to have single cores. 11838949bcd6Sandrei */ 11848949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 118510569901Sgavinm cpi->cpi_pkgcoreid = 0; 11868949bcd6Sandrei } 11877c478bd9Sstevel@tonic-gate } 11887c478bd9Sstevel@tonic-gate 1189b6917abeSmishra cpi->cpi_apicid = CPI_APIC_ID(cpi); 1190b6917abeSmishra 11918a40a695Sgavinm /* 11928a40a695Sgavinm * Synthesize chip "revision" and socket type 11938a40a695Sgavinm */ 1194e4b86885SCheng Sean Ye cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family, 1195e4b86885SCheng Sean Ye cpi->cpi_model, cpi->cpi_step); 1196e4b86885SCheng Sean Ye cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor, 1197e4b86885SCheng Sean Ye cpi->cpi_family, cpi->cpi_model, cpi->cpi_step); 1198e4b86885SCheng Sean Ye cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family, 1199e4b86885SCheng Sean Ye cpi->cpi_model, cpi->cpi_step); 12008a40a695Sgavinm 12017c478bd9Sstevel@tonic-gate pass1_done: 1202551bc2a6Smrj #if !defined(__xpv) 1203551bc2a6Smrj check_for_hvm(); 1204551bc2a6Smrj #endif 12057c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 12067c478bd9Sstevel@tonic-gate return (feature); 12077c478bd9Sstevel@tonic-gate } 12087c478bd9Sstevel@tonic-gate 12097c478bd9Sstevel@tonic-gate /* 12107c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 12117c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 12127c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 12137c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 12147c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 12157c478bd9Sstevel@tonic-gate */ 12167c478bd9Sstevel@tonic-gate 12177c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 12187c478bd9Sstevel@tonic-gate void 12197c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 12207c478bd9Sstevel@tonic-gate { 12217c478bd9Sstevel@tonic-gate uint_t n, nmax; 12227c478bd9Sstevel@tonic-gate int i; 12238949bcd6Sandrei struct cpuid_regs *cp; 12247c478bd9Sstevel@tonic-gate uint8_t *dp; 12257c478bd9Sstevel@tonic-gate uint32_t *iptr; 12267c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 12277c478bd9Sstevel@tonic-gate 12287c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 12297c478bd9Sstevel@tonic-gate 12307c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 12317c478bd9Sstevel@tonic-gate goto pass2_done; 12327c478bd9Sstevel@tonic-gate 12337c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 12347c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 12357c478bd9Sstevel@tonic-gate /* 12367c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 12377c478bd9Sstevel@tonic-gate */ 12387c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 12398949bcd6Sandrei cp->cp_eax = n; 1240d129bde2Sesaxe 1241d129bde2Sesaxe /* 1242d129bde2Sesaxe * CPUID function 4 expects %ecx to be initialized 1243d129bde2Sesaxe * with an index which indicates which cache to return 1244d129bde2Sesaxe * information about. The OS is expected to call function 4 1245d129bde2Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 1246d129bde2Sesaxe * EAX[4:0] set to 0, which indicates there are no more 1247d129bde2Sesaxe * caches. 1248d129bde2Sesaxe * 1249d129bde2Sesaxe * Here, populate cpi_std[4] with the information returned by 1250d129bde2Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 1251d129bde2Sesaxe * when dynamic memory allocation becomes available. 1252d129bde2Sesaxe * 1253d129bde2Sesaxe * Note: we need to explicitly initialize %ecx here, since 1254d129bde2Sesaxe * function 4 may have been previously invoked. 1255d129bde2Sesaxe */ 1256d129bde2Sesaxe if (n == 4) 1257d129bde2Sesaxe cp->cp_ecx = 0; 1258d129bde2Sesaxe 12598949bcd6Sandrei (void) __cpuid_insn(cp); 1260ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 12617c478bd9Sstevel@tonic-gate switch (n) { 12627c478bd9Sstevel@tonic-gate case 2: 12637c478bd9Sstevel@tonic-gate /* 12647c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 12657c478bd9Sstevel@tonic-gate * contain a value that identifies the number 12667c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 12677c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 12687c478bd9Sstevel@tonic-gate * processor's caching systems." 12697c478bd9Sstevel@tonic-gate * 12707c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 12717c478bd9Sstevel@tonic-gate */ 12727c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 12737c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 12747c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 12757c478bd9Sstevel@tonic-gate break; 12767c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 12777c478bd9Sstevel@tonic-gate 12787c478bd9Sstevel@tonic-gate /* 12797c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 12807c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 12817c478bd9Sstevel@tonic-gate * at the first 15 .. 12827c478bd9Sstevel@tonic-gate */ 12837c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 12847c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 12857c478bd9Sstevel@tonic-gate 12867c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 12877c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 12887c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 128963d3f7dfSkk208521 for (i = 1; i < 4; i++) 12907c478bd9Sstevel@tonic-gate if (p[i] != 0) 12917c478bd9Sstevel@tonic-gate *dp++ = p[i]; 12927c478bd9Sstevel@tonic-gate } 12937c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 12947c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 12957c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 12967c478bd9Sstevel@tonic-gate if (p[i] != 0) 12977c478bd9Sstevel@tonic-gate *dp++ = p[i]; 12987c478bd9Sstevel@tonic-gate } 12997c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 13007c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 13017c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 13027c478bd9Sstevel@tonic-gate if (p[i] != 0) 13037c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13047c478bd9Sstevel@tonic-gate } 13057c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 13067c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 13077c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 13087c478bd9Sstevel@tonic-gate if (p[i] != 0) 13097c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13107c478bd9Sstevel@tonic-gate } 13117c478bd9Sstevel@tonic-gate break; 1312f98fbcecSbholler 13137c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 1314f98fbcecSbholler break; 1315f98fbcecSbholler 13167c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 1317f98fbcecSbholler break; 1318f98fbcecSbholler 13197c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 13205b8a6efeSbholler { 13215b8a6efeSbholler size_t mwait_size; 1322f98fbcecSbholler 1323f98fbcecSbholler /* 1324f98fbcecSbholler * check cpi_mwait.support which was set in cpuid_pass1 1325f98fbcecSbholler */ 1326f98fbcecSbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 1327f98fbcecSbholler break; 1328f98fbcecSbholler 13295b8a6efeSbholler /* 13305b8a6efeSbholler * Protect ourself from insane mwait line size. 13315b8a6efeSbholler * Workaround for incomplete hardware emulator(s). 13325b8a6efeSbholler */ 13335b8a6efeSbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 13345b8a6efeSbholler if (mwait_size < sizeof (uint32_t) || 13355b8a6efeSbholler !ISP2(mwait_size)) { 13365b8a6efeSbholler #if DEBUG 13375b8a6efeSbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 13385d8efbbcSSaurabh Misra "size %ld", cpu->cpu_id, (long)mwait_size); 13395b8a6efeSbholler #endif 13405b8a6efeSbholler break; 13415b8a6efeSbholler } 13425b8a6efeSbholler 1343f98fbcecSbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 13445b8a6efeSbholler cpi->cpi_mwait.mon_max = mwait_size; 1345f98fbcecSbholler if (MWAIT_EXTENSION(cpi)) { 1346f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 1347f98fbcecSbholler if (MWAIT_INT_ENABLE(cpi)) 1348f98fbcecSbholler cpi->cpi_mwait.support |= 1349f98fbcecSbholler MWAIT_ECX_INT_ENABLE; 1350f98fbcecSbholler } 1351f98fbcecSbholler break; 13525b8a6efeSbholler } 13537c478bd9Sstevel@tonic-gate default: 13547c478bd9Sstevel@tonic-gate break; 13557c478bd9Sstevel@tonic-gate } 13567c478bd9Sstevel@tonic-gate } 13577c478bd9Sstevel@tonic-gate 1358b6917abeSmishra if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) { 13595d8efbbcSSaurabh Misra struct cpuid_regs regs; 13605d8efbbcSSaurabh Misra 13615d8efbbcSSaurabh Misra cp = ®s; 1362b6917abeSmishra cp->cp_eax = 0xB; 13635d8efbbcSSaurabh Misra cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0; 1364b6917abeSmishra 1365b6917abeSmishra (void) __cpuid_insn(cp); 1366b6917abeSmishra 1367b6917abeSmishra /* 1368b6917abeSmishra * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which 1369b6917abeSmishra * indicates that the extended topology enumeration leaf is 1370b6917abeSmishra * available. 1371b6917abeSmishra */ 1372b6917abeSmishra if (cp->cp_ebx) { 1373b6917abeSmishra uint32_t x2apic_id; 1374b6917abeSmishra uint_t coreid_shift = 0; 1375b6917abeSmishra uint_t ncpu_per_core = 1; 1376b6917abeSmishra uint_t chipid_shift = 0; 1377b6917abeSmishra uint_t ncpu_per_chip = 1; 1378b6917abeSmishra uint_t i; 1379b6917abeSmishra uint_t level; 1380b6917abeSmishra 1381b6917abeSmishra for (i = 0; i < CPI_FNB_ECX_MAX; i++) { 1382b6917abeSmishra cp->cp_eax = 0xB; 1383b6917abeSmishra cp->cp_ecx = i; 1384b6917abeSmishra 1385b6917abeSmishra (void) __cpuid_insn(cp); 1386b6917abeSmishra level = CPI_CPU_LEVEL_TYPE(cp); 1387b6917abeSmishra 1388b6917abeSmishra if (level == 1) { 1389b6917abeSmishra x2apic_id = cp->cp_edx; 1390b6917abeSmishra coreid_shift = BITX(cp->cp_eax, 4, 0); 1391b6917abeSmishra ncpu_per_core = BITX(cp->cp_ebx, 15, 0); 1392b6917abeSmishra } else if (level == 2) { 1393b6917abeSmishra x2apic_id = cp->cp_edx; 1394b6917abeSmishra chipid_shift = BITX(cp->cp_eax, 4, 0); 1395b6917abeSmishra ncpu_per_chip = BITX(cp->cp_ebx, 15, 0); 1396b6917abeSmishra } 1397b6917abeSmishra } 1398b6917abeSmishra 1399b6917abeSmishra cpi->cpi_apicid = x2apic_id; 1400b6917abeSmishra cpi->cpi_ncpu_per_chip = ncpu_per_chip; 1401b6917abeSmishra cpi->cpi_ncore_per_chip = ncpu_per_chip / 1402b6917abeSmishra ncpu_per_core; 1403b6917abeSmishra cpi->cpi_chipid = x2apic_id >> chipid_shift; 1404b6917abeSmishra cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1); 1405b6917abeSmishra cpi->cpi_coreid = x2apic_id >> coreid_shift; 1406b6917abeSmishra cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift; 1407b6917abeSmishra } 14085d8efbbcSSaurabh Misra 14095d8efbbcSSaurabh Misra /* Make cp NULL so that we don't stumble on others */ 14105d8efbbcSSaurabh Misra cp = NULL; 1411b6917abeSmishra } 1412b6917abeSmishra 14137c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 14147c478bd9Sstevel@tonic-gate goto pass2_done; 14157c478bd9Sstevel@tonic-gate 14167c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 14177c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 14187c478bd9Sstevel@tonic-gate /* 14197c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 14207c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 14217c478bd9Sstevel@tonic-gate */ 14227c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 14237c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 14248949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 14258949bcd6Sandrei (void) __cpuid_insn(cp); 1426ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 14277c478bd9Sstevel@tonic-gate switch (n) { 14287c478bd9Sstevel@tonic-gate case 2: 14297c478bd9Sstevel@tonic-gate case 3: 14307c478bd9Sstevel@tonic-gate case 4: 14317c478bd9Sstevel@tonic-gate /* 14327c478bd9Sstevel@tonic-gate * Extract the brand string 14337c478bd9Sstevel@tonic-gate */ 14347c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 14357c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 14367c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 14377c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 14387c478bd9Sstevel@tonic-gate break; 14397c478bd9Sstevel@tonic-gate case 5: 14407c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14417c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14427c478bd9Sstevel@tonic-gate /* 14437c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14447c478bd9Sstevel@tonic-gate * parts to report the sizes of the 14457c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 14467c478bd9Sstevel@tonic-gate * we don't trust the data. 14477c478bd9Sstevel@tonic-gate */ 14487c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14497c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 14507c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 14517c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 14527c478bd9Sstevel@tonic-gate break; 14537c478bd9Sstevel@tonic-gate default: 14547c478bd9Sstevel@tonic-gate break; 14557c478bd9Sstevel@tonic-gate } 14567c478bd9Sstevel@tonic-gate break; 14577c478bd9Sstevel@tonic-gate case 6: 14587c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14597c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14607c478bd9Sstevel@tonic-gate /* 14617c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14627c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 14637c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 14647c478bd9Sstevel@tonic-gate */ 14657c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14667c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 14677c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 14687c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 14697c478bd9Sstevel@tonic-gate /* 14707c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 14717c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 14727c478bd9Sstevel@tonic-gate * when it is really 64K 14737c478bd9Sstevel@tonic-gate */ 14747c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 14757c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 14767c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 14777c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 14787c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 14797c478bd9Sstevel@tonic-gate } 14807c478bd9Sstevel@tonic-gate break; 14817c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 14827c478bd9Sstevel@tonic-gate /* 14837c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 14847c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 14857c478bd9Sstevel@tonic-gate */ 14867c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 14877c478bd9Sstevel@tonic-gate break; 14887c478bd9Sstevel@tonic-gate /* 14897c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 14907c478bd9Sstevel@tonic-gate * 14917c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 14927c478bd9Sstevel@tonic-gate */ 14937c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 14947c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 14957c478bd9Sstevel@tonic-gate cp->cp_ecx = 14967c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 14977c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 14987c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 14997c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 15007c478bd9Sstevel@tonic-gate /* 15017c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 15027c478bd9Sstevel@tonic-gate */ 15037c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 15047c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 15057c478bd9Sstevel@tonic-gate break; 15067c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 15077c478bd9Sstevel@tonic-gate /* 15087c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 15097c478bd9Sstevel@tonic-gate * First appeared on Prescott. 15107c478bd9Sstevel@tonic-gate */ 15117c478bd9Sstevel@tonic-gate default: 15127c478bd9Sstevel@tonic-gate break; 15137c478bd9Sstevel@tonic-gate } 15147c478bd9Sstevel@tonic-gate break; 15157c478bd9Sstevel@tonic-gate default: 15167c478bd9Sstevel@tonic-gate break; 15177c478bd9Sstevel@tonic-gate } 15187c478bd9Sstevel@tonic-gate } 15197c478bd9Sstevel@tonic-gate 15207c478bd9Sstevel@tonic-gate pass2_done: 15217c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 15227c478bd9Sstevel@tonic-gate } 15237c478bd9Sstevel@tonic-gate 15247c478bd9Sstevel@tonic-gate static const char * 15257c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 15267c478bd9Sstevel@tonic-gate { 15277c478bd9Sstevel@tonic-gate int i; 15287c478bd9Sstevel@tonic-gate 15297c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15307c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 15317c478bd9Sstevel@tonic-gate return ("i486"); 15327c478bd9Sstevel@tonic-gate 15337c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 15347c478bd9Sstevel@tonic-gate case 5: 15357c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 15367c478bd9Sstevel@tonic-gate case 6: 15377c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 15387c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 15398949bcd6Sandrei const struct cpuid_regs *cp; 15407c478bd9Sstevel@tonic-gate case 0: 15417c478bd9Sstevel@tonic-gate case 1: 15427c478bd9Sstevel@tonic-gate case 2: 15437c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 15447c478bd9Sstevel@tonic-gate case 3: 15457c478bd9Sstevel@tonic-gate case 4: 15467c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 15477c478bd9Sstevel@tonic-gate case 6: 15487c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 15497c478bd9Sstevel@tonic-gate case 5: 15507c478bd9Sstevel@tonic-gate case 7: 15517c478bd9Sstevel@tonic-gate celeron = xeon = 0; 15527c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 15537c478bd9Sstevel@tonic-gate 155463d3f7dfSkk208521 for (i = 1; i < 4; i++) { 15557c478bd9Sstevel@tonic-gate uint_t tmp; 15567c478bd9Sstevel@tonic-gate 15577c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 15587c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15597c478bd9Sstevel@tonic-gate celeron++; 15607c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 15617c478bd9Sstevel@tonic-gate xeon++; 15627c478bd9Sstevel@tonic-gate } 15637c478bd9Sstevel@tonic-gate 15647c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 15657c478bd9Sstevel@tonic-gate uint_t tmp; 15667c478bd9Sstevel@tonic-gate 15677c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 15687c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15697c478bd9Sstevel@tonic-gate celeron++; 15707c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15717c478bd9Sstevel@tonic-gate xeon++; 15727c478bd9Sstevel@tonic-gate } 15737c478bd9Sstevel@tonic-gate 15747c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 15757c478bd9Sstevel@tonic-gate uint_t tmp; 15767c478bd9Sstevel@tonic-gate 15777c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 15787c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15797c478bd9Sstevel@tonic-gate celeron++; 15807c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15817c478bd9Sstevel@tonic-gate xeon++; 15827c478bd9Sstevel@tonic-gate } 15837c478bd9Sstevel@tonic-gate 15847c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 15857c478bd9Sstevel@tonic-gate uint_t tmp; 15867c478bd9Sstevel@tonic-gate 15877c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 15887c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15897c478bd9Sstevel@tonic-gate celeron++; 15907c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15917c478bd9Sstevel@tonic-gate xeon++; 15927c478bd9Sstevel@tonic-gate } 15937c478bd9Sstevel@tonic-gate 15947c478bd9Sstevel@tonic-gate if (celeron) 15957c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 15967c478bd9Sstevel@tonic-gate if (xeon) 15977c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 15987c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 15997c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 16007c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16017c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 16027c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 16037c478bd9Sstevel@tonic-gate default: 16047c478bd9Sstevel@tonic-gate break; 16057c478bd9Sstevel@tonic-gate } 16067c478bd9Sstevel@tonic-gate default: 16077c478bd9Sstevel@tonic-gate break; 16087c478bd9Sstevel@tonic-gate } 16097c478bd9Sstevel@tonic-gate 16105ff02082Sdmick /* BrandID is present if the field is nonzero */ 16115ff02082Sdmick if (cpi->cpi_brandid != 0) { 16127c478bd9Sstevel@tonic-gate static const struct { 16137c478bd9Sstevel@tonic-gate uint_t bt_bid; 16147c478bd9Sstevel@tonic-gate const char *bt_str; 16157c478bd9Sstevel@tonic-gate } brand_tbl[] = { 16167c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 16177c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 16187c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 16197c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 16207c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 16217c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 16227c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 16237c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 16247c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 16257c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 16267c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 16277c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 16285ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 16295ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 16305ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 16315ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 16325ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 16335ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 16345ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 16355ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 16367c478bd9Sstevel@tonic-gate }; 16377c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 16387c478bd9Sstevel@tonic-gate uint_t sgn; 16397c478bd9Sstevel@tonic-gate 16407c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 16417c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 16427c478bd9Sstevel@tonic-gate 16437c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 16447c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 16457c478bd9Sstevel@tonic-gate break; 16467c478bd9Sstevel@tonic-gate if (i < btblmax) { 16477c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 16487c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 16497c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 16507c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 16517c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 16527c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 16537c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 16547c478bd9Sstevel@tonic-gate } 16557c478bd9Sstevel@tonic-gate } 16567c478bd9Sstevel@tonic-gate 16577c478bd9Sstevel@tonic-gate return (NULL); 16587c478bd9Sstevel@tonic-gate } 16597c478bd9Sstevel@tonic-gate 16607c478bd9Sstevel@tonic-gate static const char * 16617c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 16627c478bd9Sstevel@tonic-gate { 16637c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 16647c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 16657c478bd9Sstevel@tonic-gate return ("i486 compatible"); 16667c478bd9Sstevel@tonic-gate 16677c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 16687c478bd9Sstevel@tonic-gate case 5: 16697c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16707c478bd9Sstevel@tonic-gate case 0: 16717c478bd9Sstevel@tonic-gate case 1: 16727c478bd9Sstevel@tonic-gate case 2: 16737c478bd9Sstevel@tonic-gate case 3: 16747c478bd9Sstevel@tonic-gate case 4: 16757c478bd9Sstevel@tonic-gate case 5: 16767c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 16777c478bd9Sstevel@tonic-gate case 6: 16787c478bd9Sstevel@tonic-gate case 7: 16797c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 16807c478bd9Sstevel@tonic-gate case 8: 16817c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 16827c478bd9Sstevel@tonic-gate case 9: 16837c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 16847c478bd9Sstevel@tonic-gate default: 16857c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 16867c478bd9Sstevel@tonic-gate } 16877c478bd9Sstevel@tonic-gate case 6: 16887c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16897c478bd9Sstevel@tonic-gate case 1: 16907c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 16917c478bd9Sstevel@tonic-gate case 0: 16927c478bd9Sstevel@tonic-gate case 2: 16937c478bd9Sstevel@tonic-gate case 4: 16947c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 16957c478bd9Sstevel@tonic-gate case 3: 16967c478bd9Sstevel@tonic-gate case 7: 16977c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 16987c478bd9Sstevel@tonic-gate case 6: 16997c478bd9Sstevel@tonic-gate case 8: 17007c478bd9Sstevel@tonic-gate case 10: 17017c478bd9Sstevel@tonic-gate /* 17027c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 17037c478bd9Sstevel@tonic-gate */ 17047c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 17057c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 17067c478bd9Sstevel@tonic-gate default: 17077c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 17087c478bd9Sstevel@tonic-gate } 17097c478bd9Sstevel@tonic-gate default: 17107c478bd9Sstevel@tonic-gate break; 17117c478bd9Sstevel@tonic-gate } 17127c478bd9Sstevel@tonic-gate 17137c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 17147c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 17157c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 17167c478bd9Sstevel@tonic-gate case 3: 17177c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 17187c478bd9Sstevel@tonic-gate case 4: 17197c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 17207c478bd9Sstevel@tonic-gate case 5: 17217c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 17227c478bd9Sstevel@tonic-gate default: 17237c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 17247c478bd9Sstevel@tonic-gate } 17257c478bd9Sstevel@tonic-gate } 17267c478bd9Sstevel@tonic-gate 17277c478bd9Sstevel@tonic-gate return (NULL); 17287c478bd9Sstevel@tonic-gate } 17297c478bd9Sstevel@tonic-gate 17307c478bd9Sstevel@tonic-gate static const char * 17317c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 17327c478bd9Sstevel@tonic-gate { 17337c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 17347c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 17357c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 17367c478bd9Sstevel@tonic-gate return ("i486 compatible"); 17377c478bd9Sstevel@tonic-gate 17387c478bd9Sstevel@tonic-gate switch (type) { 17397c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 17407c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 17417c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 17427c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 17437c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 17447c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 17457c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 17467c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 17477c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 17487c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17497c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 17507c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 17517c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 17527c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 17537c478bd9Sstevel@tonic-gate default: 17547c478bd9Sstevel@tonic-gate /* 17557c478bd9Sstevel@tonic-gate * Have another wild guess .. 17567c478bd9Sstevel@tonic-gate */ 17577c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 17587c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 17597c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 17607c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17617c478bd9Sstevel@tonic-gate case 2: 17627c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 17637c478bd9Sstevel@tonic-gate case 4: 17647c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17657c478bd9Sstevel@tonic-gate default: 17667c478bd9Sstevel@tonic-gate break; 17677c478bd9Sstevel@tonic-gate } 17687c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 17697c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17707c478bd9Sstevel@tonic-gate case 0: 17717c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 17727c478bd9Sstevel@tonic-gate case 5: 17737c478bd9Sstevel@tonic-gate case 6: 17747c478bd9Sstevel@tonic-gate case 7: 17757c478bd9Sstevel@tonic-gate case 8: 17767c478bd9Sstevel@tonic-gate case 9: 17777c478bd9Sstevel@tonic-gate return ("VIA C3"); 17787c478bd9Sstevel@tonic-gate default: 17797c478bd9Sstevel@tonic-gate break; 17807c478bd9Sstevel@tonic-gate } 17817c478bd9Sstevel@tonic-gate } 17827c478bd9Sstevel@tonic-gate break; 17837c478bd9Sstevel@tonic-gate } 17847c478bd9Sstevel@tonic-gate return (NULL); 17857c478bd9Sstevel@tonic-gate } 17867c478bd9Sstevel@tonic-gate 17877c478bd9Sstevel@tonic-gate /* 17887c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 17897c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 17907c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 17917c478bd9Sstevel@tonic-gate */ 17927c478bd9Sstevel@tonic-gate static void 17937c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 17947c478bd9Sstevel@tonic-gate { 17957c478bd9Sstevel@tonic-gate const char *brand = NULL; 17967c478bd9Sstevel@tonic-gate 17977c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 17987c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 17997c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 18007c478bd9Sstevel@tonic-gate break; 18017c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 18027c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 18037c478bd9Sstevel@tonic-gate break; 18047c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 18057c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 18067c478bd9Sstevel@tonic-gate break; 18077c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 18087c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18097c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 18107c478bd9Sstevel@tonic-gate break; 18117c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 18127c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 18137c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 18147c478bd9Sstevel@tonic-gate case 4: 18157c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 18167c478bd9Sstevel@tonic-gate break; 18177c478bd9Sstevel@tonic-gate case 8: 18187c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 18197c478bd9Sstevel@tonic-gate break; 18207c478bd9Sstevel@tonic-gate case 9: 18217c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 18227c478bd9Sstevel@tonic-gate break; 18237c478bd9Sstevel@tonic-gate default: 18247c478bd9Sstevel@tonic-gate break; 18257c478bd9Sstevel@tonic-gate } 18267c478bd9Sstevel@tonic-gate break; 18277c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 18287c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 18297c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 18307c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 18317c478bd9Sstevel@tonic-gate break; 18327c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 18337c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18347c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 18357c478bd9Sstevel@tonic-gate break; 18367c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 18377c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 18387c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 18397c478bd9Sstevel@tonic-gate break; 18407c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 18417c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 18427c478bd9Sstevel@tonic-gate default: 18437c478bd9Sstevel@tonic-gate break; 18447c478bd9Sstevel@tonic-gate } 18457c478bd9Sstevel@tonic-gate if (brand) { 18467c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 18477c478bd9Sstevel@tonic-gate return; 18487c478bd9Sstevel@tonic-gate } 18497c478bd9Sstevel@tonic-gate 18507c478bd9Sstevel@tonic-gate /* 18517c478bd9Sstevel@tonic-gate * If all else fails ... 18527c478bd9Sstevel@tonic-gate */ 18537c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 18547c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 18557c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 18567c478bd9Sstevel@tonic-gate } 18577c478bd9Sstevel@tonic-gate 18587c478bd9Sstevel@tonic-gate /* 18597c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 18607c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 18617c478bd9Sstevel@tonic-gate * the other cpus. 18627c478bd9Sstevel@tonic-gate * 1863d129bde2Sesaxe * Fixup the brand string, and collect any information from cpuid 1864d129bde2Sesaxe * that requires dynamicically allocated storage to represent. 18657c478bd9Sstevel@tonic-gate */ 18667c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 18677c478bd9Sstevel@tonic-gate void 18687c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 18697c478bd9Sstevel@tonic-gate { 1870d129bde2Sesaxe int i, max, shft, level, size; 1871d129bde2Sesaxe struct cpuid_regs regs; 1872d129bde2Sesaxe struct cpuid_regs *cp; 18737c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 18747c478bd9Sstevel@tonic-gate 18757c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 18767c478bd9Sstevel@tonic-gate 1877d129bde2Sesaxe /* 1878d129bde2Sesaxe * Function 4: Deterministic cache parameters 1879d129bde2Sesaxe * 1880d129bde2Sesaxe * Take this opportunity to detect the number of threads 1881d129bde2Sesaxe * sharing the last level cache, and construct a corresponding 1882d129bde2Sesaxe * cache id. The respective cpuid_info members are initialized 1883d129bde2Sesaxe * to the default case of "no last level cache sharing". 1884d129bde2Sesaxe */ 1885d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 1886d129bde2Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 1887d129bde2Sesaxe 1888d129bde2Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 1889d129bde2Sesaxe 1890d129bde2Sesaxe /* 1891d129bde2Sesaxe * Find the # of elements (size) returned by fn 4, and along 1892d129bde2Sesaxe * the way detect last level cache sharing details. 1893d129bde2Sesaxe */ 1894d129bde2Sesaxe bzero(®s, sizeof (regs)); 1895d129bde2Sesaxe cp = ®s; 1896d129bde2Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 1897d129bde2Sesaxe cp->cp_eax = 4; 1898d129bde2Sesaxe cp->cp_ecx = i; 1899d129bde2Sesaxe 1900d129bde2Sesaxe (void) __cpuid_insn(cp); 1901d129bde2Sesaxe 1902d129bde2Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 1903d129bde2Sesaxe break; 1904d129bde2Sesaxe level = CPI_CACHE_LVL(cp); 1905d129bde2Sesaxe if (level > max) { 1906d129bde2Sesaxe max = level; 1907d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1908d129bde2Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 1909d129bde2Sesaxe } 1910d129bde2Sesaxe } 1911d129bde2Sesaxe cpi->cpi_std_4_size = size = i; 1912d129bde2Sesaxe 1913d129bde2Sesaxe /* 1914d129bde2Sesaxe * Allocate the cpi_std_4 array. The first element 1915d129bde2Sesaxe * references the regs for fn 4, %ecx == 0, which 1916d129bde2Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 1917d129bde2Sesaxe */ 1918d129bde2Sesaxe if (size > 0) { 1919d129bde2Sesaxe cpi->cpi_std_4 = 1920d129bde2Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 1921d129bde2Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 1922d129bde2Sesaxe 1923d129bde2Sesaxe /* 1924d129bde2Sesaxe * Allocate storage to hold the additional regs 1925d129bde2Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 1926d129bde2Sesaxe * 1927d129bde2Sesaxe * The regs for fn 4, %ecx == 0 has already 1928d129bde2Sesaxe * been allocated as indicated above. 1929d129bde2Sesaxe */ 1930d129bde2Sesaxe for (i = 1; i < size; i++) { 1931d129bde2Sesaxe cp = cpi->cpi_std_4[i] = 1932d129bde2Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 1933d129bde2Sesaxe cp->cp_eax = 4; 1934d129bde2Sesaxe cp->cp_ecx = i; 1935d129bde2Sesaxe 1936d129bde2Sesaxe (void) __cpuid_insn(cp); 1937d129bde2Sesaxe } 1938d129bde2Sesaxe } 1939d129bde2Sesaxe /* 1940d129bde2Sesaxe * Determine the number of bits needed to represent 1941d129bde2Sesaxe * the number of CPUs sharing the last level cache. 1942d129bde2Sesaxe * 1943d129bde2Sesaxe * Shift off that number of bits from the APIC id to 1944d129bde2Sesaxe * derive the cache id. 1945d129bde2Sesaxe */ 1946d129bde2Sesaxe shft = 0; 1947d129bde2Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 1948d129bde2Sesaxe shft++; 1949b6917abeSmishra cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft; 1950d129bde2Sesaxe } 1951d129bde2Sesaxe 1952d129bde2Sesaxe /* 1953d129bde2Sesaxe * Now fixup the brand string 1954d129bde2Sesaxe */ 19557c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 19567c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 1957d129bde2Sesaxe } else { 19587c478bd9Sstevel@tonic-gate 19597c478bd9Sstevel@tonic-gate /* 19607c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 19617c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 19627c478bd9Sstevel@tonic-gate * similar junk. 19637c478bd9Sstevel@tonic-gate */ 19647c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 19657c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 19667c478bd9Sstevel@tonic-gate char *src, *dst; 19677c478bd9Sstevel@tonic-gate 19687c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 19697c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 19707c478bd9Sstevel@tonic-gate /* 19717c478bd9Sstevel@tonic-gate * strip leading spaces 19727c478bd9Sstevel@tonic-gate */ 19737c478bd9Sstevel@tonic-gate while (*src == ' ') 19747c478bd9Sstevel@tonic-gate src++; 19757c478bd9Sstevel@tonic-gate /* 19767c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 19777c478bd9Sstevel@tonic-gate */ 19787c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 19797c478bd9Sstevel@tonic-gate src += 8; 19807c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 19817c478bd9Sstevel@tonic-gate src += 10; 19827c478bd9Sstevel@tonic-gate 19837c478bd9Sstevel@tonic-gate /* 19847c478bd9Sstevel@tonic-gate * Now do an in-place copy. 19857c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 19867c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 19877c478bd9Sstevel@tonic-gate * -really- no need to shout. 19887c478bd9Sstevel@tonic-gate */ 19897c478bd9Sstevel@tonic-gate while (*src != '\0') { 19907c478bd9Sstevel@tonic-gate if (src[0] == '(') { 19917c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 19927c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 19937c478bd9Sstevel@tonic-gate src += 3; 19947c478bd9Sstevel@tonic-gate dst += 3; 19957c478bd9Sstevel@tonic-gate continue; 19967c478bd9Sstevel@tonic-gate } 19977c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 19987c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 19997c478bd9Sstevel@tonic-gate src += 4; 20007c478bd9Sstevel@tonic-gate dst += 4; 20017c478bd9Sstevel@tonic-gate continue; 20027c478bd9Sstevel@tonic-gate } 20037c478bd9Sstevel@tonic-gate } 20047c478bd9Sstevel@tonic-gate *dst++ = *src++; 20057c478bd9Sstevel@tonic-gate } 20067c478bd9Sstevel@tonic-gate *dst = '\0'; 20077c478bd9Sstevel@tonic-gate 20087c478bd9Sstevel@tonic-gate /* 20097c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 20107c478bd9Sstevel@tonic-gate */ 20117c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 20127c478bd9Sstevel@tonic-gate if (*dst == ' ') 20137c478bd9Sstevel@tonic-gate *dst = '\0'; 20147c478bd9Sstevel@tonic-gate else 20157c478bd9Sstevel@tonic-gate break; 20167c478bd9Sstevel@tonic-gate } else 20177c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 2018d129bde2Sesaxe } 20197c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 20207c478bd9Sstevel@tonic-gate } 20217c478bd9Sstevel@tonic-gate 20227c478bd9Sstevel@tonic-gate /* 20237c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 20247c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 20257c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 20267c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 20277c478bd9Sstevel@tonic-gate */ 20287c478bd9Sstevel@tonic-gate uint_t 20297c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 20307c478bd9Sstevel@tonic-gate { 20317c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 20327c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 20337c478bd9Sstevel@tonic-gate 20347c478bd9Sstevel@tonic-gate if (cpu == NULL) 20357c478bd9Sstevel@tonic-gate cpu = CPU; 20367c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20377c478bd9Sstevel@tonic-gate 20387c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 20397c478bd9Sstevel@tonic-gate 20407c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 20417c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 20427c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 20437c478bd9Sstevel@tonic-gate 20447c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 20457c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 20467c478bd9Sstevel@tonic-gate 20477c478bd9Sstevel@tonic-gate /* 20487c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 20497c478bd9Sstevel@tonic-gate */ 20507c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 20517c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 20527c478bd9Sstevel@tonic-gate 20537c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 20547c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 20557c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 20567c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 20577c478bd9Sstevel@tonic-gate 20587c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 20597c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 20607c478bd9Sstevel@tonic-gate 20617c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 20627c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 20637c478bd9Sstevel@tonic-gate 2064d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2065d0f8ff6eSkk208521 if ((x86_feature & X86_SSSE3) == 0) 2066d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSSE3; 2067d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_1) == 0) 2068d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_1; 2069d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_2) == 0) 2070d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_2; 2071d0f8ff6eSkk208521 } 2072d0f8ff6eSkk208521 20737c478bd9Sstevel@tonic-gate /* 20747c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 20757c478bd9Sstevel@tonic-gate */ 20767c478bd9Sstevel@tonic-gate if (!fpu_exists) 20777c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 20787c478bd9Sstevel@tonic-gate 20797c478bd9Sstevel@tonic-gate /* 20807c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 20817c478bd9Sstevel@tonic-gate * think userland will care about. 20827c478bd9Sstevel@tonic-gate */ 20837c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 20847c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 20857c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 20867c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 20877c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 20887c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 20897c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 20907c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 2091d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2092d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSSE3) 2093d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSSE3; 2094d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_1) 2095d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_1; 2096d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_2) 2097d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_2; 20985087e485SKrishnendu Sadhukhan - Sun Microsystems if (*ecx & CPUID_INTC_ECX_MOVBE) 20995087e485SKrishnendu Sadhukhan - Sun Microsystems hwcap_flags |= AV_386_MOVBE; 2100d0f8ff6eSkk208521 } 2101f8801251Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 2102f8801251Skk208521 hwcap_flags |= AV_386_POPCNT; 21037c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 21047c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 21057c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 21067c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 21077c478bd9Sstevel@tonic-gate 21087c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 21097c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 21107c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 21117c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 21127c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 21137c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 21147c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 21157c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 21167c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 21177c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 21187c478bd9Sstevel@tonic-gate } 21197c478bd9Sstevel@tonic-gate 21208949bcd6Sandrei if (x86_feature & X86_HTT) 21217c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 21227c478bd9Sstevel@tonic-gate 21237c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 21247c478bd9Sstevel@tonic-gate goto pass4_done; 21257c478bd9Sstevel@tonic-gate 21267c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 21278949bcd6Sandrei struct cpuid_regs cp; 2128ae115bc7Smrj uint32_t *edx, *ecx; 21297c478bd9Sstevel@tonic-gate 2130ae115bc7Smrj case X86_VENDOR_Intel: 2131ae115bc7Smrj /* 2132ae115bc7Smrj * Seems like Intel duplicated what we necessary 2133ae115bc7Smrj * here to make the initial crop of 64-bit OS's work. 2134ae115bc7Smrj * Hopefully, those are the only "extended" bits 2135ae115bc7Smrj * they'll add. 2136ae115bc7Smrj */ 2137ae115bc7Smrj /*FALLTHROUGH*/ 2138ae115bc7Smrj 21397c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 21407c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 2141ae115bc7Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 21427c478bd9Sstevel@tonic-gate 21437c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 2144ae115bc7Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 2145ae115bc7Smrj 2146ae115bc7Smrj /* 2147ae115bc7Smrj * [these features require explicit kernel support] 2148ae115bc7Smrj */ 2149ae115bc7Smrj switch (cpi->cpi_vendor) { 2150ae115bc7Smrj case X86_VENDOR_Intel: 2151d36ea5d8Ssudheer if ((x86_feature & X86_TSCP) == 0) 2152d36ea5d8Ssudheer *edx &= ~CPUID_AMD_EDX_TSCP; 2153ae115bc7Smrj break; 2154ae115bc7Smrj 2155ae115bc7Smrj case X86_VENDOR_AMD: 2156ae115bc7Smrj if ((x86_feature & X86_TSCP) == 0) 2157ae115bc7Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 2158f8801251Skk208521 if ((x86_feature & X86_SSE4A) == 0) 2159f8801251Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 2160ae115bc7Smrj break; 2161ae115bc7Smrj 2162ae115bc7Smrj default: 2163ae115bc7Smrj break; 2164ae115bc7Smrj } 21657c478bd9Sstevel@tonic-gate 21667c478bd9Sstevel@tonic-gate /* 21677c478bd9Sstevel@tonic-gate * [no explicit support required beyond 21687c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 21697c478bd9Sstevel@tonic-gate */ 21707c478bd9Sstevel@tonic-gate if (!fpu_exists) 21717c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 21727c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 21737c478bd9Sstevel@tonic-gate 21747c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 21757c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 2176ae115bc7Smrj #if !defined(__amd64) 21777c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 21787c478bd9Sstevel@tonic-gate #endif 21797c478bd9Sstevel@tonic-gate /* 21807c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 21817c478bd9Sstevel@tonic-gate * things that we think userland will care about. 21827c478bd9Sstevel@tonic-gate */ 2183ae115bc7Smrj #if defined(__amd64) 21847c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 21857c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 2186ae115bc7Smrj #endif 21877c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 21887c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 21897c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 21907c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 21917c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 21927c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 2193ae115bc7Smrj 2194ae115bc7Smrj switch (cpi->cpi_vendor) { 2195ae115bc7Smrj case X86_VENDOR_AMD: 2196ae115bc7Smrj if (*edx & CPUID_AMD_EDX_TSCP) 2197ae115bc7Smrj hwcap_flags |= AV_386_TSCP; 2198ae115bc7Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 2199ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2200f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 2201f8801251Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 2202f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 2203f8801251Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 2204ae115bc7Smrj break; 2205ae115bc7Smrj 2206ae115bc7Smrj case X86_VENDOR_Intel: 2207d36ea5d8Ssudheer if (*edx & CPUID_AMD_EDX_TSCP) 2208d36ea5d8Ssudheer hwcap_flags |= AV_386_TSCP; 2209ae115bc7Smrj /* 2210ae115bc7Smrj * Aarrgh. 2211ae115bc7Smrj * Intel uses a different bit in the same word. 2212ae115bc7Smrj */ 2213ae115bc7Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 2214ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2215ae115bc7Smrj break; 2216ae115bc7Smrj 2217ae115bc7Smrj default: 2218ae115bc7Smrj break; 2219ae115bc7Smrj } 22207c478bd9Sstevel@tonic-gate break; 22217c478bd9Sstevel@tonic-gate 22227c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 22238949bcd6Sandrei cp.cp_eax = 0x80860001; 22248949bcd6Sandrei (void) __cpuid_insn(&cp); 22258949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 22267c478bd9Sstevel@tonic-gate break; 22277c478bd9Sstevel@tonic-gate 22287c478bd9Sstevel@tonic-gate default: 22297c478bd9Sstevel@tonic-gate break; 22307c478bd9Sstevel@tonic-gate } 22317c478bd9Sstevel@tonic-gate 22327c478bd9Sstevel@tonic-gate pass4_done: 22337c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 22347c478bd9Sstevel@tonic-gate return (hwcap_flags); 22357c478bd9Sstevel@tonic-gate } 22367c478bd9Sstevel@tonic-gate 22377c478bd9Sstevel@tonic-gate 22387c478bd9Sstevel@tonic-gate /* 22397c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 22407c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 22417c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 22427c478bd9Sstevel@tonic-gate */ 22437c478bd9Sstevel@tonic-gate uint32_t 22448949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 22457c478bd9Sstevel@tonic-gate { 22467c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 22478949bcd6Sandrei struct cpuid_regs *xcp; 22487c478bd9Sstevel@tonic-gate 22497c478bd9Sstevel@tonic-gate if (cpu == NULL) 22507c478bd9Sstevel@tonic-gate cpu = CPU; 22517c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 22527c478bd9Sstevel@tonic-gate 22537c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22547c478bd9Sstevel@tonic-gate 22557c478bd9Sstevel@tonic-gate /* 22567c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 22577c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 22587c478bd9Sstevel@tonic-gate */ 22598949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 22608949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 22618949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 22628949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 22638949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 22647c478bd9Sstevel@tonic-gate else 22657c478bd9Sstevel@tonic-gate /* 22667c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 22677c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 22687c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 22697c478bd9Sstevel@tonic-gate */ 22708949bcd6Sandrei return (__cpuid_insn(cp)); 22718949bcd6Sandrei 22728949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 22738949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 22748949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 22758949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 22767c478bd9Sstevel@tonic-gate return (cp->cp_eax); 22777c478bd9Sstevel@tonic-gate } 22787c478bd9Sstevel@tonic-gate 22797c478bd9Sstevel@tonic-gate int 22807c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 22817c478bd9Sstevel@tonic-gate { 22827c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 22837c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 22847c478bd9Sstevel@tonic-gate } 22857c478bd9Sstevel@tonic-gate 22867c478bd9Sstevel@tonic-gate int 22877c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 22887c478bd9Sstevel@tonic-gate { 22897c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22907c478bd9Sstevel@tonic-gate 22917c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 22927c478bd9Sstevel@tonic-gate } 22937c478bd9Sstevel@tonic-gate 22947c478bd9Sstevel@tonic-gate int 22958949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 22967c478bd9Sstevel@tonic-gate { 22977c478bd9Sstevel@tonic-gate if (cpu == NULL) 22987c478bd9Sstevel@tonic-gate cpu = CPU; 22997c478bd9Sstevel@tonic-gate 23007c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23017c478bd9Sstevel@tonic-gate 23027c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 23037c478bd9Sstevel@tonic-gate } 23047c478bd9Sstevel@tonic-gate 23057c478bd9Sstevel@tonic-gate /* 23067c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 23077c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 23087c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 23097c478bd9Sstevel@tonic-gate * 23107c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 23117c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 23127c478bd9Sstevel@tonic-gate * to test that subtlety here. 2313843e1988Sjohnlev * 2314843e1988Sjohnlev * XXPV Currently, 32-bit syscall instructions don't work via the hypervisor, 2315843e1988Sjohnlev * even in the case where the hardware would in fact support it. 23167c478bd9Sstevel@tonic-gate */ 23177c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 23187c478bd9Sstevel@tonic-gate int 23197c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 23207c478bd9Sstevel@tonic-gate { 23217c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 23227c478bd9Sstevel@tonic-gate 2323843e1988Sjohnlev #if !defined(__xpv) 2324ae115bc7Smrj if (cpu == NULL) 2325ae115bc7Smrj cpu = CPU; 2326ae115bc7Smrj 2327ae115bc7Smrj /*CSTYLED*/ 2328ae115bc7Smrj { 2329ae115bc7Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 2330ae115bc7Smrj 2331ae115bc7Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 2332ae115bc7Smrj cpi->cpi_xmaxeax >= 0x80000001 && 2333ae115bc7Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 2334ae115bc7Smrj return (1); 2335ae115bc7Smrj } 2336843e1988Sjohnlev #endif 23377c478bd9Sstevel@tonic-gate return (0); 23387c478bd9Sstevel@tonic-gate } 23397c478bd9Sstevel@tonic-gate 23407c478bd9Sstevel@tonic-gate int 23417c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 23427c478bd9Sstevel@tonic-gate { 23437c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23447c478bd9Sstevel@tonic-gate 23457c478bd9Sstevel@tonic-gate static const char fmt[] = 2346ecfa43a5Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 23477c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 2348ecfa43a5Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 23497c478bd9Sstevel@tonic-gate 23507c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23517c478bd9Sstevel@tonic-gate 23528949bcd6Sandrei if (cpuid_is_cmt(cpu)) 23537c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 2354ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2355ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 23567c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23577c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 2358ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2359ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 23607c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23617c478bd9Sstevel@tonic-gate } 23627c478bd9Sstevel@tonic-gate 23637c478bd9Sstevel@tonic-gate const char * 23647c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 23657c478bd9Sstevel@tonic-gate { 23667c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23677c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 23687c478bd9Sstevel@tonic-gate } 23697c478bd9Sstevel@tonic-gate 23707c478bd9Sstevel@tonic-gate uint_t 23717c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 23727c478bd9Sstevel@tonic-gate { 23737c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23747c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 23757c478bd9Sstevel@tonic-gate } 23767c478bd9Sstevel@tonic-gate 23777c478bd9Sstevel@tonic-gate uint_t 23787c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 23797c478bd9Sstevel@tonic-gate { 23807c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23817c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 23827c478bd9Sstevel@tonic-gate } 23837c478bd9Sstevel@tonic-gate 23847c478bd9Sstevel@tonic-gate uint_t 23857c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 23867c478bd9Sstevel@tonic-gate { 23877c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23887c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 23897c478bd9Sstevel@tonic-gate } 23907c478bd9Sstevel@tonic-gate 23917c478bd9Sstevel@tonic-gate uint_t 23927c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 23937c478bd9Sstevel@tonic-gate { 23947c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23957c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 23967c478bd9Sstevel@tonic-gate } 23977c478bd9Sstevel@tonic-gate 23987c478bd9Sstevel@tonic-gate uint_t 23998949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 24008949bcd6Sandrei { 24018949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24028949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 24038949bcd6Sandrei } 24048949bcd6Sandrei 24058949bcd6Sandrei uint_t 2406d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 2407d129bde2Sesaxe { 2408d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2409d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 2410d129bde2Sesaxe } 2411d129bde2Sesaxe 2412d129bde2Sesaxe id_t 2413d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 2414d129bde2Sesaxe { 2415d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2416d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 2417d129bde2Sesaxe } 2418d129bde2Sesaxe 2419d129bde2Sesaxe uint_t 24207c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 24217c478bd9Sstevel@tonic-gate { 24227c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24237c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 24247c478bd9Sstevel@tonic-gate } 24257c478bd9Sstevel@tonic-gate 24262449e17fSsherrym uint_t 24272449e17fSsherrym cpuid_getsig(struct cpu *cpu) 24282449e17fSsherrym { 24292449e17fSsherrym ASSERT(cpuid_checkpass(cpu, 1)); 24302449e17fSsherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 24312449e17fSsherrym } 24322449e17fSsherrym 24338a40a695Sgavinm uint32_t 24348a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu) 24358a40a695Sgavinm { 24368a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24378a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 24388a40a695Sgavinm } 24398a40a695Sgavinm 24408a40a695Sgavinm const char * 24418a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 24428a40a695Sgavinm { 24438a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24448a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 24458a40a695Sgavinm } 24468a40a695Sgavinm 24478a40a695Sgavinm uint32_t 24488a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu) 24498a40a695Sgavinm { 24508a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24518a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 24528a40a695Sgavinm } 24538a40a695Sgavinm 2454fb2f18f8Sesaxe int 2455fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu) 24567c478bd9Sstevel@tonic-gate { 24577c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24587c478bd9Sstevel@tonic-gate 24598949bcd6Sandrei if (cpuid_is_cmt(cpu)) 24607c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 24617c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 24627c478bd9Sstevel@tonic-gate } 24637c478bd9Sstevel@tonic-gate 24648949bcd6Sandrei id_t 2465fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu) 24668949bcd6Sandrei { 24678949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24688949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 24698949bcd6Sandrei } 24708949bcd6Sandrei 24717c478bd9Sstevel@tonic-gate int 247210569901Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu) 247310569901Sgavinm { 247410569901Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 247510569901Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid); 247610569901Sgavinm } 247710569901Sgavinm 247810569901Sgavinm int 2479fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu) 24807c478bd9Sstevel@tonic-gate { 24817c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24827c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 24837c478bd9Sstevel@tonic-gate } 24847c478bd9Sstevel@tonic-gate 24857c478bd9Sstevel@tonic-gate void 24867c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 24877c478bd9Sstevel@tonic-gate { 24887c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 24897c478bd9Sstevel@tonic-gate 24907c478bd9Sstevel@tonic-gate if (cpu == NULL) 24917c478bd9Sstevel@tonic-gate cpu = CPU; 24927c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 24937c478bd9Sstevel@tonic-gate 24947c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24957c478bd9Sstevel@tonic-gate 24967c478bd9Sstevel@tonic-gate if (pabits) 24977c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 24987c478bd9Sstevel@tonic-gate if (vabits) 24997c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 25007c478bd9Sstevel@tonic-gate } 25017c478bd9Sstevel@tonic-gate 25027c478bd9Sstevel@tonic-gate /* 25037c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 25047c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 25057c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 25067c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 25077c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 25087c478bd9Sstevel@tonic-gate */ 25097c478bd9Sstevel@tonic-gate uint_t 25107c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 25117c478bd9Sstevel@tonic-gate { 25127c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 25137c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 25147c478bd9Sstevel@tonic-gate 25157c478bd9Sstevel@tonic-gate if (cpu == NULL) 25167c478bd9Sstevel@tonic-gate cpu = CPU; 25177c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25187c478bd9Sstevel@tonic-gate 25197c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25207c478bd9Sstevel@tonic-gate 25217c478bd9Sstevel@tonic-gate /* 25227c478bd9Sstevel@tonic-gate * Check the L2 TLB info 25237c478bd9Sstevel@tonic-gate */ 25247c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 25258949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 25267c478bd9Sstevel@tonic-gate 25277c478bd9Sstevel@tonic-gate switch (pagesize) { 25287c478bd9Sstevel@tonic-gate 25297c478bd9Sstevel@tonic-gate case 4 * 1024: 25307c478bd9Sstevel@tonic-gate /* 25317c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 25327c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 25337c478bd9Sstevel@tonic-gate */ 25347c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 25357c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 25367c478bd9Sstevel@tonic-gate else 25377c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 25387c478bd9Sstevel@tonic-gate break; 25397c478bd9Sstevel@tonic-gate 25407c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 25417c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 25427c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 25437c478bd9Sstevel@tonic-gate else 25447c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 25457c478bd9Sstevel@tonic-gate break; 25467c478bd9Sstevel@tonic-gate 25477c478bd9Sstevel@tonic-gate default: 25487c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 25497c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 25507c478bd9Sstevel@tonic-gate } 25517c478bd9Sstevel@tonic-gate } 25527c478bd9Sstevel@tonic-gate 25537c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 25547c478bd9Sstevel@tonic-gate return (dtlb_nent); 25557c478bd9Sstevel@tonic-gate 25567c478bd9Sstevel@tonic-gate /* 25577c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 25587c478bd9Sstevel@tonic-gate */ 25597c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 25608949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 25617c478bd9Sstevel@tonic-gate 25627c478bd9Sstevel@tonic-gate switch (pagesize) { 25637c478bd9Sstevel@tonic-gate case 4 * 1024: 25647c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 25657c478bd9Sstevel@tonic-gate break; 25667c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 25677c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 25687c478bd9Sstevel@tonic-gate break; 25697c478bd9Sstevel@tonic-gate default: 25707c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 25717c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 25727c478bd9Sstevel@tonic-gate } 25737c478bd9Sstevel@tonic-gate } 25747c478bd9Sstevel@tonic-gate 25757c478bd9Sstevel@tonic-gate return (dtlb_nent); 25767c478bd9Sstevel@tonic-gate } 25777c478bd9Sstevel@tonic-gate 25787c478bd9Sstevel@tonic-gate /* 25797c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 25807c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 25817c478bd9Sstevel@tonic-gate * 25827c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 25832201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 25847c478bd9Sstevel@tonic-gate */ 25857c478bd9Sstevel@tonic-gate int 25867c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 25877c478bd9Sstevel@tonic-gate { 25887c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 25898949bcd6Sandrei uint_t eax; 25907c478bd9Sstevel@tonic-gate 2591ea99987eSsethg /* 2592ea99987eSsethg * Bail out if this CPU isn't an AMD CPU, or if it's 2593ea99987eSsethg * a legacy (32-bit) AMD CPU. 2594ea99987eSsethg */ 2595ea99987eSsethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 2596875b116eSkchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 2597875b116eSkchow cpi->cpi_family == 6) 25988a40a695Sgavinm 25997c478bd9Sstevel@tonic-gate return (0); 26007c478bd9Sstevel@tonic-gate 26017c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 26027c478bd9Sstevel@tonic-gate 26037c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 26047c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 2605ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 26067c478bd9Sstevel@tonic-gate 26077c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 26087c478bd9Sstevel@tonic-gate 26097c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 26107c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 26117c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 2612ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 26137c478bd9Sstevel@tonic-gate 26147c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 26157c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 26167c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 2617ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 26187c478bd9Sstevel@tonic-gate 26197c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 26207c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 26217c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 26227c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 26237c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 26247c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 26257c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 26267c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 2627ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 2628ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 2629ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 26307c478bd9Sstevel@tonic-gate 2631512cf780Skchow #define DR_AX(eax) (eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02) 2632512cf780Skchow #define DR_B0(eax) (eax == 0x100f20) 2633512cf780Skchow #define DR_B1(eax) (eax == 0x100f21) 2634512cf780Skchow #define DR_BA(eax) (eax == 0x100f2a) 2635512cf780Skchow #define DR_B2(eax) (eax == 0x100f22) 2636512cf780Skchow #define DR_B3(eax) (eax == 0x100f23) 2637512cf780Skchow #define RB_C0(eax) (eax == 0x100f40) 2638512cf780Skchow 26397c478bd9Sstevel@tonic-gate switch (erratum) { 26407c478bd9Sstevel@tonic-gate case 1: 2641875b116eSkchow return (cpi->cpi_family < 0x10); 26427c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 26437c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26447c478bd9Sstevel@tonic-gate case 52: 26457c478bd9Sstevel@tonic-gate return (B(eax)); 26467c478bd9Sstevel@tonic-gate case 57: 2647512cf780Skchow return (cpi->cpi_family <= 0x11); 26487c478bd9Sstevel@tonic-gate case 58: 26497c478bd9Sstevel@tonic-gate return (B(eax)); 26507c478bd9Sstevel@tonic-gate case 60: 2651512cf780Skchow return (cpi->cpi_family <= 0x11); 26527c478bd9Sstevel@tonic-gate case 61: 26537c478bd9Sstevel@tonic-gate case 62: 26547c478bd9Sstevel@tonic-gate case 63: 26557c478bd9Sstevel@tonic-gate case 64: 26567c478bd9Sstevel@tonic-gate case 65: 26577c478bd9Sstevel@tonic-gate case 66: 26587c478bd9Sstevel@tonic-gate case 68: 26597c478bd9Sstevel@tonic-gate case 69: 26607c478bd9Sstevel@tonic-gate case 70: 26617c478bd9Sstevel@tonic-gate case 71: 26627c478bd9Sstevel@tonic-gate return (B(eax)); 26637c478bd9Sstevel@tonic-gate case 72: 26647c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 26657c478bd9Sstevel@tonic-gate case 74: 26667c478bd9Sstevel@tonic-gate return (B(eax)); 26677c478bd9Sstevel@tonic-gate case 75: 2668875b116eSkchow return (cpi->cpi_family < 0x10); 26697c478bd9Sstevel@tonic-gate case 76: 26707c478bd9Sstevel@tonic-gate return (B(eax)); 26717c478bd9Sstevel@tonic-gate case 77: 2672512cf780Skchow return (cpi->cpi_family <= 0x11); 26737c478bd9Sstevel@tonic-gate case 78: 26747c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26757c478bd9Sstevel@tonic-gate case 79: 26767c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 26777c478bd9Sstevel@tonic-gate case 80: 26787c478bd9Sstevel@tonic-gate case 81: 26797c478bd9Sstevel@tonic-gate case 82: 26807c478bd9Sstevel@tonic-gate return (B(eax)); 26817c478bd9Sstevel@tonic-gate case 83: 26827c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26837c478bd9Sstevel@tonic-gate case 85: 2684875b116eSkchow return (cpi->cpi_family < 0x10); 26857c478bd9Sstevel@tonic-gate case 86: 26867c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 26877c478bd9Sstevel@tonic-gate case 88: 26887c478bd9Sstevel@tonic-gate #if !defined(__amd64) 26897c478bd9Sstevel@tonic-gate return (0); 26907c478bd9Sstevel@tonic-gate #else 26917c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26927c478bd9Sstevel@tonic-gate #endif 26937c478bd9Sstevel@tonic-gate case 89: 2694875b116eSkchow return (cpi->cpi_family < 0x10); 26957c478bd9Sstevel@tonic-gate case 90: 26967c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26977c478bd9Sstevel@tonic-gate case 91: 26987c478bd9Sstevel@tonic-gate case 92: 26997c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27007c478bd9Sstevel@tonic-gate case 93: 27017c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 27027c478bd9Sstevel@tonic-gate case 94: 27037c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27047c478bd9Sstevel@tonic-gate case 95: 27057c478bd9Sstevel@tonic-gate #if !defined(__amd64) 27067c478bd9Sstevel@tonic-gate return (0); 27077c478bd9Sstevel@tonic-gate #else 27087c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27097c478bd9Sstevel@tonic-gate #endif 27107c478bd9Sstevel@tonic-gate case 96: 27117c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27127c478bd9Sstevel@tonic-gate case 97: 27137c478bd9Sstevel@tonic-gate case 98: 27147c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27157c478bd9Sstevel@tonic-gate case 99: 27167c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27177c478bd9Sstevel@tonic-gate case 100: 27187c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27197c478bd9Sstevel@tonic-gate case 101: 27207c478bd9Sstevel@tonic-gate case 103: 27217c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27227c478bd9Sstevel@tonic-gate case 104: 27237c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27247c478bd9Sstevel@tonic-gate case 105: 27257c478bd9Sstevel@tonic-gate case 106: 27267c478bd9Sstevel@tonic-gate case 107: 27277c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27287c478bd9Sstevel@tonic-gate case 108: 27297c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 27307c478bd9Sstevel@tonic-gate case 109: 27317c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27327c478bd9Sstevel@tonic-gate case 110: 27337c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 27347c478bd9Sstevel@tonic-gate case 111: 27357c478bd9Sstevel@tonic-gate return (CG(eax)); 27367c478bd9Sstevel@tonic-gate case 112: 27377c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27387c478bd9Sstevel@tonic-gate case 113: 27397c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 27407c478bd9Sstevel@tonic-gate case 114: 27417c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27427c478bd9Sstevel@tonic-gate case 115: 27437c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 27447c478bd9Sstevel@tonic-gate case 116: 27457c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27467c478bd9Sstevel@tonic-gate case 117: 27477c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27487c478bd9Sstevel@tonic-gate case 118: 27497c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 27507c478bd9Sstevel@tonic-gate JH_E6(eax)); 27517c478bd9Sstevel@tonic-gate case 121: 27527c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27537c478bd9Sstevel@tonic-gate case 122: 2754512cf780Skchow return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11); 27557c478bd9Sstevel@tonic-gate case 123: 27567c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 27572201b277Skucharsk case 131: 2758875b116eSkchow return (cpi->cpi_family < 0x10); 2759ef50d8c0Sesaxe case 6336786: 2760ef50d8c0Sesaxe /* 2761ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2762875b116eSkchow * if this is a K8 family or newer processor 2763ef50d8c0Sesaxe */ 2764ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 27658949bcd6Sandrei struct cpuid_regs regs; 27668949bcd6Sandrei regs.cp_eax = 0x80000007; 27678949bcd6Sandrei (void) __cpuid_insn(®s); 27688949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2769ef50d8c0Sesaxe } 2770ef50d8c0Sesaxe return (0); 2771ee88d2b9Skchow case 6323525: 2772ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2773ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2774ee88d2b9Skchow 2775512cf780Skchow case 6671130: 2776512cf780Skchow /* 2777512cf780Skchow * check for processors (pre-Shanghai) that do not provide 2778512cf780Skchow * optimal management of 1gb ptes in its tlb. 2779512cf780Skchow */ 2780512cf780Skchow return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4); 2781512cf780Skchow 2782512cf780Skchow case 298: 2783512cf780Skchow return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) || 2784512cf780Skchow DR_B2(eax) || RB_C0(eax)); 2785512cf780Skchow 2786512cf780Skchow default: 2787512cf780Skchow return (-1); 2788512cf780Skchow 2789512cf780Skchow } 2790512cf780Skchow } 2791512cf780Skchow 2792512cf780Skchow /* 2793512cf780Skchow * Determine if specified erratum is present via OSVW (OS Visible Workaround). 2794512cf780Skchow * Return 1 if erratum is present, 0 if not present and -1 if indeterminate. 2795512cf780Skchow */ 2796512cf780Skchow int 2797512cf780Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum) 2798512cf780Skchow { 2799512cf780Skchow struct cpuid_info *cpi; 2800512cf780Skchow uint_t osvwid; 2801512cf780Skchow static int osvwfeature = -1; 2802512cf780Skchow uint64_t osvwlength; 2803512cf780Skchow 2804512cf780Skchow 2805512cf780Skchow cpi = cpu->cpu_m.mcpu_cpi; 2806512cf780Skchow 2807512cf780Skchow /* confirm OSVW supported */ 2808512cf780Skchow if (osvwfeature == -1) { 2809512cf780Skchow osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW; 2810512cf780Skchow } else { 2811512cf780Skchow /* assert that osvw feature setting is consistent on all cpus */ 2812512cf780Skchow ASSERT(osvwfeature == 2813512cf780Skchow (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW)); 2814512cf780Skchow } 2815512cf780Skchow if (!osvwfeature) 2816512cf780Skchow return (-1); 2817512cf780Skchow 2818512cf780Skchow osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK; 2819512cf780Skchow 2820512cf780Skchow switch (erratum) { 2821512cf780Skchow case 298: /* osvwid is 0 */ 2822512cf780Skchow osvwid = 0; 2823512cf780Skchow if (osvwlength <= (uint64_t)osvwid) { 2824512cf780Skchow /* osvwid 0 is unknown */ 2825512cf780Skchow return (-1); 2826512cf780Skchow } 2827512cf780Skchow 2828512cf780Skchow /* 2829512cf780Skchow * Check the OSVW STATUS MSR to determine the state 2830512cf780Skchow * of the erratum where: 2831512cf780Skchow * 0 - fixed by HW 2832512cf780Skchow * 1 - BIOS has applied the workaround when BIOS 2833512cf780Skchow * workaround is available. (Or for other errata, 2834512cf780Skchow * OS workaround is required.) 2835512cf780Skchow * For a value of 1, caller will confirm that the 2836512cf780Skchow * erratum 298 workaround has indeed been applied by BIOS. 2837512cf780Skchow * 2838512cf780Skchow * A 1 may be set in cpus that have a HW fix 2839512cf780Skchow * in a mixed cpu system. Regarding erratum 298: 2840512cf780Skchow * In a multiprocessor platform, the workaround above 2841512cf780Skchow * should be applied to all processors regardless of 2842512cf780Skchow * silicon revision when an affected processor is 2843512cf780Skchow * present. 2844512cf780Skchow */ 2845512cf780Skchow 2846512cf780Skchow return (rdmsr(MSR_AMD_OSVW_STATUS + 2847512cf780Skchow (osvwid / OSVW_ID_CNT_PER_MSR)) & 2848512cf780Skchow (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR))); 2849512cf780Skchow 28507c478bd9Sstevel@tonic-gate default: 28517c478bd9Sstevel@tonic-gate return (-1); 28527c478bd9Sstevel@tonic-gate } 28537c478bd9Sstevel@tonic-gate } 28547c478bd9Sstevel@tonic-gate 28557c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 28567c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 28577c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 28587c478bd9Sstevel@tonic-gate 28597c478bd9Sstevel@tonic-gate static void 28607c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 28617c478bd9Sstevel@tonic-gate uint32_t val) 28627c478bd9Sstevel@tonic-gate { 28637c478bd9Sstevel@tonic-gate char buf[128]; 28647c478bd9Sstevel@tonic-gate 28657c478bd9Sstevel@tonic-gate /* 28667c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 28677c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 28687c478bd9Sstevel@tonic-gate */ 28697c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 28707c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 28717c478bd9Sstevel@tonic-gate } 28727c478bd9Sstevel@tonic-gate 28737c478bd9Sstevel@tonic-gate /* 28747c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 28757c478bd9Sstevel@tonic-gate * 28767c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 28777c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 28787c478bd9Sstevel@tonic-gate * cache and tlb properties. 28797c478bd9Sstevel@tonic-gate */ 28807c478bd9Sstevel@tonic-gate 28817c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 28827c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 28837c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 2884ae115bc7Smrj static const char l3_cache_str[] = "l3-cache"; 28857c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 28867c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 2887824e4fecSvd224797 static const char itlb2M_str[] = "itlb-2M"; 28887c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 28897c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 289025dfb062Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M"; 28917c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 289225dfb062Sksadhukh static const char itlb24_str[] = "itlb-2M-4M"; 28937c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 28947c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 28957c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 28967c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 28977c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 289825dfb062Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k"; 28997c478bd9Sstevel@tonic-gate 29007c478bd9Sstevel@tonic-gate static const struct cachetab { 29017c478bd9Sstevel@tonic-gate uint8_t ct_code; 29027c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 29037c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 29047c478bd9Sstevel@tonic-gate size_t ct_size; 29057c478bd9Sstevel@tonic-gate const char *ct_label; 29067c478bd9Sstevel@tonic-gate } intel_ctab[] = { 2907824e4fecSvd224797 /* 2908824e4fecSvd224797 * maintain descending order! 2909824e4fecSvd224797 * 2910824e4fecSvd224797 * Codes ignored - Reason 2911824e4fecSvd224797 * ---------------------- 2912824e4fecSvd224797 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache 2913824e4fecSvd224797 * f0H/f1H - Currently we do not interpret prefetch size by design 2914824e4fecSvd224797 */ 291525dfb062Sksadhukh { 0xe4, 16, 64, 8*1024*1024, l3_cache_str}, 291625dfb062Sksadhukh { 0xe3, 16, 64, 4*1024*1024, l3_cache_str}, 291725dfb062Sksadhukh { 0xe2, 16, 64, 2*1024*1024, l3_cache_str}, 291825dfb062Sksadhukh { 0xde, 12, 64, 6*1024*1024, l3_cache_str}, 291925dfb062Sksadhukh { 0xdd, 12, 64, 3*1024*1024, l3_cache_str}, 292025dfb062Sksadhukh { 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str}, 292125dfb062Sksadhukh { 0xd8, 8, 64, 4*1024*1024, l3_cache_str}, 292225dfb062Sksadhukh { 0xd7, 8, 64, 2*1024*1024, l3_cache_str}, 292325dfb062Sksadhukh { 0xd6, 8, 64, 1*1024*1024, l3_cache_str}, 292425dfb062Sksadhukh { 0xd2, 4, 64, 2*1024*1024, l3_cache_str}, 292525dfb062Sksadhukh { 0xd1, 4, 64, 1*1024*1024, l3_cache_str}, 292625dfb062Sksadhukh { 0xd0, 4, 64, 512*1024, l3_cache_str}, 292725dfb062Sksadhukh { 0xca, 4, 0, 512, sh_l2_tlb4k_str}, 2928824e4fecSvd224797 { 0xc0, 4, 0, 8, dtlb44_str }, 2929824e4fecSvd224797 { 0xba, 4, 0, 64, dtlb4k_str }, 2930ae115bc7Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 29317c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 293225dfb062Sksadhukh { 0xb2, 4, 0, 64, itlb4k_str }, 29337c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 29347c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 29357c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 29367c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 29377c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 29387c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 29397c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 2940824e4fecSvd224797 { 0x80, 8, 64, 512*1024, l2_cache_str}, 29417c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 29427c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 29437c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 29447c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 29457c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 29467c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 29477c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 2948ae115bc7Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 29497c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 29507c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 29517c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 29527c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 29537c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 29547c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 29557c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 29567c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 29577c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 29587c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 295925dfb062Sksadhukh { 0x5a, 4, 0, 32, dtlb24_str}, 2960824e4fecSvd224797 { 0x59, 0, 0, 16, dtlb4k_str}, 2961824e4fecSvd224797 { 0x57, 4, 0, 16, dtlb4k_str}, 2962824e4fecSvd224797 { 0x56, 4, 0, 16, dtlb4M_str}, 296325dfb062Sksadhukh { 0x55, 0, 0, 7, itlb24_str}, 29647c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 29657c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 29667c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 2967824e4fecSvd224797 { 0x4f, 0, 0, 32, itlb4k_str}, 2968824e4fecSvd224797 { 0x4e, 24, 64, 6*1024*1024, l2_cache_str}, 2969ae115bc7Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 2970ae115bc7Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 2971ae115bc7Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 2972ae115bc7Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 2973ae115bc7Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 2974824e4fecSvd224797 { 0x48, 12, 64, 3*1024*1024, l2_cache_str}, 2975ae115bc7Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 2976ae115bc7Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 29777c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 29787c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 29797c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 29807c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 29817c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 2982ae115bc7Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 2983ae115bc7Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 29847c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 29857c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 2986ae115bc7Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 29877c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 29887c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 29897c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 29907c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 29917c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 29927c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 29937c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 2994824e4fecSvd224797 { 0x0e, 6, 64, 24*1024, l1_dcache_str}, 299525dfb062Sksadhukh { 0x0d, 4, 32, 16*1024, l1_dcache_str}, 29967c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 2997ae115bc7Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 29987c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 29997c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 30007c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 3001824e4fecSvd224797 { 0x05, 4, 0, 32, dtlb4M_str}, 30027c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 30037c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 30047c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 30057c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 30067c478bd9Sstevel@tonic-gate { 0 } 30077c478bd9Sstevel@tonic-gate }; 30087c478bd9Sstevel@tonic-gate 30097c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 30107c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 30117c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 30127c478bd9Sstevel@tonic-gate { 0 } 30137c478bd9Sstevel@tonic-gate }; 30147c478bd9Sstevel@tonic-gate 30157c478bd9Sstevel@tonic-gate /* 30167c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 30177c478bd9Sstevel@tonic-gate */ 30187c478bd9Sstevel@tonic-gate static const struct cachetab * 30197c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 30207c478bd9Sstevel@tonic-gate { 30217c478bd9Sstevel@tonic-gate if (code != 0) { 30227c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 30237c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 30247c478bd9Sstevel@tonic-gate break; 30257c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 30267c478bd9Sstevel@tonic-gate return (ct); 30277c478bd9Sstevel@tonic-gate } 30287c478bd9Sstevel@tonic-gate return (NULL); 30297c478bd9Sstevel@tonic-gate } 30307c478bd9Sstevel@tonic-gate 30317c478bd9Sstevel@tonic-gate /* 30327dee861bSksadhukh * Populate cachetab entry with L2 or L3 cache-information using 30337dee861bSksadhukh * cpuid function 4. This function is called from intel_walk_cacheinfo() 30347dee861bSksadhukh * when descriptor 0x49 is encountered. It returns 0 if no such cache 30357dee861bSksadhukh * information is found. 30367dee861bSksadhukh */ 30377dee861bSksadhukh static int 30387dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi) 30397dee861bSksadhukh { 30407dee861bSksadhukh uint32_t level, i; 30417dee861bSksadhukh int ret = 0; 30427dee861bSksadhukh 30437dee861bSksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 30447dee861bSksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 30457dee861bSksadhukh 30467dee861bSksadhukh if (level == 2 || level == 3) { 30477dee861bSksadhukh ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 30487dee861bSksadhukh ct->ct_line_size = 30497dee861bSksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 30507dee861bSksadhukh ct->ct_size = ct->ct_assoc * 30517dee861bSksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 30527dee861bSksadhukh ct->ct_line_size * 30537dee861bSksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 30547dee861bSksadhukh 30557dee861bSksadhukh if (level == 2) { 30567dee861bSksadhukh ct->ct_label = l2_cache_str; 30577dee861bSksadhukh } else if (level == 3) { 30587dee861bSksadhukh ct->ct_label = l3_cache_str; 30597dee861bSksadhukh } 30607dee861bSksadhukh ret = 1; 30617dee861bSksadhukh } 30627dee861bSksadhukh } 30637dee861bSksadhukh 30647dee861bSksadhukh return (ret); 30657dee861bSksadhukh } 30667dee861bSksadhukh 30677dee861bSksadhukh /* 30687c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 30697c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 30707c478bd9Sstevel@tonic-gate */ 30717c478bd9Sstevel@tonic-gate static void 30727c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 30737c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 30747c478bd9Sstevel@tonic-gate { 30757c478bd9Sstevel@tonic-gate const struct cachetab *ct; 3076824e4fecSvd224797 struct cachetab des_49_ct, des_b1_ct; 30777c478bd9Sstevel@tonic-gate uint8_t *dp; 30787c478bd9Sstevel@tonic-gate int i; 30797c478bd9Sstevel@tonic-gate 30807c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 30817c478bd9Sstevel@tonic-gate return; 3082f1d742a9Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 3083f1d742a9Sksadhukh /* 3084f1d742a9Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 30857dee861bSksadhukh * if supported by the current processor, to create 3086f1d742a9Sksadhukh * cache information. 3087824e4fecSvd224797 * For overloaded descriptor 0xb1 we use X86_PAE flag 3088824e4fecSvd224797 * to disambiguate the cache information. 3089f1d742a9Sksadhukh */ 30907dee861bSksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 && 30917dee861bSksadhukh intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) { 30927dee861bSksadhukh ct = &des_49_ct; 3093824e4fecSvd224797 } else if (*dp == 0xb1) { 3094824e4fecSvd224797 des_b1_ct.ct_code = 0xb1; 3095824e4fecSvd224797 des_b1_ct.ct_assoc = 4; 3096824e4fecSvd224797 des_b1_ct.ct_line_size = 0; 3097824e4fecSvd224797 if (x86_feature & X86_PAE) { 3098824e4fecSvd224797 des_b1_ct.ct_size = 8; 3099824e4fecSvd224797 des_b1_ct.ct_label = itlb2M_str; 3100824e4fecSvd224797 } else { 3101824e4fecSvd224797 des_b1_ct.ct_size = 4; 3102824e4fecSvd224797 des_b1_ct.ct_label = itlb4M_str; 3103824e4fecSvd224797 } 3104824e4fecSvd224797 ct = &des_b1_ct; 31057dee861bSksadhukh } else { 31067dee861bSksadhukh if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) { 3107f1d742a9Sksadhukh continue; 3108f1d742a9Sksadhukh } 31097dee861bSksadhukh } 3110f1d742a9Sksadhukh 31117dee861bSksadhukh if (func(arg, ct) != 0) { 31127c478bd9Sstevel@tonic-gate break; 31137c478bd9Sstevel@tonic-gate } 31147c478bd9Sstevel@tonic-gate } 3115f1d742a9Sksadhukh } 31167c478bd9Sstevel@tonic-gate 31177c478bd9Sstevel@tonic-gate /* 31187c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 31197c478bd9Sstevel@tonic-gate */ 31207c478bd9Sstevel@tonic-gate static void 31217c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 31227c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31237c478bd9Sstevel@tonic-gate { 31247c478bd9Sstevel@tonic-gate const struct cachetab *ct; 31257c478bd9Sstevel@tonic-gate uint8_t *dp; 31267c478bd9Sstevel@tonic-gate int i; 31277c478bd9Sstevel@tonic-gate 31287c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31297c478bd9Sstevel@tonic-gate return; 31307c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31317c478bd9Sstevel@tonic-gate /* 31327c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 31337c478bd9Sstevel@tonic-gate */ 31347c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 31357c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 31367c478bd9Sstevel@tonic-gate break; 31377c478bd9Sstevel@tonic-gate continue; 31387c478bd9Sstevel@tonic-gate } 31397c478bd9Sstevel@tonic-gate /* 31407c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 31417c478bd9Sstevel@tonic-gate */ 31427c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 31437c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 31447c478bd9Sstevel@tonic-gate break; 31457c478bd9Sstevel@tonic-gate continue; 31467c478bd9Sstevel@tonic-gate } 31477c478bd9Sstevel@tonic-gate } 31487c478bd9Sstevel@tonic-gate } 31497c478bd9Sstevel@tonic-gate 31507c478bd9Sstevel@tonic-gate /* 31517c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 31527c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 31537c478bd9Sstevel@tonic-gate */ 31547c478bd9Sstevel@tonic-gate static int 31557c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 31567c478bd9Sstevel@tonic-gate { 31577c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 31587c478bd9Sstevel@tonic-gate 31597c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 31607c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 31617c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 31627c478bd9Sstevel@tonic-gate ct->ct_line_size); 31637c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 31647c478bd9Sstevel@tonic-gate return (0); 31657c478bd9Sstevel@tonic-gate } 31667c478bd9Sstevel@tonic-gate 3167f1d742a9Sksadhukh 31687c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 31697c478bd9Sstevel@tonic-gate 31707c478bd9Sstevel@tonic-gate /* 31717c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 31727c478bd9Sstevel@tonic-gate * 31737c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 31747c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 31757c478bd9Sstevel@tonic-gate */ 31767c478bd9Sstevel@tonic-gate static void 31777c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 31787c478bd9Sstevel@tonic-gate { 31797c478bd9Sstevel@tonic-gate switch (assoc) { 31807c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 31817c478bd9Sstevel@tonic-gate break; 31827c478bd9Sstevel@tonic-gate default: 31837c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 31847c478bd9Sstevel@tonic-gate break; 31857c478bd9Sstevel@tonic-gate case 0xff: 31867c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 31877c478bd9Sstevel@tonic-gate break; 31887c478bd9Sstevel@tonic-gate } 31897c478bd9Sstevel@tonic-gate } 31907c478bd9Sstevel@tonic-gate 31917c478bd9Sstevel@tonic-gate static void 31927c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 31937c478bd9Sstevel@tonic-gate { 31947c478bd9Sstevel@tonic-gate if (size == 0) 31957c478bd9Sstevel@tonic-gate return; 31967c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 31977c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 31987c478bd9Sstevel@tonic-gate } 31997c478bd9Sstevel@tonic-gate 32007c478bd9Sstevel@tonic-gate static void 32017c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 32027c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32037c478bd9Sstevel@tonic-gate { 32047c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 32057c478bd9Sstevel@tonic-gate return; 32067c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32077c478bd9Sstevel@tonic-gate /* 32087c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 32097c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 32107c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 32117c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 32127c478bd9Sstevel@tonic-gate */ 32137c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 32147c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32157c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32167c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32177c478bd9Sstevel@tonic-gate } 32187c478bd9Sstevel@tonic-gate 32197c478bd9Sstevel@tonic-gate static void 32207c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32217c478bd9Sstevel@tonic-gate { 32227c478bd9Sstevel@tonic-gate switch (assoc) { 32237c478bd9Sstevel@tonic-gate case 0: /* off */ 32247c478bd9Sstevel@tonic-gate break; 32257c478bd9Sstevel@tonic-gate case 1: 32267c478bd9Sstevel@tonic-gate case 2: 32277c478bd9Sstevel@tonic-gate case 4: 32287c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32297c478bd9Sstevel@tonic-gate break; 32307c478bd9Sstevel@tonic-gate case 6: 32317c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 32327c478bd9Sstevel@tonic-gate break; 32337c478bd9Sstevel@tonic-gate case 8: 32347c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 32357c478bd9Sstevel@tonic-gate break; 32367c478bd9Sstevel@tonic-gate case 0xf: 32377c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32387c478bd9Sstevel@tonic-gate break; 32397c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 32407c478bd9Sstevel@tonic-gate break; 32417c478bd9Sstevel@tonic-gate } 32427c478bd9Sstevel@tonic-gate } 32437c478bd9Sstevel@tonic-gate 32447c478bd9Sstevel@tonic-gate static void 32457c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32467c478bd9Sstevel@tonic-gate { 32477c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 32487c478bd9Sstevel@tonic-gate return; 32497c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32507c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32517c478bd9Sstevel@tonic-gate } 32527c478bd9Sstevel@tonic-gate 32537c478bd9Sstevel@tonic-gate static void 32547c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 32557c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32567c478bd9Sstevel@tonic-gate { 32577c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 32587c478bd9Sstevel@tonic-gate return; 32597c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32607c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 32617c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32627c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32637c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32647c478bd9Sstevel@tonic-gate } 32657c478bd9Sstevel@tonic-gate 32667c478bd9Sstevel@tonic-gate static void 32677c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 32687c478bd9Sstevel@tonic-gate { 32698949bcd6Sandrei struct cpuid_regs *cp; 32707c478bd9Sstevel@tonic-gate 32717c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 32727c478bd9Sstevel@tonic-gate return; 32737c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 32747c478bd9Sstevel@tonic-gate 32757c478bd9Sstevel@tonic-gate /* 32767c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 32777c478bd9Sstevel@tonic-gate * 32787c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 32797c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 32807c478bd9Sstevel@tonic-gate */ 32817c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 32827c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 32837c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 32847c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 32857c478bd9Sstevel@tonic-gate 32867c478bd9Sstevel@tonic-gate /* 32877c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 32887c478bd9Sstevel@tonic-gate */ 32897c478bd9Sstevel@tonic-gate 32907c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 32917c478bd9Sstevel@tonic-gate uint_t nentries; 32927c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 32937c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 32947c478bd9Sstevel@tonic-gate /* 32957c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 32967c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 32977c478bd9Sstevel@tonic-gate * reporting 255 of them. 32987c478bd9Sstevel@tonic-gate */ 32997c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 33007c478bd9Sstevel@tonic-gate nentries = 256; 33017c478bd9Sstevel@tonic-gate /* 33027c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 33037c478bd9Sstevel@tonic-gate */ 33047c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 33057c478bd9Sstevel@tonic-gate nentries); 33067c478bd9Sstevel@tonic-gate break; 33077c478bd9Sstevel@tonic-gate } 33087c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 33097c478bd9Sstevel@tonic-gate default: 33107c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 33117c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 33127c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 33137c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 33147c478bd9Sstevel@tonic-gate break; 33157c478bd9Sstevel@tonic-gate } 33167c478bd9Sstevel@tonic-gate 33177c478bd9Sstevel@tonic-gate /* 33187c478bd9Sstevel@tonic-gate * data L1 cache configuration 33197c478bd9Sstevel@tonic-gate */ 33207c478bd9Sstevel@tonic-gate 33217c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 33227c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 33237c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 33247c478bd9Sstevel@tonic-gate 33257c478bd9Sstevel@tonic-gate /* 33267c478bd9Sstevel@tonic-gate * code L1 cache configuration 33277c478bd9Sstevel@tonic-gate */ 33287c478bd9Sstevel@tonic-gate 33297c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 33307c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 33317c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 33327c478bd9Sstevel@tonic-gate 33337c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 33347c478bd9Sstevel@tonic-gate return; 33357c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 33367c478bd9Sstevel@tonic-gate 33377c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 33387c478bd9Sstevel@tonic-gate 33397c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 33407c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 33417c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33427c478bd9Sstevel@tonic-gate else { 33437c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 33447c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33457c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 33467c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33477c478bd9Sstevel@tonic-gate } 33487c478bd9Sstevel@tonic-gate 33497c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 33507c478bd9Sstevel@tonic-gate 33517c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 33527c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 33537c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33547c478bd9Sstevel@tonic-gate } else { 33557c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 33567c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33577c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 33587c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33597c478bd9Sstevel@tonic-gate } 33607c478bd9Sstevel@tonic-gate 33617c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 33627c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 33637c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 33647c478bd9Sstevel@tonic-gate } 33657c478bd9Sstevel@tonic-gate 33667c478bd9Sstevel@tonic-gate /* 33677c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 33687c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 33697c478bd9Sstevel@tonic-gate * 33707c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 33717c478bd9Sstevel@tonic-gate */ 33727c478bd9Sstevel@tonic-gate static int 33737c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 33747c478bd9Sstevel@tonic-gate { 33757c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33767c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 33777c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 33787c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 33797c478bd9Sstevel@tonic-gate break; 33807c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 33817c478bd9Sstevel@tonic-gate /* 33827c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 33837c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 33847c478bd9Sstevel@tonic-gate */ 33857c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 33867c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 33877c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 33887c478bd9Sstevel@tonic-gate break; 33897c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 33907c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 33917c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 33927c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 33937c478bd9Sstevel@tonic-gate default: 33947c478bd9Sstevel@tonic-gate /* 33957c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 33967c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 33977c478bd9Sstevel@tonic-gate * information. 33987c478bd9Sstevel@tonic-gate * 33997c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 34007c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 34017c478bd9Sstevel@tonic-gate * 34027c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 34037c478bd9Sstevel@tonic-gate * table-driven format instead. 34047c478bd9Sstevel@tonic-gate */ 34057c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 34067c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34077c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 34087c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 34097c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 34107c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 34117c478bd9Sstevel@tonic-gate break; 34127c478bd9Sstevel@tonic-gate } 34137c478bd9Sstevel@tonic-gate return (-1); 34147c478bd9Sstevel@tonic-gate } 34157c478bd9Sstevel@tonic-gate 34167c478bd9Sstevel@tonic-gate /* 34177c478bd9Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 34187c478bd9Sstevel@tonic-gate * Also, create a cpu node in the device tree. 34197c478bd9Sstevel@tonic-gate */ 34207c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 34217c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock; 34227c478bd9Sstevel@tonic-gate 34237c478bd9Sstevel@tonic-gate /* 34247c478bd9Sstevel@tonic-gate * Called from post_startup() and mp_startup() 34257c478bd9Sstevel@tonic-gate */ 34267c478bd9Sstevel@tonic-gate void 34277c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 34287c478bd9Sstevel@tonic-gate { 34297c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 34307c478bd9Sstevel@tonic-gate int create; 34317c478bd9Sstevel@tonic-gate 34327c478bd9Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 34337c478bd9Sstevel@tonic-gate 34347c478bd9Sstevel@tonic-gate /* 34357c478bd9Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 34367c478bd9Sstevel@tonic-gate * the root node. 34377c478bd9Sstevel@tonic-gate */ 34387c478bd9Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 34397c478bd9Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 3440fa9e4066Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 34417c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34427c478bd9Sstevel@tonic-gate return; 34437c478bd9Sstevel@tonic-gate } 34447c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 34457c478bd9Sstevel@tonic-gate } 34467c478bd9Sstevel@tonic-gate 34477c478bd9Sstevel@tonic-gate /* 34487c478bd9Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 34497c478bd9Sstevel@tonic-gate */ 34507c478bd9Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 34517c478bd9Sstevel@tonic-gate cpu_id); 34527c478bd9Sstevel@tonic-gate if (cpu_devi == NULL) { 34537c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34547c478bd9Sstevel@tonic-gate return; 34557c478bd9Sstevel@tonic-gate } 34567c478bd9Sstevel@tonic-gate 34577c478bd9Sstevel@tonic-gate /* device_type */ 34587c478bd9Sstevel@tonic-gate 34597c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34607c478bd9Sstevel@tonic-gate "device_type", "cpu"); 34617c478bd9Sstevel@tonic-gate 34627c478bd9Sstevel@tonic-gate /* reg */ 34637c478bd9Sstevel@tonic-gate 34647c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34657c478bd9Sstevel@tonic-gate "reg", cpu_id); 34667c478bd9Sstevel@tonic-gate 34677c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 34687c478bd9Sstevel@tonic-gate 34697c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 34707c478bd9Sstevel@tonic-gate long long mul; 34717c478bd9Sstevel@tonic-gate 34727c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34737c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 34747c478bd9Sstevel@tonic-gate 34757c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 34767c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34777c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 34787c478bd9Sstevel@tonic-gate } 34797c478bd9Sstevel@tonic-gate 34807c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 34817c478bd9Sstevel@tonic-gate 34827c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 34837c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34847c478bd9Sstevel@tonic-gate return; 34857c478bd9Sstevel@tonic-gate } 34867c478bd9Sstevel@tonic-gate 34877c478bd9Sstevel@tonic-gate /* vendor-id */ 34887c478bd9Sstevel@tonic-gate 34897c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34907c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 34917c478bd9Sstevel@tonic-gate 34927c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 34937c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34947c478bd9Sstevel@tonic-gate return; 34957c478bd9Sstevel@tonic-gate } 34967c478bd9Sstevel@tonic-gate 34977c478bd9Sstevel@tonic-gate /* 34987c478bd9Sstevel@tonic-gate * family, model, and step 34997c478bd9Sstevel@tonic-gate */ 35007c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35017c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 35027c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35037c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 35047c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35057c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 35067c478bd9Sstevel@tonic-gate 35077c478bd9Sstevel@tonic-gate /* type */ 35087c478bd9Sstevel@tonic-gate 35097c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35107c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35117c478bd9Sstevel@tonic-gate create = 1; 35127c478bd9Sstevel@tonic-gate break; 35137c478bd9Sstevel@tonic-gate default: 35147c478bd9Sstevel@tonic-gate create = 0; 35157c478bd9Sstevel@tonic-gate break; 35167c478bd9Sstevel@tonic-gate } 35177c478bd9Sstevel@tonic-gate if (create) 35187c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35197c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 35207c478bd9Sstevel@tonic-gate 35217c478bd9Sstevel@tonic-gate /* ext-family */ 35227c478bd9Sstevel@tonic-gate 35237c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35247c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35257c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35267c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35277c478bd9Sstevel@tonic-gate break; 35287c478bd9Sstevel@tonic-gate default: 35297c478bd9Sstevel@tonic-gate create = 0; 35307c478bd9Sstevel@tonic-gate break; 35317c478bd9Sstevel@tonic-gate } 35327c478bd9Sstevel@tonic-gate if (create) 35337c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35347c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 35357c478bd9Sstevel@tonic-gate 35367c478bd9Sstevel@tonic-gate /* ext-model */ 35377c478bd9Sstevel@tonic-gate 35387c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35397c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 354063d3f7dfSkk208521 create = IS_EXTENDED_MODEL_INTEL(cpi); 354168c91426Sdmick break; 35427c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 3543ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 35447c478bd9Sstevel@tonic-gate break; 35457c478bd9Sstevel@tonic-gate default: 35467c478bd9Sstevel@tonic-gate create = 0; 35477c478bd9Sstevel@tonic-gate break; 35487c478bd9Sstevel@tonic-gate } 35497c478bd9Sstevel@tonic-gate if (create) 35507c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35517c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 35527c478bd9Sstevel@tonic-gate 35537c478bd9Sstevel@tonic-gate /* generation */ 35547c478bd9Sstevel@tonic-gate 35557c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35567c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35577c478bd9Sstevel@tonic-gate /* 35587c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 35597c478bd9Sstevel@tonic-gate */ 35607c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 35617c478bd9Sstevel@tonic-gate break; 35627c478bd9Sstevel@tonic-gate default: 35637c478bd9Sstevel@tonic-gate create = 0; 35647c478bd9Sstevel@tonic-gate break; 35657c478bd9Sstevel@tonic-gate } 35667c478bd9Sstevel@tonic-gate if (create) 35677c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35687c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 35697c478bd9Sstevel@tonic-gate 35707c478bd9Sstevel@tonic-gate /* brand-id */ 35717c478bd9Sstevel@tonic-gate 35727c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35737c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35747c478bd9Sstevel@tonic-gate /* 35757c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 35767c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 35777c478bd9Sstevel@tonic-gate */ 35787c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 35797c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 35807c478bd9Sstevel@tonic-gate break; 35817c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35827c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35837c478bd9Sstevel@tonic-gate break; 35847c478bd9Sstevel@tonic-gate default: 35857c478bd9Sstevel@tonic-gate create = 0; 35867c478bd9Sstevel@tonic-gate break; 35877c478bd9Sstevel@tonic-gate } 35887c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 35897c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35907c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 35917c478bd9Sstevel@tonic-gate } 35927c478bd9Sstevel@tonic-gate 35937c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 35947c478bd9Sstevel@tonic-gate 35957c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35967c478bd9Sstevel@tonic-gate /* 35977c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 35987c478bd9Sstevel@tonic-gate */ 35995ff02082Sdmick case X86_VENDOR_Intel: 36005ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36015ff02082Sdmick break; 36025ff02082Sdmick case X86_VENDOR_AMD: 36037c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36047c478bd9Sstevel@tonic-gate break; 36057c478bd9Sstevel@tonic-gate default: 36067c478bd9Sstevel@tonic-gate create = 0; 36077c478bd9Sstevel@tonic-gate break; 36087c478bd9Sstevel@tonic-gate } 36097c478bd9Sstevel@tonic-gate if (create) { 36107c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36117c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 36127c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 3613b6917abeSmishra "apic-id", cpi->cpi_apicid); 36147aec1d6eScindi if (cpi->cpi_chipid >= 0) { 36157c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36167c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 36177aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36187aec1d6eScindi "clog#", cpi->cpi_clogid); 36197aec1d6eScindi } 36207c478bd9Sstevel@tonic-gate } 36217c478bd9Sstevel@tonic-gate 36227c478bd9Sstevel@tonic-gate /* cpuid-features */ 36237c478bd9Sstevel@tonic-gate 36247c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36257c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 36267c478bd9Sstevel@tonic-gate 36277c478bd9Sstevel@tonic-gate 36287c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 36297c478bd9Sstevel@tonic-gate 36307c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36317c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36325ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36337c478bd9Sstevel@tonic-gate break; 36347c478bd9Sstevel@tonic-gate default: 36357c478bd9Sstevel@tonic-gate create = 0; 36367c478bd9Sstevel@tonic-gate break; 36377c478bd9Sstevel@tonic-gate } 36387c478bd9Sstevel@tonic-gate if (create) 36397c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36407c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 36417c478bd9Sstevel@tonic-gate 36427c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 36437c478bd9Sstevel@tonic-gate 36447c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36455ff02082Sdmick case X86_VENDOR_Intel: 36467c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36477c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36487c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 36497c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 36507c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 36517c478bd9Sstevel@tonic-gate break; 36527c478bd9Sstevel@tonic-gate default: 36537c478bd9Sstevel@tonic-gate create = 0; 36547c478bd9Sstevel@tonic-gate break; 36557c478bd9Sstevel@tonic-gate } 36565ff02082Sdmick if (create) { 36577c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36587c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 36595ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36605ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 36615ff02082Sdmick } 36627c478bd9Sstevel@tonic-gate 36637c478bd9Sstevel@tonic-gate /* 36647c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 36657c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 36667c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 36677c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 36687c478bd9Sstevel@tonic-gate */ 36697c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 36707c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 36717c478bd9Sstevel@tonic-gate 36727c478bd9Sstevel@tonic-gate /* 36737c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 36747c478bd9Sstevel@tonic-gate */ 36757c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 36767c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36777c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 36787c478bd9Sstevel@tonic-gate break; 36797c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36807c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 36817c478bd9Sstevel@tonic-gate break; 36827c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36837c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 36847c478bd9Sstevel@tonic-gate break; 36857c478bd9Sstevel@tonic-gate default: 36867c478bd9Sstevel@tonic-gate break; 36877c478bd9Sstevel@tonic-gate } 36887c478bd9Sstevel@tonic-gate 36897c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 36907c478bd9Sstevel@tonic-gate } 36917c478bd9Sstevel@tonic-gate 36927c478bd9Sstevel@tonic-gate struct l2info { 36937c478bd9Sstevel@tonic-gate int *l2i_csz; 36947c478bd9Sstevel@tonic-gate int *l2i_lsz; 36957c478bd9Sstevel@tonic-gate int *l2i_assoc; 36967c478bd9Sstevel@tonic-gate int l2i_ret; 36977c478bd9Sstevel@tonic-gate }; 36987c478bd9Sstevel@tonic-gate 36997c478bd9Sstevel@tonic-gate /* 37007c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 37017c478bd9Sstevel@tonic-gate * of the L2 cache 37027c478bd9Sstevel@tonic-gate */ 37037c478bd9Sstevel@tonic-gate static int 37047c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 37057c478bd9Sstevel@tonic-gate { 37067c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 37077c478bd9Sstevel@tonic-gate int *ip; 37087c478bd9Sstevel@tonic-gate 37097c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 37107c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 37117c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 37127c478bd9Sstevel@tonic-gate 37137c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37147c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 37157c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37167c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 37177c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37187c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 37197c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 37207c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 37217c478bd9Sstevel@tonic-gate } 37227c478bd9Sstevel@tonic-gate 3723606303c9Skchow /* 3724606303c9Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 3725606303c9Skchow * 3726606303c9Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 3727606303c9Skchow * value is the associativity, the associativity for the L2 cache and 3728606303c9Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 3729606303c9Skchow * an index into the amd_afd[] array to determine the associativity. 3730606303c9Skchow * -1 is undefined. 0 is fully associative. 3731606303c9Skchow */ 3732606303c9Skchow 3733606303c9Skchow static int amd_afd[] = 3734606303c9Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 3735606303c9Skchow 37367c478bd9Sstevel@tonic-gate static void 37377c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 37387c478bd9Sstevel@tonic-gate { 37398949bcd6Sandrei struct cpuid_regs *cp; 37407c478bd9Sstevel@tonic-gate uint_t size, assoc; 3741606303c9Skchow int i; 37427c478bd9Sstevel@tonic-gate int *ip; 37437c478bd9Sstevel@tonic-gate 37447c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 37457c478bd9Sstevel@tonic-gate return; 37467c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 37477c478bd9Sstevel@tonic-gate 3748606303c9Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 37497c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 37507c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 3751606303c9Skchow assoc = amd_afd[i]; 37527c478bd9Sstevel@tonic-gate 3753606303c9Skchow ASSERT(assoc != -1); 37547c478bd9Sstevel@tonic-gate 37557c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37567c478bd9Sstevel@tonic-gate *ip = cachesz; 37577c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37587c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 37597c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37607c478bd9Sstevel@tonic-gate *ip = assoc; 37617c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 37627c478bd9Sstevel@tonic-gate } 37637c478bd9Sstevel@tonic-gate } 37647c478bd9Sstevel@tonic-gate 37657c478bd9Sstevel@tonic-gate int 37667c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 37677c478bd9Sstevel@tonic-gate { 37687c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 37697c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 37707c478bd9Sstevel@tonic-gate 37717c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 37727c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 37737c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 37747c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 37757c478bd9Sstevel@tonic-gate 37767c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 37777c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 37787c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 37797c478bd9Sstevel@tonic-gate break; 37807c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 37817c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 37827c478bd9Sstevel@tonic-gate break; 37837c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 37847c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 37857c478bd9Sstevel@tonic-gate break; 37867c478bd9Sstevel@tonic-gate default: 37877c478bd9Sstevel@tonic-gate break; 37887c478bd9Sstevel@tonic-gate } 37897c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 37907c478bd9Sstevel@tonic-gate } 3791f98fbcecSbholler 3792843e1988Sjohnlev #if !defined(__xpv) 3793843e1988Sjohnlev 37945b8a6efeSbholler uint32_t * 37955b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu) 37965b8a6efeSbholler { 37975b8a6efeSbholler uint32_t *ret; 37985b8a6efeSbholler size_t mwait_size; 37995b8a6efeSbholler 38005b8a6efeSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38015b8a6efeSbholler 38025b8a6efeSbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 38035b8a6efeSbholler if (mwait_size == 0) 38045b8a6efeSbholler return (NULL); 38055b8a6efeSbholler 38065b8a6efeSbholler /* 38075b8a6efeSbholler * kmem_alloc() returns cache line size aligned data for mwait_size 38085b8a6efeSbholler * allocations. mwait_size is currently cache line sized. Neither 38095b8a6efeSbholler * of these implementation details are guarantied to be true in the 38105b8a6efeSbholler * future. 38115b8a6efeSbholler * 38125b8a6efeSbholler * First try allocating mwait_size as kmem_alloc() currently returns 38135b8a6efeSbholler * correctly aligned memory. If kmem_alloc() does not return 38145b8a6efeSbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 38155b8a6efeSbholler * 38165b8a6efeSbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 38175b8a6efeSbholler * decide to free this memory. 38185b8a6efeSbholler */ 38195b8a6efeSbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 38205b8a6efeSbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 38215b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38225b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 38235b8a6efeSbholler *ret = MWAIT_RUNNING; 38245b8a6efeSbholler return (ret); 38255b8a6efeSbholler } else { 38265b8a6efeSbholler kmem_free(ret, mwait_size); 38275b8a6efeSbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 38285b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38295b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 38305b8a6efeSbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 38315b8a6efeSbholler *ret = MWAIT_RUNNING; 38325b8a6efeSbholler return (ret); 38335b8a6efeSbholler } 38345b8a6efeSbholler } 38355b8a6efeSbholler 38365b8a6efeSbholler void 38375b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu) 3838f98fbcecSbholler { 3839f98fbcecSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38405b8a6efeSbholler 38415b8a6efeSbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 38425b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 38435b8a6efeSbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 38445b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 38455b8a6efeSbholler } 38465b8a6efeSbholler 38475b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 38485b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 3849f98fbcecSbholler } 3850843e1988Sjohnlev 3851247dbb3dSsudheer void 3852247dbb3dSsudheer patch_tsc_read(int flag) 3853247dbb3dSsudheer { 3854247dbb3dSsudheer size_t cnt; 3855e4b86885SCheng Sean Ye 3856247dbb3dSsudheer switch (flag) { 3857247dbb3dSsudheer case X86_NO_TSC: 3858247dbb3dSsudheer cnt = &_no_rdtsc_end - &_no_rdtsc_start; 38592b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt); 3860247dbb3dSsudheer break; 3861247dbb3dSsudheer case X86_HAVE_TSCP: 3862247dbb3dSsudheer cnt = &_tscp_end - &_tscp_start; 38632b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt); 3864247dbb3dSsudheer break; 3865247dbb3dSsudheer case X86_TSC_MFENCE: 3866247dbb3dSsudheer cnt = &_tsc_mfence_end - &_tsc_mfence_start; 38672b0bcb26Ssudheer (void) memcpy((void *)tsc_read, 38682b0bcb26Ssudheer (void *)&_tsc_mfence_start, cnt); 3869247dbb3dSsudheer break; 387015363b27Ssudheer case X86_TSC_LFENCE: 387115363b27Ssudheer cnt = &_tsc_lfence_end - &_tsc_lfence_start; 387215363b27Ssudheer (void) memcpy((void *)tsc_read, 387315363b27Ssudheer (void *)&_tsc_lfence_start, cnt); 387415363b27Ssudheer break; 3875247dbb3dSsudheer default: 3876247dbb3dSsudheer break; 3877247dbb3dSsudheer } 3878247dbb3dSsudheer } 3879247dbb3dSsudheer 38800e751525SEric Saxe int 38810e751525SEric Saxe cpuid_deep_cstates_supported(void) 38820e751525SEric Saxe { 38830e751525SEric Saxe struct cpuid_info *cpi; 38840e751525SEric Saxe struct cpuid_regs regs; 38850e751525SEric Saxe 38860e751525SEric Saxe ASSERT(cpuid_checkpass(CPU, 1)); 38870e751525SEric Saxe 38880e751525SEric Saxe cpi = CPU->cpu_m.mcpu_cpi; 38890e751525SEric Saxe 38900e751525SEric Saxe if (!(x86_feature & X86_CPUID)) 38910e751525SEric Saxe return (0); 38920e751525SEric Saxe 38930e751525SEric Saxe switch (cpi->cpi_vendor) { 38940e751525SEric Saxe case X86_VENDOR_Intel: 38950e751525SEric Saxe if (cpi->cpi_xmaxeax < 0x80000007) 38960e751525SEric Saxe return (0); 38970e751525SEric Saxe 38980e751525SEric Saxe /* 38990e751525SEric Saxe * TSC run at a constant rate in all ACPI C-states? 39000e751525SEric Saxe */ 39010e751525SEric Saxe regs.cp_eax = 0x80000007; 39020e751525SEric Saxe (void) __cpuid_insn(®s); 39030e751525SEric Saxe return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE); 39040e751525SEric Saxe 39050e751525SEric Saxe default: 39060e751525SEric Saxe return (0); 39070e751525SEric Saxe } 39080e751525SEric Saxe } 39090e751525SEric Saxe 3910e774b42bSBill Holler #endif /* !__xpv */ 3911e774b42bSBill Holler 3912e774b42bSBill Holler void 3913e774b42bSBill Holler post_startup_cpu_fixups(void) 3914e774b42bSBill Holler { 3915e774b42bSBill Holler #ifndef __xpv 3916e774b42bSBill Holler /* 3917e774b42bSBill Holler * Some AMD processors support C1E state. Entering this state will 3918e774b42bSBill Holler * cause the local APIC timer to stop, which we can't deal with at 3919e774b42bSBill Holler * this time. 3920e774b42bSBill Holler */ 3921e774b42bSBill Holler if (cpuid_getvendor(CPU) == X86_VENDOR_AMD) { 3922e774b42bSBill Holler on_trap_data_t otd; 3923e774b42bSBill Holler uint64_t reg; 3924e774b42bSBill Holler 3925e774b42bSBill Holler if (!on_trap(&otd, OT_DATA_ACCESS)) { 3926e774b42bSBill Holler reg = rdmsr(MSR_AMD_INT_PENDING_CMP_HALT); 3927e774b42bSBill Holler /* Disable C1E state if it is enabled by BIOS */ 3928e774b42bSBill Holler if ((reg >> AMD_ACTONCMPHALT_SHIFT) & 3929e774b42bSBill Holler AMD_ACTONCMPHALT_MASK) { 3930e774b42bSBill Holler reg &= ~(AMD_ACTONCMPHALT_MASK << 3931e774b42bSBill Holler AMD_ACTONCMPHALT_SHIFT); 3932e774b42bSBill Holler wrmsr(MSR_AMD_INT_PENDING_CMP_HALT, reg); 3933e774b42bSBill Holler } 3934e774b42bSBill Holler } 3935e774b42bSBill Holler no_trap(); 3936e774b42bSBill Holler } 3937e774b42bSBill Holler #endif /* !__xpv */ 3938e774b42bSBill Holler } 3939e774b42bSBill Holler 394022cc0e45SBill Holler #if defined(__amd64) && !defined(__xpv) 394122cc0e45SBill Holler /* 394222cc0e45SBill Holler * Patch in versions of bcopy for high performance Intel Nhm processors 394322cc0e45SBill Holler * and later... 394422cc0e45SBill Holler */ 394522cc0e45SBill Holler void 394622cc0e45SBill Holler patch_memops(uint_t vendor) 394722cc0e45SBill Holler { 394822cc0e45SBill Holler size_t cnt, i; 394922cc0e45SBill Holler caddr_t to, from; 395022cc0e45SBill Holler 395122cc0e45SBill Holler if ((vendor == X86_VENDOR_Intel) && ((x86_feature & X86_SSE4_2) != 0)) { 395222cc0e45SBill Holler cnt = &bcopy_patch_end - &bcopy_patch_start; 395322cc0e45SBill Holler to = &bcopy_ck_size; 395422cc0e45SBill Holler from = &bcopy_patch_start; 395522cc0e45SBill Holler for (i = 0; i < cnt; i++) { 395622cc0e45SBill Holler *to++ = *from++; 395722cc0e45SBill Holler } 395822cc0e45SBill Holler } 395922cc0e45SBill Holler } 396022cc0e45SBill Holler #endif /* __amd64 && !__xpv */ 3961