17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 228949bcd6Sandrei * Copyright 2006 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 277c478bd9Sstevel@tonic-gate 287c478bd9Sstevel@tonic-gate /* 297c478bd9Sstevel@tonic-gate * Various routines to handle identification 307c478bd9Sstevel@tonic-gate * and classification of x86 processors. 317c478bd9Sstevel@tonic-gate */ 327c478bd9Sstevel@tonic-gate 337c478bd9Sstevel@tonic-gate #include <sys/types.h> 347c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 357c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 367c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 377c478bd9Sstevel@tonic-gate #include <sys/systm.h> 387c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 407c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 417c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 427c478bd9Sstevel@tonic-gate #include <sys/processor.h> 437c478bd9Sstevel@tonic-gate #include <sys/chip.h> 447c478bd9Sstevel@tonic-gate #include <sys/fp.h> 457c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 467c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 477c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 487c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 497c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 507c478bd9Sstevel@tonic-gate 517c478bd9Sstevel@tonic-gate /* 527c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 537c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 547c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 557c478bd9Sstevel@tonic-gate * in pass 1. 567c478bd9Sstevel@tonic-gate * 577c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 587c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 597c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 607c478bd9Sstevel@tonic-gate * CPU. 617c478bd9Sstevel@tonic-gate * 627c478bd9Sstevel@tonic-gate * Pass 1 includes: 637c478bd9Sstevel@tonic-gate * 647c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 657c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 667c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 677c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 687c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 697c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 707c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 717c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 727c478bd9Sstevel@tonic-gate * 737c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 747c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 757c478bd9Sstevel@tonic-gate * system support the same features. 767c478bd9Sstevel@tonic-gate * 777c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 787c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 797c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 807c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 817c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 827c478bd9Sstevel@tonic-gate * 837c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 847c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 857c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 867c478bd9Sstevel@tonic-gate * 877c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 887c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 897c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 907c478bd9Sstevel@tonic-gate * to userland via the aux vector. 917c478bd9Sstevel@tonic-gate * 927c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 937c478bd9Sstevel@tonic-gate * features the kernel will use. 947c478bd9Sstevel@tonic-gate * 957c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 967c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 977c478bd9Sstevel@tonic-gate * 987c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 997c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1007c478bd9Sstevel@tonic-gate * to the accessor code. 1017c478bd9Sstevel@tonic-gate */ 1027c478bd9Sstevel@tonic-gate 1037c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1047c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1057c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 1067c478bd9Sstevel@tonic-gate 1077c478bd9Sstevel@tonic-gate ulong_t cr4_value; 1087c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1097c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1107c478bd9Sstevel@tonic-gate 1117c478bd9Sstevel@tonic-gate uint_t enable486; 1127c478bd9Sstevel@tonic-gate 1137c478bd9Sstevel@tonic-gate /* 1147c478bd9Sstevel@tonic-gate * This set of strings are for processors rumored to support the cpuid 1157c478bd9Sstevel@tonic-gate * instruction, and is used by locore.s to figure out how to set x86_vendor 1167c478bd9Sstevel@tonic-gate */ 1177c478bd9Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead"; 1187c478bd9Sstevel@tonic-gate 1197c478bd9Sstevel@tonic-gate /* 1207c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1217c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1227c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1237c478bd9Sstevel@tonic-gate */ 1247c478bd9Sstevel@tonic-gate 1257c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1267c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1277c478bd9Sstevel@tonic-gate 1287c478bd9Sstevel@tonic-gate struct cpuid_info { 1297c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1307c478bd9Sstevel@tonic-gate /* 1317c478bd9Sstevel@tonic-gate * standard function information 1327c478bd9Sstevel@tonic-gate */ 1337c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1347c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1357c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1367c478bd9Sstevel@tonic-gate 1377c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1387c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1397c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1407c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1417c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1427c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1438949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1447c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1457c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 1468949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1477c478bd9Sstevel@tonic-gate /* 1487c478bd9Sstevel@tonic-gate * extended function information 1497c478bd9Sstevel@tonic-gate */ 1507c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1517c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1527c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1537c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1548949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 1558949bcd6Sandrei id_t cpi_coreid; 1568949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1578949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1587c478bd9Sstevel@tonic-gate /* 1597c478bd9Sstevel@tonic-gate * supported feature information 1607c478bd9Sstevel@tonic-gate */ 1617c478bd9Sstevel@tonic-gate uint32_t cpi_support[4]; 1627c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1637c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1647c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1657c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 1667c478bd9Sstevel@tonic-gate 1677c478bd9Sstevel@tonic-gate }; 1687c478bd9Sstevel@tonic-gate 1697c478bd9Sstevel@tonic-gate 1707c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 1717c478bd9Sstevel@tonic-gate 1727c478bd9Sstevel@tonic-gate /* 1737c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 1747c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 1757c478bd9Sstevel@tonic-gate */ 1767c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 1777c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 1787c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 1797c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 1807c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 1817c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 1827c478bd9Sstevel@tonic-gate 1837c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 1847c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 1857c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 1867c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 1877c478bd9Sstevel@tonic-gate 1887c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 1897c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 1907c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 1917c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 1927c478bd9Sstevel@tonic-gate 1937c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 1947c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 1957c478bd9Sstevel@tonic-gate 1967c478bd9Sstevel@tonic-gate /* 1975ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 1985ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 1995ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2005ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2015ff02082Sdmick */ 2025ff02082Sdmick 2035ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2045ff02082Sdmick cpi->cpi_family == 6 && \ 2055ff02082Sdmick (cpi->cpi_model == 1 || \ 2065ff02082Sdmick cpi->cpi_model == 3 || \ 2075ff02082Sdmick cpi->cpi_model == 5 || \ 2085ff02082Sdmick cpi->cpi_model == 6 || \ 2095ff02082Sdmick cpi->cpi_model == 7 || \ 2105ff02082Sdmick cpi->cpi_model == 8 || \ 2115ff02082Sdmick cpi->cpi_model == 0xA || \ 2125ff02082Sdmick cpi->cpi_model == 0xB) \ 2135ff02082Sdmick ) 2145ff02082Sdmick 2155ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2165ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2175ff02082Sdmick 2185ff02082Sdmick /* 2197c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 2207c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 2217c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 2227c478bd9Sstevel@tonic-gate * via settings in eeprom. 2237c478bd9Sstevel@tonic-gate */ 2247c478bd9Sstevel@tonic-gate 2257c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 2267c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 2277c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 2287c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 2297c478bd9Sstevel@tonic-gate 2307c478bd9Sstevel@tonic-gate uint_t 2317c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 2327c478bd9Sstevel@tonic-gate { 2337c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 2347c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 2357c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 2368949bcd6Sandrei struct cpuid_regs *cp; 2377c478bd9Sstevel@tonic-gate int xcpuid; 2387c478bd9Sstevel@tonic-gate 2397c478bd9Sstevel@tonic-gate /* 2407c478bd9Sstevel@tonic-gate * By convention, cpu0 is the boot cpu, which is called 2417c478bd9Sstevel@tonic-gate * before memory allocation is available. Other cpus are 2427c478bd9Sstevel@tonic-gate * initialized when memory becomes available. 2437c478bd9Sstevel@tonic-gate */ 2447c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 2457c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi = cpi = &cpuid_info0; 2467c478bd9Sstevel@tonic-gate else 2477c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi = cpi = 2487c478bd9Sstevel@tonic-gate kmem_zalloc(sizeof (*cpi), KM_SLEEP); 2497c478bd9Sstevel@tonic-gate 2507c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 2518949bcd6Sandrei cp->cp_eax = 0; 2528949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 2537c478bd9Sstevel@tonic-gate { 2547c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 2557c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 2567c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 2577c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 2587c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 2597c478bd9Sstevel@tonic-gate } 2607c478bd9Sstevel@tonic-gate 2617c478bd9Sstevel@tonic-gate /* 2627c478bd9Sstevel@tonic-gate * Map the vendor string to a type code 2637c478bd9Sstevel@tonic-gate */ 2647c478bd9Sstevel@tonic-gate if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0) 2657c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Intel; 2667c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0) 2677c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_AMD; 2687c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0) 2697c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_TM; 2707c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0) 2717c478bd9Sstevel@tonic-gate /* 2727c478bd9Sstevel@tonic-gate * CyrixInstead is a variable used by the Cyrix detection code 2737c478bd9Sstevel@tonic-gate * in locore. 2747c478bd9Sstevel@tonic-gate */ 2757c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Cyrix; 2767c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0) 2777c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_UMC; 2787c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0) 2797c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NexGen; 2807c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0) 2817c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Centaur; 2827c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0) 2837c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Rise; 2847c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0) 2857c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_SiS; 2867c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0) 2877c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NSC; 2887c478bd9Sstevel@tonic-gate else 2897c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_IntelClone; 2907c478bd9Sstevel@tonic-gate 2917c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 2927c478bd9Sstevel@tonic-gate 2937c478bd9Sstevel@tonic-gate /* 2947c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 2957c478bd9Sstevel@tonic-gate */ 2967c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 2977c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 2987c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 2997c478bd9Sstevel@tonic-gate goto pass1_done; 3007c478bd9Sstevel@tonic-gate 3017c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 3028949bcd6Sandrei cp->cp_eax = 1; 3038949bcd6Sandrei (void) __cpuid_insn(cp); 3047c478bd9Sstevel@tonic-gate 3057c478bd9Sstevel@tonic-gate /* 3067c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 3077c478bd9Sstevel@tonic-gate */ 3087c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 3097c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 3107c478bd9Sstevel@tonic-gate 3115ff02082Sdmick if (cpi->cpi_family == 0xf) 3127c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 3135ff02082Sdmick 314*68c91426Sdmick /* 315*68c91426Sdmick * Beware: AMD uses "extended model" iff *FAMILY* == 0xf. 316*68c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 317*68c91426Sdmick * one would expect (max value means possible overflow). Sigh. 318*68c91426Sdmick */ 319*68c91426Sdmick 320*68c91426Sdmick switch (cpi->cpi_vendor) { 321*68c91426Sdmick case X86_VENDOR_AMD: 322*68c91426Sdmick if (cpi->cpi_family == 0xf) 323*68c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 324*68c91426Sdmick break; 325*68c91426Sdmick default: 3265ff02082Sdmick if (cpi->cpi_model == 0xf) 3277c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 328*68c91426Sdmick break; 329*68c91426Sdmick } 3307c478bd9Sstevel@tonic-gate 3317c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 3327c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 3337c478bd9Sstevel@tonic-gate 3347c478bd9Sstevel@tonic-gate /* 3357c478bd9Sstevel@tonic-gate * *default* assumptions: 3367c478bd9Sstevel@tonic-gate * - believe %edx feature word 3377c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 3387c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 3397c478bd9Sstevel@tonic-gate */ 3407c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 3417c478bd9Sstevel@tonic-gate mask_ecx = 0; 3427c478bd9Sstevel@tonic-gate 3437c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 3447c478bd9Sstevel@tonic-gate 3457c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 3467c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 3477c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 3487c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 3495ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 3507c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 3517c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 3527c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 3537c478bd9Sstevel@tonic-gate /* 3547c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 3557c478bd9Sstevel@tonic-gate */ 3567c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 3577c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 3585ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 3597c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 3607c478bd9Sstevel@tonic-gate /* 3617c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 3627c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 3637c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 3647c478bd9Sstevel@tonic-gate * that idea later. 3657c478bd9Sstevel@tonic-gate */ 3667c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 3677c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 3687c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 3697c478bd9Sstevel@tonic-gate break; 3707c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 3717c478bd9Sstevel@tonic-gate default: 3727c478bd9Sstevel@tonic-gate break; 3737c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 3747c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 3757c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 3767c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 3777c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 3787c478bd9Sstevel@tonic-gate } else 3797c478bd9Sstevel@tonic-gate #endif 3807c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 3817c478bd9Sstevel@tonic-gate /* 3827c478bd9Sstevel@tonic-gate * AMD K5 and K6 3837c478bd9Sstevel@tonic-gate * 3847c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 3857c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 3867c478bd9Sstevel@tonic-gate */ 3878949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 3888949bcd6Sandrei 3897c478bd9Sstevel@tonic-gate /* 3907c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 3917c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 3927c478bd9Sstevel@tonic-gate */ 3938949bcd6Sandrei if (cpi->cpi_model == 0) { 3947c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 3957c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 3967c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 3977c478bd9Sstevel@tonic-gate } 3987c478bd9Sstevel@tonic-gate } 3998949bcd6Sandrei 4008949bcd6Sandrei /* 4018949bcd6Sandrei * Early models had problems w/ MMX; disable. 4028949bcd6Sandrei */ 4038949bcd6Sandrei if (cpi->cpi_model < 6) 4048949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 4058949bcd6Sandrei } 4068949bcd6Sandrei 4078949bcd6Sandrei /* 4088949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 4098949bcd6Sandrei * enable all 4108949bcd6Sandrei */ 4118949bcd6Sandrei if (cpi->cpi_family >= 0xf) 4128949bcd6Sandrei mask_ecx = 0xffffffff; 4137c478bd9Sstevel@tonic-gate break; 4147c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 4157c478bd9Sstevel@tonic-gate /* 4167c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 4177c478bd9Sstevel@tonic-gate */ 4187c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 4197c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 4207c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 4217c478bd9Sstevel@tonic-gate break; 4227c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 4237c478bd9Sstevel@tonic-gate /* 4247c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 4257c478bd9Sstevel@tonic-gate */ 4267c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 4277c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 4287c478bd9Sstevel@tonic-gate break; 4297c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 4307c478bd9Sstevel@tonic-gate /* 4317c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 4327c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 4337c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 4347c478bd9Sstevel@tonic-gate */ 4357c478bd9Sstevel@tonic-gate switch (x86_type) { 4367c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 4377c478bd9Sstevel@tonic-gate mask_edx = 0; 4387c478bd9Sstevel@tonic-gate break; 4397c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 4407c478bd9Sstevel@tonic-gate mask_edx = 0; 4417c478bd9Sstevel@tonic-gate break; 4427c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 4437c478bd9Sstevel@tonic-gate mask_edx = 4447c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 4457c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 4467c478bd9Sstevel@tonic-gate break; 4477c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 4487c478bd9Sstevel@tonic-gate mask_edx = 4497c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 4507c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 4517c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 4527c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 4537c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 4547c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 4557c478bd9Sstevel@tonic-gate break; 4567c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 4577c478bd9Sstevel@tonic-gate mask_edx = 4587c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 4597c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 4607c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 4617c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 4627c478bd9Sstevel@tonic-gate break; 4637c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 4647c478bd9Sstevel@tonic-gate break; 4657c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 4667c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 4677c478bd9Sstevel@tonic-gate mask_edx = 4687c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 4697c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 4707c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 4717c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 4727c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 4737c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 4747c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 4757c478bd9Sstevel@tonic-gate break; 4767c478bd9Sstevel@tonic-gate default: 4777c478bd9Sstevel@tonic-gate break; 4787c478bd9Sstevel@tonic-gate } 4797c478bd9Sstevel@tonic-gate break; 4807c478bd9Sstevel@tonic-gate } 4817c478bd9Sstevel@tonic-gate 4827c478bd9Sstevel@tonic-gate /* 4837c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 4847c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 4857c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 4867c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 4877c478bd9Sstevel@tonic-gate */ 4887c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 4897c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 4907c478bd9Sstevel@tonic-gate 4917c478bd9Sstevel@tonic-gate /* 4927c478bd9Sstevel@tonic-gate * fold in fix ups 4937c478bd9Sstevel@tonic-gate */ 4947c478bd9Sstevel@tonic-gate 4957c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 4967c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 4977c478bd9Sstevel@tonic-gate 4987c478bd9Sstevel@tonic-gate 4997c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 5007c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 5017c478bd9Sstevel@tonic-gate 5027c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 5037c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 5047c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 5057c478bd9Sstevel@tonic-gate feature |= X86_TSC; 5067c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 5077c478bd9Sstevel@tonic-gate feature |= X86_MSR; 5087c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 5097c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 5107c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 5117c478bd9Sstevel@tonic-gate feature |= X86_PGE; 5127c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 5137c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 5147c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 5157c478bd9Sstevel@tonic-gate feature |= X86_MMX; 5167c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 5177c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 5187c478bd9Sstevel@tonic-gate feature |= X86_MCA; 5197c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 5207c478bd9Sstevel@tonic-gate feature |= X86_PAE; 5217c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 5227c478bd9Sstevel@tonic-gate feature |= X86_CX8; 5237c478bd9Sstevel@tonic-gate /* 524ddea50bbSdmick * Once this bit was thought questionable, but it looks like it's 525ddea50bbSdmick * back, as of Application Note 485 March 2005 (24161829.pdf) 5267c478bd9Sstevel@tonic-gate */ 5277c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 5287c478bd9Sstevel@tonic-gate feature |= X86_CX16; 5297c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 5307c478bd9Sstevel@tonic-gate feature |= X86_PAT; 5317c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 5327c478bd9Sstevel@tonic-gate feature |= X86_SEP; 5337c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 5347c478bd9Sstevel@tonic-gate /* 5357c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 5367c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 5377c478bd9Sstevel@tonic-gate * try and do SSE things. 5387c478bd9Sstevel@tonic-gate */ 5397c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 5407c478bd9Sstevel@tonic-gate feature |= X86_SSE; 5417c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 5427c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 5437c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 5447c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 5457c478bd9Sstevel@tonic-gate } 5467c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 5477c478bd9Sstevel@tonic-gate cr4_value |= CR4_DE; 5487c478bd9Sstevel@tonic-gate 5497c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 5507c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 5517c478bd9Sstevel@tonic-gate 5527c478bd9Sstevel@tonic-gate /* 5537c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 5547c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 5557c478bd9Sstevel@tonic-gate * 5567c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 5577c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 5587c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 5598949bcd6Sandrei * on ... see the handling of the CMP_LEGACY bit below) 5607c478bd9Sstevel@tonic-gate */ 5617c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 5627c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 5637c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 5647c478bd9Sstevel@tonic-gate feature |= X86_HTT; 5658949bcd6Sandrei } else { 5668949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 5677c478bd9Sstevel@tonic-gate } 5687c478bd9Sstevel@tonic-gate 5697c478bd9Sstevel@tonic-gate /* 5707c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 5717c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 5727c478bd9Sstevel@tonic-gate */ 5737c478bd9Sstevel@tonic-gate xcpuid = 0; 5747c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5757c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 5765ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 5777c478bd9Sstevel@tonic-gate xcpuid++; 5787c478bd9Sstevel@tonic-gate break; 5797c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 5807c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 5817c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 5827c478bd9Sstevel@tonic-gate xcpuid++; 5837c478bd9Sstevel@tonic-gate break; 5847c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 5857c478bd9Sstevel@tonic-gate /* 5867c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 5877c478bd9Sstevel@tonic-gate * extended cpuid operations. 5887c478bd9Sstevel@tonic-gate */ 5897c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 5907c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 5917c478bd9Sstevel@tonic-gate xcpuid++; 5927c478bd9Sstevel@tonic-gate break; 5937c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 5947c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 5957c478bd9Sstevel@tonic-gate default: 5967c478bd9Sstevel@tonic-gate xcpuid++; 5977c478bd9Sstevel@tonic-gate break; 5987c478bd9Sstevel@tonic-gate } 5997c478bd9Sstevel@tonic-gate 6007c478bd9Sstevel@tonic-gate if (xcpuid) { 6017c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 6028949bcd6Sandrei cp->cp_eax = 0x80000000; 6038949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 6047c478bd9Sstevel@tonic-gate } 6057c478bd9Sstevel@tonic-gate 6067c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 6077c478bd9Sstevel@tonic-gate 6087c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 6097c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 6107c478bd9Sstevel@tonic-gate 6117c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 6127c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 6137c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 6147c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 6157c478bd9Sstevel@tonic-gate break; 6167c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 6178949bcd6Sandrei cp->cp_eax = 0x80000001; 6188949bcd6Sandrei (void) __cpuid_insn(cp); 6197c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 6207c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 6217c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 6227c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 6237c478bd9Sstevel@tonic-gate /* 6247c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 6257c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 6267c478bd9Sstevel@tonic-gate */ 6277c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 6287c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 6297c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 6307c478bd9Sstevel@tonic-gate } 6317c478bd9Sstevel@tonic-gate } 6327c478bd9Sstevel@tonic-gate 6337c478bd9Sstevel@tonic-gate /* 6347c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 6357c478bd9Sstevel@tonic-gate */ 6367c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 6377c478bd9Sstevel@tonic-gate feature |= X86_NX; 6387c478bd9Sstevel@tonic-gate 6397c478bd9Sstevel@tonic-gate /* 6408949bcd6Sandrei * If both the HTT and CMP_LEGACY bits are set, 6418949bcd6Sandrei * then we're not actually HyperThreaded. Read 6428949bcd6Sandrei * "AMD CPUID Specification" for more details. 6437c478bd9Sstevel@tonic-gate */ 6447c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 6458949bcd6Sandrei (feature & X86_HTT) && 6468949bcd6Sandrei (cp->cp_ecx & CPUID_AMD_ECX_CMP_LEGACY)) { 6477c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 6488949bcd6Sandrei feature |= X86_CMP; 6498949bcd6Sandrei } 6507c478bd9Sstevel@tonic-gate #if defined(_LP64) 6517c478bd9Sstevel@tonic-gate /* 6527c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 6537c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 6547c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 6557c478bd9Sstevel@tonic-gate * better. 6567c478bd9Sstevel@tonic-gate */ 6577c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 6587c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 6597c478bd9Sstevel@tonic-gate 6607c478bd9Sstevel@tonic-gate /* 6617c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 6627c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 6637c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 6647c478bd9Sstevel@tonic-gate */ 6657c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 6667c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 6677c478bd9Sstevel@tonic-gate #endif 6687c478bd9Sstevel@tonic-gate break; 6697c478bd9Sstevel@tonic-gate default: 6707c478bd9Sstevel@tonic-gate break; 6717c478bd9Sstevel@tonic-gate } 6727c478bd9Sstevel@tonic-gate 6738949bcd6Sandrei /* 6748949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 6758949bcd6Sandrei */ 6767c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 6777c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 6788949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 6798949bcd6Sandrei cp = &cpi->cpi_std[4]; 6808949bcd6Sandrei cp->cp_eax = 4; 6818949bcd6Sandrei cp->cp_ecx = 0; 6828949bcd6Sandrei (void) __cpuid_insn(cp); 6838949bcd6Sandrei } 6848949bcd6Sandrei /*FALLTHROUGH*/ 6857c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 6867c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 6877c478bd9Sstevel@tonic-gate break; 6887c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 6898949bcd6Sandrei cp->cp_eax = 0x80000008; 6908949bcd6Sandrei (void) __cpuid_insn(cp); 6917c478bd9Sstevel@tonic-gate /* 6927c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 6937c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 6947c478bd9Sstevel@tonic-gate */ 6957c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 6967c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 6977c478bd9Sstevel@tonic-gate break; 6987c478bd9Sstevel@tonic-gate default: 6997c478bd9Sstevel@tonic-gate break; 7007c478bd9Sstevel@tonic-gate } 7018949bcd6Sandrei 7028949bcd6Sandrei switch (cpi->cpi_vendor) { 7038949bcd6Sandrei case X86_VENDOR_Intel: 7048949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 7058949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 7068949bcd6Sandrei break; 7078949bcd6Sandrei } else { 7088949bcd6Sandrei cpi->cpi_ncore_per_chip = 7098949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 7108949bcd6Sandrei } 7118949bcd6Sandrei break; 7128949bcd6Sandrei case X86_VENDOR_AMD: 7138949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 7148949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 7158949bcd6Sandrei break; 7168949bcd6Sandrei } else { 7178949bcd6Sandrei cpi->cpi_ncore_per_chip = 7188949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 7198949bcd6Sandrei } 7208949bcd6Sandrei break; 7218949bcd6Sandrei default: 7228949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 7238949bcd6Sandrei break; 7247c478bd9Sstevel@tonic-gate } 7257c478bd9Sstevel@tonic-gate 7268949bcd6Sandrei } 7278949bcd6Sandrei 7288949bcd6Sandrei /* 7298949bcd6Sandrei * If more than one core, then this processor is CMP. 7308949bcd6Sandrei */ 7318949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 7328949bcd6Sandrei feature |= X86_CMP; 7338949bcd6Sandrei /* 7348949bcd6Sandrei * If the number of cores is the same as the number 7358949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 7368949bcd6Sandrei */ 7378949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 7388949bcd6Sandrei feature &= ~X86_HTT; 7398949bcd6Sandrei 7407c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 7418949bcd6Sandrei /* 7428949bcd6Sandrei * Single-core single-threaded processors. 7438949bcd6Sandrei */ 7447c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 7457c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 7468949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 7477c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 7488949bcd6Sandrei uint_t i; 7498949bcd6Sandrei uint_t chipid_shift = 0; 7508949bcd6Sandrei uint_t coreid_shift = 0; 7518949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 7527c478bd9Sstevel@tonic-gate 7538949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 7548949bcd6Sandrei chipid_shift++; 7558949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 7568949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 7578949bcd6Sandrei 7588949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 7598949bcd6Sandrei if (feature & X86_CMP) { 7608949bcd6Sandrei /* 7618949bcd6Sandrei * Multi-core (and possibly multi-threaded) 7628949bcd6Sandrei * processors. 7638949bcd6Sandrei */ 7648949bcd6Sandrei uint_t ncpu_per_core; 7658949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 7668949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 7678949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 7688949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 7698949bcd6Sandrei cpi->cpi_ncore_per_chip; 7708949bcd6Sandrei /* 7718949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 7728949bcd6Sandrei * look like this: 7738949bcd6Sandrei * 7748949bcd6Sandrei * +-----------------------+------+------+ 7758949bcd6Sandrei * | Physical Package ID | MC | HT | 7768949bcd6Sandrei * +-----------------------+------+------+ 7778949bcd6Sandrei * <------- chipid --------> 7788949bcd6Sandrei * <------- coreid ---------------> 7798949bcd6Sandrei * <--- clogid --> 7808949bcd6Sandrei * 7818949bcd6Sandrei * Where the number of bits necessary to 7828949bcd6Sandrei * represent MC and HT fields together equals 7838949bcd6Sandrei * to the minimum number of bits necessary to 7848949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 7858949bcd6Sandrei * Of those bits, the MC part uses the number 7868949bcd6Sandrei * of bits necessary to store the value of 7878949bcd6Sandrei * cpi->cpi_ncore_per_chip. 7888949bcd6Sandrei */ 7898949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 7908949bcd6Sandrei coreid_shift++; 7913090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 7928949bcd6Sandrei } else if (feature & X86_HTT) { 7938949bcd6Sandrei /* 7948949bcd6Sandrei * Single-core multi-threaded processors. 7958949bcd6Sandrei */ 7968949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 7978949bcd6Sandrei } 7988949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 7998949bcd6Sandrei /* 8008949bcd6Sandrei * AMD currently only has dual-core processors with 8018949bcd6Sandrei * single-threaded cores. If they ever release 8028949bcd6Sandrei * multi-threaded processors, then this code 8038949bcd6Sandrei * will have to be updated. 8048949bcd6Sandrei */ 8058949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 8068949bcd6Sandrei } else { 8078949bcd6Sandrei /* 8088949bcd6Sandrei * All other processors are currently 8098949bcd6Sandrei * assumed to have single cores. 8108949bcd6Sandrei */ 8118949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 8128949bcd6Sandrei } 8137c478bd9Sstevel@tonic-gate } 8147c478bd9Sstevel@tonic-gate 8157c478bd9Sstevel@tonic-gate pass1_done: 8167c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 8177c478bd9Sstevel@tonic-gate return (feature); 8187c478bd9Sstevel@tonic-gate } 8197c478bd9Sstevel@tonic-gate 8207c478bd9Sstevel@tonic-gate /* 8217c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 8227c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 8237c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 8247c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 8257c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 8267c478bd9Sstevel@tonic-gate */ 8277c478bd9Sstevel@tonic-gate 8287c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 8297c478bd9Sstevel@tonic-gate void 8307c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 8317c478bd9Sstevel@tonic-gate { 8327c478bd9Sstevel@tonic-gate uint_t n, nmax; 8337c478bd9Sstevel@tonic-gate int i; 8348949bcd6Sandrei struct cpuid_regs *cp; 8357c478bd9Sstevel@tonic-gate uint8_t *dp; 8367c478bd9Sstevel@tonic-gate uint32_t *iptr; 8377c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 8387c478bd9Sstevel@tonic-gate 8397c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 8407c478bd9Sstevel@tonic-gate 8417c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 8427c478bd9Sstevel@tonic-gate goto pass2_done; 8437c478bd9Sstevel@tonic-gate 8447c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 8457c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 8467c478bd9Sstevel@tonic-gate /* 8477c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 8487c478bd9Sstevel@tonic-gate */ 8497c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 8508949bcd6Sandrei cp->cp_eax = n; 8518949bcd6Sandrei (void) __cpuid_insn(cp); 8527c478bd9Sstevel@tonic-gate switch (n) { 8537c478bd9Sstevel@tonic-gate case 2: 8547c478bd9Sstevel@tonic-gate /* 8557c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 8567c478bd9Sstevel@tonic-gate * contain a value that identifies the number 8577c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 8587c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 8597c478bd9Sstevel@tonic-gate * processor's caching systems." 8607c478bd9Sstevel@tonic-gate * 8617c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 8627c478bd9Sstevel@tonic-gate */ 8637c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 8647c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 8657c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 8667c478bd9Sstevel@tonic-gate break; 8677c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 8687c478bd9Sstevel@tonic-gate 8697c478bd9Sstevel@tonic-gate /* 8707c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 8717c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 8727c478bd9Sstevel@tonic-gate * at the first 15 .. 8737c478bd9Sstevel@tonic-gate */ 8747c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 8757c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 8767c478bd9Sstevel@tonic-gate 8777c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 8787c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 8797c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 8807c478bd9Sstevel@tonic-gate for (i = 1; i < 3; i++) 8817c478bd9Sstevel@tonic-gate if (p[i] != 0) 8827c478bd9Sstevel@tonic-gate *dp++ = p[i]; 8837c478bd9Sstevel@tonic-gate } 8847c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 8857c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 8867c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 8877c478bd9Sstevel@tonic-gate if (p[i] != 0) 8887c478bd9Sstevel@tonic-gate *dp++ = p[i]; 8897c478bd9Sstevel@tonic-gate } 8907c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 8917c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 8927c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 8937c478bd9Sstevel@tonic-gate if (p[i] != 0) 8947c478bd9Sstevel@tonic-gate *dp++ = p[i]; 8957c478bd9Sstevel@tonic-gate } 8967c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 8977c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 8987c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 8997c478bd9Sstevel@tonic-gate if (p[i] != 0) 9007c478bd9Sstevel@tonic-gate *dp++ = p[i]; 9017c478bd9Sstevel@tonic-gate } 9027c478bd9Sstevel@tonic-gate break; 9037c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 9047c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 9057c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 9067c478bd9Sstevel@tonic-gate default: 9077c478bd9Sstevel@tonic-gate break; 9087c478bd9Sstevel@tonic-gate } 9097c478bd9Sstevel@tonic-gate } 9107c478bd9Sstevel@tonic-gate 9117c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 9127c478bd9Sstevel@tonic-gate goto pass2_done; 9137c478bd9Sstevel@tonic-gate 9147c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 9157c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 9167c478bd9Sstevel@tonic-gate /* 9177c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 9187c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 9197c478bd9Sstevel@tonic-gate */ 9207c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 9217c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 9228949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 9238949bcd6Sandrei (void) __cpuid_insn(cp); 9247c478bd9Sstevel@tonic-gate switch (n) { 9257c478bd9Sstevel@tonic-gate case 2: 9267c478bd9Sstevel@tonic-gate case 3: 9277c478bd9Sstevel@tonic-gate case 4: 9287c478bd9Sstevel@tonic-gate /* 9297c478bd9Sstevel@tonic-gate * Extract the brand string 9307c478bd9Sstevel@tonic-gate */ 9317c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 9327c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 9337c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 9347c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 9357c478bd9Sstevel@tonic-gate break; 9367c478bd9Sstevel@tonic-gate case 5: 9377c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9387c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 9397c478bd9Sstevel@tonic-gate /* 9407c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 9417c478bd9Sstevel@tonic-gate * parts to report the sizes of the 9427c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 9437c478bd9Sstevel@tonic-gate * we don't trust the data. 9447c478bd9Sstevel@tonic-gate */ 9457c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 9467c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 9477c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 9487c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 9497c478bd9Sstevel@tonic-gate break; 9507c478bd9Sstevel@tonic-gate default: 9517c478bd9Sstevel@tonic-gate break; 9527c478bd9Sstevel@tonic-gate } 9537c478bd9Sstevel@tonic-gate break; 9547c478bd9Sstevel@tonic-gate case 6: 9557c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9567c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 9577c478bd9Sstevel@tonic-gate /* 9587c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 9597c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 9607c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 9617c478bd9Sstevel@tonic-gate */ 9627c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 9637c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 9647c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 9657c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 9667c478bd9Sstevel@tonic-gate /* 9677c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 9687c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 9697c478bd9Sstevel@tonic-gate * when it is really 64K 9707c478bd9Sstevel@tonic-gate */ 9717c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 9727c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 9737c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 9747c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 9757c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 9767c478bd9Sstevel@tonic-gate } 9777c478bd9Sstevel@tonic-gate break; 9787c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 9797c478bd9Sstevel@tonic-gate /* 9807c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 9817c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 9827c478bd9Sstevel@tonic-gate */ 9837c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 9847c478bd9Sstevel@tonic-gate break; 9857c478bd9Sstevel@tonic-gate /* 9867c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 9877c478bd9Sstevel@tonic-gate * 9887c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 9897c478bd9Sstevel@tonic-gate */ 9907c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 9917c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 9927c478bd9Sstevel@tonic-gate cp->cp_ecx = 9937c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 9947c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 9957c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 9967c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 9977c478bd9Sstevel@tonic-gate /* 9987c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 9997c478bd9Sstevel@tonic-gate */ 10007c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 10017c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 10027c478bd9Sstevel@tonic-gate break; 10037c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 10047c478bd9Sstevel@tonic-gate /* 10057c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 10067c478bd9Sstevel@tonic-gate * First appeared on Prescott. 10077c478bd9Sstevel@tonic-gate */ 10087c478bd9Sstevel@tonic-gate default: 10097c478bd9Sstevel@tonic-gate break; 10107c478bd9Sstevel@tonic-gate } 10117c478bd9Sstevel@tonic-gate break; 10127c478bd9Sstevel@tonic-gate default: 10137c478bd9Sstevel@tonic-gate break; 10147c478bd9Sstevel@tonic-gate } 10157c478bd9Sstevel@tonic-gate } 10167c478bd9Sstevel@tonic-gate 10177c478bd9Sstevel@tonic-gate pass2_done: 10187c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 10197c478bd9Sstevel@tonic-gate } 10207c478bd9Sstevel@tonic-gate 10217c478bd9Sstevel@tonic-gate static const char * 10227c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 10237c478bd9Sstevel@tonic-gate { 10247c478bd9Sstevel@tonic-gate int i; 10257c478bd9Sstevel@tonic-gate 10267c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 10277c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 10287c478bd9Sstevel@tonic-gate return ("i486"); 10297c478bd9Sstevel@tonic-gate 10307c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 10317c478bd9Sstevel@tonic-gate case 5: 10327c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 10337c478bd9Sstevel@tonic-gate case 6: 10347c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 10357c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 10368949bcd6Sandrei const struct cpuid_regs *cp; 10377c478bd9Sstevel@tonic-gate case 0: 10387c478bd9Sstevel@tonic-gate case 1: 10397c478bd9Sstevel@tonic-gate case 2: 10407c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 10417c478bd9Sstevel@tonic-gate case 3: 10427c478bd9Sstevel@tonic-gate case 4: 10437c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 10447c478bd9Sstevel@tonic-gate case 6: 10457c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 10467c478bd9Sstevel@tonic-gate case 5: 10477c478bd9Sstevel@tonic-gate case 7: 10487c478bd9Sstevel@tonic-gate celeron = xeon = 0; 10497c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 10507c478bd9Sstevel@tonic-gate 10517c478bd9Sstevel@tonic-gate for (i = 1; i < 3; i++) { 10527c478bd9Sstevel@tonic-gate uint_t tmp; 10537c478bd9Sstevel@tonic-gate 10547c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 10557c478bd9Sstevel@tonic-gate if (tmp == 0x40) 10567c478bd9Sstevel@tonic-gate celeron++; 10577c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 10587c478bd9Sstevel@tonic-gate xeon++; 10597c478bd9Sstevel@tonic-gate } 10607c478bd9Sstevel@tonic-gate 10617c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 10627c478bd9Sstevel@tonic-gate uint_t tmp; 10637c478bd9Sstevel@tonic-gate 10647c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 10657c478bd9Sstevel@tonic-gate if (tmp == 0x40) 10667c478bd9Sstevel@tonic-gate celeron++; 10677c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 10687c478bd9Sstevel@tonic-gate xeon++; 10697c478bd9Sstevel@tonic-gate } 10707c478bd9Sstevel@tonic-gate 10717c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 10727c478bd9Sstevel@tonic-gate uint_t tmp; 10737c478bd9Sstevel@tonic-gate 10747c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 10757c478bd9Sstevel@tonic-gate if (tmp == 0x40) 10767c478bd9Sstevel@tonic-gate celeron++; 10777c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 10787c478bd9Sstevel@tonic-gate xeon++; 10797c478bd9Sstevel@tonic-gate } 10807c478bd9Sstevel@tonic-gate 10817c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 10827c478bd9Sstevel@tonic-gate uint_t tmp; 10837c478bd9Sstevel@tonic-gate 10847c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 10857c478bd9Sstevel@tonic-gate if (tmp == 0x40) 10867c478bd9Sstevel@tonic-gate celeron++; 10877c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 10887c478bd9Sstevel@tonic-gate xeon++; 10897c478bd9Sstevel@tonic-gate } 10907c478bd9Sstevel@tonic-gate 10917c478bd9Sstevel@tonic-gate if (celeron) 10927c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 10937c478bd9Sstevel@tonic-gate if (xeon) 10947c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 10957c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 10967c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 10977c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 10987c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 10997c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 11007c478bd9Sstevel@tonic-gate default: 11017c478bd9Sstevel@tonic-gate break; 11027c478bd9Sstevel@tonic-gate } 11037c478bd9Sstevel@tonic-gate default: 11047c478bd9Sstevel@tonic-gate break; 11057c478bd9Sstevel@tonic-gate } 11067c478bd9Sstevel@tonic-gate 11075ff02082Sdmick /* BrandID is present if the field is nonzero */ 11085ff02082Sdmick if (cpi->cpi_brandid != 0) { 11097c478bd9Sstevel@tonic-gate static const struct { 11107c478bd9Sstevel@tonic-gate uint_t bt_bid; 11117c478bd9Sstevel@tonic-gate const char *bt_str; 11127c478bd9Sstevel@tonic-gate } brand_tbl[] = { 11137c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 11147c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 11157c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 11167c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 11177c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 11187c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 11197c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 11207c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 11217c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 11227c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 11237c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 11247c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 11255ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 11265ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 11275ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 11285ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 11295ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 11305ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 11315ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 11325ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 11337c478bd9Sstevel@tonic-gate }; 11347c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 11357c478bd9Sstevel@tonic-gate uint_t sgn; 11367c478bd9Sstevel@tonic-gate 11377c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 11387c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 11397c478bd9Sstevel@tonic-gate 11407c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 11417c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 11427c478bd9Sstevel@tonic-gate break; 11437c478bd9Sstevel@tonic-gate if (i < btblmax) { 11447c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 11457c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 11467c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 11477c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 11487c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 11497c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 11507c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 11517c478bd9Sstevel@tonic-gate } 11527c478bd9Sstevel@tonic-gate } 11537c478bd9Sstevel@tonic-gate 11547c478bd9Sstevel@tonic-gate return (NULL); 11557c478bd9Sstevel@tonic-gate } 11567c478bd9Sstevel@tonic-gate 11577c478bd9Sstevel@tonic-gate static const char * 11587c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 11597c478bd9Sstevel@tonic-gate { 11607c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 11617c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 11627c478bd9Sstevel@tonic-gate return ("i486 compatible"); 11637c478bd9Sstevel@tonic-gate 11647c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 11657c478bd9Sstevel@tonic-gate case 5: 11667c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 11677c478bd9Sstevel@tonic-gate case 0: 11687c478bd9Sstevel@tonic-gate case 1: 11697c478bd9Sstevel@tonic-gate case 2: 11707c478bd9Sstevel@tonic-gate case 3: 11717c478bd9Sstevel@tonic-gate case 4: 11727c478bd9Sstevel@tonic-gate case 5: 11737c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 11747c478bd9Sstevel@tonic-gate case 6: 11757c478bd9Sstevel@tonic-gate case 7: 11767c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 11777c478bd9Sstevel@tonic-gate case 8: 11787c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 11797c478bd9Sstevel@tonic-gate case 9: 11807c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 11817c478bd9Sstevel@tonic-gate default: 11827c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 11837c478bd9Sstevel@tonic-gate } 11847c478bd9Sstevel@tonic-gate case 6: 11857c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 11867c478bd9Sstevel@tonic-gate case 1: 11877c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 11887c478bd9Sstevel@tonic-gate case 0: 11897c478bd9Sstevel@tonic-gate case 2: 11907c478bd9Sstevel@tonic-gate case 4: 11917c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 11927c478bd9Sstevel@tonic-gate case 3: 11937c478bd9Sstevel@tonic-gate case 7: 11947c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 11957c478bd9Sstevel@tonic-gate case 6: 11967c478bd9Sstevel@tonic-gate case 8: 11977c478bd9Sstevel@tonic-gate case 10: 11987c478bd9Sstevel@tonic-gate /* 11997c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 12007c478bd9Sstevel@tonic-gate */ 12017c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 12027c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 12037c478bd9Sstevel@tonic-gate default: 12047c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 12057c478bd9Sstevel@tonic-gate } 12067c478bd9Sstevel@tonic-gate default: 12077c478bd9Sstevel@tonic-gate break; 12087c478bd9Sstevel@tonic-gate } 12097c478bd9Sstevel@tonic-gate 12107c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 12117c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 12127c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 12137c478bd9Sstevel@tonic-gate case 3: 12147c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 12157c478bd9Sstevel@tonic-gate case 4: 12167c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 12177c478bd9Sstevel@tonic-gate case 5: 12187c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 12197c478bd9Sstevel@tonic-gate default: 12207c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 12217c478bd9Sstevel@tonic-gate } 12227c478bd9Sstevel@tonic-gate } 12237c478bd9Sstevel@tonic-gate 12247c478bd9Sstevel@tonic-gate return (NULL); 12257c478bd9Sstevel@tonic-gate } 12267c478bd9Sstevel@tonic-gate 12277c478bd9Sstevel@tonic-gate static const char * 12287c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 12297c478bd9Sstevel@tonic-gate { 12307c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 12317c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 12327c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 12337c478bd9Sstevel@tonic-gate return ("i486 compatible"); 12347c478bd9Sstevel@tonic-gate 12357c478bd9Sstevel@tonic-gate switch (type) { 12367c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 12377c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 12387c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 12397c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 12407c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 12417c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 12427c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 12437c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 12447c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 12457c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 12467c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 12477c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 12487c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 12497c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 12507c478bd9Sstevel@tonic-gate default: 12517c478bd9Sstevel@tonic-gate /* 12527c478bd9Sstevel@tonic-gate * Have another wild guess .. 12537c478bd9Sstevel@tonic-gate */ 12547c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 12557c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 12567c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 12577c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 12587c478bd9Sstevel@tonic-gate case 2: 12597c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 12607c478bd9Sstevel@tonic-gate case 4: 12617c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 12627c478bd9Sstevel@tonic-gate default: 12637c478bd9Sstevel@tonic-gate break; 12647c478bd9Sstevel@tonic-gate } 12657c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 12667c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 12677c478bd9Sstevel@tonic-gate case 0: 12687c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 12697c478bd9Sstevel@tonic-gate case 5: 12707c478bd9Sstevel@tonic-gate case 6: 12717c478bd9Sstevel@tonic-gate case 7: 12727c478bd9Sstevel@tonic-gate case 8: 12737c478bd9Sstevel@tonic-gate case 9: 12747c478bd9Sstevel@tonic-gate return ("VIA C3"); 12757c478bd9Sstevel@tonic-gate default: 12767c478bd9Sstevel@tonic-gate break; 12777c478bd9Sstevel@tonic-gate } 12787c478bd9Sstevel@tonic-gate } 12797c478bd9Sstevel@tonic-gate break; 12807c478bd9Sstevel@tonic-gate } 12817c478bd9Sstevel@tonic-gate return (NULL); 12827c478bd9Sstevel@tonic-gate } 12837c478bd9Sstevel@tonic-gate 12847c478bd9Sstevel@tonic-gate /* 12857c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 12867c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 12877c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 12887c478bd9Sstevel@tonic-gate */ 12897c478bd9Sstevel@tonic-gate static void 12907c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 12917c478bd9Sstevel@tonic-gate { 12927c478bd9Sstevel@tonic-gate const char *brand = NULL; 12937c478bd9Sstevel@tonic-gate 12947c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 12957c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 12967c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 12977c478bd9Sstevel@tonic-gate break; 12987c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 12997c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 13007c478bd9Sstevel@tonic-gate break; 13017c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 13027c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 13037c478bd9Sstevel@tonic-gate break; 13047c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 13057c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 13067c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 13077c478bd9Sstevel@tonic-gate break; 13087c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 13097c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 13107c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 13117c478bd9Sstevel@tonic-gate case 4: 13127c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 13137c478bd9Sstevel@tonic-gate break; 13147c478bd9Sstevel@tonic-gate case 8: 13157c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 13167c478bd9Sstevel@tonic-gate break; 13177c478bd9Sstevel@tonic-gate case 9: 13187c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 13197c478bd9Sstevel@tonic-gate break; 13207c478bd9Sstevel@tonic-gate default: 13217c478bd9Sstevel@tonic-gate break; 13227c478bd9Sstevel@tonic-gate } 13237c478bd9Sstevel@tonic-gate break; 13247c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 13257c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 13267c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 13277c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 13287c478bd9Sstevel@tonic-gate break; 13297c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 13307c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 13317c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 13327c478bd9Sstevel@tonic-gate break; 13337c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 13347c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 13357c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 13367c478bd9Sstevel@tonic-gate break; 13377c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 13387c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 13397c478bd9Sstevel@tonic-gate default: 13407c478bd9Sstevel@tonic-gate break; 13417c478bd9Sstevel@tonic-gate } 13427c478bd9Sstevel@tonic-gate if (brand) { 13437c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 13447c478bd9Sstevel@tonic-gate return; 13457c478bd9Sstevel@tonic-gate } 13467c478bd9Sstevel@tonic-gate 13477c478bd9Sstevel@tonic-gate /* 13487c478bd9Sstevel@tonic-gate * If all else fails ... 13497c478bd9Sstevel@tonic-gate */ 13507c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 13517c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 13527c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 13537c478bd9Sstevel@tonic-gate } 13547c478bd9Sstevel@tonic-gate 13557c478bd9Sstevel@tonic-gate /* 13567c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 13577c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 13587c478bd9Sstevel@tonic-gate * the other cpus. 13597c478bd9Sstevel@tonic-gate * 13607c478bd9Sstevel@tonic-gate * Fixup the brand string. 13617c478bd9Sstevel@tonic-gate */ 13627c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 13637c478bd9Sstevel@tonic-gate void 13647c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 13657c478bd9Sstevel@tonic-gate { 13667c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 13677c478bd9Sstevel@tonic-gate 13687c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 13697c478bd9Sstevel@tonic-gate 13707c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 13717c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 13727c478bd9Sstevel@tonic-gate goto pass3_done; 13737c478bd9Sstevel@tonic-gate } 13747c478bd9Sstevel@tonic-gate 13757c478bd9Sstevel@tonic-gate /* 13767c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 13777c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 13787c478bd9Sstevel@tonic-gate * similar junk. 13797c478bd9Sstevel@tonic-gate */ 13807c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 13817c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 13827c478bd9Sstevel@tonic-gate char *src, *dst; 13837c478bd9Sstevel@tonic-gate 13847c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 13857c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 13867c478bd9Sstevel@tonic-gate /* 13877c478bd9Sstevel@tonic-gate * strip leading spaces 13887c478bd9Sstevel@tonic-gate */ 13897c478bd9Sstevel@tonic-gate while (*src == ' ') 13907c478bd9Sstevel@tonic-gate src++; 13917c478bd9Sstevel@tonic-gate /* 13927c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 13937c478bd9Sstevel@tonic-gate */ 13947c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 13957c478bd9Sstevel@tonic-gate src += 8; 13967c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 13977c478bd9Sstevel@tonic-gate src += 10; 13987c478bd9Sstevel@tonic-gate 13997c478bd9Sstevel@tonic-gate /* 14007c478bd9Sstevel@tonic-gate * Now do an in-place copy. 14017c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 14027c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 14037c478bd9Sstevel@tonic-gate * -really- no need to shout. 14047c478bd9Sstevel@tonic-gate */ 14057c478bd9Sstevel@tonic-gate while (*src != '\0') { 14067c478bd9Sstevel@tonic-gate if (src[0] == '(') { 14077c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 14087c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 14097c478bd9Sstevel@tonic-gate src += 3; 14107c478bd9Sstevel@tonic-gate dst += 3; 14117c478bd9Sstevel@tonic-gate continue; 14127c478bd9Sstevel@tonic-gate } 14137c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 14147c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 14157c478bd9Sstevel@tonic-gate src += 4; 14167c478bd9Sstevel@tonic-gate dst += 4; 14177c478bd9Sstevel@tonic-gate continue; 14187c478bd9Sstevel@tonic-gate } 14197c478bd9Sstevel@tonic-gate } 14207c478bd9Sstevel@tonic-gate *dst++ = *src++; 14217c478bd9Sstevel@tonic-gate } 14227c478bd9Sstevel@tonic-gate *dst = '\0'; 14237c478bd9Sstevel@tonic-gate 14247c478bd9Sstevel@tonic-gate /* 14257c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 14267c478bd9Sstevel@tonic-gate */ 14277c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 14287c478bd9Sstevel@tonic-gate if (*dst == ' ') 14297c478bd9Sstevel@tonic-gate *dst = '\0'; 14307c478bd9Sstevel@tonic-gate else 14317c478bd9Sstevel@tonic-gate break; 14327c478bd9Sstevel@tonic-gate } else 14337c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 14347c478bd9Sstevel@tonic-gate 14357c478bd9Sstevel@tonic-gate pass3_done: 14367c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 14377c478bd9Sstevel@tonic-gate } 14387c478bd9Sstevel@tonic-gate 14397c478bd9Sstevel@tonic-gate /* 14407c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 14417c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 14427c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 14437c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 14447c478bd9Sstevel@tonic-gate */ 14457c478bd9Sstevel@tonic-gate uint_t 14467c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 14477c478bd9Sstevel@tonic-gate { 14487c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 14497c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 14507c478bd9Sstevel@tonic-gate 14517c478bd9Sstevel@tonic-gate if (cpu == NULL) 14527c478bd9Sstevel@tonic-gate cpu = CPU; 14537c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 14547c478bd9Sstevel@tonic-gate 14557c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 14567c478bd9Sstevel@tonic-gate 14577c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 14587c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 14597c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 14607c478bd9Sstevel@tonic-gate 14617c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 14627c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 14637c478bd9Sstevel@tonic-gate 14647c478bd9Sstevel@tonic-gate /* 14657c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 14667c478bd9Sstevel@tonic-gate */ 14677c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 14687c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 14697c478bd9Sstevel@tonic-gate 14707c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 14717c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 14727c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 14737c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 14747c478bd9Sstevel@tonic-gate 14757c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 14767c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 14777c478bd9Sstevel@tonic-gate 14787c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 14797c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 14807c478bd9Sstevel@tonic-gate 14817c478bd9Sstevel@tonic-gate /* 14827c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 14837c478bd9Sstevel@tonic-gate */ 14847c478bd9Sstevel@tonic-gate if (!fpu_exists) 14857c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 14867c478bd9Sstevel@tonic-gate 14877c478bd9Sstevel@tonic-gate /* 14887c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 14897c478bd9Sstevel@tonic-gate * think userland will care about. 14907c478bd9Sstevel@tonic-gate */ 14917c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 14927c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 14937c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 14947c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 14957c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 14967c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 14977c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 14987c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 14997c478bd9Sstevel@tonic-gate 15007c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 15017c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 15027c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 15037c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 15047c478bd9Sstevel@tonic-gate 15057c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 15067c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 15077c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 15087c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 15097c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 15107c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 15117c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 15127c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 15137c478bd9Sstevel@tonic-gate #if defined(CPUID_INTC_ECX_CX16) 15147c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 15157c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 15167c478bd9Sstevel@tonic-gate #endif 15177c478bd9Sstevel@tonic-gate } 15187c478bd9Sstevel@tonic-gate 15198949bcd6Sandrei if (x86_feature & X86_HTT) 15207c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 15217c478bd9Sstevel@tonic-gate 15227c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 15237c478bd9Sstevel@tonic-gate goto pass4_done; 15247c478bd9Sstevel@tonic-gate 15257c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 15268949bcd6Sandrei struct cpuid_regs cp; 15278949bcd6Sandrei uint32_t *edx; 15287c478bd9Sstevel@tonic-gate 15297c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: /* sigh */ 15307c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 15317c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 15327c478bd9Sstevel@tonic-gate 15337c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 15347c478bd9Sstevel@tonic-gate 15357c478bd9Sstevel@tonic-gate /* 15367c478bd9Sstevel@tonic-gate * [no explicit support required beyond 15377c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 15387c478bd9Sstevel@tonic-gate */ 15397c478bd9Sstevel@tonic-gate if (!fpu_exists) 15407c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 15417c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 15427c478bd9Sstevel@tonic-gate 15437c478bd9Sstevel@tonic-gate if ((x86_feature & X86_ASYSC) == 0) 15447c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_SYSC; 15457c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 15467c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 15477c478bd9Sstevel@tonic-gate #if !defined(_LP64) 15487c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 15497c478bd9Sstevel@tonic-gate #endif 15507c478bd9Sstevel@tonic-gate /* 15517c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 15527c478bd9Sstevel@tonic-gate * things that we think userland will care about. 15537c478bd9Sstevel@tonic-gate */ 15547c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 15557c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 15567c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 15577c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 15587c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 15597c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 15607c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 15617c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 15627c478bd9Sstevel@tonic-gate break; 15637c478bd9Sstevel@tonic-gate 15647c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 15658949bcd6Sandrei cp.cp_eax = 0x80860001; 15668949bcd6Sandrei (void) __cpuid_insn(&cp); 15678949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 15687c478bd9Sstevel@tonic-gate break; 15697c478bd9Sstevel@tonic-gate 15707c478bd9Sstevel@tonic-gate default: 15717c478bd9Sstevel@tonic-gate break; 15727c478bd9Sstevel@tonic-gate } 15737c478bd9Sstevel@tonic-gate 15747c478bd9Sstevel@tonic-gate pass4_done: 15757c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 15767c478bd9Sstevel@tonic-gate return (hwcap_flags); 15777c478bd9Sstevel@tonic-gate } 15787c478bd9Sstevel@tonic-gate 15797c478bd9Sstevel@tonic-gate 15807c478bd9Sstevel@tonic-gate /* 15817c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 15827c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 15837c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 15847c478bd9Sstevel@tonic-gate */ 15857c478bd9Sstevel@tonic-gate uint32_t 15868949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 15877c478bd9Sstevel@tonic-gate { 15887c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 15898949bcd6Sandrei struct cpuid_regs *xcp; 15907c478bd9Sstevel@tonic-gate 15917c478bd9Sstevel@tonic-gate if (cpu == NULL) 15927c478bd9Sstevel@tonic-gate cpu = CPU; 15937c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 15947c478bd9Sstevel@tonic-gate 15957c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 15967c478bd9Sstevel@tonic-gate 15977c478bd9Sstevel@tonic-gate /* 15987c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 15997c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 16007c478bd9Sstevel@tonic-gate */ 16018949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 16028949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 16038949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 16048949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 16058949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 16067c478bd9Sstevel@tonic-gate else 16077c478bd9Sstevel@tonic-gate /* 16087c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 16097c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 16107c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 16117c478bd9Sstevel@tonic-gate */ 16128949bcd6Sandrei return (__cpuid_insn(cp)); 16138949bcd6Sandrei 16148949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 16158949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 16168949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 16178949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 16187c478bd9Sstevel@tonic-gate return (cp->cp_eax); 16197c478bd9Sstevel@tonic-gate } 16207c478bd9Sstevel@tonic-gate 16217c478bd9Sstevel@tonic-gate int 16227c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 16237c478bd9Sstevel@tonic-gate { 16247c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 16257c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 16267c478bd9Sstevel@tonic-gate } 16277c478bd9Sstevel@tonic-gate 16287c478bd9Sstevel@tonic-gate int 16297c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 16307c478bd9Sstevel@tonic-gate { 16317c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 16327c478bd9Sstevel@tonic-gate 16337c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 16347c478bd9Sstevel@tonic-gate } 16357c478bd9Sstevel@tonic-gate 16367c478bd9Sstevel@tonic-gate int 16378949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 16387c478bd9Sstevel@tonic-gate { 16397c478bd9Sstevel@tonic-gate if (cpu == NULL) 16407c478bd9Sstevel@tonic-gate cpu = CPU; 16417c478bd9Sstevel@tonic-gate 16427c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 16437c478bd9Sstevel@tonic-gate 16447c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 16457c478bd9Sstevel@tonic-gate } 16467c478bd9Sstevel@tonic-gate 16477c478bd9Sstevel@tonic-gate /* 16487c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 16497c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 16507c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 16517c478bd9Sstevel@tonic-gate * 16527c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 16537c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 16547c478bd9Sstevel@tonic-gate * to test that subtlety here. 16557c478bd9Sstevel@tonic-gate */ 16567c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 16577c478bd9Sstevel@tonic-gate int 16587c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 16597c478bd9Sstevel@tonic-gate { 16607c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 16617c478bd9Sstevel@tonic-gate 16627c478bd9Sstevel@tonic-gate if (x86_feature & X86_ASYSC) 16637c478bd9Sstevel@tonic-gate return (x86_vendor != X86_VENDOR_Intel); 16647c478bd9Sstevel@tonic-gate return (0); 16657c478bd9Sstevel@tonic-gate } 16667c478bd9Sstevel@tonic-gate 16677c478bd9Sstevel@tonic-gate int 16687c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 16697c478bd9Sstevel@tonic-gate { 16707c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 16717c478bd9Sstevel@tonic-gate 16727c478bd9Sstevel@tonic-gate static const char fmt[] = 16737c478bd9Sstevel@tonic-gate "x86 (%s family %d model %d step %d clock %d MHz)"; 16747c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 16757c478bd9Sstevel@tonic-gate "x86 (chipid 0x%x %s family %d model %d step %d clock %d MHz)"; 16767c478bd9Sstevel@tonic-gate 16777c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 16787c478bd9Sstevel@tonic-gate 16798949bcd6Sandrei if (cpuid_is_cmt(cpu)) 16807c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 16817c478bd9Sstevel@tonic-gate cpi->cpi_vendorstr, cpi->cpi_family, cpi->cpi_model, 16827c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 16837c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 16847c478bd9Sstevel@tonic-gate cpi->cpi_vendorstr, cpi->cpi_family, cpi->cpi_model, 16857c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 16867c478bd9Sstevel@tonic-gate } 16877c478bd9Sstevel@tonic-gate 16887c478bd9Sstevel@tonic-gate const char * 16897c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 16907c478bd9Sstevel@tonic-gate { 16917c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 16927c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 16937c478bd9Sstevel@tonic-gate } 16947c478bd9Sstevel@tonic-gate 16957c478bd9Sstevel@tonic-gate uint_t 16967c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 16977c478bd9Sstevel@tonic-gate { 16987c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 16997c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 17007c478bd9Sstevel@tonic-gate } 17017c478bd9Sstevel@tonic-gate 17027c478bd9Sstevel@tonic-gate uint_t 17037c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 17047c478bd9Sstevel@tonic-gate { 17057c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17067c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 17077c478bd9Sstevel@tonic-gate } 17087c478bd9Sstevel@tonic-gate 17097c478bd9Sstevel@tonic-gate uint_t 17107c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 17117c478bd9Sstevel@tonic-gate { 17127c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17137c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 17147c478bd9Sstevel@tonic-gate } 17157c478bd9Sstevel@tonic-gate 17167c478bd9Sstevel@tonic-gate uint_t 17177c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 17187c478bd9Sstevel@tonic-gate { 17197c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17207c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 17217c478bd9Sstevel@tonic-gate } 17227c478bd9Sstevel@tonic-gate 17237c478bd9Sstevel@tonic-gate uint_t 17248949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 17258949bcd6Sandrei { 17268949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 17278949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 17288949bcd6Sandrei } 17298949bcd6Sandrei 17308949bcd6Sandrei uint_t 17317c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 17327c478bd9Sstevel@tonic-gate { 17337c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17347c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 17357c478bd9Sstevel@tonic-gate } 17367c478bd9Sstevel@tonic-gate 17377c478bd9Sstevel@tonic-gate chipid_t 17387c478bd9Sstevel@tonic-gate chip_plat_get_chipid(cpu_t *cpu) 17397c478bd9Sstevel@tonic-gate { 17407c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17417c478bd9Sstevel@tonic-gate 17428949bcd6Sandrei if (cpuid_is_cmt(cpu)) 17437c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 17447c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 17457c478bd9Sstevel@tonic-gate } 17467c478bd9Sstevel@tonic-gate 17478949bcd6Sandrei id_t 17488949bcd6Sandrei chip_plat_get_coreid(cpu_t *cpu) 17498949bcd6Sandrei { 17508949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 17518949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 17528949bcd6Sandrei } 17538949bcd6Sandrei 17547c478bd9Sstevel@tonic-gate int 17557c478bd9Sstevel@tonic-gate chip_plat_get_clogid(cpu_t *cpu) 17567c478bd9Sstevel@tonic-gate { 17577c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17587c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 17597c478bd9Sstevel@tonic-gate } 17607c478bd9Sstevel@tonic-gate 17617c478bd9Sstevel@tonic-gate void 17627c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 17637c478bd9Sstevel@tonic-gate { 17647c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 17657c478bd9Sstevel@tonic-gate 17667c478bd9Sstevel@tonic-gate if (cpu == NULL) 17677c478bd9Sstevel@tonic-gate cpu = CPU; 17687c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 17697c478bd9Sstevel@tonic-gate 17707c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17717c478bd9Sstevel@tonic-gate 17727c478bd9Sstevel@tonic-gate if (pabits) 17737c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 17747c478bd9Sstevel@tonic-gate if (vabits) 17757c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 17767c478bd9Sstevel@tonic-gate } 17777c478bd9Sstevel@tonic-gate 17787c478bd9Sstevel@tonic-gate /* 17797c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 17807c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 17817c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 17827c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 17837c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 17847c478bd9Sstevel@tonic-gate */ 17857c478bd9Sstevel@tonic-gate uint_t 17867c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 17877c478bd9Sstevel@tonic-gate { 17887c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 17897c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 17907c478bd9Sstevel@tonic-gate 17917c478bd9Sstevel@tonic-gate if (cpu == NULL) 17927c478bd9Sstevel@tonic-gate cpu = CPU; 17937c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 17947c478bd9Sstevel@tonic-gate 17957c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17967c478bd9Sstevel@tonic-gate 17977c478bd9Sstevel@tonic-gate /* 17987c478bd9Sstevel@tonic-gate * Check the L2 TLB info 17997c478bd9Sstevel@tonic-gate */ 18007c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 18018949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 18027c478bd9Sstevel@tonic-gate 18037c478bd9Sstevel@tonic-gate switch (pagesize) { 18047c478bd9Sstevel@tonic-gate 18057c478bd9Sstevel@tonic-gate case 4 * 1024: 18067c478bd9Sstevel@tonic-gate /* 18077c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 18087c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 18097c478bd9Sstevel@tonic-gate */ 18107c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 18117c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 18127c478bd9Sstevel@tonic-gate else 18137c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 18147c478bd9Sstevel@tonic-gate break; 18157c478bd9Sstevel@tonic-gate 18167c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 18177c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 18187c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 18197c478bd9Sstevel@tonic-gate else 18207c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 18217c478bd9Sstevel@tonic-gate break; 18227c478bd9Sstevel@tonic-gate 18237c478bd9Sstevel@tonic-gate default: 18247c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 18257c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 18267c478bd9Sstevel@tonic-gate } 18277c478bd9Sstevel@tonic-gate } 18287c478bd9Sstevel@tonic-gate 18297c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 18307c478bd9Sstevel@tonic-gate return (dtlb_nent); 18317c478bd9Sstevel@tonic-gate 18327c478bd9Sstevel@tonic-gate /* 18337c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 18347c478bd9Sstevel@tonic-gate */ 18357c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 18368949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 18377c478bd9Sstevel@tonic-gate 18387c478bd9Sstevel@tonic-gate switch (pagesize) { 18397c478bd9Sstevel@tonic-gate case 4 * 1024: 18407c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 18417c478bd9Sstevel@tonic-gate break; 18427c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 18437c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 18447c478bd9Sstevel@tonic-gate break; 18457c478bd9Sstevel@tonic-gate default: 18467c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 18477c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 18487c478bd9Sstevel@tonic-gate } 18497c478bd9Sstevel@tonic-gate } 18507c478bd9Sstevel@tonic-gate 18517c478bd9Sstevel@tonic-gate return (dtlb_nent); 18527c478bd9Sstevel@tonic-gate } 18537c478bd9Sstevel@tonic-gate 18547c478bd9Sstevel@tonic-gate /* 18557c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 18567c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 18577c478bd9Sstevel@tonic-gate * 18587c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 18592201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 18607c478bd9Sstevel@tonic-gate */ 18617c478bd9Sstevel@tonic-gate int 18627c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 18637c478bd9Sstevel@tonic-gate { 18647c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 18658949bcd6Sandrei uint_t eax; 18667c478bd9Sstevel@tonic-gate 18677c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor != X86_VENDOR_AMD) 18687c478bd9Sstevel@tonic-gate return (0); 18697c478bd9Sstevel@tonic-gate 18707c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 18717c478bd9Sstevel@tonic-gate 18727c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 18737c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 1874ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 18757c478bd9Sstevel@tonic-gate 18767c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 18777c478bd9Sstevel@tonic-gate 18787c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 18797c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 18807c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 1881ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 18827c478bd9Sstevel@tonic-gate 18837c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 18847c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 18857c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 1886ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 18877c478bd9Sstevel@tonic-gate 18887c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 18897c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 18907c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 18917c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 18927c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 18937c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 18947c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 18957c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 1896ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 1897ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 1898ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 18997c478bd9Sstevel@tonic-gate 19007c478bd9Sstevel@tonic-gate switch (erratum) { 19017c478bd9Sstevel@tonic-gate case 1: 19027c478bd9Sstevel@tonic-gate return (1); 19037c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 19047c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 19057c478bd9Sstevel@tonic-gate case 52: 19067c478bd9Sstevel@tonic-gate return (B(eax)); 19077c478bd9Sstevel@tonic-gate case 57: 19087c478bd9Sstevel@tonic-gate return (1); 19097c478bd9Sstevel@tonic-gate case 58: 19107c478bd9Sstevel@tonic-gate return (B(eax)); 19117c478bd9Sstevel@tonic-gate case 60: 19127c478bd9Sstevel@tonic-gate return (1); 19137c478bd9Sstevel@tonic-gate case 61: 19147c478bd9Sstevel@tonic-gate case 62: 19157c478bd9Sstevel@tonic-gate case 63: 19167c478bd9Sstevel@tonic-gate case 64: 19177c478bd9Sstevel@tonic-gate case 65: 19187c478bd9Sstevel@tonic-gate case 66: 19197c478bd9Sstevel@tonic-gate case 68: 19207c478bd9Sstevel@tonic-gate case 69: 19217c478bd9Sstevel@tonic-gate case 70: 19227c478bd9Sstevel@tonic-gate case 71: 19237c478bd9Sstevel@tonic-gate return (B(eax)); 19247c478bd9Sstevel@tonic-gate case 72: 19257c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 19267c478bd9Sstevel@tonic-gate case 74: 19277c478bd9Sstevel@tonic-gate return (B(eax)); 19287c478bd9Sstevel@tonic-gate case 75: 19297c478bd9Sstevel@tonic-gate return (1); 19307c478bd9Sstevel@tonic-gate case 76: 19317c478bd9Sstevel@tonic-gate return (B(eax)); 19327c478bd9Sstevel@tonic-gate case 77: 19337c478bd9Sstevel@tonic-gate return (1); 19347c478bd9Sstevel@tonic-gate case 78: 19357c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 19367c478bd9Sstevel@tonic-gate case 79: 19377c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 19387c478bd9Sstevel@tonic-gate case 80: 19397c478bd9Sstevel@tonic-gate case 81: 19407c478bd9Sstevel@tonic-gate case 82: 19417c478bd9Sstevel@tonic-gate return (B(eax)); 19427c478bd9Sstevel@tonic-gate case 83: 19437c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 19447c478bd9Sstevel@tonic-gate case 85: 19457c478bd9Sstevel@tonic-gate return (1); 19467c478bd9Sstevel@tonic-gate case 86: 19477c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 19487c478bd9Sstevel@tonic-gate case 88: 19497c478bd9Sstevel@tonic-gate #if !defined(__amd64) 19507c478bd9Sstevel@tonic-gate return (0); 19517c478bd9Sstevel@tonic-gate #else 19527c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 19537c478bd9Sstevel@tonic-gate #endif 19547c478bd9Sstevel@tonic-gate case 89: 19557c478bd9Sstevel@tonic-gate return (1); 19567c478bd9Sstevel@tonic-gate case 90: 19577c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 19587c478bd9Sstevel@tonic-gate case 91: 19597c478bd9Sstevel@tonic-gate case 92: 19607c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 19617c478bd9Sstevel@tonic-gate case 93: 19627c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 19637c478bd9Sstevel@tonic-gate case 94: 19647c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 19657c478bd9Sstevel@tonic-gate case 95: 19667c478bd9Sstevel@tonic-gate #if !defined(__amd64) 19677c478bd9Sstevel@tonic-gate return (0); 19687c478bd9Sstevel@tonic-gate #else 19697c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 19707c478bd9Sstevel@tonic-gate #endif 19717c478bd9Sstevel@tonic-gate case 96: 19727c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 19737c478bd9Sstevel@tonic-gate case 97: 19747c478bd9Sstevel@tonic-gate case 98: 19757c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 19767c478bd9Sstevel@tonic-gate case 99: 19777c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 19787c478bd9Sstevel@tonic-gate case 100: 19797c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 19807c478bd9Sstevel@tonic-gate case 101: 19817c478bd9Sstevel@tonic-gate case 103: 19827c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 19837c478bd9Sstevel@tonic-gate case 104: 19847c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 19857c478bd9Sstevel@tonic-gate case 105: 19867c478bd9Sstevel@tonic-gate case 106: 19877c478bd9Sstevel@tonic-gate case 107: 19887c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 19897c478bd9Sstevel@tonic-gate case 108: 19907c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 19917c478bd9Sstevel@tonic-gate case 109: 19927c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 19937c478bd9Sstevel@tonic-gate case 110: 19947c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 19957c478bd9Sstevel@tonic-gate case 111: 19967c478bd9Sstevel@tonic-gate return (CG(eax)); 19977c478bd9Sstevel@tonic-gate case 112: 19987c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 19997c478bd9Sstevel@tonic-gate case 113: 20007c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 20017c478bd9Sstevel@tonic-gate case 114: 20027c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 20037c478bd9Sstevel@tonic-gate case 115: 20047c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 20057c478bd9Sstevel@tonic-gate case 116: 20067c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 20077c478bd9Sstevel@tonic-gate case 117: 20087c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 20097c478bd9Sstevel@tonic-gate case 118: 20107c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 20117c478bd9Sstevel@tonic-gate JH_E6(eax)); 20127c478bd9Sstevel@tonic-gate case 121: 20137c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 20147c478bd9Sstevel@tonic-gate case 122: 20157c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 20167c478bd9Sstevel@tonic-gate case 123: 20177c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 20182201b277Skucharsk case 131: 20192201b277Skucharsk return (1); 2020ef50d8c0Sesaxe case 6336786: 2021ef50d8c0Sesaxe /* 2022ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2023ef50d8c0Sesaxe * if this is a K8 family processor 2024ef50d8c0Sesaxe */ 2025ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 20268949bcd6Sandrei struct cpuid_regs regs; 20278949bcd6Sandrei regs.cp_eax = 0x80000007; 20288949bcd6Sandrei (void) __cpuid_insn(®s); 20298949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2030ef50d8c0Sesaxe } 2031ef50d8c0Sesaxe return (0); 2032ee88d2b9Skchow case 6323525: 2033ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2034ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2035ee88d2b9Skchow 20367c478bd9Sstevel@tonic-gate default: 20377c478bd9Sstevel@tonic-gate return (-1); 20387c478bd9Sstevel@tonic-gate } 20397c478bd9Sstevel@tonic-gate } 20407c478bd9Sstevel@tonic-gate 20417c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 20427c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 20437c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 20447c478bd9Sstevel@tonic-gate 20457c478bd9Sstevel@tonic-gate static void 20467c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 20477c478bd9Sstevel@tonic-gate uint32_t val) 20487c478bd9Sstevel@tonic-gate { 20497c478bd9Sstevel@tonic-gate char buf[128]; 20507c478bd9Sstevel@tonic-gate 20517c478bd9Sstevel@tonic-gate /* 20527c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 20537c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 20547c478bd9Sstevel@tonic-gate */ 20557c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 20567c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 20577c478bd9Sstevel@tonic-gate } 20587c478bd9Sstevel@tonic-gate 20597c478bd9Sstevel@tonic-gate /* 20607c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 20617c478bd9Sstevel@tonic-gate * 20627c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 20637c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 20647c478bd9Sstevel@tonic-gate * cache and tlb properties. 20657c478bd9Sstevel@tonic-gate */ 20667c478bd9Sstevel@tonic-gate 20677c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 20687c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 20697c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 20707c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 20717c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 20727c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 20737c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 20747c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 20757c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 20767c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 20777c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 20787c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 20797c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 20807c478bd9Sstevel@tonic-gate 20817c478bd9Sstevel@tonic-gate static const struct cachetab { 20827c478bd9Sstevel@tonic-gate uint8_t ct_code; 20837c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 20847c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 20857c478bd9Sstevel@tonic-gate size_t ct_size; 20867c478bd9Sstevel@tonic-gate const char *ct_label; 20877c478bd9Sstevel@tonic-gate } intel_ctab[] = { 20887c478bd9Sstevel@tonic-gate /* maintain descending order! */ 20897c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 20907c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 20917c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 20927c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 20937c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 20947c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 20957c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 20967c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 20977c478bd9Sstevel@tonic-gate { 0x81, 8, 32, 128*1024, l2_cache_str}, /* suspect! */ 20987c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 20997c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 21007c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 21017c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 21027c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 21037c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 21047c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 21057c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 21067c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 21077c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 21087c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 21097c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 21107c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 21117c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 21127c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 21137c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 21147c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 21157c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 21167c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 21177c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 21187c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 21197c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 21207c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 21217c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 21227c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 21237c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 21247c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 21257c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 21267c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 21277c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 21287c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 21297c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 21307c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 21317c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 21327c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 21337c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 21347c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 21357c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 21367c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 21377c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 21387c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 21397c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 21407c478bd9Sstevel@tonic-gate { 0 } 21417c478bd9Sstevel@tonic-gate }; 21427c478bd9Sstevel@tonic-gate 21437c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 21447c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 21457c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 21467c478bd9Sstevel@tonic-gate { 0 } 21477c478bd9Sstevel@tonic-gate }; 21487c478bd9Sstevel@tonic-gate 21497c478bd9Sstevel@tonic-gate /* 21507c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 21517c478bd9Sstevel@tonic-gate */ 21527c478bd9Sstevel@tonic-gate static const struct cachetab * 21537c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 21547c478bd9Sstevel@tonic-gate { 21557c478bd9Sstevel@tonic-gate if (code != 0) { 21567c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 21577c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 21587c478bd9Sstevel@tonic-gate break; 21597c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 21607c478bd9Sstevel@tonic-gate return (ct); 21617c478bd9Sstevel@tonic-gate } 21627c478bd9Sstevel@tonic-gate return (NULL); 21637c478bd9Sstevel@tonic-gate } 21647c478bd9Sstevel@tonic-gate 21657c478bd9Sstevel@tonic-gate /* 21667c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 21677c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 21687c478bd9Sstevel@tonic-gate */ 21697c478bd9Sstevel@tonic-gate static void 21707c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 21717c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 21727c478bd9Sstevel@tonic-gate { 21737c478bd9Sstevel@tonic-gate const struct cachetab *ct; 21747c478bd9Sstevel@tonic-gate uint8_t *dp; 21757c478bd9Sstevel@tonic-gate int i; 21767c478bd9Sstevel@tonic-gate 21777c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 21787c478bd9Sstevel@tonic-gate return; 21797c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) 21807c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 21817c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 21827c478bd9Sstevel@tonic-gate break; 21837c478bd9Sstevel@tonic-gate } 21847c478bd9Sstevel@tonic-gate } 21857c478bd9Sstevel@tonic-gate 21867c478bd9Sstevel@tonic-gate /* 21877c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 21887c478bd9Sstevel@tonic-gate */ 21897c478bd9Sstevel@tonic-gate static void 21907c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 21917c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 21927c478bd9Sstevel@tonic-gate { 21937c478bd9Sstevel@tonic-gate const struct cachetab *ct; 21947c478bd9Sstevel@tonic-gate uint8_t *dp; 21957c478bd9Sstevel@tonic-gate int i; 21967c478bd9Sstevel@tonic-gate 21977c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 21987c478bd9Sstevel@tonic-gate return; 21997c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 22007c478bd9Sstevel@tonic-gate /* 22017c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 22027c478bd9Sstevel@tonic-gate */ 22037c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 22047c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 22057c478bd9Sstevel@tonic-gate break; 22067c478bd9Sstevel@tonic-gate continue; 22077c478bd9Sstevel@tonic-gate } 22087c478bd9Sstevel@tonic-gate /* 22097c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 22107c478bd9Sstevel@tonic-gate */ 22117c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 22127c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 22137c478bd9Sstevel@tonic-gate break; 22147c478bd9Sstevel@tonic-gate continue; 22157c478bd9Sstevel@tonic-gate } 22167c478bd9Sstevel@tonic-gate } 22177c478bd9Sstevel@tonic-gate } 22187c478bd9Sstevel@tonic-gate 22197c478bd9Sstevel@tonic-gate /* 22207c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 22217c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 22227c478bd9Sstevel@tonic-gate */ 22237c478bd9Sstevel@tonic-gate static int 22247c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 22257c478bd9Sstevel@tonic-gate { 22267c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 22277c478bd9Sstevel@tonic-gate 22287c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 22297c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 22307c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 22317c478bd9Sstevel@tonic-gate ct->ct_line_size); 22327c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 22337c478bd9Sstevel@tonic-gate return (0); 22347c478bd9Sstevel@tonic-gate } 22357c478bd9Sstevel@tonic-gate 22367c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 22377c478bd9Sstevel@tonic-gate 22387c478bd9Sstevel@tonic-gate /* 22397c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 22407c478bd9Sstevel@tonic-gate * 22417c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 22427c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 22437c478bd9Sstevel@tonic-gate */ 22447c478bd9Sstevel@tonic-gate static void 22457c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 22467c478bd9Sstevel@tonic-gate { 22477c478bd9Sstevel@tonic-gate switch (assoc) { 22487c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 22497c478bd9Sstevel@tonic-gate break; 22507c478bd9Sstevel@tonic-gate default: 22517c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 22527c478bd9Sstevel@tonic-gate break; 22537c478bd9Sstevel@tonic-gate case 0xff: 22547c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 22557c478bd9Sstevel@tonic-gate break; 22567c478bd9Sstevel@tonic-gate } 22577c478bd9Sstevel@tonic-gate } 22587c478bd9Sstevel@tonic-gate 22597c478bd9Sstevel@tonic-gate static void 22607c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 22617c478bd9Sstevel@tonic-gate { 22627c478bd9Sstevel@tonic-gate if (size == 0) 22637c478bd9Sstevel@tonic-gate return; 22647c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 22657c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 22667c478bd9Sstevel@tonic-gate } 22677c478bd9Sstevel@tonic-gate 22687c478bd9Sstevel@tonic-gate static void 22697c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 22707c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 22717c478bd9Sstevel@tonic-gate { 22727c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 22737c478bd9Sstevel@tonic-gate return; 22747c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 22757c478bd9Sstevel@tonic-gate /* 22767c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 22777c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 22787c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 22797c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 22807c478bd9Sstevel@tonic-gate */ 22817c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 22827c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 22837c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 22847c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 22857c478bd9Sstevel@tonic-gate } 22867c478bd9Sstevel@tonic-gate 22877c478bd9Sstevel@tonic-gate static void 22887c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 22897c478bd9Sstevel@tonic-gate { 22907c478bd9Sstevel@tonic-gate switch (assoc) { 22917c478bd9Sstevel@tonic-gate case 0: /* off */ 22927c478bd9Sstevel@tonic-gate break; 22937c478bd9Sstevel@tonic-gate case 1: 22947c478bd9Sstevel@tonic-gate case 2: 22957c478bd9Sstevel@tonic-gate case 4: 22967c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 22977c478bd9Sstevel@tonic-gate break; 22987c478bd9Sstevel@tonic-gate case 6: 22997c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 23007c478bd9Sstevel@tonic-gate break; 23017c478bd9Sstevel@tonic-gate case 8: 23027c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 23037c478bd9Sstevel@tonic-gate break; 23047c478bd9Sstevel@tonic-gate case 0xf: 23057c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 23067c478bd9Sstevel@tonic-gate break; 23077c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 23087c478bd9Sstevel@tonic-gate break; 23097c478bd9Sstevel@tonic-gate } 23107c478bd9Sstevel@tonic-gate } 23117c478bd9Sstevel@tonic-gate 23127c478bd9Sstevel@tonic-gate static void 23137c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 23147c478bd9Sstevel@tonic-gate { 23157c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 23167c478bd9Sstevel@tonic-gate return; 23177c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 23187c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 23197c478bd9Sstevel@tonic-gate } 23207c478bd9Sstevel@tonic-gate 23217c478bd9Sstevel@tonic-gate static void 23227c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 23237c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 23247c478bd9Sstevel@tonic-gate { 23257c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 23267c478bd9Sstevel@tonic-gate return; 23277c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 23287c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 23297c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 23307c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 23317c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 23327c478bd9Sstevel@tonic-gate } 23337c478bd9Sstevel@tonic-gate 23347c478bd9Sstevel@tonic-gate static void 23357c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 23367c478bd9Sstevel@tonic-gate { 23378949bcd6Sandrei struct cpuid_regs *cp; 23387c478bd9Sstevel@tonic-gate 23397c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 23407c478bd9Sstevel@tonic-gate return; 23417c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 23427c478bd9Sstevel@tonic-gate 23437c478bd9Sstevel@tonic-gate /* 23447c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 23457c478bd9Sstevel@tonic-gate * 23467c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 23477c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 23487c478bd9Sstevel@tonic-gate */ 23497c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 23507c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 23517c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 23527c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 23537c478bd9Sstevel@tonic-gate 23547c478bd9Sstevel@tonic-gate /* 23557c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 23567c478bd9Sstevel@tonic-gate */ 23577c478bd9Sstevel@tonic-gate 23587c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 23597c478bd9Sstevel@tonic-gate uint_t nentries; 23607c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 23617c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 23627c478bd9Sstevel@tonic-gate /* 23637c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 23647c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 23657c478bd9Sstevel@tonic-gate * reporting 255 of them. 23667c478bd9Sstevel@tonic-gate */ 23677c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 23687c478bd9Sstevel@tonic-gate nentries = 256; 23697c478bd9Sstevel@tonic-gate /* 23707c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 23717c478bd9Sstevel@tonic-gate */ 23727c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 23737c478bd9Sstevel@tonic-gate nentries); 23747c478bd9Sstevel@tonic-gate break; 23757c478bd9Sstevel@tonic-gate } 23767c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 23777c478bd9Sstevel@tonic-gate default: 23787c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 23797c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 23807c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 23817c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 23827c478bd9Sstevel@tonic-gate break; 23837c478bd9Sstevel@tonic-gate } 23847c478bd9Sstevel@tonic-gate 23857c478bd9Sstevel@tonic-gate /* 23867c478bd9Sstevel@tonic-gate * data L1 cache configuration 23877c478bd9Sstevel@tonic-gate */ 23887c478bd9Sstevel@tonic-gate 23897c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 23907c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 23917c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 23927c478bd9Sstevel@tonic-gate 23937c478bd9Sstevel@tonic-gate /* 23947c478bd9Sstevel@tonic-gate * code L1 cache configuration 23957c478bd9Sstevel@tonic-gate */ 23967c478bd9Sstevel@tonic-gate 23977c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 23987c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 23997c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 24007c478bd9Sstevel@tonic-gate 24017c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 24027c478bd9Sstevel@tonic-gate return; 24037c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 24047c478bd9Sstevel@tonic-gate 24057c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 24067c478bd9Sstevel@tonic-gate 24077c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 24087c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 24097c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 24107c478bd9Sstevel@tonic-gate else { 24117c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 24127c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 24137c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 24147c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 24157c478bd9Sstevel@tonic-gate } 24167c478bd9Sstevel@tonic-gate 24177c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 24187c478bd9Sstevel@tonic-gate 24197c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 24207c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 24217c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 24227c478bd9Sstevel@tonic-gate } else { 24237c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 24247c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 24257c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 24267c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 24277c478bd9Sstevel@tonic-gate } 24287c478bd9Sstevel@tonic-gate 24297c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 24307c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 24317c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 24327c478bd9Sstevel@tonic-gate } 24337c478bd9Sstevel@tonic-gate 24347c478bd9Sstevel@tonic-gate /* 24357c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 24367c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 24377c478bd9Sstevel@tonic-gate * 24387c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 24397c478bd9Sstevel@tonic-gate */ 24407c478bd9Sstevel@tonic-gate static int 24417c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 24427c478bd9Sstevel@tonic-gate { 24437c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 24447c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 24457c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 24467c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 24477c478bd9Sstevel@tonic-gate break; 24487c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 24497c478bd9Sstevel@tonic-gate /* 24507c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 24517c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 24527c478bd9Sstevel@tonic-gate */ 24537c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 24547c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 24557c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 24567c478bd9Sstevel@tonic-gate break; 24577c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 24587c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 24597c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 24607c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 24617c478bd9Sstevel@tonic-gate default: 24627c478bd9Sstevel@tonic-gate /* 24637c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 24647c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 24657c478bd9Sstevel@tonic-gate * information. 24667c478bd9Sstevel@tonic-gate * 24677c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 24687c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 24697c478bd9Sstevel@tonic-gate * 24707c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 24717c478bd9Sstevel@tonic-gate * table-driven format instead. 24727c478bd9Sstevel@tonic-gate */ 24737c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 24747c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 24757c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 24767c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 24777c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 24787c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 24797c478bd9Sstevel@tonic-gate break; 24807c478bd9Sstevel@tonic-gate } 24817c478bd9Sstevel@tonic-gate return (-1); 24827c478bd9Sstevel@tonic-gate } 24837c478bd9Sstevel@tonic-gate 24847c478bd9Sstevel@tonic-gate /* 24857c478bd9Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 24867c478bd9Sstevel@tonic-gate * Also, create a cpu node in the device tree. 24877c478bd9Sstevel@tonic-gate */ 24887c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 24897c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock; 24907c478bd9Sstevel@tonic-gate 24917c478bd9Sstevel@tonic-gate /* 24927c478bd9Sstevel@tonic-gate * Called from post_startup() and mp_startup() 24937c478bd9Sstevel@tonic-gate */ 24947c478bd9Sstevel@tonic-gate void 24957c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 24967c478bd9Sstevel@tonic-gate { 24977c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 24987c478bd9Sstevel@tonic-gate int create; 24997c478bd9Sstevel@tonic-gate 25007c478bd9Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 25017c478bd9Sstevel@tonic-gate 25027c478bd9Sstevel@tonic-gate /* 25037c478bd9Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 25047c478bd9Sstevel@tonic-gate * the root node. 25057c478bd9Sstevel@tonic-gate */ 25067c478bd9Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 25077c478bd9Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 2508fa9e4066Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 25097c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 25107c478bd9Sstevel@tonic-gate return; 25117c478bd9Sstevel@tonic-gate } 25127c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 25137c478bd9Sstevel@tonic-gate } 25147c478bd9Sstevel@tonic-gate 25157c478bd9Sstevel@tonic-gate /* 25167c478bd9Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 25177c478bd9Sstevel@tonic-gate */ 25187c478bd9Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 25197c478bd9Sstevel@tonic-gate cpu_id); 25207c478bd9Sstevel@tonic-gate if (cpu_devi == NULL) { 25217c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 25227c478bd9Sstevel@tonic-gate return; 25237c478bd9Sstevel@tonic-gate } 25247c478bd9Sstevel@tonic-gate 25257c478bd9Sstevel@tonic-gate /* device_type */ 25267c478bd9Sstevel@tonic-gate 25277c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 25287c478bd9Sstevel@tonic-gate "device_type", "cpu"); 25297c478bd9Sstevel@tonic-gate 25307c478bd9Sstevel@tonic-gate /* reg */ 25317c478bd9Sstevel@tonic-gate 25327c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 25337c478bd9Sstevel@tonic-gate "reg", cpu_id); 25347c478bd9Sstevel@tonic-gate 25357c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 25367c478bd9Sstevel@tonic-gate 25377c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 25387c478bd9Sstevel@tonic-gate long long mul; 25397c478bd9Sstevel@tonic-gate 25407c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 25417c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 25427c478bd9Sstevel@tonic-gate 25437c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 25447c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 25457c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 25467c478bd9Sstevel@tonic-gate } 25477c478bd9Sstevel@tonic-gate 25487c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 25497c478bd9Sstevel@tonic-gate 25507c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 25517c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 25527c478bd9Sstevel@tonic-gate return; 25537c478bd9Sstevel@tonic-gate } 25547c478bd9Sstevel@tonic-gate 25557c478bd9Sstevel@tonic-gate /* vendor-id */ 25567c478bd9Sstevel@tonic-gate 25577c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 25587c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 25597c478bd9Sstevel@tonic-gate 25607c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 25617c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 25627c478bd9Sstevel@tonic-gate return; 25637c478bd9Sstevel@tonic-gate } 25647c478bd9Sstevel@tonic-gate 25657c478bd9Sstevel@tonic-gate /* 25667c478bd9Sstevel@tonic-gate * family, model, and step 25677c478bd9Sstevel@tonic-gate */ 25687c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 25697c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 25707c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 25717c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 25727c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 25737c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 25747c478bd9Sstevel@tonic-gate 25757c478bd9Sstevel@tonic-gate /* type */ 25767c478bd9Sstevel@tonic-gate 25777c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 25787c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 25797c478bd9Sstevel@tonic-gate create = 1; 25807c478bd9Sstevel@tonic-gate break; 25817c478bd9Sstevel@tonic-gate default: 25827c478bd9Sstevel@tonic-gate create = 0; 25837c478bd9Sstevel@tonic-gate break; 25847c478bd9Sstevel@tonic-gate } 25857c478bd9Sstevel@tonic-gate if (create) 25867c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 25877c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 25887c478bd9Sstevel@tonic-gate 25897c478bd9Sstevel@tonic-gate /* ext-family */ 25907c478bd9Sstevel@tonic-gate 25917c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 25927c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 25937c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 25947c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 25957c478bd9Sstevel@tonic-gate break; 25967c478bd9Sstevel@tonic-gate default: 25977c478bd9Sstevel@tonic-gate create = 0; 25987c478bd9Sstevel@tonic-gate break; 25997c478bd9Sstevel@tonic-gate } 26007c478bd9Sstevel@tonic-gate if (create) 26017c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26027c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 26037c478bd9Sstevel@tonic-gate 26047c478bd9Sstevel@tonic-gate /* ext-model */ 26057c478bd9Sstevel@tonic-gate 26067c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 26077c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 2608*68c91426Sdmick create = CPI_MODEL(cpi) == 0xf; 2609*68c91426Sdmick break; 26107c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 2611ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 26127c478bd9Sstevel@tonic-gate break; 26137c478bd9Sstevel@tonic-gate default: 26147c478bd9Sstevel@tonic-gate create = 0; 26157c478bd9Sstevel@tonic-gate break; 26167c478bd9Sstevel@tonic-gate } 26177c478bd9Sstevel@tonic-gate if (create) 26187c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26197c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 26207c478bd9Sstevel@tonic-gate 26217c478bd9Sstevel@tonic-gate /* generation */ 26227c478bd9Sstevel@tonic-gate 26237c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 26247c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 26257c478bd9Sstevel@tonic-gate /* 26267c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 26277c478bd9Sstevel@tonic-gate */ 26287c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 26297c478bd9Sstevel@tonic-gate break; 26307c478bd9Sstevel@tonic-gate default: 26317c478bd9Sstevel@tonic-gate create = 0; 26327c478bd9Sstevel@tonic-gate break; 26337c478bd9Sstevel@tonic-gate } 26347c478bd9Sstevel@tonic-gate if (create) 26357c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26367c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 26377c478bd9Sstevel@tonic-gate 26387c478bd9Sstevel@tonic-gate /* brand-id */ 26397c478bd9Sstevel@tonic-gate 26407c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 26417c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 26427c478bd9Sstevel@tonic-gate /* 26437c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 26447c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 26457c478bd9Sstevel@tonic-gate */ 26467c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 26477c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 26487c478bd9Sstevel@tonic-gate break; 26497c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 26507c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 26517c478bd9Sstevel@tonic-gate break; 26527c478bd9Sstevel@tonic-gate default: 26537c478bd9Sstevel@tonic-gate create = 0; 26547c478bd9Sstevel@tonic-gate break; 26557c478bd9Sstevel@tonic-gate } 26567c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 26577c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26587c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 26597c478bd9Sstevel@tonic-gate } 26607c478bd9Sstevel@tonic-gate 26617c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 26627c478bd9Sstevel@tonic-gate 26637c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 26647c478bd9Sstevel@tonic-gate /* 26657c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 26667c478bd9Sstevel@tonic-gate */ 26675ff02082Sdmick case X86_VENDOR_Intel: 26685ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 26695ff02082Sdmick break; 26705ff02082Sdmick case X86_VENDOR_AMD: 26717c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 26727c478bd9Sstevel@tonic-gate break; 26737c478bd9Sstevel@tonic-gate default: 26747c478bd9Sstevel@tonic-gate create = 0; 26757c478bd9Sstevel@tonic-gate break; 26767c478bd9Sstevel@tonic-gate } 26777c478bd9Sstevel@tonic-gate if (create) { 26787c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26797c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 26807c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26817c478bd9Sstevel@tonic-gate "apic-id", CPI_APIC_ID(cpi)); 26827aec1d6eScindi if (cpi->cpi_chipid >= 0) { 26837c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26847c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 26857aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26867aec1d6eScindi "clog#", cpi->cpi_clogid); 26877aec1d6eScindi } 26887c478bd9Sstevel@tonic-gate } 26897c478bd9Sstevel@tonic-gate 26907c478bd9Sstevel@tonic-gate /* cpuid-features */ 26917c478bd9Sstevel@tonic-gate 26927c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26937c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 26947c478bd9Sstevel@tonic-gate 26957c478bd9Sstevel@tonic-gate 26967c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 26977c478bd9Sstevel@tonic-gate 26987c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 26997c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 27005ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 27017c478bd9Sstevel@tonic-gate break; 27027c478bd9Sstevel@tonic-gate default: 27037c478bd9Sstevel@tonic-gate create = 0; 27047c478bd9Sstevel@tonic-gate break; 27057c478bd9Sstevel@tonic-gate } 27067c478bd9Sstevel@tonic-gate if (create) 27077c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27087c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 27097c478bd9Sstevel@tonic-gate 27107c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 27117c478bd9Sstevel@tonic-gate 27127c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 27135ff02082Sdmick case X86_VENDOR_Intel: 27147c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 27157c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 27167c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 27177c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 27187c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 27197c478bd9Sstevel@tonic-gate break; 27207c478bd9Sstevel@tonic-gate default: 27217c478bd9Sstevel@tonic-gate create = 0; 27227c478bd9Sstevel@tonic-gate break; 27237c478bd9Sstevel@tonic-gate } 27245ff02082Sdmick if (create) { 27257c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27267c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 27275ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27285ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 27295ff02082Sdmick } 27307c478bd9Sstevel@tonic-gate 27317c478bd9Sstevel@tonic-gate /* 27327c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 27337c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 27347c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 27357c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 27367c478bd9Sstevel@tonic-gate */ 27377c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 27387c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 27397c478bd9Sstevel@tonic-gate 27407c478bd9Sstevel@tonic-gate /* 27417c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 27427c478bd9Sstevel@tonic-gate */ 27437c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 27447c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 27457c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 27467c478bd9Sstevel@tonic-gate break; 27477c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 27487c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 27497c478bd9Sstevel@tonic-gate break; 27507c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 27517c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 27527c478bd9Sstevel@tonic-gate break; 27537c478bd9Sstevel@tonic-gate default: 27547c478bd9Sstevel@tonic-gate break; 27557c478bd9Sstevel@tonic-gate } 27567c478bd9Sstevel@tonic-gate 27577c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 27587c478bd9Sstevel@tonic-gate } 27597c478bd9Sstevel@tonic-gate 27607c478bd9Sstevel@tonic-gate struct l2info { 27617c478bd9Sstevel@tonic-gate int *l2i_csz; 27627c478bd9Sstevel@tonic-gate int *l2i_lsz; 27637c478bd9Sstevel@tonic-gate int *l2i_assoc; 27647c478bd9Sstevel@tonic-gate int l2i_ret; 27657c478bd9Sstevel@tonic-gate }; 27667c478bd9Sstevel@tonic-gate 27677c478bd9Sstevel@tonic-gate /* 27687c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 27697c478bd9Sstevel@tonic-gate * of the L2 cache 27707c478bd9Sstevel@tonic-gate */ 27717c478bd9Sstevel@tonic-gate static int 27727c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 27737c478bd9Sstevel@tonic-gate { 27747c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 27757c478bd9Sstevel@tonic-gate int *ip; 27767c478bd9Sstevel@tonic-gate 27777c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 27787c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 27797c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 27807c478bd9Sstevel@tonic-gate 27817c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 27827c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 27837c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 27847c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 27857c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 27867c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 27877c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 27887c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 27897c478bd9Sstevel@tonic-gate } 27907c478bd9Sstevel@tonic-gate 27917c478bd9Sstevel@tonic-gate static void 27927c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 27937c478bd9Sstevel@tonic-gate { 27948949bcd6Sandrei struct cpuid_regs *cp; 27957c478bd9Sstevel@tonic-gate uint_t size, assoc; 27967c478bd9Sstevel@tonic-gate int *ip; 27977c478bd9Sstevel@tonic-gate 27987c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 27997c478bd9Sstevel@tonic-gate return; 28007c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 28017c478bd9Sstevel@tonic-gate 28027c478bd9Sstevel@tonic-gate if ((assoc = BITX(cp->cp_ecx, 15, 12)) != 0 && 28037c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 28047c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 28057c478bd9Sstevel@tonic-gate 28067c478bd9Sstevel@tonic-gate 28077c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 28087c478bd9Sstevel@tonic-gate *ip = cachesz; 28097c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 28107c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 28117c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 28127c478bd9Sstevel@tonic-gate *ip = assoc; 28137c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 28147c478bd9Sstevel@tonic-gate } 28157c478bd9Sstevel@tonic-gate } 28167c478bd9Sstevel@tonic-gate 28177c478bd9Sstevel@tonic-gate int 28187c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 28197c478bd9Sstevel@tonic-gate { 28207c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 28217c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 28227c478bd9Sstevel@tonic-gate 28237c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 28247c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 28257c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 28267c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 28277c478bd9Sstevel@tonic-gate 28287c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 28297c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 28307c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 28317c478bd9Sstevel@tonic-gate break; 28327c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 28337c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 28347c478bd9Sstevel@tonic-gate break; 28357c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 28367c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 28377c478bd9Sstevel@tonic-gate break; 28387c478bd9Sstevel@tonic-gate default: 28397c478bd9Sstevel@tonic-gate break; 28407c478bd9Sstevel@tonic-gate } 28417c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 28427c478bd9Sstevel@tonic-gate } 2843