xref: /titanic_53/usr/src/uts/common/io/e1000api/e1000_ich8lan.h (revision 42cc51e07cdbcad3b9aca8d9d991fc09b251feb7)
175eba5b6SRobert Mustacchi /******************************************************************************
275eba5b6SRobert Mustacchi 
3*42cc51e0SRobert Mustacchi   Copyright (c) 2001-2015, Intel Corporation
475eba5b6SRobert Mustacchi   All rights reserved.
575eba5b6SRobert Mustacchi 
675eba5b6SRobert Mustacchi   Redistribution and use in source and binary forms, with or without
775eba5b6SRobert Mustacchi   modification, are permitted provided that the following conditions are met:
875eba5b6SRobert Mustacchi 
975eba5b6SRobert Mustacchi    1. Redistributions of source code must retain the above copyright notice,
1075eba5b6SRobert Mustacchi       this list of conditions and the following disclaimer.
1175eba5b6SRobert Mustacchi 
1275eba5b6SRobert Mustacchi    2. Redistributions in binary form must reproduce the above copyright
1375eba5b6SRobert Mustacchi       notice, this list of conditions and the following disclaimer in the
1475eba5b6SRobert Mustacchi       documentation and/or other materials provided with the distribution.
1575eba5b6SRobert Mustacchi 
1675eba5b6SRobert Mustacchi    3. Neither the name of the Intel Corporation nor the names of its
1775eba5b6SRobert Mustacchi       contributors may be used to endorse or promote products derived from
1875eba5b6SRobert Mustacchi       this software without specific prior written permission.
1975eba5b6SRobert Mustacchi 
2075eba5b6SRobert Mustacchi   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
2175eba5b6SRobert Mustacchi   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2275eba5b6SRobert Mustacchi   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2375eba5b6SRobert Mustacchi   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
2475eba5b6SRobert Mustacchi   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2575eba5b6SRobert Mustacchi   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2675eba5b6SRobert Mustacchi   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2775eba5b6SRobert Mustacchi   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2875eba5b6SRobert Mustacchi   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2975eba5b6SRobert Mustacchi   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
3075eba5b6SRobert Mustacchi   POSSIBILITY OF SUCH DAMAGE.
3175eba5b6SRobert Mustacchi 
3275eba5b6SRobert Mustacchi ******************************************************************************/
3375eba5b6SRobert Mustacchi /*$FreeBSD$*/
3475eba5b6SRobert Mustacchi 
3575eba5b6SRobert Mustacchi #ifndef _E1000_ICH8LAN_H_
3675eba5b6SRobert Mustacchi #define _E1000_ICH8LAN_H_
3775eba5b6SRobert Mustacchi 
3875eba5b6SRobert Mustacchi #define ICH_FLASH_GFPREG		0x0000
3975eba5b6SRobert Mustacchi #define ICH_FLASH_HSFSTS		0x0004
4075eba5b6SRobert Mustacchi #define ICH_FLASH_HSFCTL		0x0006
4175eba5b6SRobert Mustacchi #define ICH_FLASH_FADDR			0x0008
4275eba5b6SRobert Mustacchi #define ICH_FLASH_FDATA0		0x0010
4375eba5b6SRobert Mustacchi 
4475eba5b6SRobert Mustacchi /* Requires up to 10 seconds when MNG might be accessing part. */
4575eba5b6SRobert Mustacchi #define ICH_FLASH_READ_COMMAND_TIMEOUT	10000000
4675eba5b6SRobert Mustacchi #define ICH_FLASH_WRITE_COMMAND_TIMEOUT	10000000
4775eba5b6SRobert Mustacchi #define ICH_FLASH_ERASE_COMMAND_TIMEOUT	10000000
4875eba5b6SRobert Mustacchi #define ICH_FLASH_LINEAR_ADDR_MASK	0x00FFFFFF
4975eba5b6SRobert Mustacchi #define ICH_FLASH_CYCLE_REPEAT_COUNT	10
5075eba5b6SRobert Mustacchi 
5175eba5b6SRobert Mustacchi #define ICH_CYCLE_READ			0
5275eba5b6SRobert Mustacchi #define ICH_CYCLE_WRITE			2
5375eba5b6SRobert Mustacchi #define ICH_CYCLE_ERASE			3
5475eba5b6SRobert Mustacchi 
5575eba5b6SRobert Mustacchi #define FLASH_GFPREG_BASE_MASK		0x1FFF
5675eba5b6SRobert Mustacchi #define FLASH_SECTOR_ADDR_SHIFT		12
5775eba5b6SRobert Mustacchi 
5875eba5b6SRobert Mustacchi #define ICH_FLASH_SEG_SIZE_256		256
5975eba5b6SRobert Mustacchi #define ICH_FLASH_SEG_SIZE_4K		4096
6075eba5b6SRobert Mustacchi #define ICH_FLASH_SEG_SIZE_8K		8192
6175eba5b6SRobert Mustacchi #define ICH_FLASH_SEG_SIZE_64K		65536
6275eba5b6SRobert Mustacchi 
6375eba5b6SRobert Mustacchi #define E1000_ICH_FWSM_RSPCIPHY	0x00000040 /* Reset PHY on PCI Reset */
6475eba5b6SRobert Mustacchi /* FW established a valid mode */
6575eba5b6SRobert Mustacchi #define E1000_ICH_FWSM_FW_VALID	0x00008000
6675eba5b6SRobert Mustacchi #define E1000_ICH_FWSM_PCIM2PCI	0x01000000 /* ME PCIm-to-PCI active */
6775eba5b6SRobert Mustacchi #define E1000_ICH_FWSM_PCIM2PCI_COUNT	2000
6875eba5b6SRobert Mustacchi 
6975eba5b6SRobert Mustacchi #define E1000_ICH_MNG_IAMT_MODE		0x2
7075eba5b6SRobert Mustacchi 
7175eba5b6SRobert Mustacchi #define E1000_FWSM_WLOCK_MAC_MASK	0x0380
7275eba5b6SRobert Mustacchi #define E1000_FWSM_WLOCK_MAC_SHIFT	7
73c124a83eSRobert Mustacchi #define E1000_FWSM_ULP_CFG_DONE		0x00000400  /* Low power cfg done */
7475eba5b6SRobert Mustacchi 
7575eba5b6SRobert Mustacchi /* Shared Receive Address Registers */
7675eba5b6SRobert Mustacchi #define E1000_SHRAL_PCH_LPT(_i)		(0x05408 + ((_i) * 8))
7775eba5b6SRobert Mustacchi #define E1000_SHRAH_PCH_LPT(_i)		(0x0540C + ((_i) * 8))
7875eba5b6SRobert Mustacchi 
79c124a83eSRobert Mustacchi #define E1000_H2ME		0x05B50    /* Host to ME */
80c124a83eSRobert Mustacchi #define E1000_H2ME_ULP		0x00000800 /* ULP Indication Bit */
81c124a83eSRobert Mustacchi #define E1000_H2ME_ENFORCE_SETTINGS	0x00001000 /* Enforce Settings */
82c124a83eSRobert Mustacchi 
8375eba5b6SRobert Mustacchi #define ID_LED_DEFAULT_ICH8LAN	((ID_LED_DEF1_DEF2 << 12) | \
8475eba5b6SRobert Mustacchi 				 (ID_LED_OFF1_OFF2 <<  8) | \
8575eba5b6SRobert Mustacchi 				 (ID_LED_OFF1_ON2  <<  4) | \
8675eba5b6SRobert Mustacchi 				 (ID_LED_DEF1_DEF2))
8775eba5b6SRobert Mustacchi 
8875eba5b6SRobert Mustacchi #define E1000_ICH_NVM_SIG_WORD		0x13
89*42cc51e0SRobert Mustacchi #define E1000_ICH_NVM_SIG_MASK		0xC000UL
9075eba5b6SRobert Mustacchi #define E1000_ICH_NVM_VALID_SIG_MASK	0xC0
9175eba5b6SRobert Mustacchi #define E1000_ICH_NVM_SIG_VALUE		0x80
9275eba5b6SRobert Mustacchi 
9375eba5b6SRobert Mustacchi #define E1000_ICH8_LAN_INIT_TIMEOUT	1500
9475eba5b6SRobert Mustacchi 
95c124a83eSRobert Mustacchi /* FEXT register bit definition */
96c124a83eSRobert Mustacchi #define E1000_FEXT_PHY_CABLE_DISCONNECTED	0x00000004
97c124a83eSRobert Mustacchi 
9875eba5b6SRobert Mustacchi #define E1000_FEXTNVM_SW_CONFIG		1
99c124a83eSRobert Mustacchi #define E1000_FEXTNVM_SW_CONFIG_ICH8M	(1 << 27) /* different on ICH8M */
10075eba5b6SRobert Mustacchi 
10175eba5b6SRobert Mustacchi #define E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK	0x0C000000
10275eba5b6SRobert Mustacchi #define E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC	0x08000000
10375eba5b6SRobert Mustacchi 
10475eba5b6SRobert Mustacchi #define E1000_FEXTNVM4_BEACON_DURATION_MASK	0x7
10575eba5b6SRobert Mustacchi #define E1000_FEXTNVM4_BEACON_DURATION_8USEC	0x7
10675eba5b6SRobert Mustacchi #define E1000_FEXTNVM4_BEACON_DURATION_16USEC	0x3
10775eba5b6SRobert Mustacchi 
10875eba5b6SRobert Mustacchi #define E1000_FEXTNVM6_REQ_PLL_CLK	0x00000100
109c124a83eSRobert Mustacchi #define E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION	0x00000200
110*42cc51e0SRobert Mustacchi #define E1000_FEXTNVM6_K1_OFF_ENABLE	0x80000000
111*42cc51e0SRobert Mustacchi /* bit for disabling packet buffer read */
112*42cc51e0SRobert Mustacchi #define E1000_FEXTNVM7_DISABLE_PB_READ	0x00040000
113*42cc51e0SRobert Mustacchi #define E1000_FEXTNVM7_SIDE_CLK_UNGATE	0x00000004
114c124a83eSRobert Mustacchi #define E1000_FEXTNVM7_DISABLE_SMB_PERST	0x00000020
115*42cc51e0SRobert Mustacchi #define E1000_FEXTNVM9_IOSFSB_CLKGATE_DIS	0x00000800
116*42cc51e0SRobert Mustacchi #define E1000_FEXTNVM9_IOSFSB_CLKREQ_DIS	0x00001000
117*42cc51e0SRobert Mustacchi #define E1000_FEXTNVM11_DISABLE_PB_READ		0x00000200
118*42cc51e0SRobert Mustacchi #define E1000_FEXTNVM11_DISABLE_MULR_FIX	0x00002000
11975eba5b6SRobert Mustacchi 
120*42cc51e0SRobert Mustacchi /* bit24: RXDCTL thresholds granularity: 0 - cache lines, 1 - descriptors */
121*42cc51e0SRobert Mustacchi #define E1000_RXDCTL_THRESH_UNIT_DESC	0x01000000
122*42cc51e0SRobert Mustacchi 
123*42cc51e0SRobert Mustacchi #define NVM_SIZE_MULTIPLIER 4096  /*multiplier for NVMS field*/
124*42cc51e0SRobert Mustacchi #define E1000_FLASH_BASE_ADDR 0xE000 /*offset of NVM access regs*/
125*42cc51e0SRobert Mustacchi #define E1000_CTRL_EXT_NVMVS 0x3 /*NVM valid sector */
126*42cc51e0SRobert Mustacchi #define E1000_TARC0_CB_MULTIQ_3_REQ	(1 << 28 | 1 << 29)
12775eba5b6SRobert Mustacchi #define PCIE_ICH8_SNOOP_ALL	PCIE_NO_SNOOP_ALL
12875eba5b6SRobert Mustacchi 
12975eba5b6SRobert Mustacchi #define E1000_ICH_RAR_ENTRIES	7
13075eba5b6SRobert Mustacchi #define E1000_PCH2_RAR_ENTRIES	5 /* RAR[0], SHRA[0-3] */
13175eba5b6SRobert Mustacchi #define E1000_PCH_LPT_RAR_ENTRIES	12 /* RAR[0], SHRA[0-10] */
13275eba5b6SRobert Mustacchi 
13375eba5b6SRobert Mustacchi #define PHY_PAGE_SHIFT		5
13475eba5b6SRobert Mustacchi #define PHY_REG(page, reg)	(((page) << PHY_PAGE_SHIFT) | \
13575eba5b6SRobert Mustacchi 				 ((reg) & MAX_PHY_REG_ADDRESS))
13675eba5b6SRobert Mustacchi #define IGP3_KMRN_DIAG	PHY_REG(770, 19) /* KMRN Diagnostic */
13775eba5b6SRobert Mustacchi #define IGP3_VR_CTRL	PHY_REG(776, 18) /* Voltage Regulator Control */
13875eba5b6SRobert Mustacchi 
13975eba5b6SRobert Mustacchi #define IGP3_KMRN_DIAG_PCS_LOCK_LOSS		0x0002
14075eba5b6SRobert Mustacchi #define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK	0x0300
14175eba5b6SRobert Mustacchi #define IGP3_VR_CTRL_MODE_SHUTDOWN		0x0200
14275eba5b6SRobert Mustacchi 
14375eba5b6SRobert Mustacchi /* PHY Wakeup Registers and defines */
14475eba5b6SRobert Mustacchi #define BM_PORT_GEN_CFG		PHY_REG(BM_PORT_CTRL_PAGE, 17)
14575eba5b6SRobert Mustacchi #define BM_RCTL			PHY_REG(BM_WUC_PAGE, 0)
14675eba5b6SRobert Mustacchi #define BM_WUC			PHY_REG(BM_WUC_PAGE, 1)
14775eba5b6SRobert Mustacchi #define BM_WUFC			PHY_REG(BM_WUC_PAGE, 2)
14875eba5b6SRobert Mustacchi #define BM_WUS			PHY_REG(BM_WUC_PAGE, 3)
14975eba5b6SRobert Mustacchi #define BM_RAR_L(_i)		(BM_PHY_REG(BM_WUC_PAGE, 16 + ((_i) << 2)))
15075eba5b6SRobert Mustacchi #define BM_RAR_M(_i)		(BM_PHY_REG(BM_WUC_PAGE, 17 + ((_i) << 2)))
15175eba5b6SRobert Mustacchi #define BM_RAR_H(_i)		(BM_PHY_REG(BM_WUC_PAGE, 18 + ((_i) << 2)))
15275eba5b6SRobert Mustacchi #define BM_RAR_CTRL(_i)		(BM_PHY_REG(BM_WUC_PAGE, 19 + ((_i) << 2)))
15375eba5b6SRobert Mustacchi #define BM_MTA(_i)		(BM_PHY_REG(BM_WUC_PAGE, 128 + ((_i) << 1)))
15475eba5b6SRobert Mustacchi 
15575eba5b6SRobert Mustacchi #define BM_RCTL_UPE		0x0001 /* Unicast Promiscuous Mode */
15675eba5b6SRobert Mustacchi #define BM_RCTL_MPE		0x0002 /* Multicast Promiscuous Mode */
15775eba5b6SRobert Mustacchi #define BM_RCTL_MO_SHIFT	3      /* Multicast Offset Shift */
15875eba5b6SRobert Mustacchi #define BM_RCTL_MO_MASK		(3 << 3) /* Multicast Offset Mask */
15975eba5b6SRobert Mustacchi #define BM_RCTL_BAM		0x0020 /* Broadcast Accept Mode */
16075eba5b6SRobert Mustacchi #define BM_RCTL_PMCF		0x0040 /* Pass MAC Control Frames */
16175eba5b6SRobert Mustacchi #define BM_RCTL_RFCE		0x0080 /* Rx Flow Control Enable */
16275eba5b6SRobert Mustacchi 
16375eba5b6SRobert Mustacchi #define HV_LED_CONFIG		PHY_REG(768, 30) /* LED Configuration */
16475eba5b6SRobert Mustacchi #define HV_MUX_DATA_CTRL	PHY_REG(776, 16)
16575eba5b6SRobert Mustacchi #define HV_MUX_DATA_CTRL_GEN_TO_MAC	0x0400
16675eba5b6SRobert Mustacchi #define HV_MUX_DATA_CTRL_FORCE_SPEED	0x0004
16775eba5b6SRobert Mustacchi #define HV_STATS_PAGE	778
168c124a83eSRobert Mustacchi /* Half-duplex collision counts */
169c124a83eSRobert Mustacchi #define HV_SCC_UPPER	PHY_REG(HV_STATS_PAGE, 16) /* Single Collision */
17075eba5b6SRobert Mustacchi #define HV_SCC_LOWER	PHY_REG(HV_STATS_PAGE, 17)
171c124a83eSRobert Mustacchi #define HV_ECOL_UPPER	PHY_REG(HV_STATS_PAGE, 18) /* Excessive Coll. */
17275eba5b6SRobert Mustacchi #define HV_ECOL_LOWER	PHY_REG(HV_STATS_PAGE, 19)
173c124a83eSRobert Mustacchi #define HV_MCC_UPPER	PHY_REG(HV_STATS_PAGE, 20) /* Multiple Collision */
17475eba5b6SRobert Mustacchi #define HV_MCC_LOWER	PHY_REG(HV_STATS_PAGE, 21)
175c124a83eSRobert Mustacchi #define HV_LATECOL_UPPER PHY_REG(HV_STATS_PAGE, 23) /* Late Collision */
17675eba5b6SRobert Mustacchi #define HV_LATECOL_LOWER PHY_REG(HV_STATS_PAGE, 24)
177c124a83eSRobert Mustacchi #define HV_COLC_UPPER	PHY_REG(HV_STATS_PAGE, 25) /* Collision */
17875eba5b6SRobert Mustacchi #define HV_COLC_LOWER	PHY_REG(HV_STATS_PAGE, 26)
17975eba5b6SRobert Mustacchi #define HV_DC_UPPER	PHY_REG(HV_STATS_PAGE, 27) /* Defer Count */
18075eba5b6SRobert Mustacchi #define HV_DC_LOWER	PHY_REG(HV_STATS_PAGE, 28)
181c124a83eSRobert Mustacchi #define HV_TNCRS_UPPER	PHY_REG(HV_STATS_PAGE, 29) /* Tx with no CRS */
18275eba5b6SRobert Mustacchi #define HV_TNCRS_LOWER	PHY_REG(HV_STATS_PAGE, 30)
18375eba5b6SRobert Mustacchi 
18475eba5b6SRobert Mustacchi #define E1000_FCRTV_PCH	0x05F40 /* PCH Flow Control Refresh Timer Value */
18575eba5b6SRobert Mustacchi 
18675eba5b6SRobert Mustacchi #define E1000_NVM_K1_CONFIG	0x1B /* NVM K1 Config Word */
18775eba5b6SRobert Mustacchi #define E1000_NVM_K1_ENABLE	0x1  /* NVM Enable K1 bit */
188*42cc51e0SRobert Mustacchi #define K1_ENTRY_LATENCY	0
189*42cc51e0SRobert Mustacchi #define K1_MIN_TIME		1
19075eba5b6SRobert Mustacchi 
19175eba5b6SRobert Mustacchi /* SMBus Control Phy Register */
19275eba5b6SRobert Mustacchi #define CV_SMB_CTRL		PHY_REG(769, 23)
19375eba5b6SRobert Mustacchi #define CV_SMB_CTRL_FORCE_SMBUS	0x0001
19475eba5b6SRobert Mustacchi 
195c124a83eSRobert Mustacchi /* I218 Ultra Low Power Configuration 1 Register */
196c124a83eSRobert Mustacchi #define I218_ULP_CONFIG1		PHY_REG(779, 16)
197c124a83eSRobert Mustacchi #define I218_ULP_CONFIG1_START		0x0001 /* Start auto ULP config */
198c124a83eSRobert Mustacchi #define I218_ULP_CONFIG1_IND		0x0004 /* Pwr up from ULP indication */
199c124a83eSRobert Mustacchi #define I218_ULP_CONFIG1_STICKY_ULP	0x0010 /* Set sticky ULP mode */
200c124a83eSRobert Mustacchi #define I218_ULP_CONFIG1_INBAND_EXIT	0x0020 /* Inband on ULP exit */
201c124a83eSRobert Mustacchi #define I218_ULP_CONFIG1_WOL_HOST	0x0040 /* WoL Host on ULP exit */
202c124a83eSRobert Mustacchi #define I218_ULP_CONFIG1_RESET_TO_SMBUS	0x0100 /* Reset to SMBus mode */
203*42cc51e0SRobert Mustacchi /* enable ULP even if when phy powered down via lanphypc */
204*42cc51e0SRobert Mustacchi #define I218_ULP_CONFIG1_EN_ULP_LANPHYPC	0x0400
205*42cc51e0SRobert Mustacchi /* disable clear of sticky ULP on PERST */
206*42cc51e0SRobert Mustacchi #define I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST	0x0800
207c124a83eSRobert Mustacchi #define I218_ULP_CONFIG1_DISABLE_SMB_PERST	0x1000 /* Disable on PERST# */
208c124a83eSRobert Mustacchi 
20975eba5b6SRobert Mustacchi /* SMBus Address Phy Register */
21075eba5b6SRobert Mustacchi #define HV_SMB_ADDR		PHY_REG(768, 26)
21175eba5b6SRobert Mustacchi #define HV_SMB_ADDR_MASK	0x007F
21275eba5b6SRobert Mustacchi #define HV_SMB_ADDR_PEC_EN	0x0200
21375eba5b6SRobert Mustacchi #define HV_SMB_ADDR_VALID	0x0080
21475eba5b6SRobert Mustacchi #define HV_SMB_ADDR_FREQ_MASK		0x1100
21575eba5b6SRobert Mustacchi #define HV_SMB_ADDR_FREQ_LOW_SHIFT	8
21675eba5b6SRobert Mustacchi #define HV_SMB_ADDR_FREQ_HIGH_SHIFT	12
21775eba5b6SRobert Mustacchi 
21875eba5b6SRobert Mustacchi /* Strapping Option Register - RO */
21975eba5b6SRobert Mustacchi #define E1000_STRAP			0x0000C
22075eba5b6SRobert Mustacchi #define E1000_STRAP_SMBUS_ADDRESS_MASK	0x00FE0000
22175eba5b6SRobert Mustacchi #define E1000_STRAP_SMBUS_ADDRESS_SHIFT	17
22275eba5b6SRobert Mustacchi #define E1000_STRAP_SMT_FREQ_MASK	0x00003000
22375eba5b6SRobert Mustacchi #define E1000_STRAP_SMT_FREQ_SHIFT	12
22475eba5b6SRobert Mustacchi 
22575eba5b6SRobert Mustacchi /* OEM Bits Phy Register */
22675eba5b6SRobert Mustacchi #define HV_OEM_BITS		PHY_REG(768, 25)
22775eba5b6SRobert Mustacchi #define HV_OEM_BITS_LPLU	0x0004 /* Low Power Link Up */
22875eba5b6SRobert Mustacchi #define HV_OEM_BITS_GBE_DIS	0x0040 /* Gigabit Disable */
22975eba5b6SRobert Mustacchi #define HV_OEM_BITS_RESTART_AN	0x0400 /* Restart Auto-negotiation */
23075eba5b6SRobert Mustacchi 
23175eba5b6SRobert Mustacchi /* KMRN Mode Control */
23275eba5b6SRobert Mustacchi #define HV_KMRN_MODE_CTRL	PHY_REG(769, 16)
23375eba5b6SRobert Mustacchi #define HV_KMRN_MDIO_SLOW	0x0400
23475eba5b6SRobert Mustacchi 
23575eba5b6SRobert Mustacchi /* KMRN FIFO Control and Status */
23675eba5b6SRobert Mustacchi #define HV_KMRN_FIFO_CTRLSTA			PHY_REG(770, 16)
23775eba5b6SRobert Mustacchi #define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK	0x7000
23875eba5b6SRobert Mustacchi #define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT	12
23975eba5b6SRobert Mustacchi 
24075eba5b6SRobert Mustacchi /* PHY Power Management Control */
24175eba5b6SRobert Mustacchi #define HV_PM_CTRL		PHY_REG(770, 17)
24275eba5b6SRobert Mustacchi #define HV_PM_CTRL_PLL_STOP_IN_K1_GIGA	0x100
243c124a83eSRobert Mustacchi #define HV_PM_CTRL_K1_ENABLE		0x4000
24475eba5b6SRobert Mustacchi 
245*42cc51e0SRobert Mustacchi #define I217_PLL_CLOCK_GATE_REG	PHY_REG(772, 28)
246*42cc51e0SRobert Mustacchi #define I217_PLL_CLOCK_GATE_MASK	0x07FF
247*42cc51e0SRobert Mustacchi 
24875eba5b6SRobert Mustacchi #define SW_FLAG_TIMEOUT		1000 /* SW Semaphore flag timeout in ms */
24975eba5b6SRobert Mustacchi 
250c124a83eSRobert Mustacchi /* Inband Control */
251c124a83eSRobert Mustacchi #define I217_INBAND_CTRL				PHY_REG(770, 18)
252c124a83eSRobert Mustacchi #define I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK	0x3F00
253c124a83eSRobert Mustacchi #define I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT	8
254c124a83eSRobert Mustacchi 
255c124a83eSRobert Mustacchi /* Low Power Idle GPIO Control */
256c124a83eSRobert Mustacchi #define I217_LPI_GPIO_CTRL			PHY_REG(772, 18)
257c124a83eSRobert Mustacchi #define I217_LPI_GPIO_CTRL_AUTO_EN_LPI		0x0800
258c124a83eSRobert Mustacchi 
25975eba5b6SRobert Mustacchi /* PHY Low Power Idle Control */
26075eba5b6SRobert Mustacchi #define I82579_LPI_CTRL				PHY_REG(772, 20)
26175eba5b6SRobert Mustacchi #define I82579_LPI_CTRL_100_ENABLE		0x2000
26275eba5b6SRobert Mustacchi #define I82579_LPI_CTRL_1000_ENABLE		0x4000
26375eba5b6SRobert Mustacchi #define I82579_LPI_CTRL_ENABLE_MASK		0x6000
264c124a83eSRobert Mustacchi 
265c124a83eSRobert Mustacchi /* 82579 DFT Control */
266c124a83eSRobert Mustacchi #define I82579_DFT_CTRL			PHY_REG(769, 20)
267c124a83eSRobert Mustacchi #define I82579_DFT_CTRL_GATE_PHY_RESET	0x0040 /* Gate PHY Reset on MAC Reset */
26875eba5b6SRobert Mustacchi 
26975eba5b6SRobert Mustacchi /* Extended Management Interface (EMI) Registers */
27075eba5b6SRobert Mustacchi #define I82579_EMI_ADDR		0x10
27175eba5b6SRobert Mustacchi #define I82579_EMI_DATA		0x11
27275eba5b6SRobert Mustacchi #define I82579_LPI_UPDATE_TIMER	0x4805 /* in 40ns units + 40 ns base value */
27375eba5b6SRobert Mustacchi #define I82579_MSE_THRESHOLD	0x084F /* 82579 Mean Square Error Threshold */
27475eba5b6SRobert Mustacchi #define I82577_MSE_THRESHOLD	0x0887 /* 82577 Mean Square Error Threshold */
27575eba5b6SRobert Mustacchi #define I82579_MSE_LINK_DOWN	0x2411 /* MSE count before dropping link */
27675eba5b6SRobert Mustacchi #define I82579_RX_CONFIG		0x3412 /* Receive configuration */
277c124a83eSRobert Mustacchi #define I82579_LPI_PLL_SHUT		0x4412 /* LPI PLL Shut Enable */
278c124a83eSRobert Mustacchi #define I82579_EEE_PCS_STATUS		0x182E	/* IEEE MMD Register 3.1 >> 8 */
27975eba5b6SRobert Mustacchi #define I82579_EEE_CAPABILITY		0x0410 /* IEEE MMD Register 3.20 */
28075eba5b6SRobert Mustacchi #define I82579_EEE_ADVERTISEMENT	0x040E /* IEEE MMD Register 7.60 */
28175eba5b6SRobert Mustacchi #define I82579_EEE_LP_ABILITY		0x040F /* IEEE MMD Register 7.61 */
282c124a83eSRobert Mustacchi #define I82579_EEE_100_SUPPORTED	(1 << 1) /* 100BaseTx EEE */
283c124a83eSRobert Mustacchi #define I82579_EEE_1000_SUPPORTED	(1 << 2) /* 1000BaseTx EEE */
284c124a83eSRobert Mustacchi #define I82579_LPI_100_PLL_SHUT	(1 << 2) /* 100M LPI PLL Shut Enabled */
28575eba5b6SRobert Mustacchi #define I217_EEE_PCS_STATUS	0x9401   /* IEEE MMD Register 3.1 */
28675eba5b6SRobert Mustacchi #define I217_EEE_CAPABILITY	0x8000   /* IEEE MMD Register 3.20 */
28775eba5b6SRobert Mustacchi #define I217_EEE_ADVERTISEMENT	0x8001   /* IEEE MMD Register 7.60 */
28875eba5b6SRobert Mustacchi #define I217_EEE_LP_ABILITY	0x8002   /* IEEE MMD Register 7.61 */
289c124a83eSRobert Mustacchi #define I217_RX_CONFIG		0xB20C /* Receive configuration */
29075eba5b6SRobert Mustacchi 
29175eba5b6SRobert Mustacchi #define E1000_EEE_RX_LPI_RCVD	0x0400	/* Tx LP idle received */
29275eba5b6SRobert Mustacchi #define E1000_EEE_TX_LPI_RCVD	0x0800	/* Rx LP idle received */
29375eba5b6SRobert Mustacchi 
29475eba5b6SRobert Mustacchi /* Intel Rapid Start Technology Support */
29575eba5b6SRobert Mustacchi #define I217_PROXY_CTRL		BM_PHY_REG(BM_WUC_PAGE, 70)
29675eba5b6SRobert Mustacchi #define I217_PROXY_CTRL_AUTO_DISABLE	0x0080
29775eba5b6SRobert Mustacchi #define I217_SxCTRL			PHY_REG(BM_PORT_CTRL_PAGE, 28)
29875eba5b6SRobert Mustacchi #define I217_SxCTRL_ENABLE_LPI_RESET	0x1000
29975eba5b6SRobert Mustacchi #define I217_CGFREG			PHY_REG(772, 29)
30075eba5b6SRobert Mustacchi #define I217_CGFREG_ENABLE_MTA_RESET	0x0002
30175eba5b6SRobert Mustacchi #define I217_MEMPWR			PHY_REG(772, 26)
30275eba5b6SRobert Mustacchi #define I217_MEMPWR_DISABLE_SMB_RELEASE	0x0010
30375eba5b6SRobert Mustacchi 
30475eba5b6SRobert Mustacchi /* Receive Address Initial CRC Calculation */
30575eba5b6SRobert Mustacchi #define E1000_PCH_RAICC(_n)	(0x05F50 + ((_n) * 4))
30675eba5b6SRobert Mustacchi 
30775eba5b6SRobert Mustacchi /* Latency Tolerance Reporting */
30875eba5b6SRobert Mustacchi #define E1000_LTRV			0x000F8
30975eba5b6SRobert Mustacchi #define E1000_LTRV_VALUE_MASK		0x000003FF
31075eba5b6SRobert Mustacchi #define E1000_LTRV_SCALE_MAX		5
31175eba5b6SRobert Mustacchi #define E1000_LTRV_SCALE_FACTOR		5
31275eba5b6SRobert Mustacchi #define E1000_LTRV_SCALE_SHIFT		10
31375eba5b6SRobert Mustacchi #define E1000_LTRV_SCALE_MASK		0x00001C00
31475eba5b6SRobert Mustacchi #define E1000_LTRV_REQ_SHIFT		15
31575eba5b6SRobert Mustacchi #define E1000_LTRV_NOSNOOP_SHIFT	16
31675eba5b6SRobert Mustacchi #define E1000_LTRV_SEND			(1 << 30)
31775eba5b6SRobert Mustacchi 
31875eba5b6SRobert Mustacchi /* Proprietary Latency Tolerance Reporting PCI Capability */
31975eba5b6SRobert Mustacchi #define E1000_PCI_LTR_CAP_LPT		0xA8
32075eba5b6SRobert Mustacchi 
32175eba5b6SRobert Mustacchi /* OBFF Control & Threshold Defines */
32275eba5b6SRobert Mustacchi #define E1000_SVCR_OFF_EN		0x00000001
32375eba5b6SRobert Mustacchi #define E1000_SVCR_OFF_MASKINT		0x00001000
32475eba5b6SRobert Mustacchi #define E1000_SVCR_OFF_TIMER_MASK	0xFFFF0000
32575eba5b6SRobert Mustacchi #define E1000_SVCR_OFF_TIMER_SHIFT	16
32675eba5b6SRobert Mustacchi #define E1000_SVT_OFF_HWM_MASK		0x0000001F
32775eba5b6SRobert Mustacchi 
32875eba5b6SRobert Mustacchi void e1000_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
32975eba5b6SRobert Mustacchi 						 bool state);
33075eba5b6SRobert Mustacchi void e1000_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw);
33175eba5b6SRobert Mustacchi void e1000_gig_downshift_workaround_ich8lan(struct e1000_hw *hw);
33275eba5b6SRobert Mustacchi void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw);
333*42cc51e0SRobert Mustacchi u32 e1000_resume_workarounds_pchlan(struct e1000_hw *hw);
33475eba5b6SRobert Mustacchi s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable);
33575eba5b6SRobert Mustacchi void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw);
33675eba5b6SRobert Mustacchi s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable);
33775eba5b6SRobert Mustacchi s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data);
338c124a83eSRobert Mustacchi s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data);
339c124a83eSRobert Mustacchi s32 e1000_set_eee_pchlan(struct e1000_hw *hw);
340c124a83eSRobert Mustacchi s32 e1000_enable_ulp_lpt_lp(struct e1000_hw *hw, bool to_sx);
341c124a83eSRobert Mustacchi s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force);
34275eba5b6SRobert Mustacchi #endif /* _E1000_ICH8LAN_H_ */
343