17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 51ae08745Sheppo * Common Development and Distribution License (the "License"). 61ae08745Sheppo * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 22575a7426Spt157919 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 277c478bd9Sstevel@tonic-gate 287c478bd9Sstevel@tonic-gate #include <sys/errno.h> 297c478bd9Sstevel@tonic-gate #include <sys/types.h> 307c478bd9Sstevel@tonic-gate #include <sys/param.h> 317c478bd9Sstevel@tonic-gate #include <sys/cpu.h> 327c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 337c478bd9Sstevel@tonic-gate #include <sys/clock.h> 347c478bd9Sstevel@tonic-gate #include <sys/promif.h> 357c478bd9Sstevel@tonic-gate #include <sys/promimpl.h> 367c478bd9Sstevel@tonic-gate #include <sys/systm.h> 377c478bd9Sstevel@tonic-gate #include <sys/machsystm.h> 387c478bd9Sstevel@tonic-gate #include <sys/debug.h> 397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 407c478bd9Sstevel@tonic-gate #include <sys/modctl.h> 417c478bd9Sstevel@tonic-gate #include <sys/cpu_module.h> 427c478bd9Sstevel@tonic-gate #include <sys/kobj.h> 437c478bd9Sstevel@tonic-gate #include <sys/cmp.h> 447c478bd9Sstevel@tonic-gate #include <sys/async.h> 457c478bd9Sstevel@tonic-gate #include <vm/page.h> 461ae08745Sheppo #include <vm/hat_sfmmu.h> 471ae08745Sheppo #include <sys/sysmacros.h> 481ae08745Sheppo #include <sys/mach_descrip.h> 491ae08745Sheppo #include <sys/mdesc.h> 501ae08745Sheppo #include <sys/archsystm.h> 511ae08745Sheppo #include <sys/error.h> 521ae08745Sheppo #include <sys/mmu.h> 531ae08745Sheppo #include <sys/bitmap.h> 544bac2208Snarayan #include <sys/intreg.h> 557c478bd9Sstevel@tonic-gate 567c478bd9Sstevel@tonic-gate struct cpu_node cpunodes[NCPU]; 577c478bd9Sstevel@tonic-gate 581ae08745Sheppo uint64_t cpu_q_entries; 591ae08745Sheppo uint64_t dev_q_entries; 601ae08745Sheppo uint64_t cpu_rq_entries; 611ae08745Sheppo uint64_t cpu_nrq_entries; 62aaa10e67Sha137994 uint64_t ncpu_guest_max; 631ae08745Sheppo 641ae08745Sheppo void fill_cpu(md_t *, mde_cookie_t); 651ae08745Sheppo 661ae08745Sheppo static uint64_t get_mmu_ctx_bits(md_t *, mde_cookie_t); 6705d3dc4bSpaulsan static uint64_t get_mmu_tsbs(md_t *, mde_cookie_t); 6805d3dc4bSpaulsan static uint64_t get_mmu_shcontexts(md_t *, mde_cookie_t); 691ae08745Sheppo static uint64_t get_cpu_pagesizes(md_t *, mde_cookie_t); 701ae08745Sheppo static char *construct_isalist(md_t *, mde_cookie_t, char **); 714bac2208Snarayan static void init_md_broken(md_t *, mde_cookie_t *); 721ae08745Sheppo static int get_l2_cache_info(md_t *, mde_cookie_t, uint64_t *, uint64_t *, 731ae08745Sheppo uint64_t *); 741ae08745Sheppo static void get_q_sizes(md_t *, mde_cookie_t); 751ae08745Sheppo static void get_va_bits(md_t *, mde_cookie_t); 761ae08745Sheppo static size_t get_ra_limit(md_t *); 77575a7426Spt157919 static int get_l2_cache_node_count(md_t *); 787c478bd9Sstevel@tonic-gate 797c478bd9Sstevel@tonic-gate uint64_t system_clock_freq; 807c478bd9Sstevel@tonic-gate uint_t niommu_tsbs = 0; 817c478bd9Sstevel@tonic-gate 82575a7426Spt157919 static int n_l2_caches = 0; 83575a7426Spt157919 84fedab560Sae112802 /* prevent compilation with VAC defined */ 85fedab560Sae112802 #ifdef VAC 86fedab560Sae112802 #error "The sun4v architecture does not support VAC" 87fedab560Sae112802 #endif 88fedab560Sae112802 89fedab560Sae112802 #define S_VAC_SIZE MMU_PAGESIZE 90fedab560Sae112802 #define S_VAC_SHIFT MMU_PAGESHIFT 91fedab560Sae112802 92fedab560Sae112802 int vac_size = S_VAC_SIZE; 93fedab560Sae112802 uint_t vac_mask = MMU_PAGEMASK & (S_VAC_SIZE - 1); 94fedab560Sae112802 int vac_shift = S_VAC_SHIFT; 95fedab560Sae112802 uintptr_t shm_alignment = S_VAC_SIZE; 96fedab560Sae112802 977c478bd9Sstevel@tonic-gate void 987c478bd9Sstevel@tonic-gate map_wellknown_devices() 997c478bd9Sstevel@tonic-gate { 1001ae08745Sheppo } 1011ae08745Sheppo 1027c478bd9Sstevel@tonic-gate void 1031ae08745Sheppo fill_cpu(md_t *mdp, mde_cookie_t cpuc) 1047c478bd9Sstevel@tonic-gate { 1057c478bd9Sstevel@tonic-gate struct cpu_node *cpunode; 1061ae08745Sheppo uint64_t cpuid; 1071ae08745Sheppo uint64_t clk_freq; 1081ae08745Sheppo char *namebuf; 1097c478bd9Sstevel@tonic-gate char *namebufp; 1101ae08745Sheppo int namelen; 1111ae08745Sheppo uint64_t associativity = 0, linesize = 0, size = 0; 1127c478bd9Sstevel@tonic-gate 1131ae08745Sheppo if (md_get_prop_val(mdp, cpuc, "id", &cpuid)) { 1141ae08745Sheppo return; 1157c478bd9Sstevel@tonic-gate } 1167c478bd9Sstevel@tonic-gate 1174bac2208Snarayan /* All out-of-range cpus will be stopped later. */ 1181ae08745Sheppo if (cpuid >= NCPU) { 1191ae08745Sheppo cmn_err(CE_CONT, "fill_cpu: out of range cpuid %ld - " 1204bac2208Snarayan "cpu excluded from configuration\n", cpuid); 1211ae08745Sheppo 1227c478bd9Sstevel@tonic-gate return; 1237c478bd9Sstevel@tonic-gate } 1247c478bd9Sstevel@tonic-gate 1257c478bd9Sstevel@tonic-gate cpunode = &cpunodes[cpuid]; 1261ae08745Sheppo cpunode->cpuid = (int)cpuid; 1277c478bd9Sstevel@tonic-gate cpunode->device_id = cpuid; 1287c478bd9Sstevel@tonic-gate 1291ae08745Sheppo if (sizeof (cpunode->fru_fmri) > strlen(CPU_FRU_FMRI)) 1301ae08745Sheppo (void) strcpy(cpunode->fru_fmri, CPU_FRU_FMRI); 1311ae08745Sheppo 1321ae08745Sheppo if (md_get_prop_data(mdp, cpuc, 1331ae08745Sheppo "compatible", (uint8_t **)&namebuf, &namelen)) { 1341ae08745Sheppo cmn_err(CE_PANIC, "fill_cpu: Cannot read compatible " 1351ae08745Sheppo "property"); 1361ae08745Sheppo } 1377c478bd9Sstevel@tonic-gate namebufp = namebuf; 1387c478bd9Sstevel@tonic-gate if (strncmp(namebufp, "SUNW,", 5) == 0) 1397c478bd9Sstevel@tonic-gate namebufp += 5; 1401ae08745Sheppo if (strlen(namebufp) > sizeof (cpunode->name)) 1411ae08745Sheppo cmn_err(CE_PANIC, "Compatible property too big to " 1421ae08745Sheppo "fit into the cpunode name buffer"); 1437c478bd9Sstevel@tonic-gate (void) strcpy(cpunode->name, namebufp); 1447c478bd9Sstevel@tonic-gate 1451ae08745Sheppo if (md_get_prop_val(mdp, cpuc, 1461ae08745Sheppo "clock-frequency", &clk_freq)) { 1477c478bd9Sstevel@tonic-gate clk_freq = 0; 1487c478bd9Sstevel@tonic-gate } 1497c478bd9Sstevel@tonic-gate cpunode->clock_freq = clk_freq; 1507c478bd9Sstevel@tonic-gate 1517c478bd9Sstevel@tonic-gate ASSERT(cpunode->clock_freq != 0); 1527c478bd9Sstevel@tonic-gate /* 1537c478bd9Sstevel@tonic-gate * Compute scaling factor based on rate of %tick. This is used 1547c478bd9Sstevel@tonic-gate * to convert from ticks derived from %tick to nanoseconds. See 1557c478bd9Sstevel@tonic-gate * comment in sun4u/sys/clock.h for details. 1567c478bd9Sstevel@tonic-gate */ 1577c478bd9Sstevel@tonic-gate cpunode->tick_nsec_scale = (uint_t)(((uint64_t)NANOSEC << 1587c478bd9Sstevel@tonic-gate (32 - TICK_NSEC_SHIFT)) / cpunode->clock_freq); 1597c478bd9Sstevel@tonic-gate 1601ae08745Sheppo /* 1611ae08745Sheppo * The nodeid is not used in sun4v at all. Setting it 1621ae08745Sheppo * to positive value to make starting of slave CPUs 1631ae08745Sheppo * code happy. 1641ae08745Sheppo */ 1651ae08745Sheppo cpunode->nodeid = cpuid + 1; 1667c478bd9Sstevel@tonic-gate 1677c478bd9Sstevel@tonic-gate /* 1681ae08745Sheppo * Obtain the L2 cache information from MD. 1691ae08745Sheppo * If "Cache" node exists, then set L2 cache properties 1701ae08745Sheppo * as read from MD. 1711ae08745Sheppo * If node does not exists, then set the L2 cache properties 1721ae08745Sheppo * in individual CPU module. 1737c478bd9Sstevel@tonic-gate */ 1741ae08745Sheppo if ((!get_l2_cache_info(mdp, cpuc, 1751ae08745Sheppo &associativity, &size, &linesize)) || 1761ae08745Sheppo associativity == 0 || size == 0 || linesize == 0) { 1777c478bd9Sstevel@tonic-gate cpu_fiximp(cpunode); 1781ae08745Sheppo } else { 1791ae08745Sheppo /* 1801ae08745Sheppo * Do not expect L2 cache properties to be bigger 1811ae08745Sheppo * than 32-bit quantity. 1821ae08745Sheppo */ 1831ae08745Sheppo cpunode->ecache_associativity = (int)associativity; 1841ae08745Sheppo cpunode->ecache_size = (int)size; 1851ae08745Sheppo cpunode->ecache_linesize = (int)linesize; 1867c478bd9Sstevel@tonic-gate } 1877c478bd9Sstevel@tonic-gate 1881ae08745Sheppo cpunode->ecache_setsize = 1891ae08745Sheppo cpunode->ecache_size / cpunode->ecache_associativity; 1907c478bd9Sstevel@tonic-gate 1917c478bd9Sstevel@tonic-gate /* 19259ac0c16Sdavemq * Initialize the mapping for exec unit, chip and core. 1931ae08745Sheppo */ 1941ae08745Sheppo cpunode->exec_unit_mapping = NO_EU_MAPPING_FOUND; 19559ac0c16Sdavemq cpunode->l2_cache_mapping = NO_MAPPING_FOUND; 19659ac0c16Sdavemq cpunode->core_mapping = NO_CORE_MAPPING_FOUND; 1971ae08745Sheppo 1981ae08745Sheppo if (ecache_setsize == 0) 1991ae08745Sheppo ecache_setsize = cpunode->ecache_setsize; 2001ae08745Sheppo if (ecache_alignsize == 0) 2011ae08745Sheppo ecache_alignsize = cpunode->ecache_linesize; 2021ae08745Sheppo 2031ae08745Sheppo } 2041ae08745Sheppo 2051ae08745Sheppo void 2061ae08745Sheppo empty_cpu(int cpuid) 2071ae08745Sheppo { 2081ae08745Sheppo bzero(&cpunodes[cpuid], sizeof (struct cpu_node)); 2091ae08745Sheppo } 2101ae08745Sheppo 21159ac0c16Sdavemq /* 21259ac0c16Sdavemq * Use L2 cache node to derive the chip mapping. 21359ac0c16Sdavemq */ 21459ac0c16Sdavemq void 21559ac0c16Sdavemq setup_chip_mappings(md_t *mdp) 21659ac0c16Sdavemq { 21759ac0c16Sdavemq uint64_t ncache, ncpu; 21859ac0c16Sdavemq mde_cookie_t *node, *cachelist; 21959ac0c16Sdavemq int i, j; 22059ac0c16Sdavemq processorid_t cpuid; 22159ac0c16Sdavemq int idx = 0; 22259ac0c16Sdavemq 22359ac0c16Sdavemq ncache = md_alloc_scan_dag(mdp, md_root_node(mdp), "cache", 22459ac0c16Sdavemq "fwd", &cachelist); 22559ac0c16Sdavemq 22659ac0c16Sdavemq /* 22759ac0c16Sdavemq * The "cache" node is optional in MD, therefore ncaches can be 0. 22859ac0c16Sdavemq */ 22959ac0c16Sdavemq if (ncache < 1) { 23059ac0c16Sdavemq return; 23159ac0c16Sdavemq } 23259ac0c16Sdavemq 23359ac0c16Sdavemq for (i = 0; i < ncache; i++) { 23459ac0c16Sdavemq uint64_t cache_level; 23559ac0c16Sdavemq uint64_t lcpuid; 23659ac0c16Sdavemq 23759ac0c16Sdavemq if (md_get_prop_val(mdp, cachelist[i], "level", &cache_level)) 23859ac0c16Sdavemq continue; 23959ac0c16Sdavemq 24059ac0c16Sdavemq if (cache_level != 2) 24159ac0c16Sdavemq continue; 24259ac0c16Sdavemq 24359ac0c16Sdavemq /* 24459ac0c16Sdavemq * Found a l2 cache node. Find out the cpu nodes it 24559ac0c16Sdavemq * points to. 24659ac0c16Sdavemq */ 24759ac0c16Sdavemq ncpu = md_alloc_scan_dag(mdp, cachelist[i], "cpu", 24859ac0c16Sdavemq "back", &node); 24959ac0c16Sdavemq 25059ac0c16Sdavemq if (ncpu < 1) 25159ac0c16Sdavemq continue; 25259ac0c16Sdavemq 25359ac0c16Sdavemq for (j = 0; j < ncpu; j++) { 25459ac0c16Sdavemq if (md_get_prop_val(mdp, node[j], "id", &lcpuid)) 25559ac0c16Sdavemq continue; 25659ac0c16Sdavemq if (lcpuid >= NCPU) 25759ac0c16Sdavemq continue; 25859ac0c16Sdavemq cpuid = (processorid_t)lcpuid; 25959ac0c16Sdavemq cpunodes[cpuid].l2_cache_mapping = idx; 26059ac0c16Sdavemq } 26159ac0c16Sdavemq md_free_scan_dag(mdp, &node); 26259ac0c16Sdavemq 26359ac0c16Sdavemq idx++; 26459ac0c16Sdavemq } 26559ac0c16Sdavemq 26659ac0c16Sdavemq md_free_scan_dag(mdp, &cachelist); 26759ac0c16Sdavemq } 26859ac0c16Sdavemq 2691ae08745Sheppo void 2701ae08745Sheppo setup_exec_unit_mappings(md_t *mdp) 2711ae08745Sheppo { 2721ae08745Sheppo uint64_t num, num_eunits; 2731ae08745Sheppo mde_cookie_t cpus_node; 2741ae08745Sheppo mde_cookie_t *node, *eunit; 2751ae08745Sheppo int idx, i, j; 2761ae08745Sheppo processorid_t cpuid; 2771ae08745Sheppo char *eunit_name = broken_md_flag ? "exec_unit" : "exec-unit"; 278fb2f18f8Sesaxe enum eu_type { INTEGER, FPU } etype; 2791ae08745Sheppo 2801ae08745Sheppo /* 2811ae08745Sheppo * Find the cpu integer exec units - and 2821ae08745Sheppo * setup the mappings appropriately. 2831ae08745Sheppo */ 2841ae08745Sheppo num = md_alloc_scan_dag(mdp, md_root_node(mdp), "cpus", "fwd", &node); 2851ae08745Sheppo if (num < 1) 2864bac2208Snarayan cmn_err(CE_PANIC, "No cpus node in machine description"); 2871ae08745Sheppo if (num > 1) 2881ae08745Sheppo cmn_err(CE_PANIC, "More than 1 cpus node in machine" 2891ae08745Sheppo " description"); 2901ae08745Sheppo 2911ae08745Sheppo cpus_node = node[0]; 2921ae08745Sheppo md_free_scan_dag(mdp, &node); 2931ae08745Sheppo 2941ae08745Sheppo num_eunits = md_alloc_scan_dag(mdp, cpus_node, eunit_name, 2951ae08745Sheppo "fwd", &eunit); 2961ae08745Sheppo if (num_eunits > 0) { 297fb2f18f8Sesaxe char *int_str = broken_md_flag ? "int" : "integer"; 298fb2f18f8Sesaxe char *fpu_str = "fp"; 2991ae08745Sheppo 3001ae08745Sheppo /* Spin through and find all the integer exec units */ 3011ae08745Sheppo for (i = 0; i < num_eunits; i++) { 3021ae08745Sheppo char *p; 3031ae08745Sheppo char *val; 3041ae08745Sheppo int vallen; 3051ae08745Sheppo uint64_t lcpuid; 3061ae08745Sheppo 3071ae08745Sheppo /* ignore nodes with no type */ 3081ae08745Sheppo if (md_get_prop_data(mdp, eunit[i], "type", 309ad8d2eb8Szx151605 (uint8_t **)&val, &vallen)) 310ad8d2eb8Szx151605 continue; 3111ae08745Sheppo 3121ae08745Sheppo for (p = val; *p != '\0'; p += strlen(p) + 1) { 313fb2f18f8Sesaxe if (strcmp(p, int_str) == 0) { 314fb2f18f8Sesaxe etype = INTEGER; 3151ae08745Sheppo goto found; 3161ae08745Sheppo } 317fb2f18f8Sesaxe if (strcmp(p, fpu_str) == 0) { 318fb2f18f8Sesaxe etype = FPU; 319fb2f18f8Sesaxe goto found; 320fb2f18f8Sesaxe } 321fb2f18f8Sesaxe } 3221ae08745Sheppo 3231ae08745Sheppo continue; 3241ae08745Sheppo found: 3251ae08745Sheppo idx = NCPU + i; 3261ae08745Sheppo /* 3271ae08745Sheppo * find the cpus attached to this EU and 3281ae08745Sheppo * update their mapping indices 3291ae08745Sheppo */ 3301ae08745Sheppo num = md_alloc_scan_dag(mdp, eunit[i], "cpu", 3311ae08745Sheppo "back", &node); 3321ae08745Sheppo 3331ae08745Sheppo if (num < 1) 3341ae08745Sheppo cmn_err(CE_PANIC, "exec-unit node in MD" 3351ae08745Sheppo " not attached to a cpu node"); 3361ae08745Sheppo 3371ae08745Sheppo for (j = 0; j < num; j++) { 3381ae08745Sheppo if (md_get_prop_val(mdp, node[j], "id", 3391ae08745Sheppo &lcpuid)) 3401ae08745Sheppo continue; 3411ae08745Sheppo if (lcpuid >= NCPU) 3421ae08745Sheppo continue; 3431ae08745Sheppo cpuid = (processorid_t)lcpuid; 344fb2f18f8Sesaxe switch (etype) { 345fb2f18f8Sesaxe case INTEGER: 3461ae08745Sheppo cpunodes[cpuid].exec_unit_mapping = idx; 347fb2f18f8Sesaxe break; 348fb2f18f8Sesaxe case FPU: 349fb2f18f8Sesaxe cpunodes[cpuid].fpu_mapping = idx; 350fb2f18f8Sesaxe break; 351fb2f18f8Sesaxe } 3521ae08745Sheppo } 3531ae08745Sheppo md_free_scan_dag(mdp, &node); 3541ae08745Sheppo } 3551ae08745Sheppo 3561ae08745Sheppo 3571ae08745Sheppo md_free_scan_dag(mdp, &eunit); 3581ae08745Sheppo } 3591ae08745Sheppo } 3601ae08745Sheppo 3611ae08745Sheppo /* 3621ae08745Sheppo * All the common setup of sun4v CPU modules is done by this routine. 3631ae08745Sheppo */ 3641ae08745Sheppo void 3651ae08745Sheppo cpu_setup_common(char **cpu_module_isa_set) 3661ae08745Sheppo { 3671ae08745Sheppo extern int mmu_exported_pagesize_mask; 3681ae08745Sheppo int nocpus, i; 3691ae08745Sheppo size_t ra_limit; 3701ae08745Sheppo mde_cookie_t *cpulist; 3711ae08745Sheppo md_t *mdp; 3721ae08745Sheppo 3731ae08745Sheppo if ((mdp = md_get_handle()) == NULL) 3741ae08745Sheppo cmn_err(CE_PANIC, "Unable to initialize machine description"); 3751ae08745Sheppo 3761ae08745Sheppo nocpus = md_alloc_scan_dag(mdp, 3771ae08745Sheppo md_root_node(mdp), "cpu", "fwd", &cpulist); 3781ae08745Sheppo if (nocpus < 1) { 3791ae08745Sheppo cmn_err(CE_PANIC, "cpu_common_setup: cpulist allocation " 3801ae08745Sheppo "failed or incorrect number of CPUs in MD"); 3811ae08745Sheppo } 3821ae08745Sheppo 3834bac2208Snarayan init_md_broken(mdp, cpulist); 3844bac2208Snarayan 3851ae08745Sheppo if (use_page_coloring) { 3861ae08745Sheppo do_pg_coloring = 1; 3871ae08745Sheppo } 3881ae08745Sheppo 3891ae08745Sheppo /* 3901e2e7a75Shuah * Get the valid mmu page sizes mask, Q sizes and isalist/r 3911ae08745Sheppo * from the MD for the first available CPU in cpulist. 3921e2e7a75Shuah * 3931e2e7a75Shuah * Do not expect the MMU page sizes mask to be more than 32-bit. 3941ae08745Sheppo */ 3951ae08745Sheppo mmu_exported_pagesize_mask = (int)get_cpu_pagesizes(mdp, cpulist[0]); 3961ae08745Sheppo 39705d3dc4bSpaulsan /* 39805d3dc4bSpaulsan * Get the number of contexts and tsbs supported. 39905d3dc4bSpaulsan */ 40005d3dc4bSpaulsan if (get_mmu_shcontexts(mdp, cpulist[0]) >= MIN_NSHCONTEXTS && 40105d3dc4bSpaulsan get_mmu_tsbs(mdp, cpulist[0]) >= MIN_NTSBS) { 40205d3dc4bSpaulsan shctx_on = 1; 40305d3dc4bSpaulsan } 40405d3dc4bSpaulsan 4051ae08745Sheppo for (i = 0; i < nocpus; i++) 4061ae08745Sheppo fill_cpu(mdp, cpulist[i]); 4071ae08745Sheppo 408575a7426Spt157919 /* setup l2 cache count. */ 409575a7426Spt157919 n_l2_caches = get_l2_cache_node_count(mdp); 410575a7426Spt157919 41159ac0c16Sdavemq setup_chip_mappings(mdp); 4121ae08745Sheppo setup_exec_unit_mappings(mdp); 4131ae08745Sheppo 4141ae08745Sheppo /* 4151ae08745Sheppo * If MD is broken then append the passed ISA set, 4161ae08745Sheppo * otherwise trust the MD. 4171ae08745Sheppo */ 4181ae08745Sheppo 4191ae08745Sheppo if (broken_md_flag) 4201ae08745Sheppo isa_list = construct_isalist(mdp, cpulist[0], 4211ae08745Sheppo cpu_module_isa_set); 4221ae08745Sheppo else 4231ae08745Sheppo isa_list = construct_isalist(mdp, cpulist[0], NULL); 4241ae08745Sheppo 4251ae08745Sheppo get_q_sizes(mdp, cpulist[0]); 4261ae08745Sheppo 4271ae08745Sheppo get_va_bits(mdp, cpulist[0]); 4281ae08745Sheppo 4291ae08745Sheppo /* 4301ae08745Sheppo * ra_limit is the highest real address in the machine. 4311ae08745Sheppo */ 4321ae08745Sheppo ra_limit = get_ra_limit(mdp); 4331ae08745Sheppo 4341ae08745Sheppo md_free_scan_dag(mdp, &cpulist); 4351ae08745Sheppo 4361ae08745Sheppo (void) md_fini_handle(mdp); 4371ae08745Sheppo 4381ae08745Sheppo /* 4391ae08745Sheppo * Block stores invalidate all pages of the d$ so pagecopy 4401ae08745Sheppo * et. al. do not need virtual translations with virtual 4411ae08745Sheppo * coloring taken into consideration. 4421ae08745Sheppo */ 4431ae08745Sheppo pp_consistent_coloring = 0; 4441ae08745Sheppo 4451ae08745Sheppo /* 4461ae08745Sheppo * The kpm mapping window. 4471ae08745Sheppo * kpm_size: 4481ae08745Sheppo * The size of a single kpm range. 4491ae08745Sheppo * The overall size will be: kpm_size * vac_colors. 4501ae08745Sheppo * kpm_vbase: 4511ae08745Sheppo * The virtual start address of the kpm range within the kernel 4521ae08745Sheppo * virtual address space. kpm_vbase has to be kpm_size aligned. 4531ae08745Sheppo */ 4541ae08745Sheppo 4551ae08745Sheppo /* 4561ae08745Sheppo * Make kpm_vbase, kpm_size aligned to kpm_size_shift. 4571ae08745Sheppo * To do this find the nearest power of 2 size that the 4581ae08745Sheppo * actual ra_limit fits within. 4591ae08745Sheppo * If it is an even power of two use that, otherwise use the 4601ae08745Sheppo * next power of two larger than ra_limit. 4611ae08745Sheppo */ 4621ae08745Sheppo 4631ae08745Sheppo ASSERT(ra_limit != 0); 4641ae08745Sheppo 4651ae08745Sheppo kpm_size_shift = (ra_limit & (ra_limit - 1)) != 0 ? 4661ae08745Sheppo highbit(ra_limit) : highbit(ra_limit) - 1; 4671ae08745Sheppo 4681ae08745Sheppo /* 4691ae08745Sheppo * No virtual caches on sun4v so size matches size shift 4701ae08745Sheppo */ 4711ae08745Sheppo kpm_size = 1ul << kpm_size_shift; 4721ae08745Sheppo 4731ae08745Sheppo if (va_bits < VA_ADDRESS_SPACE_BITS) { 4741ae08745Sheppo /* 4751ae08745Sheppo * In case of VA hole 4761ae08745Sheppo * kpm_base = hole_end + 1TB 4771ae08745Sheppo * Starting 1TB beyond where VA hole ends because on Niagara 4781ae08745Sheppo * processor software must not use pages within 4GB of the 4791ae08745Sheppo * VA hole as instruction pages to avoid problems with 4801ae08745Sheppo * prefetching into the VA hole. 4811ae08745Sheppo */ 4821ae08745Sheppo kpm_vbase = (caddr_t)((0ull - (1ull << (va_bits - 1))) + 4831ae08745Sheppo (1ull << 40)); 4841ae08745Sheppo } else { /* Number of VA bits 64 ... no VA hole */ 4851ae08745Sheppo kpm_vbase = (caddr_t)0x8000000000000000ull; /* 8 EB */ 4861ae08745Sheppo } 4871ae08745Sheppo 4881ae08745Sheppo /* 4891ae08745Sheppo * The traptrace code uses either %tick or %stick for 4901ae08745Sheppo * timestamping. The sun4v require use of %stick. 4911ae08745Sheppo */ 4921ae08745Sheppo traptrace_use_stick = 1; 4931ae08745Sheppo } 4941ae08745Sheppo 4951ae08745Sheppo /* 4961ae08745Sheppo * Get the nctxs from MD. If absent panic. 4971ae08745Sheppo */ 4981ae08745Sheppo static uint64_t 4991ae08745Sheppo get_mmu_ctx_bits(md_t *mdp, mde_cookie_t cpu_node_cookie) 5001ae08745Sheppo { 5011ae08745Sheppo uint64_t ctx_bits; 5021ae08745Sheppo 5031ae08745Sheppo if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-#context-bits", 5041ae08745Sheppo &ctx_bits)) 5051ae08745Sheppo ctx_bits = 0; 5061ae08745Sheppo 5071ae08745Sheppo if (ctx_bits < MIN_NCTXS_BITS || ctx_bits > MAX_NCTXS_BITS) 5081ae08745Sheppo cmn_err(CE_PANIC, "Incorrect %ld number of contexts bits " 5091ae08745Sheppo "returned by MD", ctx_bits); 5101ae08745Sheppo 5111ae08745Sheppo return (ctx_bits); 5121ae08745Sheppo } 5131ae08745Sheppo 5141ae08745Sheppo /* 51505d3dc4bSpaulsan * Get the number of tsbs from MD. If absent the default value is 0. 51605d3dc4bSpaulsan */ 51705d3dc4bSpaulsan static uint64_t 51805d3dc4bSpaulsan get_mmu_tsbs(md_t *mdp, mde_cookie_t cpu_node_cookie) 51905d3dc4bSpaulsan { 52005d3dc4bSpaulsan uint64_t number_tsbs; 52105d3dc4bSpaulsan 52205d3dc4bSpaulsan if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-max-#tsbs", 52305d3dc4bSpaulsan &number_tsbs)) 52405d3dc4bSpaulsan number_tsbs = 0; 52505d3dc4bSpaulsan 52605d3dc4bSpaulsan return (number_tsbs); 52705d3dc4bSpaulsan } 52805d3dc4bSpaulsan 52905d3dc4bSpaulsan /* 5307dacfc44Spaulsan * Get the number of shared contexts from MD. If absent the default value is 0. 53105d3dc4bSpaulsan * 53205d3dc4bSpaulsan */ 53305d3dc4bSpaulsan static uint64_t 53405d3dc4bSpaulsan get_mmu_shcontexts(md_t *mdp, mde_cookie_t cpu_node_cookie) 53505d3dc4bSpaulsan { 53605d3dc4bSpaulsan uint64_t number_contexts; 53705d3dc4bSpaulsan 53805d3dc4bSpaulsan if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-#shared-contexts", 53905d3dc4bSpaulsan &number_contexts)) 54005d3dc4bSpaulsan number_contexts = 0; 54105d3dc4bSpaulsan 54205d3dc4bSpaulsan return (number_contexts); 54305d3dc4bSpaulsan } 54405d3dc4bSpaulsan 54505d3dc4bSpaulsan /* 5461ae08745Sheppo * Initalize supported page sizes information. 5471ae08745Sheppo * Set to 0, if the page sizes mask information is absent in MD. 5481ae08745Sheppo */ 5491ae08745Sheppo static uint64_t 5501ae08745Sheppo get_cpu_pagesizes(md_t *mdp, mde_cookie_t cpu_node_cookie) 5511ae08745Sheppo { 5521ae08745Sheppo uint64_t mmu_page_size_list; 5531ae08745Sheppo 5541ae08745Sheppo if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-page-size-list", 5551ae08745Sheppo &mmu_page_size_list)) 5561ae08745Sheppo mmu_page_size_list = 0; 5571ae08745Sheppo 5581ae08745Sheppo if (mmu_page_size_list == 0 || mmu_page_size_list > MAX_PAGESIZE_MASK) 5591ae08745Sheppo cmn_err(CE_PANIC, "Incorrect 0x%lx pagesize mask returned" 5601ae08745Sheppo "by MD", mmu_page_size_list); 5611ae08745Sheppo 5621ae08745Sheppo return (mmu_page_size_list); 5631ae08745Sheppo } 5641ae08745Sheppo 5651ae08745Sheppo /* 5661ae08745Sheppo * This routine gets the isalist information from MD and appends 5671ae08745Sheppo * the CPU module ISA set if required. 5681ae08745Sheppo */ 5691ae08745Sheppo static char * 5701ae08745Sheppo construct_isalist(md_t *mdp, mde_cookie_t cpu_node_cookie, 5711ae08745Sheppo char **cpu_module_isa_set) 5721ae08745Sheppo { 5731ae08745Sheppo extern int at_flags; 5741ae08745Sheppo char *md_isalist; 5751ae08745Sheppo int md_isalen; 5761ae08745Sheppo char *isabuf; 5771ae08745Sheppo int isalen; 5781ae08745Sheppo char **isa_set; 5791ae08745Sheppo char *p, *q; 5801ae08745Sheppo int cpu_module_isalen = 0, found = 0; 5811ae08745Sheppo 5821ae08745Sheppo (void) md_get_prop_data(mdp, cpu_node_cookie, 5831ae08745Sheppo "isalist", (uint8_t **)&isabuf, &isalen); 5841ae08745Sheppo 5851ae08745Sheppo /* 5861ae08745Sheppo * We support binaries for all the cpus that have shipped so far. 5871ae08745Sheppo * The kernel emulates instructions that are not supported by hardware. 5881ae08745Sheppo */ 5891ae08745Sheppo at_flags = EF_SPARC_SUN_US3 | EF_SPARC_32PLUS | EF_SPARC_SUN_US1; 5901ae08745Sheppo 5911ae08745Sheppo /* 5921ae08745Sheppo * Construct the space separated isa_list. 5931ae08745Sheppo */ 5941ae08745Sheppo if (cpu_module_isa_set != NULL) { 5951ae08745Sheppo for (isa_set = cpu_module_isa_set; *isa_set != NULL; 5961ae08745Sheppo isa_set++) { 5971ae08745Sheppo cpu_module_isalen += strlen(*isa_set); 5981ae08745Sheppo cpu_module_isalen++; /* for space character */ 5991ae08745Sheppo } 6001ae08745Sheppo } 6011ae08745Sheppo 6021ae08745Sheppo /* 6031ae08745Sheppo * Allocate the buffer of MD isa buffer length + CPU module 6041ae08745Sheppo * isa buffer length. 6051ae08745Sheppo */ 6061ae08745Sheppo md_isalen = isalen + cpu_module_isalen + 2; 6071ae08745Sheppo md_isalist = (char *)prom_alloc((caddr_t)0, md_isalen, 0); 6081ae08745Sheppo if (md_isalist == NULL) 6091ae08745Sheppo cmn_err(CE_PANIC, "construct_isalist: Allocation failed for " 6101ae08745Sheppo "md_isalist"); 6111ae08745Sheppo 6121ae08745Sheppo md_isalist[0] = '\0'; /* create an empty string to start */ 6131ae08745Sheppo for (p = isabuf, q = p + isalen; p < q; p += strlen(p) + 1) { 6141ae08745Sheppo (void) strlcat(md_isalist, p, md_isalen); 6151ae08745Sheppo (void) strcat(md_isalist, " "); 6161ae08745Sheppo } 6171ae08745Sheppo 6181ae08745Sheppo /* 6191ae08745Sheppo * Check if the isa_set is present in isalist returned by MD. 6201ae08745Sheppo * If yes, then no need to append it, if no then append it to 6211ae08745Sheppo * isalist returned by MD. 6221ae08745Sheppo */ 6231ae08745Sheppo if (cpu_module_isa_set != NULL) { 6241ae08745Sheppo for (isa_set = cpu_module_isa_set; *isa_set != NULL; 6251ae08745Sheppo isa_set++) { 6261ae08745Sheppo found = 0; 6271ae08745Sheppo for (p = isabuf, q = p + isalen; p < q; 6281ae08745Sheppo p += strlen(p) + 1) { 6291ae08745Sheppo if (strcmp(p, *isa_set) == 0) { 6301ae08745Sheppo found = 1; 6311ae08745Sheppo break; 6321ae08745Sheppo } 6331ae08745Sheppo } 6341ae08745Sheppo if (!found) { 6351ae08745Sheppo (void) strlcat(md_isalist, *isa_set, md_isalen); 6361ae08745Sheppo (void) strcat(md_isalist, " "); 6371ae08745Sheppo } 6381ae08745Sheppo } 6391ae08745Sheppo } 6401ae08745Sheppo 6411ae08745Sheppo /* Get rid of any trailing white spaces */ 6421ae08745Sheppo md_isalist[strlen(md_isalist) - 1] = '\0'; 6431ae08745Sheppo 6441ae08745Sheppo return (md_isalist); 6451ae08745Sheppo } 6461ae08745Sheppo 6471ae08745Sheppo uint64_t 6481ae08745Sheppo get_ra_limit(md_t *mdp) 6491ae08745Sheppo { 6501ae08745Sheppo mde_cookie_t *mem_list; 6511ae08745Sheppo mde_cookie_t *mblock_list; 6521ae08745Sheppo int i; 6531ae08745Sheppo int memnodes; 6541ae08745Sheppo int nmblock; 6551ae08745Sheppo uint64_t base; 6561ae08745Sheppo uint64_t size; 6571ae08745Sheppo uint64_t ra_limit = 0, new_limit = 0; 6581ae08745Sheppo 6591ae08745Sheppo memnodes = md_alloc_scan_dag(mdp, 6601ae08745Sheppo md_root_node(mdp), "memory", "fwd", &mem_list); 6611ae08745Sheppo 6621ae08745Sheppo ASSERT(memnodes == 1); 6631ae08745Sheppo 6641ae08745Sheppo nmblock = md_alloc_scan_dag(mdp, 6651ae08745Sheppo mem_list[0], "mblock", "fwd", &mblock_list); 6661ae08745Sheppo if (nmblock < 1) 6671ae08745Sheppo cmn_err(CE_PANIC, "cannot find mblock nodes in MD"); 6681ae08745Sheppo 6691ae08745Sheppo for (i = 0; i < nmblock; i++) { 6701ae08745Sheppo if (md_get_prop_val(mdp, mblock_list[i], "base", &base)) 6711ae08745Sheppo cmn_err(CE_PANIC, "base property missing from MD" 6721ae08745Sheppo " mblock node"); 6731ae08745Sheppo if (md_get_prop_val(mdp, mblock_list[i], "size", &size)) 6741ae08745Sheppo cmn_err(CE_PANIC, "size property missing from MD" 6751ae08745Sheppo " mblock node"); 6761ae08745Sheppo 6771ae08745Sheppo ASSERT(size != 0); 6781ae08745Sheppo 6791ae08745Sheppo new_limit = base + size; 6801ae08745Sheppo 6811ae08745Sheppo if (base > new_limit) 6821ae08745Sheppo cmn_err(CE_PANIC, "mblock in MD wrapped around"); 6831ae08745Sheppo 6841ae08745Sheppo if (new_limit > ra_limit) 6851ae08745Sheppo ra_limit = new_limit; 6861ae08745Sheppo } 6871ae08745Sheppo 6881ae08745Sheppo ASSERT(ra_limit != 0); 6891ae08745Sheppo 6901ae08745Sheppo if (ra_limit > MAX_REAL_ADDRESS) { 6911ae08745Sheppo cmn_err(CE_WARN, "Highest real address in MD too large" 6921ae08745Sheppo " clipping to %llx\n", MAX_REAL_ADDRESS); 6931ae08745Sheppo ra_limit = MAX_REAL_ADDRESS; 6941ae08745Sheppo } 6951ae08745Sheppo 6961ae08745Sheppo md_free_scan_dag(mdp, &mblock_list); 6971ae08745Sheppo 6981ae08745Sheppo md_free_scan_dag(mdp, &mem_list); 6991ae08745Sheppo 7001ae08745Sheppo return (ra_limit); 7011ae08745Sheppo } 7021ae08745Sheppo 7031ae08745Sheppo /* 7041ae08745Sheppo * This routine sets the globals for CPU and DEV mondo queue entries and 7051ae08745Sheppo * resumable and non-resumable error queue entries. 7064bac2208Snarayan * 7074bac2208Snarayan * First, look up the number of bits available to pass an entry number. 7084bac2208Snarayan * This can vary by platform and may result in allocating an unreasonably 7094bac2208Snarayan * (or impossibly) large amount of memory for the corresponding table, 710*d5e8e65eSdavemq * so we clamp it by 'max_entries'. Finally, since the q size is used when 711*d5e8e65eSdavemq * calling contig_mem_alloc(), which expects a power of 2, clamp the q size 712*d5e8e65eSdavemq * down to a power of 2. If the prop is missing, use 'default_entries'. 7131ae08745Sheppo */ 7141ae08745Sheppo static uint64_t 7151ae08745Sheppo get_single_q_size(md_t *mdp, mde_cookie_t cpu_node_cookie, 7164bac2208Snarayan char *qnamep, uint64_t default_entries, uint64_t max_entries) 7171ae08745Sheppo { 7181ae08745Sheppo uint64_t entries; 7191ae08745Sheppo 7204bac2208Snarayan if (default_entries > max_entries) 7214bac2208Snarayan cmn_err(CE_CONT, "!get_single_q_size: dflt %ld > " 7224bac2208Snarayan "max %ld for %s\n", default_entries, max_entries, qnamep); 7234bac2208Snarayan 7241ae08745Sheppo if (md_get_prop_val(mdp, cpu_node_cookie, qnamep, &entries)) { 7251ae08745Sheppo if (!broken_md_flag) 7261ae08745Sheppo cmn_err(CE_PANIC, "Missing %s property in MD cpu node", 7271ae08745Sheppo qnamep); 7281ae08745Sheppo entries = default_entries; 7291ae08745Sheppo } else { 7301ae08745Sheppo entries = 1 << entries; 7311ae08745Sheppo } 7324bac2208Snarayan 7334bac2208Snarayan entries = MIN(entries, max_entries); 734*d5e8e65eSdavemq /* If not a power of 2, truncate to a power of 2. */ 735*d5e8e65eSdavemq if ((entries & (entries - 1)) != 0) { 736*d5e8e65eSdavemq entries = 1 << (highbit(entries) - 1); 737*d5e8e65eSdavemq } 7384bac2208Snarayan 7391ae08745Sheppo return (entries); 7401ae08745Sheppo } 7411ae08745Sheppo 7424bac2208Snarayan /* Scaling constant used to compute size of cpu mondo queue */ 7434bac2208Snarayan #define CPU_MONDO_Q_MULTIPLIER 8 7441ae08745Sheppo 7451ae08745Sheppo static void 7461ae08745Sheppo get_q_sizes(md_t *mdp, mde_cookie_t cpu_node_cookie) 7471ae08745Sheppo { 7484bac2208Snarayan uint64_t max_qsize; 7494bac2208Snarayan mde_cookie_t *platlist; 7504bac2208Snarayan int nrnode; 7514bac2208Snarayan 7524bac2208Snarayan /* 7534bac2208Snarayan * Compute the maximum number of entries for the cpu mondo queue. 7544bac2208Snarayan * Use the appropriate property in the platform node, if it is 7554bac2208Snarayan * available. Else, base it on NCPU. 7564bac2208Snarayan */ 7574bac2208Snarayan nrnode = md_alloc_scan_dag(mdp, 7584bac2208Snarayan md_root_node(mdp), "platform", "fwd", &platlist); 7594bac2208Snarayan 7604bac2208Snarayan ASSERT(nrnode == 1); 7614bac2208Snarayan 762aaa10e67Sha137994 ncpu_guest_max = NCPU; 763aaa10e67Sha137994 (void) md_get_prop_val(mdp, platlist[0], "max-cpus", &ncpu_guest_max); 764aaa10e67Sha137994 max_qsize = ncpu_guest_max * CPU_MONDO_Q_MULTIPLIER; 7654bac2208Snarayan 7664bac2208Snarayan md_free_scan_dag(mdp, &platlist); 7674bac2208Snarayan 7681ae08745Sheppo cpu_q_entries = get_single_q_size(mdp, cpu_node_cookie, 7694bac2208Snarayan "q-cpu-mondo-#bits", DEFAULT_CPU_Q_ENTRIES, max_qsize); 7701ae08745Sheppo 7711ae08745Sheppo dev_q_entries = get_single_q_size(mdp, cpu_node_cookie, 772b0fc0e77Sgovinda "q-dev-mondo-#bits", DEFAULT_DEV_Q_ENTRIES, MAXIVNUM); 7731ae08745Sheppo 7741ae08745Sheppo cpu_rq_entries = get_single_q_size(mdp, cpu_node_cookie, 7754bac2208Snarayan "q-resumable-#bits", CPU_RQ_ENTRIES, MAX_CPU_RQ_ENTRIES); 7761ae08745Sheppo 7771ae08745Sheppo cpu_nrq_entries = get_single_q_size(mdp, cpu_node_cookie, 7784bac2208Snarayan "q-nonresumable-#bits", CPU_NRQ_ENTRIES, MAX_CPU_NRQ_ENTRIES); 7791ae08745Sheppo } 7801ae08745Sheppo 7811ae08745Sheppo 7821ae08745Sheppo static void 7831ae08745Sheppo get_va_bits(md_t *mdp, mde_cookie_t cpu_node_cookie) 7841ae08745Sheppo { 7851ae08745Sheppo uint64_t value = VA_ADDRESS_SPACE_BITS; 7861ae08745Sheppo 7871ae08745Sheppo if (md_get_prop_val(mdp, cpu_node_cookie, "mmu-#va-bits", &value)) 7881ae08745Sheppo cmn_err(CE_PANIC, "mmu-#va-bits property not found in MD"); 7891ae08745Sheppo 7901ae08745Sheppo 7911ae08745Sheppo if (value == 0 || value > VA_ADDRESS_SPACE_BITS) 7921ae08745Sheppo cmn_err(CE_PANIC, "Incorrect number of va bits in MD"); 7931ae08745Sheppo 7941ae08745Sheppo /* Do not expect number of VA bits to be more than 32-bit quantity */ 7951ae08745Sheppo 7961ae08745Sheppo va_bits = (int)value; 7971ae08745Sheppo 7981ae08745Sheppo /* 7991ae08745Sheppo * Correct the value for VA bits on UltraSPARC-T1 based systems 8001ae08745Sheppo * in case of broken MD. 8011ae08745Sheppo */ 8021ae08745Sheppo if (broken_md_flag) 8031ae08745Sheppo va_bits = DEFAULT_VA_ADDRESS_SPACE_BITS; 8041ae08745Sheppo } 8051ae08745Sheppo 806575a7426Spt157919 int 807575a7426Spt157919 l2_cache_node_count(void) 808575a7426Spt157919 { 809575a7426Spt157919 return (n_l2_caches); 810575a7426Spt157919 } 811575a7426Spt157919 812575a7426Spt157919 /* 813575a7426Spt157919 * count the number of l2 caches. 814575a7426Spt157919 */ 815575a7426Spt157919 int 816575a7426Spt157919 get_l2_cache_node_count(md_t *mdp) 817575a7426Spt157919 { 818575a7426Spt157919 int i; 819575a7426Spt157919 mde_cookie_t *cachenodes; 820575a7426Spt157919 uint64_t level; 821575a7426Spt157919 int n_cachenodes = md_alloc_scan_dag(mdp, md_root_node(mdp), 822575a7426Spt157919 "cache", "fwd", &cachenodes); 823575a7426Spt157919 int l2_caches = 0; 824575a7426Spt157919 825575a7426Spt157919 for (i = 0; i < n_cachenodes; i++) { 826575a7426Spt157919 if (md_get_prop_val(mdp, cachenodes[i], "level", &level) != 0) { 827575a7426Spt157919 level = 0; 828575a7426Spt157919 } 829575a7426Spt157919 if (level == 2) { 830575a7426Spt157919 l2_caches++; 831575a7426Spt157919 } 832575a7426Spt157919 } 833575a7426Spt157919 md_free_scan_dag(mdp, &cachenodes); 834575a7426Spt157919 return (l2_caches); 835575a7426Spt157919 } 836575a7426Spt157919 8371ae08745Sheppo /* 8381ae08745Sheppo * This routine returns the L2 cache information such as -- associativity, 8391ae08745Sheppo * size and linesize. 8401ae08745Sheppo */ 8411ae08745Sheppo static int 8421ae08745Sheppo get_l2_cache_info(md_t *mdp, mde_cookie_t cpu_node_cookie, 8431ae08745Sheppo uint64_t *associativity, uint64_t *size, uint64_t *linesize) 8441ae08745Sheppo { 8451ae08745Sheppo mde_cookie_t *cachelist; 8461ae08745Sheppo int ncaches, i; 847f5db7437Sae112802 uint64_t cache_level = 0; 8481ae08745Sheppo 8491ae08745Sheppo ncaches = md_alloc_scan_dag(mdp, cpu_node_cookie, "cache", 8501ae08745Sheppo "fwd", &cachelist); 8511ae08745Sheppo /* 8521ae08745Sheppo * The "cache" node is optional in MD, therefore ncaches can be 0. 8531ae08745Sheppo */ 8541ae08745Sheppo if (ncaches < 1) { 8551ae08745Sheppo return (0); 8561ae08745Sheppo } 8571ae08745Sheppo 8581ae08745Sheppo for (i = 0; i < ncaches; i++) { 8591ae08745Sheppo uint64_t local_assoc; 8601ae08745Sheppo uint64_t local_size; 8611ae08745Sheppo uint64_t local_lsize; 8621ae08745Sheppo 8631ae08745Sheppo if (md_get_prop_val(mdp, cachelist[i], "level", &cache_level)) 8641ae08745Sheppo continue; 8651ae08745Sheppo 866f5db7437Sae112802 if (cache_level != 2) continue; 8671ae08745Sheppo 8681ae08745Sheppo /* If properties are missing from this cache ignore it */ 8691ae08745Sheppo 8701ae08745Sheppo if ((md_get_prop_val(mdp, cachelist[i], 8711ae08745Sheppo "associativity", &local_assoc))) { 8721ae08745Sheppo continue; 8731ae08745Sheppo } 8741ae08745Sheppo 8751ae08745Sheppo if ((md_get_prop_val(mdp, cachelist[i], 8761ae08745Sheppo "size", &local_size))) { 8771ae08745Sheppo continue; 8781ae08745Sheppo } 8791ae08745Sheppo 8801ae08745Sheppo if ((md_get_prop_val(mdp, cachelist[i], 8811ae08745Sheppo "line-size", &local_lsize))) { 8821ae08745Sheppo continue; 8831ae08745Sheppo } 8841ae08745Sheppo 8851ae08745Sheppo *associativity = local_assoc; 8861ae08745Sheppo *size = local_size; 8871ae08745Sheppo *linesize = local_lsize; 888f5db7437Sae112802 break; 8891ae08745Sheppo } 8901ae08745Sheppo 8911ae08745Sheppo md_free_scan_dag(mdp, &cachelist); 8921ae08745Sheppo 893f5db7437Sae112802 return ((cache_level == 2) ? 1 : 0); 8941ae08745Sheppo } 8951ae08745Sheppo 8964bac2208Snarayan 8971ae08745Sheppo /* 8984bac2208Snarayan * Set the broken_md_flag to 1 if the MD doesn't have 8994bac2208Snarayan * the domaining-enabled property in the platform node and the 9004bac2208Snarayan * platform uses the UltraSPARC-T1 cpu. This flag is used to 9014bac2208Snarayan * workaround some of the incorrect MD properties. 9027c478bd9Sstevel@tonic-gate */ 9037c478bd9Sstevel@tonic-gate static void 9044bac2208Snarayan init_md_broken(md_t *mdp, mde_cookie_t *cpulist) 9057c478bd9Sstevel@tonic-gate { 9061ae08745Sheppo int nrnode; 9071ae08745Sheppo mde_cookie_t *platlist, rootnode; 9081ae08745Sheppo uint64_t val = 0; 9094bac2208Snarayan char *namebuf; 9104bac2208Snarayan int namelen; 9117c478bd9Sstevel@tonic-gate 9121ae08745Sheppo rootnode = md_root_node(mdp); 9131ae08745Sheppo ASSERT(rootnode != MDE_INVAL_ELEM_COOKIE); 9144bac2208Snarayan ASSERT(cpulist); 9157c478bd9Sstevel@tonic-gate 9164bac2208Snarayan nrnode = md_alloc_scan_dag(mdp, rootnode, "platform", "fwd", 9171ae08745Sheppo &platlist); 9187c478bd9Sstevel@tonic-gate 919f273041fSjm22469 if (nrnode < 1) 920f273041fSjm22469 cmn_err(CE_PANIC, "init_md_broken: platform node missing"); 9217c478bd9Sstevel@tonic-gate 9224bac2208Snarayan if (md_get_prop_data(mdp, cpulist[0], 9234bac2208Snarayan "compatible", (uint8_t **)&namebuf, &namelen)) { 9244bac2208Snarayan cmn_err(CE_PANIC, "init_md_broken: " 9254bac2208Snarayan "Cannot read 'compatible' property of 'cpu' node"); 9264bac2208Snarayan } 9277c478bd9Sstevel@tonic-gate 9284bac2208Snarayan if (md_get_prop_val(mdp, platlist[0], 9294bac2208Snarayan "domaining-enabled", &val) == -1 && 9304bac2208Snarayan strcmp(namebuf, "SUNW,UltraSPARC-T1") == 0) 9311ae08745Sheppo broken_md_flag = 1; 9321ae08745Sheppo 9331ae08745Sheppo md_free_scan_dag(mdp, &platlist); 9347c478bd9Sstevel@tonic-gate } 935