11ae08745Sheppo /* 21ae08745Sheppo * CDDL HEADER START 31ae08745Sheppo * 41ae08745Sheppo * The contents of this file are subject to the terms of the 51ae08745Sheppo * Common Development and Distribution License (the "License"). 61ae08745Sheppo * You may not use this file except in compliance with the License. 71ae08745Sheppo * 81ae08745Sheppo * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 91ae08745Sheppo * or http://www.opensolaris.org/os/licensing. 101ae08745Sheppo * See the License for the specific language governing permissions 111ae08745Sheppo * and limitations under the License. 121ae08745Sheppo * 131ae08745Sheppo * When distributing Covered Code, include this CDDL HEADER in each 141ae08745Sheppo * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 151ae08745Sheppo * If applicable, add the following below this CDDL HEADER, with the 161ae08745Sheppo * fields enclosed by brackets "[]" replaced with your own identifying 171ae08745Sheppo * information: Portions Copyright [yyyy] [name of copyright owner] 181ae08745Sheppo * 191ae08745Sheppo * CDDL HEADER END 201ae08745Sheppo */ 211ae08745Sheppo /* 22d66f8315Sjb145095 * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 231ae08745Sheppo * Use is subject to license terms. 241ae08745Sheppo */ 251ae08745Sheppo 261ae08745Sheppo #pragma ident "%Z%%M% %I% %E% SMI" 271ae08745Sheppo 281ae08745Sheppo /* 291ae08745Sheppo * Logical domain channel devices are devices implemented entirely 301ae08745Sheppo * in software; cnex is the nexus for channel-devices. They use 311ae08745Sheppo * the HV channel interfaces via the LDC transport module to send 321ae08745Sheppo * and receive data and to register callbacks. 331ae08745Sheppo */ 341ae08745Sheppo 351ae08745Sheppo #include <sys/types.h> 361ae08745Sheppo #include <sys/cmn_err.h> 371ae08745Sheppo #include <sys/conf.h> 381ae08745Sheppo #include <sys/ddi.h> 391ae08745Sheppo #include <sys/ddi_impldefs.h> 401ae08745Sheppo #include <sys/devops.h> 411ae08745Sheppo #include <sys/instance.h> 421ae08745Sheppo #include <sys/modctl.h> 431ae08745Sheppo #include <sys/open.h> 441ae08745Sheppo #include <sys/stat.h> 451ae08745Sheppo #include <sys/sunddi.h> 461ae08745Sheppo #include <sys/sunndi.h> 471ae08745Sheppo #include <sys/systm.h> 481ae08745Sheppo #include <sys/mkdev.h> 491ae08745Sheppo #include <sys/machsystm.h> 50a10abbb4Slm66018 #include <sys/intreg.h> 511ae08745Sheppo #include <sys/intr.h> 521ae08745Sheppo #include <sys/ddi_intr_impl.h> 531ae08745Sheppo #include <sys/ivintr.h> 541ae08745Sheppo #include <sys/hypervisor_api.h> 551ae08745Sheppo #include <sys/ldc.h> 561ae08745Sheppo #include <sys/cnex.h> 571ae08745Sheppo #include <sys/mach_descrip.h> 58d66f8315Sjb145095 #include <sys/hsvc.h> 590705ae3aSraghuram #include <sys/sdt.h> 601ae08745Sheppo 611ae08745Sheppo /* 621ae08745Sheppo * Internal functions/information 631ae08745Sheppo */ 641ae08745Sheppo static struct cnex_pil_map cnex_class_to_pil[] = { 651ae08745Sheppo {LDC_DEV_GENERIC, PIL_3}, 661ae08745Sheppo {LDC_DEV_BLK, PIL_4}, 671ae08745Sheppo {LDC_DEV_BLK_SVC, PIL_3}, 681ae08745Sheppo {LDC_DEV_NT, PIL_6}, 691ae08745Sheppo {LDC_DEV_NT_SVC, PIL_4}, 701ae08745Sheppo {LDC_DEV_SERIAL, PIL_6} 711ae08745Sheppo }; 721ae08745Sheppo #define CNEX_MAX_DEVS (sizeof (cnex_class_to_pil) / \ 731ae08745Sheppo sizeof (cnex_class_to_pil[0])) 741ae08745Sheppo 751ae08745Sheppo #define SUN4V_REG_SPEC2CFG_HDL(x) ((x >> 32) & ~(0xfull << 28)) 761ae08745Sheppo 77a8ea4edeSnarayan static clock_t cnex_wait_usecs = 1000; /* wait time in usecs */ 780d0c8d4bSnarayan static int cnex_wait_retries = 3; 791ae08745Sheppo static void *cnex_state; 801ae08745Sheppo 811ae08745Sheppo static void cnex_intr_redist(void *arg); 821ae08745Sheppo static uint_t cnex_intr_wrapper(caddr_t arg); 830705ae3aSraghuram static dev_info_t *cnex_find_chan_dip(dev_info_t *dip, uint64_t chan_id, 840705ae3aSraghuram md_t *mdp, mde_cookie_t mde); 851ae08745Sheppo 861ae08745Sheppo /* 871ae08745Sheppo * Debug info 881ae08745Sheppo */ 891ae08745Sheppo #ifdef DEBUG 901ae08745Sheppo 911ae08745Sheppo /* 921ae08745Sheppo * Print debug messages 931ae08745Sheppo * 941ae08745Sheppo * set cnexdbg to 0xf for enabling all msgs 951ae08745Sheppo * 0x8 - Errors 961ae08745Sheppo * 0x4 - Warnings 971ae08745Sheppo * 0x2 - All debug messages 981ae08745Sheppo * 0x1 - Minimal debug messages 991ae08745Sheppo */ 1001ae08745Sheppo 1011ae08745Sheppo int cnexdbg = 0x8; 1021ae08745Sheppo 1031ae08745Sheppo static void 1041ae08745Sheppo cnexdebug(const char *fmt, ...) 1051ae08745Sheppo { 1061ae08745Sheppo char buf[512]; 1071ae08745Sheppo va_list ap; 1081ae08745Sheppo 1091ae08745Sheppo va_start(ap, fmt); 1101ae08745Sheppo (void) vsprintf(buf, fmt, ap); 1111ae08745Sheppo va_end(ap); 1121ae08745Sheppo 1131ae08745Sheppo cmn_err(CE_CONT, "%s\n", buf); 1141ae08745Sheppo } 1151ae08745Sheppo 1161ae08745Sheppo #define D1 \ 1171ae08745Sheppo if (cnexdbg & 0x01) \ 1181ae08745Sheppo cnexdebug 1191ae08745Sheppo 1201ae08745Sheppo #define D2 \ 1211ae08745Sheppo if (cnexdbg & 0x02) \ 1221ae08745Sheppo cnexdebug 1231ae08745Sheppo 1241ae08745Sheppo #define DWARN \ 1251ae08745Sheppo if (cnexdbg & 0x04) \ 1261ae08745Sheppo cnexdebug 1271ae08745Sheppo 1281ae08745Sheppo #define DERR \ 1291ae08745Sheppo if (cnexdbg & 0x08) \ 1301ae08745Sheppo cnexdebug 1311ae08745Sheppo 1321ae08745Sheppo #else 1331ae08745Sheppo 1341ae08745Sheppo #define D1 1351ae08745Sheppo #define D2 1361ae08745Sheppo #define DWARN 1371ae08745Sheppo #define DERR 1381ae08745Sheppo 1391ae08745Sheppo #endif 1401ae08745Sheppo 1411ae08745Sheppo /* 1421ae08745Sheppo * Config information 1431ae08745Sheppo */ 1441ae08745Sheppo static int cnex_attach(dev_info_t *, ddi_attach_cmd_t); 1451ae08745Sheppo static int cnex_detach(dev_info_t *, ddi_detach_cmd_t); 1461ae08745Sheppo static int cnex_open(dev_t *, int, int, cred_t *); 1471ae08745Sheppo static int cnex_close(dev_t, int, int, cred_t *); 1481ae08745Sheppo static int cnex_ioctl(dev_t, int, intptr_t, int, cred_t *, int *); 1491ae08745Sheppo static int cnex_ctl(dev_info_t *, dev_info_t *, ddi_ctl_enum_t, void *, 1501ae08745Sheppo void *); 1511ae08745Sheppo 1521ae08745Sheppo static struct bus_ops cnex_bus_ops = { 1531ae08745Sheppo BUSO_REV, 1541ae08745Sheppo nullbusmap, /* bus_map */ 1551ae08745Sheppo NULL, /* bus_get_intrspec */ 1561ae08745Sheppo NULL, /* bus_add_intrspec */ 1571ae08745Sheppo NULL, /* bus_remove_intrspec */ 1581ae08745Sheppo i_ddi_map_fault, /* bus_map_fault */ 1591ae08745Sheppo ddi_no_dma_map, /* bus_dma_map */ 1601ae08745Sheppo ddi_no_dma_allochdl, /* bus_dma_allochdl */ 1611ae08745Sheppo NULL, /* bus_dma_freehdl */ 1621ae08745Sheppo NULL, /* bus_dma_bindhdl */ 1631ae08745Sheppo NULL, /* bus_dma_unbindhdl */ 1641ae08745Sheppo NULL, /* bus_dma_flush */ 1651ae08745Sheppo NULL, /* bus_dma_win */ 1661ae08745Sheppo NULL, /* bus_dma_ctl */ 1671ae08745Sheppo cnex_ctl, /* bus_ctl */ 1681ae08745Sheppo ddi_bus_prop_op, /* bus_prop_op */ 1691ae08745Sheppo 0, /* bus_get_eventcookie */ 1701ae08745Sheppo 0, /* bus_add_eventcall */ 1711ae08745Sheppo 0, /* bus_remove_eventcall */ 1721ae08745Sheppo 0, /* bus_post_event */ 1731ae08745Sheppo NULL, /* bus_intr_ctl */ 1741ae08745Sheppo NULL, /* bus_config */ 1751ae08745Sheppo NULL, /* bus_unconfig */ 1761ae08745Sheppo NULL, /* bus_fm_init */ 1771ae08745Sheppo NULL, /* bus_fm_fini */ 1781ae08745Sheppo NULL, /* bus_fm_access_enter */ 1791ae08745Sheppo NULL, /* bus_fm_access_exit */ 1801ae08745Sheppo NULL, /* bus_power */ 1811ae08745Sheppo NULL /* bus_intr_op */ 1821ae08745Sheppo }; 1831ae08745Sheppo 1841ae08745Sheppo static struct cb_ops cnex_cb_ops = { 1851ae08745Sheppo cnex_open, /* open */ 1861ae08745Sheppo cnex_close, /* close */ 1871ae08745Sheppo nodev, /* strategy */ 1881ae08745Sheppo nodev, /* print */ 1891ae08745Sheppo nodev, /* dump */ 1901ae08745Sheppo nodev, /* read */ 1911ae08745Sheppo nodev, /* write */ 1921ae08745Sheppo cnex_ioctl, /* ioctl */ 1931ae08745Sheppo nodev, /* devmap */ 1941ae08745Sheppo nodev, /* mmap */ 1951ae08745Sheppo nodev, /* segmap */ 1961ae08745Sheppo nochpoll, /* poll */ 1971ae08745Sheppo ddi_prop_op, /* cb_prop_op */ 1981ae08745Sheppo 0, /* streamtab */ 1991ae08745Sheppo D_MP | D_NEW | D_HOTPLUG /* Driver compatibility flag */ 2001ae08745Sheppo }; 2011ae08745Sheppo 2021ae08745Sheppo static struct dev_ops cnex_ops = { 2031ae08745Sheppo DEVO_REV, /* devo_rev, */ 2041ae08745Sheppo 0, /* refcnt */ 2051ae08745Sheppo ddi_getinfo_1to1, /* info */ 2061ae08745Sheppo nulldev, /* identify */ 2071ae08745Sheppo nulldev, /* probe */ 2081ae08745Sheppo cnex_attach, /* attach */ 2091ae08745Sheppo cnex_detach, /* detach */ 2101ae08745Sheppo nodev, /* reset */ 2111ae08745Sheppo &cnex_cb_ops, /* driver operations */ 2121ae08745Sheppo &cnex_bus_ops, /* bus operations */ 2131ae08745Sheppo nulldev /* power */ 2141ae08745Sheppo }; 2151ae08745Sheppo 2161ae08745Sheppo /* 2171ae08745Sheppo * Module linkage information for the kernel. 2181ae08745Sheppo */ 2191ae08745Sheppo static struct modldrv modldrv = { 2201ae08745Sheppo &mod_driverops, 221*928da554Slm66018 "sun4v channel-devices nexus 1.11", 2221ae08745Sheppo &cnex_ops, 2231ae08745Sheppo }; 2241ae08745Sheppo 2251ae08745Sheppo static struct modlinkage modlinkage = { 2261ae08745Sheppo MODREV_1, (void *)&modldrv, NULL 2271ae08745Sheppo }; 2281ae08745Sheppo 2291ae08745Sheppo int 2301ae08745Sheppo _init(void) 2311ae08745Sheppo { 2321ae08745Sheppo int err; 233d66f8315Sjb145095 uint64_t majornum; 234d66f8315Sjb145095 uint64_t minornum; 235d66f8315Sjb145095 236d66f8315Sjb145095 /* 237d66f8315Sjb145095 * Check HV intr group api versioning. 238d66f8315Sjb145095 * Note that cnex assumes interrupt cookies is 239d66f8315Sjb145095 * in version 1.0 of the intr group api. 240d66f8315Sjb145095 */ 241d66f8315Sjb145095 if ((err = hsvc_version(HSVC_GROUP_INTR, &majornum, &minornum)) != 0) { 242d66f8315Sjb145095 cmn_err(CE_WARN, "cnex: failed to get intr api " 243d66f8315Sjb145095 "group versioning errno=%d", err); 244d66f8315Sjb145095 return (err); 245d66f8315Sjb145095 } else if ((majornum != 1) && (majornum != 2)) { 246d66f8315Sjb145095 cmn_err(CE_WARN, "cnex: unsupported intr api group: " 247d66f8315Sjb145095 "maj:0x%lx, min:0x%lx", majornum, minornum); 248d66f8315Sjb145095 return (ENOTSUP); 249d66f8315Sjb145095 } 2501ae08745Sheppo 2511ae08745Sheppo if ((err = ddi_soft_state_init(&cnex_state, 2521ae08745Sheppo sizeof (cnex_soft_state_t), 0)) != 0) { 2531ae08745Sheppo return (err); 2541ae08745Sheppo } 2551ae08745Sheppo if ((err = mod_install(&modlinkage)) != 0) { 2561ae08745Sheppo ddi_soft_state_fini(&cnex_state); 2571ae08745Sheppo return (err); 2581ae08745Sheppo } 2591ae08745Sheppo return (0); 2601ae08745Sheppo } 2611ae08745Sheppo 2621ae08745Sheppo int 2631ae08745Sheppo _fini(void) 2641ae08745Sheppo { 2651ae08745Sheppo int err; 2661ae08745Sheppo 2671ae08745Sheppo if ((err = mod_remove(&modlinkage)) != 0) 2681ae08745Sheppo return (err); 2691ae08745Sheppo ddi_soft_state_fini(&cnex_state); 2701ae08745Sheppo return (0); 2711ae08745Sheppo } 2721ae08745Sheppo 2731ae08745Sheppo int 2741ae08745Sheppo _info(struct modinfo *modinfop) 2751ae08745Sheppo { 2761ae08745Sheppo return (mod_info(&modlinkage, modinfop)); 2771ae08745Sheppo } 2781ae08745Sheppo 2791ae08745Sheppo /* 2801ae08745Sheppo * Callback function invoked by the interrupt redistribution 2811ae08745Sheppo * framework. This will redirect interrupts at CPUs that are 2821ae08745Sheppo * currently available in the system. 2831ae08745Sheppo */ 2841ae08745Sheppo static void 2851ae08745Sheppo cnex_intr_redist(void *arg) 2861ae08745Sheppo { 2871ae08745Sheppo cnex_ldc_t *cldcp; 2881ae08745Sheppo cnex_soft_state_t *cnex_ssp = arg; 2891ae08745Sheppo int intr_state; 2901ae08745Sheppo uint64_t cpuid; 2910d0c8d4bSnarayan int rv, retries = 0; 2921ae08745Sheppo 2931ae08745Sheppo ASSERT(cnex_ssp != NULL); 2941ae08745Sheppo mutex_enter(&cnex_ssp->clist_lock); 2951ae08745Sheppo 2961ae08745Sheppo cldcp = cnex_ssp->clist; 2971ae08745Sheppo while (cldcp != NULL) { 2981ae08745Sheppo 2991ae08745Sheppo mutex_enter(&cldcp->lock); 3001ae08745Sheppo 3011ae08745Sheppo if (cldcp->tx.hdlr) { 3021ae08745Sheppo /* 3031ae08745Sheppo * Don't do anything for disabled interrupts. 3041ae08745Sheppo */ 3051ae08745Sheppo rv = hvldc_intr_getvalid(cnex_ssp->cfghdl, 3061ae08745Sheppo cldcp->tx.ino, &intr_state); 3071ae08745Sheppo if (rv) { 3081ae08745Sheppo DWARN("cnex_intr_redist: tx ino=0x%llx, " 3091ae08745Sheppo "can't get valid\n", cldcp->tx.ino); 3101ae08745Sheppo mutex_exit(&cldcp->lock); 3111ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 3121ae08745Sheppo return; 3131ae08745Sheppo } 3141ae08745Sheppo if (intr_state == HV_INTR_NOTVALID) { 3157636cb21Slm66018 mutex_exit(&cldcp->lock); 3161ae08745Sheppo cldcp = cldcp->next; 3171ae08745Sheppo continue; 3181ae08745Sheppo } 3191ae08745Sheppo 3201ae08745Sheppo cpuid = intr_dist_cpuid(); 3211ae08745Sheppo 3221ae08745Sheppo /* disable interrupts */ 3231ae08745Sheppo rv = hvldc_intr_setvalid(cnex_ssp->cfghdl, 3241ae08745Sheppo cldcp->tx.ino, HV_INTR_NOTVALID); 3251ae08745Sheppo if (rv) { 3261ae08745Sheppo DWARN("cnex_intr_redist: tx ino=0x%llx, " 3271ae08745Sheppo "can't set valid\n", cldcp->tx.ino); 3281ae08745Sheppo mutex_exit(&cldcp->lock); 3291ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 3301ae08745Sheppo return; 3311ae08745Sheppo } 3321ae08745Sheppo 3331ae08745Sheppo /* 3341ae08745Sheppo * Make a best effort to wait for pending interrupts 3351ae08745Sheppo * to finish. There is not much we can do if we timeout. 3361ae08745Sheppo */ 3370d0c8d4bSnarayan retries = 0; 3381ae08745Sheppo 3391ae08745Sheppo do { 3401ae08745Sheppo rv = hvldc_intr_getstate(cnex_ssp->cfghdl, 3411ae08745Sheppo cldcp->tx.ino, &intr_state); 3421ae08745Sheppo if (rv) { 3431ae08745Sheppo DWARN("cnex_intr_redist: tx ino=0x%llx," 3441ae08745Sheppo "can't get state\n", cldcp->tx.ino); 3451ae08745Sheppo mutex_exit(&cldcp->lock); 3461ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 3471ae08745Sheppo return; 3481ae08745Sheppo } 3491ae08745Sheppo 3500d0c8d4bSnarayan if (intr_state != HV_INTR_DELIVERED_STATE) 3511ae08745Sheppo break; 3520d0c8d4bSnarayan 353a8ea4edeSnarayan drv_usecwait(cnex_wait_usecs); 3541ae08745Sheppo 3550d0c8d4bSnarayan } while (!panicstr && ++retries <= cnex_wait_retries); 3561ae08745Sheppo 3570705ae3aSraghuram cldcp->tx.cpuid = cpuid; 3581ae08745Sheppo (void) hvldc_intr_settarget(cnex_ssp->cfghdl, 3591ae08745Sheppo cldcp->tx.ino, cpuid); 3601ae08745Sheppo (void) hvldc_intr_setvalid(cnex_ssp->cfghdl, 3611ae08745Sheppo cldcp->tx.ino, HV_INTR_VALID); 3621ae08745Sheppo } 3631ae08745Sheppo 3641ae08745Sheppo if (cldcp->rx.hdlr) { 3651ae08745Sheppo /* 3661ae08745Sheppo * Don't do anything for disabled interrupts. 3671ae08745Sheppo */ 3681ae08745Sheppo rv = hvldc_intr_getvalid(cnex_ssp->cfghdl, 3691ae08745Sheppo cldcp->rx.ino, &intr_state); 3701ae08745Sheppo if (rv) { 3711ae08745Sheppo DWARN("cnex_intr_redist: rx ino=0x%llx, " 3721ae08745Sheppo "can't get valid\n", cldcp->rx.ino); 3731ae08745Sheppo mutex_exit(&cldcp->lock); 3741ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 3751ae08745Sheppo return; 3761ae08745Sheppo } 3771ae08745Sheppo if (intr_state == HV_INTR_NOTVALID) { 3787636cb21Slm66018 mutex_exit(&cldcp->lock); 3791ae08745Sheppo cldcp = cldcp->next; 3801ae08745Sheppo continue; 3811ae08745Sheppo } 3821ae08745Sheppo 3831ae08745Sheppo cpuid = intr_dist_cpuid(); 3841ae08745Sheppo 3851ae08745Sheppo /* disable interrupts */ 3861ae08745Sheppo rv = hvldc_intr_setvalid(cnex_ssp->cfghdl, 3871ae08745Sheppo cldcp->rx.ino, HV_INTR_NOTVALID); 3881ae08745Sheppo if (rv) { 3891ae08745Sheppo DWARN("cnex_intr_redist: rx ino=0x%llx, " 3901ae08745Sheppo "can't set valid\n", cldcp->rx.ino); 3911ae08745Sheppo mutex_exit(&cldcp->lock); 3921ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 3931ae08745Sheppo return; 3941ae08745Sheppo } 3951ae08745Sheppo 3961ae08745Sheppo /* 3971ae08745Sheppo * Make a best effort to wait for pending interrupts 3981ae08745Sheppo * to finish. There is not much we can do if we timeout. 3991ae08745Sheppo */ 4000d0c8d4bSnarayan retries = 0; 4011ae08745Sheppo 4021ae08745Sheppo do { 4031ae08745Sheppo rv = hvldc_intr_getstate(cnex_ssp->cfghdl, 4041ae08745Sheppo cldcp->rx.ino, &intr_state); 4051ae08745Sheppo if (rv) { 4061ae08745Sheppo DWARN("cnex_intr_redist: rx ino=0x%llx," 4070d0c8d4bSnarayan "can't get state\n", cldcp->rx.ino); 4081ae08745Sheppo mutex_exit(&cldcp->lock); 4091ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 4101ae08745Sheppo return; 4111ae08745Sheppo } 4121ae08745Sheppo 4130d0c8d4bSnarayan if (intr_state != HV_INTR_DELIVERED_STATE) 4141ae08745Sheppo break; 4150d0c8d4bSnarayan 416a8ea4edeSnarayan drv_usecwait(cnex_wait_usecs); 4171ae08745Sheppo 4180d0c8d4bSnarayan } while (!panicstr && ++retries <= cnex_wait_retries); 4191ae08745Sheppo 4200705ae3aSraghuram cldcp->rx.cpuid = cpuid; 4211ae08745Sheppo (void) hvldc_intr_settarget(cnex_ssp->cfghdl, 4221ae08745Sheppo cldcp->rx.ino, cpuid); 4231ae08745Sheppo (void) hvldc_intr_setvalid(cnex_ssp->cfghdl, 4241ae08745Sheppo cldcp->rx.ino, HV_INTR_VALID); 4251ae08745Sheppo } 4261ae08745Sheppo 4271ae08745Sheppo mutex_exit(&cldcp->lock); 4281ae08745Sheppo 4291ae08745Sheppo /* next channel */ 4301ae08745Sheppo cldcp = cldcp->next; 4311ae08745Sheppo } 4321ae08745Sheppo 4331ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 4341ae08745Sheppo } 4351ae08745Sheppo 4361ae08745Sheppo /* 4371ae08745Sheppo * Exported interface to register a LDC endpoint with 4381ae08745Sheppo * the channel nexus 4391ae08745Sheppo */ 4401ae08745Sheppo static int 4411ae08745Sheppo cnex_reg_chan(dev_info_t *dip, uint64_t id, ldc_dev_t devclass) 4421ae08745Sheppo { 4431ae08745Sheppo int idx; 4441ae08745Sheppo cnex_ldc_t *cldcp; 4451ae08745Sheppo int listsz, num_nodes, num_channels; 4461ae08745Sheppo md_t *mdp = NULL; 4471ae08745Sheppo mde_cookie_t rootnode, *listp = NULL; 448cb112a14Slm66018 uint64_t tmp_id; 449cb112a14Slm66018 uint64_t rxino = (uint64_t)-1; 450cb112a14Slm66018 uint64_t txino = (uint64_t)-1; 4511ae08745Sheppo cnex_soft_state_t *cnex_ssp; 4521ae08745Sheppo int status, instance; 4530705ae3aSraghuram dev_info_t *chan_dip = NULL; 4541ae08745Sheppo 4551ae08745Sheppo /* Get device instance and structure */ 4561ae08745Sheppo instance = ddi_get_instance(dip); 4571ae08745Sheppo cnex_ssp = ddi_get_soft_state(cnex_state, instance); 4581ae08745Sheppo 4591ae08745Sheppo /* Check to see if channel is already registered */ 4601ae08745Sheppo mutex_enter(&cnex_ssp->clist_lock); 4611ae08745Sheppo cldcp = cnex_ssp->clist; 4621ae08745Sheppo while (cldcp) { 4631ae08745Sheppo if (cldcp->id == id) { 4641ae08745Sheppo DWARN("cnex_reg_chan: channel 0x%llx exists\n", id); 4651ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 4661ae08745Sheppo return (EINVAL); 4671ae08745Sheppo } 4681ae08745Sheppo cldcp = cldcp->next; 4691ae08745Sheppo } 4701ae08745Sheppo 4711ae08745Sheppo /* Get the Tx/Rx inos from the MD */ 4721ae08745Sheppo if ((mdp = md_get_handle()) == NULL) { 4731ae08745Sheppo DWARN("cnex_reg_chan: cannot init MD\n"); 4741ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 4751ae08745Sheppo return (ENXIO); 4761ae08745Sheppo } 4771ae08745Sheppo num_nodes = md_node_count(mdp); 4781ae08745Sheppo ASSERT(num_nodes > 0); 4791ae08745Sheppo 4801ae08745Sheppo listsz = num_nodes * sizeof (mde_cookie_t); 4811ae08745Sheppo listp = (mde_cookie_t *)kmem_zalloc(listsz, KM_SLEEP); 4821ae08745Sheppo 4831ae08745Sheppo rootnode = md_root_node(mdp); 4841ae08745Sheppo 4851ae08745Sheppo /* search for all channel_endpoint nodes */ 4861ae08745Sheppo num_channels = md_scan_dag(mdp, rootnode, 4871ae08745Sheppo md_find_name(mdp, "channel-endpoint"), 4881ae08745Sheppo md_find_name(mdp, "fwd"), listp); 4891ae08745Sheppo if (num_channels <= 0) { 4901ae08745Sheppo DWARN("cnex_reg_chan: invalid channel id\n"); 4911ae08745Sheppo kmem_free(listp, listsz); 4921ae08745Sheppo (void) md_fini_handle(mdp); 4931ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 4941ae08745Sheppo return (EINVAL); 4951ae08745Sheppo } 4961ae08745Sheppo 4971ae08745Sheppo for (idx = 0; idx < num_channels; idx++) { 4981ae08745Sheppo 4991ae08745Sheppo /* Get the channel ID */ 5001ae08745Sheppo status = md_get_prop_val(mdp, listp[idx], "id", &tmp_id); 5011ae08745Sheppo if (status) { 5021ae08745Sheppo DWARN("cnex_reg_chan: cannot read LDC ID\n"); 5031ae08745Sheppo kmem_free(listp, listsz); 5041ae08745Sheppo (void) md_fini_handle(mdp); 5051ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 5061ae08745Sheppo return (ENXIO); 5071ae08745Sheppo } 5081ae08745Sheppo if (tmp_id != id) 5091ae08745Sheppo continue; 5101ae08745Sheppo 5111ae08745Sheppo /* Get the Tx and Rx ino */ 5121ae08745Sheppo status = md_get_prop_val(mdp, listp[idx], "tx-ino", &txino); 5131ae08745Sheppo if (status) { 5141ae08745Sheppo DWARN("cnex_reg_chan: cannot read Tx ino\n"); 5151ae08745Sheppo kmem_free(listp, listsz); 5161ae08745Sheppo (void) md_fini_handle(mdp); 5171ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 5181ae08745Sheppo return (ENXIO); 5191ae08745Sheppo } 5201ae08745Sheppo status = md_get_prop_val(mdp, listp[idx], "rx-ino", &rxino); 5211ae08745Sheppo if (status) { 5221ae08745Sheppo DWARN("cnex_reg_chan: cannot read Rx ino\n"); 5231ae08745Sheppo kmem_free(listp, listsz); 5241ae08745Sheppo (void) md_fini_handle(mdp); 5251ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 5261ae08745Sheppo return (ENXIO); 5271ae08745Sheppo } 5280705ae3aSraghuram chan_dip = cnex_find_chan_dip(dip, id, mdp, listp[idx]); 5290705ae3aSraghuram ASSERT(chan_dip != NULL); 5301ae08745Sheppo } 5311ae08745Sheppo kmem_free(listp, listsz); 5321ae08745Sheppo (void) md_fini_handle(mdp); 5331ae08745Sheppo 534cb112a14Slm66018 /* 535cb112a14Slm66018 * check to see if we looped through the list of channel IDs without 536cb112a14Slm66018 * matching one (i.e. an 'ino' has not been initialised). 537cb112a14Slm66018 */ 538cb112a14Slm66018 if ((rxino == -1) || (txino == -1)) { 539cb112a14Slm66018 DERR("cnex_reg_chan: no ID matching '%llx' in MD\n", id); 540cb112a14Slm66018 mutex_exit(&cnex_ssp->clist_lock); 541cb112a14Slm66018 return (ENOENT); 542cb112a14Slm66018 } 543cb112a14Slm66018 5441ae08745Sheppo /* Allocate a new channel structure */ 5451ae08745Sheppo cldcp = kmem_zalloc(sizeof (*cldcp), KM_SLEEP); 5461ae08745Sheppo 5471ae08745Sheppo /* Initialize the channel */ 5481ae08745Sheppo mutex_init(&cldcp->lock, NULL, MUTEX_DRIVER, NULL); 5491ae08745Sheppo 5501ae08745Sheppo cldcp->id = id; 5511ae08745Sheppo cldcp->tx.ino = txino; 5521ae08745Sheppo cldcp->rx.ino = rxino; 5531ae08745Sheppo cldcp->devclass = devclass; 5540705ae3aSraghuram cldcp->dip = chan_dip; 5551ae08745Sheppo 5561ae08745Sheppo /* add channel to nexus channel list */ 5571ae08745Sheppo cldcp->next = cnex_ssp->clist; 5581ae08745Sheppo cnex_ssp->clist = cldcp; 5591ae08745Sheppo 5601ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 5611ae08745Sheppo 5621ae08745Sheppo return (0); 5631ae08745Sheppo } 5641ae08745Sheppo 5651ae08745Sheppo /* 5661ae08745Sheppo * Add Tx/Rx interrupt handler for the channel 5671ae08745Sheppo */ 5681ae08745Sheppo static int 5691ae08745Sheppo cnex_add_intr(dev_info_t *dip, uint64_t id, cnex_intrtype_t itype, 5701ae08745Sheppo uint_t (*hdlr)(), caddr_t arg1, caddr_t arg2) 5711ae08745Sheppo { 5721ae08745Sheppo int rv, idx, pil; 5731ae08745Sheppo cnex_ldc_t *cldcp; 5741ae08745Sheppo cnex_intr_t *iinfo; 5751ae08745Sheppo cnex_soft_state_t *cnex_ssp; 5761ae08745Sheppo int instance; 5771ae08745Sheppo 5781ae08745Sheppo /* Get device instance and structure */ 5791ae08745Sheppo instance = ddi_get_instance(dip); 5801ae08745Sheppo cnex_ssp = ddi_get_soft_state(cnex_state, instance); 5811ae08745Sheppo 5821ae08745Sheppo /* get channel info */ 5831ae08745Sheppo mutex_enter(&cnex_ssp->clist_lock); 5841ae08745Sheppo cldcp = cnex_ssp->clist; 5851ae08745Sheppo while (cldcp) { 5861ae08745Sheppo if (cldcp->id == id) 5871ae08745Sheppo break; 5881ae08745Sheppo cldcp = cldcp->next; 5891ae08745Sheppo } 5901ae08745Sheppo if (cldcp == NULL) { 5911ae08745Sheppo DWARN("cnex_add_intr: channel 0x%llx does not exist\n", id); 5921ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 5931ae08745Sheppo return (EINVAL); 5941ae08745Sheppo } 5951ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 5961ae08745Sheppo 5971ae08745Sheppo /* get channel lock */ 5981ae08745Sheppo mutex_enter(&cldcp->lock); 5991ae08745Sheppo 6001ae08745Sheppo /* get interrupt type */ 6011ae08745Sheppo if (itype == CNEX_TX_INTR) { 6021ae08745Sheppo iinfo = &(cldcp->tx); 6031ae08745Sheppo } else if (itype == CNEX_RX_INTR) { 6041ae08745Sheppo iinfo = &(cldcp->rx); 6051ae08745Sheppo } else { 6061ae08745Sheppo DWARN("cnex_add_intr: invalid interrupt type\n", id); 6071ae08745Sheppo mutex_exit(&cldcp->lock); 6081ae08745Sheppo return (EINVAL); 6091ae08745Sheppo } 6101ae08745Sheppo 6111ae08745Sheppo /* check if a handler is already added */ 6121ae08745Sheppo if (iinfo->hdlr != 0) { 6131ae08745Sheppo DWARN("cnex_add_intr: interrupt handler exists\n"); 6141ae08745Sheppo mutex_exit(&cldcp->lock); 6151ae08745Sheppo return (EINVAL); 6161ae08745Sheppo } 6171ae08745Sheppo 6181ae08745Sheppo /* save interrupt handler info */ 6191ae08745Sheppo iinfo->hdlr = hdlr; 6201ae08745Sheppo iinfo->arg1 = arg1; 6211ae08745Sheppo iinfo->arg2 = arg2; 6221ae08745Sheppo 623*928da554Slm66018 /* save data for DTrace probes used by intrstat(1m) */ 624*928da554Slm66018 iinfo->dip = cldcp->dip; 625*928da554Slm66018 iinfo->id = cldcp->id; 6261ae08745Sheppo 627a10abbb4Slm66018 iinfo->icookie = MINVINTR_COOKIE + iinfo->ino; 628a10abbb4Slm66018 6291ae08745Sheppo /* 630a10abbb4Slm66018 * Verify that the ino does not generate a cookie which 631a10abbb4Slm66018 * is outside the (MINVINTR_COOKIE, MAXIVNUM) range of the 632a10abbb4Slm66018 * system interrupt table. 6331ae08745Sheppo */ 634a10abbb4Slm66018 if (iinfo->icookie >= MAXIVNUM || iinfo->icookie < MINVINTR_COOKIE) { 635a10abbb4Slm66018 DWARN("cnex_add_intr: invalid cookie %x ino %x\n", 636a10abbb4Slm66018 iinfo->icookie, iinfo->ino); 637a10abbb4Slm66018 mutex_exit(&cldcp->lock); 638a10abbb4Slm66018 return (EINVAL); 639a10abbb4Slm66018 } 6401ae08745Sheppo 6411ae08745Sheppo D1("cnex_add_intr: add hdlr, cfghdl=0x%llx, ino=0x%llx, " 6421ae08745Sheppo "cookie=0x%llx\n", cnex_ssp->cfghdl, iinfo->ino, iinfo->icookie); 6431ae08745Sheppo 6441ae08745Sheppo /* Pick a PIL on the basis of the channel's devclass */ 6451ae08745Sheppo for (idx = 0, pil = PIL_3; idx < CNEX_MAX_DEVS; idx++) { 6461ae08745Sheppo if (cldcp->devclass == cnex_class_to_pil[idx].devclass) { 6471ae08745Sheppo pil = cnex_class_to_pil[idx].pil; 6481ae08745Sheppo break; 6491ae08745Sheppo } 6501ae08745Sheppo } 6511ae08745Sheppo 6521ae08745Sheppo /* add interrupt to solaris ivec table */ 653a10abbb4Slm66018 if (add_ivintr(iinfo->icookie, pil, (intrfunc)cnex_intr_wrapper, 654a10abbb4Slm66018 (caddr_t)iinfo, NULL, NULL) != 0) { 655a10abbb4Slm66018 DWARN("cnex_add_intr: add_ivintr fail cookie %x ino %x\n", 656a10abbb4Slm66018 iinfo->icookie, iinfo->ino); 657a10abbb4Slm66018 mutex_exit(&cldcp->lock); 658a10abbb4Slm66018 return (EINVAL); 659a10abbb4Slm66018 } 6601ae08745Sheppo 6611ae08745Sheppo /* set the cookie in the HV */ 6621ae08745Sheppo rv = hvldc_intr_setcookie(cnex_ssp->cfghdl, iinfo->ino, iinfo->icookie); 6631ae08745Sheppo 6641ae08745Sheppo /* pick next CPU in the domain for this channel */ 6650705ae3aSraghuram iinfo->cpuid = intr_dist_cpuid(); 6661ae08745Sheppo 6671ae08745Sheppo /* set the target CPU and then enable interrupts */ 6680705ae3aSraghuram rv = hvldc_intr_settarget(cnex_ssp->cfghdl, iinfo->ino, iinfo->cpuid); 6691ae08745Sheppo if (rv) { 6701ae08745Sheppo DWARN("cnex_add_intr: ino=0x%llx, cannot set target cpu\n", 6711ae08745Sheppo iinfo->ino); 6721ae08745Sheppo goto hv_error; 6731ae08745Sheppo } 6741ae08745Sheppo rv = hvldc_intr_setstate(cnex_ssp->cfghdl, iinfo->ino, 6751ae08745Sheppo HV_INTR_IDLE_STATE); 6761ae08745Sheppo if (rv) { 6771ae08745Sheppo DWARN("cnex_add_intr: ino=0x%llx, cannot set state\n", 6781ae08745Sheppo iinfo->ino); 6791ae08745Sheppo goto hv_error; 6801ae08745Sheppo } 6811ae08745Sheppo rv = hvldc_intr_setvalid(cnex_ssp->cfghdl, iinfo->ino, HV_INTR_VALID); 6821ae08745Sheppo if (rv) { 6831ae08745Sheppo DWARN("cnex_add_intr: ino=0x%llx, cannot set valid\n", 6841ae08745Sheppo iinfo->ino); 6851ae08745Sheppo goto hv_error; 6861ae08745Sheppo } 6871ae08745Sheppo 6881ae08745Sheppo mutex_exit(&cldcp->lock); 6891ae08745Sheppo return (0); 6901ae08745Sheppo 6911ae08745Sheppo hv_error: 692b0fc0e77Sgovinda (void) rem_ivintr(iinfo->icookie, pil); 6931ae08745Sheppo mutex_exit(&cldcp->lock); 6941ae08745Sheppo return (ENXIO); 6951ae08745Sheppo } 6961ae08745Sheppo 6971ae08745Sheppo 6981ae08745Sheppo /* 6991ae08745Sheppo * Exported interface to unregister a LDC endpoint with 7001ae08745Sheppo * the channel nexus 7011ae08745Sheppo */ 7021ae08745Sheppo static int 7031ae08745Sheppo cnex_unreg_chan(dev_info_t *dip, uint64_t id) 7041ae08745Sheppo { 7051ae08745Sheppo cnex_ldc_t *cldcp, *prev_cldcp; 7061ae08745Sheppo cnex_soft_state_t *cnex_ssp; 7071ae08745Sheppo int instance; 7081ae08745Sheppo 7091ae08745Sheppo /* Get device instance and structure */ 7101ae08745Sheppo instance = ddi_get_instance(dip); 7111ae08745Sheppo cnex_ssp = ddi_get_soft_state(cnex_state, instance); 7121ae08745Sheppo 7131ae08745Sheppo /* find and remove channel from list */ 7141ae08745Sheppo mutex_enter(&cnex_ssp->clist_lock); 7151ae08745Sheppo prev_cldcp = NULL; 7161ae08745Sheppo cldcp = cnex_ssp->clist; 7171ae08745Sheppo while (cldcp) { 7181ae08745Sheppo if (cldcp->id == id) 7191ae08745Sheppo break; 7201ae08745Sheppo prev_cldcp = cldcp; 7211ae08745Sheppo cldcp = cldcp->next; 7221ae08745Sheppo } 7231ae08745Sheppo 7241ae08745Sheppo if (cldcp == 0) { 7251ae08745Sheppo DWARN("cnex_unreg_chan: invalid channel %d\n", id); 7261ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 7271ae08745Sheppo return (EINVAL); 7281ae08745Sheppo } 7291ae08745Sheppo 7301ae08745Sheppo if (cldcp->tx.hdlr || cldcp->rx.hdlr) { 731cb112a14Slm66018 DWARN("cnex_unreg_chan: handlers still exist: chan %lx\n", id); 7321ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 7331ae08745Sheppo return (ENXIO); 7341ae08745Sheppo } 7351ae08745Sheppo 7361ae08745Sheppo if (prev_cldcp) 7371ae08745Sheppo prev_cldcp->next = cldcp->next; 7381ae08745Sheppo else 7391ae08745Sheppo cnex_ssp->clist = cldcp->next; 7401ae08745Sheppo 7411ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 7421ae08745Sheppo 7431ae08745Sheppo /* destroy mutex */ 7441ae08745Sheppo mutex_destroy(&cldcp->lock); 7451ae08745Sheppo 7461ae08745Sheppo /* free channel */ 7471ae08745Sheppo kmem_free(cldcp, sizeof (*cldcp)); 7481ae08745Sheppo 7491ae08745Sheppo return (0); 7501ae08745Sheppo } 7511ae08745Sheppo 7521ae08745Sheppo /* 7531ae08745Sheppo * Remove Tx/Rx interrupt handler for the channel 7541ae08745Sheppo */ 7551ae08745Sheppo static int 7561ae08745Sheppo cnex_rem_intr(dev_info_t *dip, uint64_t id, cnex_intrtype_t itype) 7571ae08745Sheppo { 758b0fc0e77Sgovinda int rv, idx, pil; 7591ae08745Sheppo cnex_ldc_t *cldcp; 7601ae08745Sheppo cnex_intr_t *iinfo; 7611ae08745Sheppo cnex_soft_state_t *cnex_ssp; 7621ae08745Sheppo int instance, istate; 7631ae08745Sheppo 7641ae08745Sheppo /* Get device instance and structure */ 7651ae08745Sheppo instance = ddi_get_instance(dip); 7661ae08745Sheppo cnex_ssp = ddi_get_soft_state(cnex_state, instance); 7671ae08745Sheppo 7681ae08745Sheppo /* get channel info */ 7691ae08745Sheppo mutex_enter(&cnex_ssp->clist_lock); 7701ae08745Sheppo cldcp = cnex_ssp->clist; 7711ae08745Sheppo while (cldcp) { 7721ae08745Sheppo if (cldcp->id == id) 7731ae08745Sheppo break; 7741ae08745Sheppo cldcp = cldcp->next; 7751ae08745Sheppo } 7761ae08745Sheppo if (cldcp == NULL) { 7771ae08745Sheppo DWARN("cnex_rem_intr: channel 0x%llx does not exist\n", id); 7781ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 7791ae08745Sheppo return (EINVAL); 7801ae08745Sheppo } 7811ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 7821ae08745Sheppo 7831ae08745Sheppo /* get rid of the channel intr handler */ 7841ae08745Sheppo mutex_enter(&cldcp->lock); 7851ae08745Sheppo 7861ae08745Sheppo /* get interrupt type */ 7871ae08745Sheppo if (itype == CNEX_TX_INTR) { 7881ae08745Sheppo iinfo = &(cldcp->tx); 7891ae08745Sheppo } else if (itype == CNEX_RX_INTR) { 7901ae08745Sheppo iinfo = &(cldcp->rx); 7911ae08745Sheppo } else { 7921ae08745Sheppo DWARN("cnex_rem_intr: invalid interrupt type\n"); 7931ae08745Sheppo mutex_exit(&cldcp->lock); 7941ae08745Sheppo return (EINVAL); 7951ae08745Sheppo } 7961ae08745Sheppo 7971ae08745Sheppo D1("cnex_rem_intr: interrupt ino=0x%x\n", iinfo->ino); 7981ae08745Sheppo 7991ae08745Sheppo /* check if a handler is already added */ 8001ae08745Sheppo if (iinfo->hdlr == 0) { 8011ae08745Sheppo DWARN("cnex_rem_intr: interrupt handler does not exist\n"); 8021ae08745Sheppo mutex_exit(&cldcp->lock); 8031ae08745Sheppo return (EINVAL); 8041ae08745Sheppo } 8051ae08745Sheppo 8061ae08745Sheppo D1("cnex_rem_intr: set intr to invalid ino=0x%x\n", iinfo->ino); 8071ae08745Sheppo rv = hvldc_intr_setvalid(cnex_ssp->cfghdl, 8081ae08745Sheppo iinfo->ino, HV_INTR_NOTVALID); 8091ae08745Sheppo if (rv) { 8101ae08745Sheppo DWARN("cnex_rem_intr: cannot set valid ino=%x\n", iinfo->ino); 8111ae08745Sheppo mutex_exit(&cldcp->lock); 8121ae08745Sheppo return (ENXIO); 8131ae08745Sheppo } 8141ae08745Sheppo 8151ae08745Sheppo /* 816a8ea4edeSnarayan * Check if there are pending interrupts. If interrupts are 817a8ea4edeSnarayan * pending return EAGAIN. 8181ae08745Sheppo */ 8191ae08745Sheppo rv = hvldc_intr_getstate(cnex_ssp->cfghdl, iinfo->ino, &istate); 8201ae08745Sheppo if (rv) { 8211ae08745Sheppo DWARN("cnex_rem_intr: ino=0x%llx, cannot get state\n", 8221ae08745Sheppo iinfo->ino); 823d10e4ef2Snarayan mutex_exit(&cldcp->lock); 824d10e4ef2Snarayan return (ENXIO); 8251ae08745Sheppo } 8261ae08745Sheppo 8271ae08745Sheppo /* if interrupts are still pending print warning */ 8281ae08745Sheppo if (istate != HV_INTR_IDLE_STATE) { 8291ae08745Sheppo DWARN("cnex_rem_intr: cannot remove intr busy ino=%x\n", 8301ae08745Sheppo iinfo->ino); 831d10e4ef2Snarayan mutex_exit(&cldcp->lock); 832d10e4ef2Snarayan return (EAGAIN); 8331ae08745Sheppo } 8341ae08745Sheppo 835b0fc0e77Sgovinda /* Pick a PIL on the basis of the channel's devclass */ 836b0fc0e77Sgovinda for (idx = 0, pil = PIL_3; idx < CNEX_MAX_DEVS; idx++) { 837b0fc0e77Sgovinda if (cldcp->devclass == cnex_class_to_pil[idx].devclass) { 838b0fc0e77Sgovinda pil = cnex_class_to_pil[idx].pil; 839b0fc0e77Sgovinda break; 840b0fc0e77Sgovinda } 841b0fc0e77Sgovinda } 842b0fc0e77Sgovinda 8431ae08745Sheppo /* remove interrupt */ 844b0fc0e77Sgovinda (void) rem_ivintr(iinfo->icookie, pil); 8451ae08745Sheppo 8461ae08745Sheppo /* clear interrupt info */ 8471ae08745Sheppo bzero(iinfo, sizeof (*iinfo)); 8481ae08745Sheppo 8491ae08745Sheppo mutex_exit(&cldcp->lock); 8501ae08745Sheppo 8511ae08745Sheppo return (0); 8521ae08745Sheppo } 8531ae08745Sheppo 8541ae08745Sheppo 8551ae08745Sheppo /* 8561ae08745Sheppo * Clear pending Tx/Rx interrupt 8571ae08745Sheppo */ 8581ae08745Sheppo static int 8591ae08745Sheppo cnex_clr_intr(dev_info_t *dip, uint64_t id, cnex_intrtype_t itype) 8601ae08745Sheppo { 8611ae08745Sheppo int rv; 8621ae08745Sheppo cnex_ldc_t *cldcp; 8631ae08745Sheppo cnex_intr_t *iinfo; 8641ae08745Sheppo cnex_soft_state_t *cnex_ssp; 8651ae08745Sheppo int instance; 8661ae08745Sheppo 8671ae08745Sheppo /* Get device instance and structure */ 8681ae08745Sheppo instance = ddi_get_instance(dip); 8691ae08745Sheppo cnex_ssp = ddi_get_soft_state(cnex_state, instance); 8701ae08745Sheppo 8711ae08745Sheppo /* get channel info */ 8721ae08745Sheppo mutex_enter(&cnex_ssp->clist_lock); 8731ae08745Sheppo cldcp = cnex_ssp->clist; 8741ae08745Sheppo while (cldcp) { 8751ae08745Sheppo if (cldcp->id == id) 8761ae08745Sheppo break; 8771ae08745Sheppo cldcp = cldcp->next; 8781ae08745Sheppo } 8791ae08745Sheppo if (cldcp == NULL) { 8801ae08745Sheppo DWARN("cnex_clr_intr: channel 0x%llx does not exist\n", id); 8811ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 8821ae08745Sheppo return (EINVAL); 8831ae08745Sheppo } 8841ae08745Sheppo mutex_exit(&cnex_ssp->clist_lock); 8851ae08745Sheppo 8861ae08745Sheppo mutex_enter(&cldcp->lock); 8871ae08745Sheppo 8881ae08745Sheppo /* get interrupt type */ 8891ae08745Sheppo if (itype == CNEX_TX_INTR) { 8901ae08745Sheppo iinfo = &(cldcp->tx); 8911ae08745Sheppo } else if (itype == CNEX_RX_INTR) { 8921ae08745Sheppo iinfo = &(cldcp->rx); 8931ae08745Sheppo } else { 8947636cb21Slm66018 DWARN("cnex_clr_intr: invalid interrupt type\n"); 8951ae08745Sheppo mutex_exit(&cldcp->lock); 8961ae08745Sheppo return (EINVAL); 8971ae08745Sheppo } 8981ae08745Sheppo 899*928da554Slm66018 D1("%s: interrupt ino=0x%x\n", __func__, iinfo->ino); 9001ae08745Sheppo 9011ae08745Sheppo /* check if a handler is already added */ 9021ae08745Sheppo if (iinfo->hdlr == 0) { 9031ae08745Sheppo DWARN("cnex_clr_intr: interrupt handler does not exist\n"); 9041ae08745Sheppo mutex_exit(&cldcp->lock); 9051ae08745Sheppo return (EINVAL); 9061ae08745Sheppo } 9071ae08745Sheppo 9081ae08745Sheppo rv = hvldc_intr_setstate(cnex_ssp->cfghdl, iinfo->ino, 9091ae08745Sheppo HV_INTR_IDLE_STATE); 9101ae08745Sheppo if (rv) { 9117636cb21Slm66018 DWARN("cnex_clr_intr: cannot clear interrupt state\n"); 912d10e4ef2Snarayan mutex_exit(&cldcp->lock); 913d10e4ef2Snarayan return (ENXIO); 9141ae08745Sheppo } 9151ae08745Sheppo 9161ae08745Sheppo mutex_exit(&cldcp->lock); 9171ae08745Sheppo 9181ae08745Sheppo return (0); 9191ae08745Sheppo } 9201ae08745Sheppo 9211ae08745Sheppo /* 9221ae08745Sheppo * Channel nexus interrupt handler wrapper 9231ae08745Sheppo */ 9241ae08745Sheppo static uint_t 9251ae08745Sheppo cnex_intr_wrapper(caddr_t arg) 9261ae08745Sheppo { 9271ae08745Sheppo int res; 9281ae08745Sheppo uint_t (*handler)(); 9291ae08745Sheppo caddr_t handler_arg1; 9301ae08745Sheppo caddr_t handler_arg2; 9311ae08745Sheppo cnex_intr_t *iinfo = (cnex_intr_t *)arg; 9321ae08745Sheppo 9331ae08745Sheppo ASSERT(iinfo != NULL); 9341ae08745Sheppo 9351ae08745Sheppo handler = iinfo->hdlr; 9361ae08745Sheppo handler_arg1 = iinfo->arg1; 9371ae08745Sheppo handler_arg2 = iinfo->arg2; 9381ae08745Sheppo 9390705ae3aSraghuram /* 9400705ae3aSraghuram * The 'interrupt__start' and 'interrupt__complete' probes 9410705ae3aSraghuram * are provided to support 'intrstat' command. These probes 9420705ae3aSraghuram * help monitor the interrupts on a per device basis only. 9430705ae3aSraghuram * In order to provide the ability to monitor the 9440705ae3aSraghuram * activity on a per channel basis, two additional 9450705ae3aSraghuram * probes('channelintr__start','channelintr__complete') 9460705ae3aSraghuram * are provided here. 9470705ae3aSraghuram */ 948*928da554Slm66018 DTRACE_PROBE4(channelintr__start, uint64_t, iinfo->id, 9490705ae3aSraghuram cnex_intr_t *, iinfo, void *, handler, caddr_t, handler_arg1); 9500705ae3aSraghuram 951*928da554Slm66018 DTRACE_PROBE4(interrupt__start, dev_info_t, iinfo->dip, 9520705ae3aSraghuram void *, handler, caddr_t, handler_arg1, caddr_t, handler_arg2); 9530705ae3aSraghuram 9541ae08745Sheppo D1("cnex_intr_wrapper:ino=0x%llx invoke client handler\n", iinfo->ino); 9551ae08745Sheppo res = (*handler)(handler_arg1, handler_arg2); 9561ae08745Sheppo 957*928da554Slm66018 DTRACE_PROBE4(interrupt__complete, dev_info_t, iinfo->dip, 9580705ae3aSraghuram void *, handler, caddr_t, handler_arg1, int, res); 9590705ae3aSraghuram 960*928da554Slm66018 DTRACE_PROBE4(channelintr__complete, uint64_t, iinfo->id, 9610705ae3aSraghuram cnex_intr_t *, iinfo, void *, handler, caddr_t, handler_arg1); 9620705ae3aSraghuram 9631ae08745Sheppo return (res); 9641ae08745Sheppo } 9651ae08745Sheppo 9661ae08745Sheppo /*ARGSUSED*/ 9671ae08745Sheppo static int 9681ae08745Sheppo cnex_attach(dev_info_t *devi, ddi_attach_cmd_t cmd) 9691ae08745Sheppo { 9701ae08745Sheppo int rv, instance, reglen; 9711ae08745Sheppo cnex_regspec_t *reg_p; 9721ae08745Sheppo ldc_cnex_t cinfo; 9731ae08745Sheppo cnex_soft_state_t *cnex_ssp; 9741ae08745Sheppo 9751ae08745Sheppo switch (cmd) { 9761ae08745Sheppo case DDI_ATTACH: 9771ae08745Sheppo break; 9781ae08745Sheppo case DDI_RESUME: 9791ae08745Sheppo return (DDI_SUCCESS); 9801ae08745Sheppo default: 9811ae08745Sheppo return (DDI_FAILURE); 9821ae08745Sheppo } 9831ae08745Sheppo 9841ae08745Sheppo /* 9851ae08745Sheppo * Get the instance specific soft state structure. 9861ae08745Sheppo * Save the devi for this instance in the soft_state data. 9871ae08745Sheppo */ 9881ae08745Sheppo instance = ddi_get_instance(devi); 9891ae08745Sheppo if (ddi_soft_state_zalloc(cnex_state, instance) != DDI_SUCCESS) 9901ae08745Sheppo return (DDI_FAILURE); 9911ae08745Sheppo cnex_ssp = ddi_get_soft_state(cnex_state, instance); 9921ae08745Sheppo 9931ae08745Sheppo cnex_ssp->devi = devi; 9941ae08745Sheppo cnex_ssp->clist = NULL; 9951ae08745Sheppo 9961ae08745Sheppo if (ddi_getlongprop(DDI_DEV_T_ANY, devi, DDI_PROP_DONTPASS, 9971ae08745Sheppo "reg", (caddr_t)®_p, ®len) != DDI_SUCCESS) { 9981ae08745Sheppo return (DDI_FAILURE); 9991ae08745Sheppo } 10001ae08745Sheppo 10011ae08745Sheppo /* get the sun4v config handle for this device */ 10021ae08745Sheppo cnex_ssp->cfghdl = SUN4V_REG_SPEC2CFG_HDL(reg_p->physaddr); 10031ae08745Sheppo kmem_free(reg_p, reglen); 10041ae08745Sheppo 10051ae08745Sheppo D1("cnex_attach: cfghdl=0x%llx\n", cnex_ssp->cfghdl); 10061ae08745Sheppo 10071ae08745Sheppo /* init channel list mutex */ 10081ae08745Sheppo mutex_init(&cnex_ssp->clist_lock, NULL, MUTEX_DRIVER, NULL); 10091ae08745Sheppo 10101ae08745Sheppo /* Register with LDC module */ 10111ae08745Sheppo cinfo.dip = devi; 10121ae08745Sheppo cinfo.reg_chan = cnex_reg_chan; 10131ae08745Sheppo cinfo.unreg_chan = cnex_unreg_chan; 10141ae08745Sheppo cinfo.add_intr = cnex_add_intr; 10151ae08745Sheppo cinfo.rem_intr = cnex_rem_intr; 10161ae08745Sheppo cinfo.clr_intr = cnex_clr_intr; 10171ae08745Sheppo 10181ae08745Sheppo /* 10191ae08745Sheppo * LDC register will fail if an nexus instance had already 10201ae08745Sheppo * registered with the LDC framework 10211ae08745Sheppo */ 10221ae08745Sheppo rv = ldc_register(&cinfo); 10231ae08745Sheppo if (rv) { 10241ae08745Sheppo DWARN("cnex_attach: unable to register with LDC\n"); 10251ae08745Sheppo ddi_soft_state_free(cnex_state, instance); 10261ae08745Sheppo mutex_destroy(&cnex_ssp->clist_lock); 10271ae08745Sheppo return (DDI_FAILURE); 10281ae08745Sheppo } 10291ae08745Sheppo 10301ae08745Sheppo if (ddi_create_minor_node(devi, "devctl", S_IFCHR, instance, 10311ae08745Sheppo DDI_NT_NEXUS, 0) != DDI_SUCCESS) { 10321ae08745Sheppo ddi_remove_minor_node(devi, NULL); 10331ae08745Sheppo ddi_soft_state_free(cnex_state, instance); 10341ae08745Sheppo mutex_destroy(&cnex_ssp->clist_lock); 10351ae08745Sheppo return (DDI_FAILURE); 10361ae08745Sheppo } 10371ae08745Sheppo 10381ae08745Sheppo /* Add interrupt redistribution callback. */ 10391ae08745Sheppo intr_dist_add(cnex_intr_redist, cnex_ssp); 10401ae08745Sheppo 10411ae08745Sheppo ddi_report_dev(devi); 10421ae08745Sheppo return (DDI_SUCCESS); 10431ae08745Sheppo } 10441ae08745Sheppo 10451ae08745Sheppo /*ARGSUSED*/ 10461ae08745Sheppo static int 10471ae08745Sheppo cnex_detach(dev_info_t *devi, ddi_detach_cmd_t cmd) 10481ae08745Sheppo { 10491ae08745Sheppo int instance; 10501ae08745Sheppo ldc_cnex_t cinfo; 10511ae08745Sheppo cnex_soft_state_t *cnex_ssp; 10521ae08745Sheppo 10531ae08745Sheppo switch (cmd) { 10541ae08745Sheppo case DDI_DETACH: 10551ae08745Sheppo break; 10561ae08745Sheppo case DDI_SUSPEND: 10571ae08745Sheppo return (DDI_SUCCESS); 10581ae08745Sheppo default: 10591ae08745Sheppo return (DDI_FAILURE); 10601ae08745Sheppo } 10611ae08745Sheppo 10621ae08745Sheppo instance = ddi_get_instance(devi); 10631ae08745Sheppo cnex_ssp = ddi_get_soft_state(cnex_state, instance); 10641ae08745Sheppo 10651ae08745Sheppo /* check if there are any channels still registered */ 10661ae08745Sheppo if (cnex_ssp->clist) { 10671ae08745Sheppo cmn_err(CE_WARN, "?cnex_dettach: channels registered %d\n", 10681ae08745Sheppo ddi_get_instance(devi)); 10691ae08745Sheppo return (DDI_FAILURE); 10701ae08745Sheppo } 10711ae08745Sheppo 10721ae08745Sheppo /* Unregister with LDC module */ 10731ae08745Sheppo cinfo.dip = devi; 10741ae08745Sheppo (void) ldc_unregister(&cinfo); 10751ae08745Sheppo 10761ae08745Sheppo /* Remove interrupt redistribution callback. */ 10771ae08745Sheppo intr_dist_rem(cnex_intr_redist, cnex_ssp); 10781ae08745Sheppo 10791ae08745Sheppo /* destroy mutex */ 10801ae08745Sheppo mutex_destroy(&cnex_ssp->clist_lock); 10811ae08745Sheppo 10821ae08745Sheppo /* free soft state structure */ 10831ae08745Sheppo ddi_soft_state_free(cnex_state, instance); 10841ae08745Sheppo 10851ae08745Sheppo return (DDI_SUCCESS); 10861ae08745Sheppo } 10871ae08745Sheppo 10881ae08745Sheppo /*ARGSUSED*/ 10891ae08745Sheppo static int 10901ae08745Sheppo cnex_open(dev_t *devp, int flags, int otyp, cred_t *credp) 10911ae08745Sheppo { 10921ae08745Sheppo int instance; 10931ae08745Sheppo 10941ae08745Sheppo if (otyp != OTYP_CHR) 10951ae08745Sheppo return (EINVAL); 10961ae08745Sheppo 10971ae08745Sheppo instance = getminor(*devp); 10981ae08745Sheppo if (ddi_get_soft_state(cnex_state, instance) == NULL) 10991ae08745Sheppo return (ENXIO); 11001ae08745Sheppo 11011ae08745Sheppo return (0); 11021ae08745Sheppo } 11031ae08745Sheppo 11041ae08745Sheppo /*ARGSUSED*/ 11051ae08745Sheppo static int 11061ae08745Sheppo cnex_close(dev_t dev, int flags, int otyp, cred_t *credp) 11071ae08745Sheppo { 11081ae08745Sheppo int instance; 11091ae08745Sheppo 11101ae08745Sheppo if (otyp != OTYP_CHR) 11111ae08745Sheppo return (EINVAL); 11121ae08745Sheppo 11131ae08745Sheppo instance = getminor(dev); 11141ae08745Sheppo if (ddi_get_soft_state(cnex_state, instance) == NULL) 11151ae08745Sheppo return (ENXIO); 11161ae08745Sheppo 11171ae08745Sheppo return (0); 11181ae08745Sheppo } 11191ae08745Sheppo 11201ae08745Sheppo /*ARGSUSED*/ 11211ae08745Sheppo static int 11221ae08745Sheppo cnex_ioctl(dev_t dev, 11231ae08745Sheppo int cmd, intptr_t arg, int mode, cred_t *cred_p, int *rval_p) 11241ae08745Sheppo { 11251ae08745Sheppo int instance; 11261ae08745Sheppo cnex_soft_state_t *cnex_ssp; 11271ae08745Sheppo 11281ae08745Sheppo instance = getminor(dev); 11291ae08745Sheppo if ((cnex_ssp = ddi_get_soft_state(cnex_state, instance)) == NULL) 11301ae08745Sheppo return (ENXIO); 11311ae08745Sheppo ASSERT(cnex_ssp->devi); 11321ae08745Sheppo return (ndi_devctl_ioctl(cnex_ssp->devi, cmd, arg, mode, 0)); 11331ae08745Sheppo } 11341ae08745Sheppo 11351ae08745Sheppo static int 11361ae08745Sheppo cnex_ctl(dev_info_t *dip, dev_info_t *rdip, ddi_ctl_enum_t ctlop, 11371ae08745Sheppo void *arg, void *result) 11381ae08745Sheppo { 11391ae08745Sheppo char name[MAXNAMELEN]; 11401ae08745Sheppo uint32_t reglen; 11411ae08745Sheppo int *cnex_regspec; 11421ae08745Sheppo 11431ae08745Sheppo switch (ctlop) { 11441ae08745Sheppo case DDI_CTLOPS_REPORTDEV: 11451ae08745Sheppo if (rdip == NULL) 11461ae08745Sheppo return (DDI_FAILURE); 11471ae08745Sheppo cmn_err(CE_CONT, "?channel-device: %s%d\n", 11481ae08745Sheppo ddi_driver_name(rdip), ddi_get_instance(rdip)); 11491ae08745Sheppo return (DDI_SUCCESS); 11501ae08745Sheppo 11511ae08745Sheppo case DDI_CTLOPS_INITCHILD: 11521ae08745Sheppo { 11531ae08745Sheppo dev_info_t *child = (dev_info_t *)arg; 11541ae08745Sheppo 11551ae08745Sheppo if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, child, 11561ae08745Sheppo DDI_PROP_DONTPASS, "reg", 11571ae08745Sheppo &cnex_regspec, ®len) != DDI_SUCCESS) { 11581ae08745Sheppo return (DDI_FAILURE); 11591ae08745Sheppo } 11601ae08745Sheppo 11611ae08745Sheppo (void) snprintf(name, sizeof (name), "%x", *cnex_regspec); 11621ae08745Sheppo ddi_set_name_addr(child, name); 11631ae08745Sheppo ddi_set_parent_data(child, NULL); 11641ae08745Sheppo ddi_prop_free(cnex_regspec); 11651ae08745Sheppo return (DDI_SUCCESS); 11661ae08745Sheppo } 11671ae08745Sheppo 11681ae08745Sheppo case DDI_CTLOPS_UNINITCHILD: 11691ae08745Sheppo { 11701ae08745Sheppo dev_info_t *child = (dev_info_t *)arg; 11711ae08745Sheppo 11721ae08745Sheppo NDI_CONFIG_DEBUG((CE_NOTE, 11731ae08745Sheppo "DDI_CTLOPS_UNINITCHILD(%s, instance=%d)", 11741ae08745Sheppo ddi_driver_name(child), DEVI(child)->devi_instance)); 11751ae08745Sheppo 11761ae08745Sheppo ddi_set_name_addr(child, NULL); 11771ae08745Sheppo 11781ae08745Sheppo return (DDI_SUCCESS); 11791ae08745Sheppo } 11801ae08745Sheppo 11811ae08745Sheppo case DDI_CTLOPS_DMAPMAPC: 11821ae08745Sheppo case DDI_CTLOPS_REPORTINT: 11831ae08745Sheppo case DDI_CTLOPS_REGSIZE: 11841ae08745Sheppo case DDI_CTLOPS_NREGS: 11851ae08745Sheppo case DDI_CTLOPS_SIDDEV: 11861ae08745Sheppo case DDI_CTLOPS_SLAVEONLY: 11871ae08745Sheppo case DDI_CTLOPS_AFFINITY: 11881ae08745Sheppo case DDI_CTLOPS_POKE: 11891ae08745Sheppo case DDI_CTLOPS_PEEK: 11901ae08745Sheppo /* 11911ae08745Sheppo * These ops correspond to functions that "shouldn't" be called 11921ae08745Sheppo * by a channel-device driver. So we whine when we're called. 11931ae08745Sheppo */ 11941ae08745Sheppo cmn_err(CE_WARN, "%s%d: invalid op (%d) from %s%d\n", 11951ae08745Sheppo ddi_driver_name(dip), ddi_get_instance(dip), ctlop, 11961ae08745Sheppo ddi_driver_name(rdip), ddi_get_instance(rdip)); 11971ae08745Sheppo return (DDI_FAILURE); 11981ae08745Sheppo 11991ae08745Sheppo case DDI_CTLOPS_ATTACH: 12001ae08745Sheppo case DDI_CTLOPS_BTOP: 12011ae08745Sheppo case DDI_CTLOPS_BTOPR: 12021ae08745Sheppo case DDI_CTLOPS_DETACH: 12031ae08745Sheppo case DDI_CTLOPS_DVMAPAGESIZE: 12041ae08745Sheppo case DDI_CTLOPS_IOMIN: 12051ae08745Sheppo case DDI_CTLOPS_POWER: 12061ae08745Sheppo case DDI_CTLOPS_PTOB: 12071ae08745Sheppo default: 12081ae08745Sheppo /* 12091ae08745Sheppo * Everything else (e.g. PTOB/BTOP/BTOPR requests) we pass up 12101ae08745Sheppo */ 12111ae08745Sheppo return (ddi_ctlops(dip, rdip, ctlop, arg, result)); 12121ae08745Sheppo } 12131ae08745Sheppo } 12141ae08745Sheppo 12150705ae3aSraghuram /* 12160705ae3aSraghuram * cnex_find_chan_dip -- Find the dip of a device that is corresponding 12170705ae3aSraghuram * to the specific channel. Below are the details on how the dip 12180705ae3aSraghuram * is derived. 12190705ae3aSraghuram * 12200705ae3aSraghuram * - In the MD, the cfg-handle is expected to be unique for 12210705ae3aSraghuram * virtual-device nodes that have the same 'name' property value. 12220705ae3aSraghuram * This value is expected to be the same as that of "reg" property 12230705ae3aSraghuram * of the corresponding OBP device node. 12240705ae3aSraghuram * 12250705ae3aSraghuram * - The value of the 'name' property of a virtual-device node 12260705ae3aSraghuram * in the MD is expected to be the same for the corresponding 12270705ae3aSraghuram * OBP device node. 12280705ae3aSraghuram * 12290705ae3aSraghuram * - Find the virtual-device node corresponding to a channel-endpoint 12300705ae3aSraghuram * by walking backwards. Then obtain the values for the 'name' and 12310705ae3aSraghuram * 'cfg-handle' properties. 12320705ae3aSraghuram * 12330705ae3aSraghuram * - Walk all the children of the cnex, find a matching dip which 12340705ae3aSraghuram * has the same 'name' and 'reg' property values. 12350705ae3aSraghuram * 12360705ae3aSraghuram * - The channels that have no corresponding device driver are 12370705ae3aSraghuram * treated as if they correspond to the cnex driver, 12380705ae3aSraghuram * that is, return cnex dip for them. This means, the 12390705ae3aSraghuram * cnex acts as an umbrella device driver. Note, this is 12400705ae3aSraghuram * for 'intrstat' statistics purposes only. As a result of this, 12410705ae3aSraghuram * the 'intrstat' shows cnex as the device that is servicing the 12420705ae3aSraghuram * interrupts corresponding to these channels. 12430705ae3aSraghuram * 12440705ae3aSraghuram * For now, only one such case is known, that is, the channels that 12450705ae3aSraghuram * are used by the "domain-services". 12460705ae3aSraghuram */ 12470705ae3aSraghuram static dev_info_t * 12480705ae3aSraghuram cnex_find_chan_dip(dev_info_t *dip, uint64_t chan_id, 12490705ae3aSraghuram md_t *mdp, mde_cookie_t mde) 12500705ae3aSraghuram { 12510705ae3aSraghuram int listsz; 12520705ae3aSraghuram int num_nodes; 12530705ae3aSraghuram int num_devs; 12540705ae3aSraghuram uint64_t cfghdl; 12550705ae3aSraghuram char *md_name; 12560705ae3aSraghuram mde_cookie_t *listp; 12570705ae3aSraghuram dev_info_t *cdip = NULL; 12580705ae3aSraghuram 12590705ae3aSraghuram num_nodes = md_node_count(mdp); 12600705ae3aSraghuram ASSERT(num_nodes > 0); 12610705ae3aSraghuram listsz = num_nodes * sizeof (mde_cookie_t); 12620705ae3aSraghuram listp = (mde_cookie_t *)kmem_zalloc(listsz, KM_SLEEP); 12630705ae3aSraghuram 12640705ae3aSraghuram num_devs = md_scan_dag(mdp, mde, md_find_name(mdp, "virtual-device"), 12650705ae3aSraghuram md_find_name(mdp, "back"), listp); 12660705ae3aSraghuram ASSERT(num_devs <= 1); 12670705ae3aSraghuram if (num_devs <= 0) { 12680705ae3aSraghuram DWARN("cnex_find_chan_dip:channel(0x%llx): " 12690705ae3aSraghuram "No virtual-device found\n", chan_id); 12700705ae3aSraghuram goto fdip_exit; 12710705ae3aSraghuram } 12720705ae3aSraghuram if (md_get_prop_str(mdp, listp[0], "name", &md_name) != 0) { 12730705ae3aSraghuram DWARN("cnex_find_chan_dip:channel(0x%llx): " 12740705ae3aSraghuram "name property not found\n", chan_id); 12750705ae3aSraghuram goto fdip_exit; 12760705ae3aSraghuram } 12770705ae3aSraghuram 12780705ae3aSraghuram D1("cnex_find_chan_dip: channel(0x%llx): virtual-device " 12790705ae3aSraghuram "name property value = %s\n", chan_id, md_name); 12800705ae3aSraghuram 12810705ae3aSraghuram if (md_get_prop_val(mdp, listp[0], "cfg-handle", &cfghdl) != 0) { 12820705ae3aSraghuram DWARN("cnex_find_chan_dip:channel(0x%llx): virtual-device's " 12830705ae3aSraghuram "cfg-handle property not found\n", chan_id); 12840705ae3aSraghuram goto fdip_exit; 12850705ae3aSraghuram } 12860705ae3aSraghuram 12870705ae3aSraghuram D1("cnex_find_chan_dip:channel(0x%llx): virtual-device cfg-handle " 12880705ae3aSraghuram " property value = 0x%x\n", chan_id, cfghdl); 12890705ae3aSraghuram 12900705ae3aSraghuram for (cdip = ddi_get_child(dip); cdip != NULL; 12910705ae3aSraghuram cdip = ddi_get_next_sibling(cdip)) { 12920705ae3aSraghuram 12930705ae3aSraghuram int *cnex_regspec; 12940705ae3aSraghuram uint32_t reglen; 12950705ae3aSraghuram char *dev_name; 12960705ae3aSraghuram 12970705ae3aSraghuram if (ddi_prop_lookup_string(DDI_DEV_T_ANY, cdip, 12980705ae3aSraghuram DDI_PROP_DONTPASS, "name", 12990705ae3aSraghuram &dev_name) != DDI_PROP_SUCCESS) { 13000705ae3aSraghuram DWARN("cnex_find_chan_dip: name property not" 13010705ae3aSraghuram " found for dip(0x%p)\n", cdip); 13020705ae3aSraghuram continue; 13030705ae3aSraghuram } 13040705ae3aSraghuram if (strcmp(md_name, dev_name) != 0) { 13050705ae3aSraghuram ddi_prop_free(dev_name); 13060705ae3aSraghuram continue; 13070705ae3aSraghuram } 13080705ae3aSraghuram ddi_prop_free(dev_name); 13090705ae3aSraghuram if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, cdip, 13100705ae3aSraghuram DDI_PROP_DONTPASS, "reg", 13110705ae3aSraghuram &cnex_regspec, ®len) != DDI_SUCCESS) { 13120705ae3aSraghuram DWARN("cnex_find_chan_dip: reg property not" 13130705ae3aSraghuram " found for dip(0x%p)\n", cdip); 13140705ae3aSraghuram continue; 13150705ae3aSraghuram } 13160705ae3aSraghuram if (*cnex_regspec == cfghdl) { 13170705ae3aSraghuram D1("cnex_find_chan_dip:channel(0x%llx): found " 13180705ae3aSraghuram "dip(0x%p) drvname=%s\n", chan_id, cdip, 13190705ae3aSraghuram ddi_driver_name(cdip)); 13200705ae3aSraghuram break; 13210705ae3aSraghuram } 13220705ae3aSraghuram ddi_prop_free(cnex_regspec); 13230705ae3aSraghuram } 13240705ae3aSraghuram 13250705ae3aSraghuram fdip_exit: 13260705ae3aSraghuram if (cdip == NULL) { 13270705ae3aSraghuram /* 13280705ae3aSraghuram * If a virtual-device node exists but no dip found, 13290705ae3aSraghuram * then for now print a DEBUG error message only. 13300705ae3aSraghuram */ 13310705ae3aSraghuram if (num_devs > 0) { 13320705ae3aSraghuram DERR("cnex_find_chan_dip:channel(0x%llx): " 13330705ae3aSraghuram "No device found\n", chan_id); 13340705ae3aSraghuram } 13350705ae3aSraghuram 13360705ae3aSraghuram /* If no dip was found, return cnex device's dip. */ 13370705ae3aSraghuram cdip = dip; 13380705ae3aSraghuram } 13390705ae3aSraghuram 13400705ae3aSraghuram kmem_free(listp, listsz); 13410705ae3aSraghuram D1("cnex_find_chan_dip:channel(0x%llx): returning dip=0x%p\n", 13420705ae3aSraghuram chan_id, cdip); 13430705ae3aSraghuram return (cdip); 13440705ae3aSraghuram } 13450705ae3aSraghuram 13461ae08745Sheppo /* -------------------------------------------------------------------------- */ 1347