xref: /titanic_52/usr/src/uts/intel/io/pci/pci_boot.c (revision 7d59361a074a9d5e5281522563437cb299f1c3e2)
1 /*
2  * CDDL HEADER START
3  *
4  * The contents of this file are subject to the terms of the
5  * Common Development and Distribution License (the "License").
6  * You may not use this file except in compliance with the License.
7  *
8  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9  * or http://www.opensolaris.org/os/licensing.
10  * See the License for the specific language governing permissions
11  * and limitations under the License.
12  *
13  * When distributing Covered Code, include this CDDL HEADER in each
14  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15  * If applicable, add the following below this CDDL HEADER, with the
16  * fields enclosed by brackets "[]" replaced with your own identifying
17  * information: Portions Copyright [yyyy] [name of copyright owner]
18  *
19  * CDDL HEADER END
20  */
21 /*
22  * Copyright (c) 2005, 2010, Oracle and/or its affiliates. All rights reserved.
23  */
24 
25 #include <sys/types.h>
26 #include <sys/stat.h>
27 #include <sys/sysmacros.h>
28 #include <sys/sunndi.h>
29 #include <sys/pci.h>
30 #include <sys/pci_impl.h>
31 #include <sys/pcie_impl.h>
32 #include <sys/memlist.h>
33 #include <sys/bootconf.h>
34 #include <io/pci/mps_table.h>
35 #include <sys/pci_cfgacc.h>
36 #include <sys/pci_cfgspace.h>
37 #include <sys/pci_cfgspace_impl.h>
38 #include <sys/psw.h>
39 #include "../../../../common/pci/pci_strings.h"
40 #include <sys/apic.h>
41 #include <io/pciex/pcie_nvidia.h>
42 #include <sys/hotplug/pci/pciehpc_acpi.h>
43 #include <sys/acpi/acpi.h>
44 #include <sys/acpica.h>
45 #include <sys/iommulib.h>
46 #include <sys/devcache.h>
47 #include <sys/pci_cfgacc_x86.h>
48 
49 #define	pci_getb	(*pci_getb_func)
50 #define	pci_getw	(*pci_getw_func)
51 #define	pci_getl	(*pci_getl_func)
52 #define	pci_putb	(*pci_putb_func)
53 #define	pci_putw	(*pci_putw_func)
54 #define	pci_putl	(*pci_putl_func)
55 #define	dcmn_err	if (pci_boot_debug) cmn_err
56 
57 #define	CONFIG_INFO	0
58 #define	CONFIG_UPDATE	1
59 #define	CONFIG_NEW	2
60 #define	CONFIG_FIX	3
61 #define	COMPAT_BUFSIZE	512
62 
63 #define	PPB_IO_ALIGNMENT	0x1000		/* 4K aligned */
64 #define	PPB_MEM_ALIGNMENT	0x100000	/* 1M aligned */
65 /* round down to nearest power of two */
66 #define	P2LE(align)					\
67 	{						\
68 		int i = 0;				\
69 		while (align >>= 1)			\
70 			i ++;				\
71 		align = 1 << i;				\
72 	}						\
73 
74 /* for is_vga and list_is_vga_only */
75 
76 enum io_mem {
77 	IO,
78 	MEM
79 };
80 
81 /* See AMD-8111 Datasheet Rev 3.03, Page 149: */
82 #define	LPC_IO_CONTROL_REG_1	0x40
83 #define	AMD8111_ENABLENMI	(uint8_t)0x80
84 #define	DEVID_AMD8111_LPC	0x7468
85 
86 struct pci_fixundo {
87 	uint8_t			bus;
88 	uint8_t			dev;
89 	uint8_t			fn;
90 	void			(*undofn)(uint8_t, uint8_t, uint8_t);
91 	struct pci_fixundo	*next;
92 };
93 
94 struct pci_devfunc {
95 	struct pci_devfunc *next;
96 	dev_info_t *dip;
97 	uchar_t dev;
98 	uchar_t func;
99 	boolean_t reprogram;	/* this device needs to be reprogrammed */
100 };
101 
102 extern int pseudo_isa;
103 extern int pci_bios_maxbus;
104 static uchar_t max_dev_pci = 32;	/* PCI standard */
105 int pci_boot_debug = 0;
106 extern struct memlist *find_bus_res(int, int);
107 static struct pci_fixundo *undolist = NULL;
108 static int num_root_bus = 0;	/* count of root buses */
109 extern volatile int acpi_resource_discovery;
110 extern uint64_t mcfg_mem_base;
111 extern void pci_cfgacc_add_workaround(uint16_t, uchar_t, uchar_t);
112 extern dev_info_t *pcie_get_rc_dip(dev_info_t *);
113 
114 /*
115  * Module prototypes
116  */
117 static void enumerate_bus_devs(uchar_t bus, int config_op);
118 static void create_root_bus_dip(uchar_t bus);
119 static void process_devfunc(uchar_t, uchar_t, uchar_t, uchar_t,
120     ushort_t, int);
121 static void add_compatible(dev_info_t *, ushort_t, ushort_t,
122     ushort_t, ushort_t, uchar_t, uint_t, int);
123 static int add_reg_props(dev_info_t *, uchar_t, uchar_t, uchar_t, int, int);
124 static void add_ppb_props(dev_info_t *, uchar_t, uchar_t, uchar_t, int,
125     ushort_t);
126 static void add_model_prop(dev_info_t *, uint_t);
127 static void add_bus_range_prop(int);
128 static void add_bus_slot_names_prop(int);
129 static void add_ranges_prop(int, int);
130 static void add_bus_available_prop(int);
131 static int get_pci_cap(uchar_t bus, uchar_t dev, uchar_t func, uint8_t cap_id);
132 static void fix_ppb_res(uchar_t, boolean_t);
133 static void alloc_res_array();
134 static void create_ioapic_node(int bus, int dev, int fn, ushort_t vendorid,
135     ushort_t deviceid);
136 static void pciex_slot_names_prop(dev_info_t *, ushort_t);
137 static void populate_bus_res(uchar_t bus);
138 static void memlist_remove_list(struct memlist **list,
139     struct memlist *remove_list);
140 static boolean_t is_pcie_platform(void);
141 static void ck804_fix_aer_ptr(dev_info_t *, pcie_req_id_t);
142 
143 static void pci_scan_bbn(void);
144 static int pci_unitaddr_cache_valid(void);
145 static int pci_bus_unitaddr(int);
146 static void pci_unitaddr_cache_create(void);
147 
148 static int pci_cache_unpack_nvlist(nvf_handle_t, nvlist_t *, char *);
149 static int pci_cache_pack_nvlist(nvf_handle_t, nvlist_t **);
150 static void pci_cache_free_list(nvf_handle_t);
151 
152 extern int pci_slot_names_prop(int, char *, int);
153 
154 /* set non-zero to force PCI peer-bus renumbering */
155 int pci_bus_always_renumber = 0;
156 
157 /*
158  * used to register ISA resource usage which must not be made
159  * "available" from other PCI node' resource maps
160  */
161 static struct {
162 	struct memlist *io_used;
163 	struct memlist *mem_used;
164 } isa_res;
165 
166 /*
167  * PCI unit-address cache management
168  */
169 static nvf_ops_t pci_unitaddr_cache_ops = {
170 	"/etc/devices/pci_unitaddr_persistent",	/* path to cache */
171 	pci_cache_unpack_nvlist,		/* read in nvlist form */
172 	pci_cache_pack_nvlist,			/* convert to nvlist form */
173 	pci_cache_free_list,			/* free data list */
174 	NULL					/* write complete callback */
175 };
176 
177 typedef struct {
178 	list_node_t	pua_nodes;
179 	int		pua_index;
180 	int		pua_addr;
181 } pua_node_t;
182 
183 nvf_handle_t	puafd_handle;
184 int		pua_cache_valid = 0;
185 
186 
187 /*ARGSUSED*/
188 static ACPI_STATUS
189 pci_process_acpi_device(ACPI_HANDLE hdl, UINT32 level, void *ctx, void **rv)
190 {
191 	ACPI_BUFFER	rb;
192 	ACPI_OBJECT	ro;
193 	ACPI_DEVICE_INFO *adi;
194 	int		busnum;
195 
196 	/*
197 	 * Use AcpiGetObjectInfo() to find the device _HID
198 	 * If not a PCI root-bus, ignore this device and continue
199 	 * the walk
200 	 */
201 	if (ACPI_FAILURE(AcpiGetObjectInfo(hdl, &adi)))
202 		return (AE_OK);
203 
204 	if (!(adi->Valid & ACPI_VALID_HID)) {
205 		AcpiOsFree(adi);
206 		return (AE_OK);
207 	}
208 
209 	if (strncmp(adi->HardwareId.String, PCI_ROOT_HID_STRING,
210 	    sizeof (PCI_ROOT_HID_STRING)) &&
211 	    strncmp(adi->HardwareId.String, PCI_EXPRESS_ROOT_HID_STRING,
212 	    sizeof (PCI_EXPRESS_ROOT_HID_STRING))) {
213 		AcpiOsFree(adi);
214 		return (AE_OK);
215 	}
216 
217 	AcpiOsFree(adi);
218 
219 	/*
220 	 * XXX: ancient Big Bear broken _BBN will result in two
221 	 * bus 0 _BBNs being found, so we need to handle duplicate
222 	 * bus 0 gracefully.  However, broken _BBN does not
223 	 * hide a childless root-bridge so no need to work-around it
224 	 * here
225 	 */
226 	rb.Pointer = &ro;
227 	rb.Length = sizeof (ro);
228 	if (ACPI_SUCCESS(AcpiEvaluateObjectTyped(hdl, "_BBN",
229 	    NULL, &rb, ACPI_TYPE_INTEGER))) {
230 		busnum = ro.Integer.Value;
231 
232 		/*
233 		 * Ignore invalid _BBN return values here (rather
234 		 * than panic) and emit a warning; something else
235 		 * may suffer failure as a result of the broken BIOS.
236 		 */
237 		if ((busnum < 0) || (busnum > pci_bios_maxbus)) {
238 			dcmn_err(CE_NOTE,
239 			    "pci_process_acpi_device: invalid _BBN 0x%x\n",
240 			    busnum);
241 			return (AE_CTRL_DEPTH);
242 		}
243 
244 		/* PCI with valid _BBN */
245 		if (pci_bus_res[busnum].par_bus == (uchar_t)-1 &&
246 		    pci_bus_res[busnum].dip == NULL)
247 			create_root_bus_dip((uchar_t)busnum);
248 		return (AE_CTRL_DEPTH);
249 	}
250 
251 	/* PCI and no _BBN, continue walk */
252 	return (AE_OK);
253 }
254 
255 /*
256  * Scan the ACPI namespace for all top-level instances of _BBN
257  * in order to discover childless root-bridges (which enumeration
258  * may not find; root-bridges are inferred by the existence of
259  * children).  This scan should find all root-bridges that have
260  * been enumerated, and any childless root-bridges not enumerated.
261  * Root-bridge for bus 0 may not have a _BBN object.
262  */
263 static void
264 pci_scan_bbn()
265 {
266 	void *rv;
267 
268 	(void) AcpiGetDevices(NULL, pci_process_acpi_device, NULL, &rv);
269 }
270 
271 static void
272 pci_unitaddr_cache_init(void)
273 {
274 
275 	puafd_handle = nvf_register_file(&pci_unitaddr_cache_ops);
276 	ASSERT(puafd_handle);
277 
278 	list_create(nvf_list(puafd_handle), sizeof (pua_node_t),
279 	    offsetof(pua_node_t, pua_nodes));
280 
281 	rw_enter(nvf_lock(puafd_handle), RW_WRITER);
282 	(void) nvf_read_file(puafd_handle);
283 	rw_exit(nvf_lock(puafd_handle));
284 }
285 
286 /*
287  * Format of /etc/devices/pci_unitaddr_persistent:
288  *
289  * The persistent record of unit-address assignments contains
290  * a list of name/value pairs, where name is a string representation
291  * of the "index value" of the PCI root-bus and the value is
292  * the assigned unit-address.
293  *
294  * The "index value" is simply the zero-based index of the PCI
295  * root-buses ordered by physical bus number; first PCI bus is 0,
296  * second is 1, and so on.
297  */
298 
299 /*ARGSUSED*/
300 static int
301 pci_cache_unpack_nvlist(nvf_handle_t hdl, nvlist_t *nvl, char *name)
302 {
303 	long		index;
304 	int32_t		value;
305 	nvpair_t	*np;
306 	pua_node_t	*node;
307 
308 	np = NULL;
309 	while ((np = nvlist_next_nvpair(nvl, np)) != NULL) {
310 		/* name of nvpair is index value */
311 		if (ddi_strtol(nvpair_name(np), NULL, 10, &index) != 0)
312 			continue;
313 
314 		if (nvpair_value_int32(np, &value) != 0)
315 			continue;
316 
317 		node = kmem_zalloc(sizeof (pua_node_t), KM_SLEEP);
318 		node->pua_index = index;
319 		node->pua_addr = value;
320 		list_insert_tail(nvf_list(hdl), node);
321 	}
322 
323 	pua_cache_valid = 1;
324 	return (DDI_SUCCESS);
325 }
326 
327 static int
328 pci_cache_pack_nvlist(nvf_handle_t hdl, nvlist_t **ret_nvl)
329 {
330 	int		rval;
331 	nvlist_t	*nvl, *sub_nvl;
332 	list_t		*listp;
333 	pua_node_t	*pua;
334 	char		buf[13];
335 
336 	ASSERT(RW_WRITE_HELD(nvf_lock(hdl)));
337 
338 	rval = nvlist_alloc(&nvl, NV_UNIQUE_NAME, KM_SLEEP);
339 	if (rval != DDI_SUCCESS) {
340 		nvf_error("%s: nvlist alloc error %d\n",
341 		    nvf_cache_name(hdl), rval);
342 		return (DDI_FAILURE);
343 	}
344 
345 	sub_nvl = NULL;
346 	rval = nvlist_alloc(&sub_nvl, NV_UNIQUE_NAME, KM_SLEEP);
347 	if (rval != DDI_SUCCESS)
348 		goto error;
349 
350 	listp = nvf_list(hdl);
351 	for (pua = list_head(listp); pua != NULL;
352 	    pua = list_next(listp, pua)) {
353 		(void) snprintf(buf, sizeof (buf), "%d", pua->pua_index);
354 		rval = nvlist_add_int32(sub_nvl, buf, pua->pua_addr);
355 		if (rval != DDI_SUCCESS)
356 			goto error;
357 	}
358 
359 	rval = nvlist_add_nvlist(nvl, "table", sub_nvl);
360 	if (rval != DDI_SUCCESS)
361 		goto error;
362 	nvlist_free(sub_nvl);
363 
364 	*ret_nvl = nvl;
365 	return (DDI_SUCCESS);
366 
367 error:
368 	if (sub_nvl)
369 		nvlist_free(sub_nvl);
370 	ASSERT(nvl);
371 	nvlist_free(nvl);
372 	*ret_nvl = NULL;
373 	return (DDI_FAILURE);
374 }
375 
376 static void
377 pci_cache_free_list(nvf_handle_t hdl)
378 {
379 	list_t		*listp;
380 	pua_node_t	*pua;
381 
382 	ASSERT(RW_WRITE_HELD(nvf_lock(hdl)));
383 
384 	listp = nvf_list(hdl);
385 	for (pua = list_head(listp); pua != NULL;
386 	    pua = list_next(listp, pua)) {
387 		list_remove(listp, pua);
388 		kmem_free(pua, sizeof (pua_node_t));
389 	}
390 }
391 
392 
393 static int
394 pci_unitaddr_cache_valid(void)
395 {
396 
397 	/* read only, no need for rw lock */
398 	return (pua_cache_valid);
399 }
400 
401 
402 static int
403 pci_bus_unitaddr(int index)
404 {
405 	pua_node_t	*pua;
406 	list_t		*listp;
407 	int		addr;
408 
409 	rw_enter(nvf_lock(puafd_handle), RW_READER);
410 
411 	addr = -1;	/* default return if no match */
412 	listp = nvf_list(puafd_handle);
413 	for (pua = list_head(listp); pua != NULL;
414 	    pua = list_next(listp, pua)) {
415 		if (pua->pua_index == index) {
416 			addr = pua->pua_addr;
417 			break;
418 		}
419 	}
420 
421 	rw_exit(nvf_lock(puafd_handle));
422 	return (addr);
423 }
424 
425 static void
426 pci_unitaddr_cache_create(void)
427 {
428 	int		i, index;
429 	pua_node_t	*node;
430 	list_t		*listp;
431 
432 	rw_enter(nvf_lock(puafd_handle), RW_WRITER);
433 
434 	index = 0;
435 	listp = nvf_list(puafd_handle);
436 	for (i = 0; i <= pci_bios_maxbus; i++) {
437 		/* skip non-root (peer) PCI busses */
438 		if ((pci_bus_res[i].par_bus != (uchar_t)-1) ||
439 		    (pci_bus_res[i].dip == NULL))
440 			continue;
441 		node = kmem_zalloc(sizeof (pua_node_t), KM_SLEEP);
442 		node->pua_index = index++;
443 		node->pua_addr = pci_bus_res[i].root_addr;
444 		list_insert_tail(listp, node);
445 	}
446 
447 	(void) nvf_mark_dirty(puafd_handle);
448 	rw_exit(nvf_lock(puafd_handle));
449 	nvf_wake_daemon();
450 }
451 
452 
453 /*
454  * Enumerate all PCI devices
455  */
456 void
457 pci_setup_tree(void)
458 {
459 	uint_t i, root_bus_addr = 0;
460 
461 	/*
462 	 * enable mem-mapped pci config space accessing,
463 	 * if failed to do so during early boot
464 	 */
465 	if ((mcfg_mem_base == NULL) && is_pcie_platform())
466 		mcfg_mem_base = 0xE0000000;
467 
468 	alloc_res_array();
469 	for (i = 0; i <= pci_bios_maxbus; i++) {
470 		pci_bus_res[i].par_bus = (uchar_t)-1;
471 		pci_bus_res[i].root_addr = (uchar_t)-1;
472 		pci_bus_res[i].sub_bus = i;
473 	}
474 
475 	pci_bus_res[0].root_addr = root_bus_addr++;
476 	create_root_bus_dip(0);
477 	enumerate_bus_devs(0, CONFIG_INFO);
478 
479 	/*
480 	 * Now enumerate peer busses
481 	 *
482 	 * We loop till pci_bios_maxbus. On most systems, there is
483 	 * one more bus at the high end, which implements the ISA
484 	 * compatibility bus. We don't care about that.
485 	 *
486 	 * Note: In the old (bootconf) enumeration, the peer bus
487 	 *	address did not use the bus number, and there were
488 	 *	too many peer busses created. The root_bus_addr is
489 	 *	used to maintain the old peer bus address assignment.
490 	 *	However, we stop enumerating phantom peers with no
491 	 *	device below.
492 	 */
493 	for (i = 1; i <= pci_bios_maxbus; i++) {
494 		if (pci_bus_res[i].dip == NULL) {
495 			pci_bus_res[i].root_addr = root_bus_addr++;
496 		}
497 		enumerate_bus_devs(i, CONFIG_INFO);
498 
499 		/* add slot-names property for named pci hot-plug slots */
500 		add_bus_slot_names_prop(i);
501 	}
502 
503 }
504 
505 /*
506  * >0 = present, 0 = not present, <0 = error
507  */
508 static int
509 pci_bbn_present(int bus)
510 {
511 	ACPI_HANDLE	hdl;
512 	int	rv;
513 
514 	/* no dip means no _BBN */
515 	if (pci_bus_res[bus].dip == NULL)
516 		return (0);
517 
518 	rv = -1;	/* default return value in case of error below */
519 	if (ACPI_SUCCESS(acpica_get_handle(pci_bus_res[bus].dip, &hdl))) {
520 		switch (AcpiEvaluateObject(hdl, "_BBN", NULL, NULL)) {
521 		case AE_OK:
522 			rv = 1;
523 			break;
524 		case AE_NOT_FOUND:
525 			rv = 0;
526 			break;
527 		default:
528 			break;
529 		}
530 	}
531 
532 	return (rv);
533 }
534 
535 /*
536  * Return non-zero if any PCI bus in the system has an associated
537  * _BBN object, 0 otherwise.
538  */
539 static int
540 pci_roots_have_bbn(void)
541 {
542 	int	i;
543 
544 	/*
545 	 * Scan the PCI busses and look for at least 1 _BBN
546 	 */
547 	for (i = 0; i <= pci_bios_maxbus; i++) {
548 		/* skip non-root (peer) PCI busses */
549 		if (pci_bus_res[i].par_bus != (uchar_t)-1)
550 			continue;
551 
552 		if (pci_bbn_present(i) > 0)
553 			return (1);
554 	}
555 	return (0);
556 
557 }
558 
559 /*
560  * return non-zero if the machine is one on which we renumber
561  * the internal pci unit-addresses
562  */
563 static int
564 pci_bus_renumber()
565 {
566 	ACPI_TABLE_HEADER *fadt;
567 
568 	if (pci_bus_always_renumber)
569 		return (1);
570 
571 	/* get the FADT */
572 	if (AcpiGetTable(ACPI_SIG_FADT, 1, (ACPI_TABLE_HEADER **)&fadt) !=
573 	    AE_OK)
574 		return (0);
575 
576 	/* compare OEM Table ID to "SUNm31" */
577 	if (strncmp("SUNm31", fadt->OemId, 6))
578 		return (0);
579 	else
580 		return (1);
581 }
582 
583 /*
584  * Initial enumeration of the physical PCI bus hierarchy can
585  * leave 'gaps' in the order of peer PCI bus unit-addresses.
586  * Systems with more than one peer PCI bus *must* have an ACPI
587  * _BBN object associated with each peer bus; use the presence
588  * of this object to remove gaps in the numbering of the peer
589  * PCI bus unit-addresses - only peer busses with an associated
590  * _BBN are counted.
591  */
592 static void
593 pci_renumber_root_busses(void)
594 {
595 	int pci_regs[] = {0, 0, 0};
596 	int	i, root_addr = 0;
597 
598 	/*
599 	 * Currently, we only enable the re-numbering on specific
600 	 * Sun machines; this is a work-around for the more complicated
601 	 * issue of upgrade changing physical device paths
602 	 */
603 	if (!pci_bus_renumber())
604 		return;
605 
606 	/*
607 	 * If we find no _BBN objects at all, we either don't need
608 	 * to do anything or can't do anything anyway
609 	 */
610 	if (!pci_roots_have_bbn())
611 		return;
612 
613 	for (i = 0; i <= pci_bios_maxbus; i++) {
614 		/* skip non-root (peer) PCI busses */
615 		if (pci_bus_res[i].par_bus != (uchar_t)-1)
616 			continue;
617 
618 		if (pci_bbn_present(i) < 1) {
619 			pci_bus_res[i].root_addr = (uchar_t)-1;
620 			continue;
621 		}
622 
623 		ASSERT(pci_bus_res[i].dip != NULL);
624 		if (pci_bus_res[i].root_addr != root_addr) {
625 			/* update reg property for node */
626 			pci_bus_res[i].root_addr = root_addr;
627 			pci_regs[0] = pci_bus_res[i].root_addr;
628 			(void) ndi_prop_update_int_array(DDI_DEV_T_NONE,
629 			    pci_bus_res[i].dip, "reg", (int *)pci_regs, 3);
630 		}
631 		root_addr++;
632 	}
633 }
634 
635 void
636 pci_register_isa_resources(int type, uint32_t base, uint32_t size)
637 {
638 	(void) memlist_insert(
639 	    (type == 1) ?  &isa_res.io_used : &isa_res.mem_used,
640 	    base, size);
641 }
642 
643 /*
644  * Remove the resources which are already used by devices under a subtractive
645  * bridge from the bus's resources lists, because they're not available, and
646  * shouldn't be allocated to other buses.  This is necessary because tracking
647  * resources for subtractive bridges is not complete.  (Subtractive bridges only
648  * track some of their claimed resources, not "the rest of the address space" as
649  * they should, so that allocation to peer non-subtractive PPBs is easier.  We
650  * need a fully-capable global resource allocator).
651  */
652 static void
653 remove_subtractive_res()
654 {
655 	int i, j;
656 	struct memlist *list;
657 
658 	for (i = 0; i <= pci_bios_maxbus; i++) {
659 		if (pci_bus_res[i].subtractive) {
660 			/* remove used io ports */
661 			list = pci_bus_res[i].io_used;
662 			while (list) {
663 				for (j = 0; j <= pci_bios_maxbus; j++)
664 					(void) memlist_remove(
665 					    &pci_bus_res[j].io_avail,
666 					    list->ml_address, list->ml_size);
667 				list = list->ml_next;
668 			}
669 			/* remove used mem resource */
670 			list = pci_bus_res[i].mem_used;
671 			while (list) {
672 				for (j = 0; j <= pci_bios_maxbus; j++) {
673 					(void) memlist_remove(
674 					    &pci_bus_res[j].mem_avail,
675 					    list->ml_address, list->ml_size);
676 					(void) memlist_remove(
677 					    &pci_bus_res[j].pmem_avail,
678 					    list->ml_address, list->ml_size);
679 				}
680 				list = list->ml_next;
681 			}
682 			/* remove used prefetchable mem resource */
683 			list = pci_bus_res[i].pmem_used;
684 			while (list) {
685 				for (j = 0; j <= pci_bios_maxbus; j++) {
686 					(void) memlist_remove(
687 					    &pci_bus_res[j].pmem_avail,
688 					    list->ml_address, list->ml_size);
689 					(void) memlist_remove(
690 					    &pci_bus_res[j].mem_avail,
691 					    list->ml_address, list->ml_size);
692 				}
693 				list = list->ml_next;
694 			}
695 		}
696 	}
697 }
698 
699 /*
700  * Set up (or complete the setup of) the bus_avail resource list
701  */
702 static void
703 setup_bus_res(int bus)
704 {
705 	uchar_t par_bus;
706 
707 	if (pci_bus_res[bus].dip == NULL)	/* unused bus */
708 		return;
709 
710 	/*
711 	 * Set up bus_avail if not already filled in by populate_bus_res()
712 	 */
713 	if (pci_bus_res[bus].bus_avail == NULL) {
714 		ASSERT(pci_bus_res[bus].sub_bus >= bus);
715 		memlist_insert(&pci_bus_res[bus].bus_avail, bus,
716 		    pci_bus_res[bus].sub_bus - bus + 1);
717 	}
718 
719 	ASSERT(pci_bus_res[bus].bus_avail != NULL);
720 
721 	/*
722 	 * Remove resources from parent bus node if this is not a
723 	 * root bus.
724 	 */
725 	par_bus = pci_bus_res[bus].par_bus;
726 	if (par_bus != (uchar_t)-1) {
727 		ASSERT(pci_bus_res[par_bus].bus_avail != NULL);
728 		memlist_remove_list(&pci_bus_res[par_bus].bus_avail,
729 		    pci_bus_res[bus].bus_avail);
730 	}
731 
732 	/* remove self from bus_avail */;
733 	(void) memlist_remove(&pci_bus_res[bus].bus_avail, bus, 1);
734 }
735 
736 static uint64_t
737 get_parbus_io_res(uchar_t parbus, uchar_t bus, uint64_t size, uint64_t align)
738 {
739 	uint64_t addr = 0;
740 	uchar_t res_bus;
741 
742 	/*
743 	 * Skip root(peer) buses in multiple-root-bus systems when
744 	 * ACPI resource discovery was not successfully done.
745 	 */
746 	if ((pci_bus_res[parbus].par_bus == (uchar_t)-1) &&
747 	    (num_root_bus > 1) && (acpi_resource_discovery <= 0))
748 		return (0);
749 
750 	res_bus = parbus;
751 	while (pci_bus_res[res_bus].subtractive) {
752 		if (pci_bus_res[res_bus].io_avail)
753 			break;
754 		res_bus = pci_bus_res[res_bus].par_bus;
755 		if (res_bus == (uchar_t)-1)
756 			break; /* root bus already */
757 	}
758 
759 	if (pci_bus_res[res_bus].io_avail) {
760 		addr = memlist_find(&pci_bus_res[res_bus].io_avail,
761 		    size, align);
762 		if (addr) {
763 			memlist_insert(&pci_bus_res[res_bus].io_used,
764 			    addr, size);
765 
766 			/* free the old resource */
767 			memlist_free_all(&pci_bus_res[bus].io_avail);
768 			memlist_free_all(&pci_bus_res[bus].io_used);
769 
770 			/* add the new resource */
771 			memlist_insert(&pci_bus_res[bus].io_avail, addr, size);
772 		}
773 	}
774 
775 	return (addr);
776 }
777 
778 static uint64_t
779 get_parbus_mem_res(uchar_t parbus, uchar_t bus, uint64_t size, uint64_t align)
780 {
781 	uint64_t addr = 0;
782 	uchar_t res_bus;
783 
784 	/*
785 	 * Skip root(peer) buses in multiple-root-bus systems when
786 	 * ACPI resource discovery was not successfully done.
787 	 */
788 	if ((pci_bus_res[parbus].par_bus == (uchar_t)-1) &&
789 	    (num_root_bus > 1) && (acpi_resource_discovery <= 0))
790 		return (0);
791 
792 	res_bus = parbus;
793 	while (pci_bus_res[res_bus].subtractive) {
794 		if (pci_bus_res[res_bus].mem_avail)
795 			break;
796 		res_bus = pci_bus_res[res_bus].par_bus;
797 		if (res_bus == (uchar_t)-1)
798 			break; /* root bus already */
799 	}
800 
801 	if (pci_bus_res[res_bus].mem_avail) {
802 		addr = memlist_find(&pci_bus_res[res_bus].mem_avail,
803 		    size, align);
804 		if (addr) {
805 			memlist_insert(&pci_bus_res[res_bus].mem_used,
806 			    addr, size);
807 			(void) memlist_remove(&pci_bus_res[res_bus].pmem_avail,
808 			    addr, size);
809 
810 			/* free the old resource */
811 			memlist_free_all(&pci_bus_res[bus].mem_avail);
812 			memlist_free_all(&pci_bus_res[bus].mem_used);
813 
814 			/* add the new resource */
815 			memlist_insert(&pci_bus_res[bus].mem_avail, addr, size);
816 		}
817 	}
818 
819 	return (addr);
820 }
821 
822 /*
823  * given a cap_id, return its cap_id location in config space
824  */
825 static int
826 get_pci_cap(uchar_t bus, uchar_t dev, uchar_t func, uint8_t cap_id)
827 {
828 	uint8_t curcap, cap_id_loc;
829 	uint16_t status;
830 	int location = -1;
831 
832 	/*
833 	 * Need to check the Status register for ECP support first.
834 	 * Also please note that for type 1 devices, the
835 	 * offset could change. Should support type 1 next.
836 	 */
837 	status = pci_getw(bus, dev, func, PCI_CONF_STAT);
838 	if (!(status & PCI_STAT_CAP)) {
839 		return (-1);
840 	}
841 	cap_id_loc = pci_getb(bus, dev, func, PCI_CONF_CAP_PTR);
842 
843 	/* Walk the list of capabilities */
844 	while (cap_id_loc && cap_id_loc != (uint8_t)-1) {
845 		curcap = pci_getb(bus, dev, func, cap_id_loc);
846 
847 		if (curcap == cap_id) {
848 			location = cap_id_loc;
849 			break;
850 		}
851 		cap_id_loc = pci_getb(bus, dev, func, cap_id_loc + 1);
852 	}
853 	return (location);
854 }
855 
856 /*
857  * Does this resource element live in the legacy VGA range?
858  */
859 
860 int
861 is_vga(struct memlist *elem, enum io_mem io)
862 {
863 
864 	if (io == IO) {
865 		if ((elem->ml_address == 0x3b0 && elem->ml_size == 0xc) ||
866 		    (elem->ml_address == 0x3c0 && elem->ml_size == 0x20))
867 			return (1);
868 	} else {
869 		if (elem->ml_address == 0xa0000 && elem->ml_size == 0x20000)
870 			return (1);
871 	}
872 	return (0);
873 }
874 
875 /*
876  * Does this entire resource list consist only of legacy VGA resources?
877  */
878 
879 int
880 list_is_vga_only(struct memlist *l, enum io_mem io)
881 {
882 	do {
883 		if (!is_vga(l, io))
884 			return (0);
885 	} while ((l = l->ml_next) != NULL);
886 	return (1);
887 }
888 
889 /*
890  * Assign valid resources to unconfigured pci(e) bridges. We are trying
891  * to reprogram the bridge when its
892  * 		i)   SECBUS == SUBBUS	||
893  * 		ii)  IOBASE > IOLIM	||
894  * 		iii) MEMBASE > MEMLIM
895  * This must be done after one full pass through the PCI tree to collect
896  * all BIOS-configured resources, so that we know what resources are
897  * free and available to assign to the unconfigured PPBs.
898  */
899 static void
900 fix_ppb_res(uchar_t secbus, boolean_t prog_sub)
901 {
902 	uchar_t bus, dev, func;
903 	uchar_t parbus, subbus;
904 	uint_t io_base, io_limit, mem_base, mem_limit;
905 	uint_t io_size, mem_size, io_align, mem_align;
906 	uint64_t addr = 0;
907 	int *regp = NULL;
908 	uint_t reglen;
909 	int rv, cap_ptr, physhi;
910 	dev_info_t *dip;
911 	uint16_t cmd_reg;
912 	struct memlist *list, *scratch_list;
913 
914 	/* skip root (peer) PCI busses */
915 	if (pci_bus_res[secbus].par_bus == (uchar_t)-1)
916 		return;
917 
918 	/* skip subtractive PPB when prog_sub is not TRUE */
919 	if (pci_bus_res[secbus].subtractive && !prog_sub)
920 		return;
921 
922 	/* some entries may be empty due to discontiguous bus numbering */
923 	dip = pci_bus_res[secbus].dip;
924 	if (dip == NULL)
925 		return;
926 
927 	rv = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, DDI_PROP_DONTPASS,
928 	    "reg", &regp, &reglen);
929 	if (rv != DDI_PROP_SUCCESS || reglen == 0)
930 		return;
931 	physhi = regp[0];
932 	ddi_prop_free(regp);
933 
934 	func = (uchar_t)PCI_REG_FUNC_G(physhi);
935 	dev = (uchar_t)PCI_REG_DEV_G(physhi);
936 	bus = (uchar_t)PCI_REG_BUS_G(physhi);
937 
938 	/*
939 	 * If pcie bridge, check to see if link is enabled
940 	 */
941 	cap_ptr = get_pci_cap(bus, dev, func, PCI_CAP_ID_PCI_E);
942 	if (cap_ptr != -1) {
943 		cmd_reg = pci_getw(bus, dev, func,
944 		    (uint16_t)cap_ptr + PCIE_LINKCTL);
945 		if (cmd_reg & PCIE_LINKCTL_LINK_DISABLE) {
946 			dcmn_err(CE_NOTE,
947 			    "!fix_ppb_res: ppb[%x/%x/%x] link is disabled.\n",
948 			    bus, dev, func);
949 			return;
950 		}
951 	}
952 
953 	subbus = pci_getb(bus, dev, func, PCI_BCNF_SUBBUS);
954 	parbus = pci_bus_res[secbus].par_bus;
955 	ASSERT(parbus == bus);
956 	cmd_reg = pci_getw(bus, dev, func, PCI_CONF_COMM);
957 
958 	/*
959 	 * If we have a Cardbus bridge, but no bus space
960 	 */
961 	if (pci_bus_res[secbus].num_cbb != 0 &&
962 	    pci_bus_res[secbus].bus_avail == NULL) {
963 		uchar_t range;
964 
965 		/* normally there are 2 buses under a cardbus bridge */
966 		range = pci_bus_res[secbus].num_cbb * 2;
967 
968 		/*
969 		 * Try to find and allocate a bus-range starting at subbus+1
970 		 * from the parent of the PPB.
971 		 */
972 		for (; range != 0; range--) {
973 			if (memlist_find_with_startaddr(
974 			    &pci_bus_res[parbus].bus_avail,
975 			    subbus + 1, range, 1) != NULL)
976 				break; /* find bus range resource at parent */
977 		}
978 		if (range != 0) {
979 			memlist_insert(&pci_bus_res[secbus].bus_avail,
980 			    subbus + 1, range);
981 			subbus = subbus + range;
982 			pci_bus_res[secbus].sub_bus = subbus;
983 			pci_putb(bus, dev, func, PCI_BCNF_SUBBUS, subbus);
984 			add_bus_range_prop(secbus);
985 
986 			cmn_err(CE_NOTE, "!reprogram bus-range on ppb"
987 			    "[%x/%x/%x]: %x ~ %x\n", bus, dev, func,
988 			    secbus, subbus);
989 		}
990 	}
991 
992 	/*
993 	 * Calculate required IO size and alignment
994 	 * If bus io_size is zero, we are going to assign 512 bytes per bus,
995 	 * otherwise, we'll choose the maximum value of such calculation and
996 	 * bus io_size. The size needs to be 4K aligned.
997 	 *
998 	 * We calculate alignment as the largest power of two less than the
999 	 * the sum of all children's IO size requirements, because this will
1000 	 * align to the size of the largest child request within that size
1001 	 * (which is always a power of two).
1002 	 */
1003 	io_size = (subbus - secbus + 1) * 0x200;
1004 	if (io_size <  pci_bus_res[secbus].io_size)
1005 		io_size = pci_bus_res[secbus].io_size;
1006 	io_size = P2ROUNDUP(io_size, PPB_IO_ALIGNMENT);
1007 	io_align = io_size;
1008 	P2LE(io_align);
1009 
1010 	/*
1011 	 * Calculate required MEM size and alignment
1012 	 * If bus mem_size is zero, we are going to assign 1M bytes per bus,
1013 	 * otherwise, we'll choose the maximum value of such calculation and
1014 	 * bus mem_size. The size needs to be 1M aligned.
1015 	 *
1016 	 * For the alignment, refer to the I/O comment above.
1017 	 */
1018 	mem_size = (subbus - secbus + 1) * PPB_MEM_ALIGNMENT;
1019 	if (mem_size < pci_bus_res[secbus].mem_size) {
1020 		mem_size = pci_bus_res[secbus].mem_size;
1021 		mem_size = P2ROUNDUP(mem_size, PPB_MEM_ALIGNMENT);
1022 	}
1023 	mem_align = mem_size;
1024 	P2LE(mem_align);
1025 
1026 	/* Subtractive bridge */
1027 	if (pci_bus_res[secbus].subtractive && prog_sub) {
1028 		/*
1029 		 * We program an arbitrary amount of I/O and memory resource
1030 		 * for the subtractive bridge so that child dynamic-resource-
1031 		 * allocating devices (such as Cardbus bridges) have a chance
1032 		 * of success.  Until we have full-tree resource rebalancing,
1033 		 * dynamic resource allocation (thru busra) only looks at the
1034 		 * parent bridge, so all PPBs must have some allocatable
1035 		 * resource.  For non-subtractive bridges, the resources come
1036 		 * from the base/limit register "windows", but subtractive
1037 		 * bridges often don't program those (since they don't need to).
1038 		 * If we put all the remaining resources on the subtractive
1039 		 * bridge, then peer non-subtractive bridges can't allocate
1040 		 * more space (even though this is probably most correct).
1041 		 * If we put the resources only on the parent, then allocations
1042 		 * from children of subtractive bridges will fail without
1043 		 * special-case code for bypassing the subtractive bridge.
1044 		 * This solution is the middle-ground temporary solution until
1045 		 * we have fully-capable resource allocation.
1046 		 */
1047 
1048 		/*
1049 		 * Add an arbitrary I/O resource to the subtractive PPB
1050 		 */
1051 		if (pci_bus_res[secbus].io_avail == NULL) {
1052 			addr = get_parbus_io_res(parbus, secbus, io_size,
1053 			    io_align);
1054 			if (addr) {
1055 				add_ranges_prop(secbus, 1);
1056 				pci_bus_res[secbus].io_reprogram =
1057 				    pci_bus_res[parbus].io_reprogram;
1058 
1059 				cmn_err(CE_NOTE, "!add io-range on subtractive"
1060 				    " ppb[%x/%x/%x]: 0x%x ~ 0x%x\n",
1061 				    bus, dev, func, (uint32_t)addr,
1062 				    (uint32_t)addr + io_size - 1);
1063 			}
1064 		}
1065 		/*
1066 		 * Add an arbitrary memory resource to the subtractive PPB
1067 		 */
1068 		if (pci_bus_res[secbus].mem_avail == NULL) {
1069 			addr = get_parbus_mem_res(parbus, secbus, mem_size,
1070 			    mem_align);
1071 			if (addr) {
1072 				add_ranges_prop(secbus, 1);
1073 				pci_bus_res[secbus].mem_reprogram =
1074 				    pci_bus_res[parbus].mem_reprogram;
1075 
1076 				cmn_err(CE_NOTE, "!add mem-range on "
1077 				    "subtractive ppb[%x/%x/%x]: 0x%x ~ 0x%x\n",
1078 				    bus, dev, func, (uint32_t)addr,
1079 				    (uint32_t)addr + mem_size - 1);
1080 			}
1081 		}
1082 
1083 		goto cmd_enable;
1084 	}
1085 
1086 	/*
1087 	 * Check to see if we need to reprogram I/O space, either because the
1088 	 * parent bus needed reprogramming and so do we, or because I/O space is
1089 	 * disabled in base/limit or command register.
1090 	 */
1091 	io_base = pci_getb(bus, dev, func, PCI_BCNF_IO_BASE_LOW);
1092 	io_limit = pci_getb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW);
1093 	io_base = (io_base & 0xf0) << 8;
1094 	io_limit = ((io_limit & 0xf0) << 8) | 0xfff;
1095 
1096 	/* Form list of all resources passed (avail + used) */
1097 	scratch_list = memlist_dup(pci_bus_res[secbus].io_avail);
1098 	memlist_merge(&pci_bus_res[secbus].io_used, &scratch_list);
1099 
1100 	if ((pci_bus_res[parbus].io_reprogram ||
1101 	    (io_base > io_limit) ||
1102 	    (!(cmd_reg & PCI_COMM_IO))) &&
1103 	    !list_is_vga_only(scratch_list, IO)) {
1104 		if (pci_bus_res[secbus].io_used) {
1105 			memlist_subsume(&pci_bus_res[secbus].io_used,
1106 			    &pci_bus_res[secbus].io_avail);
1107 		}
1108 		if (pci_bus_res[secbus].io_avail &&
1109 		    (!pci_bus_res[parbus].io_reprogram) &&
1110 		    (!pci_bus_res[parbus].subtractive)) {
1111 			/* rechoose old io ports info */
1112 			list = pci_bus_res[secbus].io_avail;
1113 			io_base = 0;
1114 			do {
1115 				if (is_vga(list, IO))
1116 					continue;
1117 				if (!io_base) {
1118 					io_base = (uint_t)list->ml_address;
1119 					io_limit = (uint_t)list->ml_address +
1120 					    list->ml_size - 1;
1121 					io_base =
1122 					    P2ALIGN(io_base, PPB_IO_ALIGNMENT);
1123 				} else {
1124 					if (list->ml_address + list->ml_size >
1125 					    io_limit) {
1126 						io_limit = (uint_t)
1127 						    (list->ml_address +
1128 						    list->ml_size - 1);
1129 					}
1130 				}
1131 			} while ((list = list->ml_next) != NULL);
1132 			/* 4K aligned */
1133 			io_limit = P2ROUNDUP(io_limit, PPB_IO_ALIGNMENT) - 1;
1134 			io_size = io_limit - io_base + 1;
1135 			ASSERT(io_base <= io_limit);
1136 			memlist_free_all(&pci_bus_res[secbus].io_avail);
1137 			memlist_insert(&pci_bus_res[secbus].io_avail,
1138 			    io_base, io_size);
1139 			memlist_insert(&pci_bus_res[parbus].io_used,
1140 			    io_base, io_size);
1141 			(void) memlist_remove(&pci_bus_res[parbus].io_avail,
1142 			    io_base, io_size);
1143 			pci_bus_res[secbus].io_reprogram = B_TRUE;
1144 		} else {
1145 			/* get new io ports from parent bus */
1146 			addr = get_parbus_io_res(parbus, secbus, io_size,
1147 			    io_align);
1148 			if (addr) {
1149 				io_base = addr;
1150 				io_limit = addr + io_size - 1;
1151 				pci_bus_res[secbus].io_reprogram = B_TRUE;
1152 			}
1153 		}
1154 		if (pci_bus_res[secbus].io_reprogram) {
1155 			/* reprogram PPB regs */
1156 			pci_putb(bus, dev, func, PCI_BCNF_IO_BASE_LOW,
1157 			    (uchar_t)((io_base>>8) & 0xf0));
1158 			pci_putb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW,
1159 			    (uchar_t)((io_limit>>8) & 0xf0));
1160 			pci_putb(bus, dev, func, PCI_BCNF_IO_BASE_HI, 0);
1161 			pci_putb(bus, dev, func, PCI_BCNF_IO_LIMIT_HI, 0);
1162 			add_ranges_prop(secbus, 1);
1163 
1164 			cmn_err(CE_NOTE, "!reprogram io-range on"
1165 			    " ppb[%x/%x/%x]: 0x%x ~ 0x%x\n",
1166 			    bus, dev, func, io_base, io_limit);
1167 		}
1168 	}
1169 	memlist_free_all(&scratch_list);
1170 
1171 	/*
1172 	 * Check memory space as we did I/O space.
1173 	 */
1174 	mem_base = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_BASE);
1175 	mem_base = (mem_base & 0xfff0) << 16;
1176 	mem_limit = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_LIMIT);
1177 	mem_limit = ((mem_limit & 0xfff0) << 16) | 0xfffff;
1178 
1179 	scratch_list = memlist_dup(pci_bus_res[secbus].mem_avail);
1180 	memlist_merge(&pci_bus_res[secbus].mem_used, &scratch_list);
1181 
1182 	if ((pci_bus_res[parbus].mem_reprogram ||
1183 	    (mem_base > mem_limit) ||
1184 	    (!(cmd_reg & PCI_COMM_MAE))) &&
1185 	    !list_is_vga_only(scratch_list, MEM)) {
1186 		if (pci_bus_res[secbus].mem_used) {
1187 			memlist_subsume(&pci_bus_res[secbus].mem_used,
1188 			    &pci_bus_res[secbus].mem_avail);
1189 		}
1190 		if (pci_bus_res[secbus].mem_avail &&
1191 		    (!pci_bus_res[parbus].mem_reprogram) &&
1192 		    (!pci_bus_res[parbus].subtractive)) {
1193 			/* rechoose old mem resource */
1194 			list = pci_bus_res[secbus].mem_avail;
1195 			mem_base = 0;
1196 			do {
1197 				if (is_vga(list, MEM))
1198 					continue;
1199 				if (mem_base == 0) {
1200 					mem_base = (uint_t)list->ml_address;
1201 					mem_base = P2ALIGN(mem_base,
1202 					    PPB_MEM_ALIGNMENT);
1203 					mem_limit = (uint_t)(list->ml_address +
1204 					    list->ml_size - 1);
1205 				} else {
1206 					if ((list->ml_address + list->ml_size) >
1207 					    mem_limit) {
1208 						mem_limit = (uint_t)
1209 						    (list->ml_address +
1210 						    list->ml_size - 1);
1211 					}
1212 				}
1213 			} while ((list = list->ml_next) != NULL);
1214 			mem_limit = P2ROUNDUP(mem_limit, PPB_MEM_ALIGNMENT) - 1;
1215 			mem_size = mem_limit + 1 - mem_base;
1216 			ASSERT(mem_base <= mem_limit);
1217 			memlist_free_all(&pci_bus_res[secbus].mem_avail);
1218 			memlist_insert(&pci_bus_res[secbus].mem_avail,
1219 			    mem_base, mem_size);
1220 			memlist_insert(&pci_bus_res[parbus].mem_used,
1221 			    mem_base, mem_size);
1222 			(void) memlist_remove(&pci_bus_res[parbus].mem_avail,
1223 			    mem_base, mem_size);
1224 			pci_bus_res[secbus].mem_reprogram = B_TRUE;
1225 		} else {
1226 			/* get new mem resource from parent bus */
1227 			addr = get_parbus_mem_res(parbus, secbus, mem_size,
1228 			    mem_align);
1229 			if (addr) {
1230 				mem_base = addr;
1231 				mem_limit = addr + mem_size - 1;
1232 				pci_bus_res[secbus].mem_reprogram = B_TRUE;
1233 			}
1234 		}
1235 
1236 		if (pci_bus_res[secbus].mem_reprogram) {
1237 			/* reprogram PPB MEM regs */
1238 			pci_putw(bus, dev, func, PCI_BCNF_MEM_BASE,
1239 			    (uint16_t)((mem_base>>16) & 0xfff0));
1240 			pci_putw(bus, dev, func, PCI_BCNF_MEM_LIMIT,
1241 			    (uint16_t)((mem_limit>>16) & 0xfff0));
1242 			/*
1243 			 * Disable PMEM window by setting base > limit.
1244 			 * We currently don't reprogram the PMEM like we've
1245 			 * done for I/O and MEM. (Devices that support prefetch
1246 			 * can use non-prefetch MEM.) Anyway, if the MEM access
1247 			 * bit is initially disabled by BIOS, we disable the
1248 			 * PMEM window manually by setting PMEM base > PMEM
1249 			 * limit here, in case there are incorrect values in
1250 			 * them from BIOS, so that we won't get in trouble once
1251 			 * the MEM access bit is enabled at the end of this
1252 			 * function.
1253 			 */
1254 			if (!(cmd_reg & PCI_COMM_MAE)) {
1255 				pci_putw(bus, dev, func, PCI_BCNF_PF_BASE_LOW,
1256 				    0xfff0);
1257 				pci_putw(bus, dev, func, PCI_BCNF_PF_LIMIT_LOW,
1258 				    0x0);
1259 				pci_putl(bus, dev, func, PCI_BCNF_PF_BASE_HIGH,
1260 				    0xffffffff);
1261 				pci_putl(bus, dev, func, PCI_BCNF_PF_LIMIT_HIGH,
1262 				    0x0);
1263 			}
1264 
1265 			add_ranges_prop(secbus, 1);
1266 
1267 			cmn_err(CE_NOTE, "!reprogram mem-range on"
1268 			    " ppb[%x/%x/%x]: 0x%x ~ 0x%x\n",
1269 			    bus, dev, func, mem_base, mem_limit);
1270 		}
1271 	}
1272 	memlist_free_all(&scratch_list);
1273 
1274 cmd_enable:
1275 	if (pci_bus_res[secbus].io_avail)
1276 		cmd_reg |= PCI_COMM_IO | PCI_COMM_ME;
1277 	if (pci_bus_res[secbus].mem_avail)
1278 		cmd_reg |= PCI_COMM_MAE | PCI_COMM_ME;
1279 	pci_putw(bus, dev, func, PCI_CONF_COMM, cmd_reg);
1280 }
1281 
1282 void
1283 pci_reprogram(void)
1284 {
1285 	int i, pci_reconfig = 1;
1286 	char *onoff;
1287 	int bus;
1288 
1289 	/*
1290 	 * Scan ACPI namespace for _BBN objects, make sure that
1291 	 * childless root-bridges appear in devinfo tree
1292 	 */
1293 	pci_scan_bbn();
1294 	pci_unitaddr_cache_init();
1295 
1296 	/*
1297 	 * Fix-up unit-address assignments if cache is available
1298 	 */
1299 	if (pci_unitaddr_cache_valid()) {
1300 		int pci_regs[] = {0, 0, 0};
1301 		int	new_addr;
1302 		int	index = 0;
1303 
1304 		for (bus = 0; bus <= pci_bios_maxbus; bus++) {
1305 			/* skip non-root (peer) PCI busses */
1306 			if ((pci_bus_res[bus].par_bus != (uchar_t)-1) ||
1307 			    (pci_bus_res[bus].dip == NULL))
1308 				continue;
1309 
1310 			new_addr = pci_bus_unitaddr(index);
1311 			if (pci_bus_res[bus].root_addr != new_addr) {
1312 				/* update reg property for node */
1313 				pci_regs[0] = pci_bus_res[bus].root_addr =
1314 				    new_addr;
1315 				(void) ndi_prop_update_int_array(
1316 				    DDI_DEV_T_NONE, pci_bus_res[bus].dip,
1317 				    "reg", (int *)pci_regs, 3);
1318 			}
1319 			index++;
1320 		}
1321 	} else {
1322 		/* perform legacy processing */
1323 		pci_renumber_root_busses();
1324 		pci_unitaddr_cache_create();
1325 	}
1326 
1327 	/*
1328 	 * Do root-bus resource discovery
1329 	 */
1330 	for (bus = 0; bus <= pci_bios_maxbus; bus++) {
1331 		/* skip non-root (peer) PCI busses */
1332 		if (pci_bus_res[bus].par_bus != (uchar_t)-1)
1333 			continue;
1334 
1335 		/*
1336 		 * 1. find resources associated with this root bus
1337 		 */
1338 		populate_bus_res(bus);
1339 
1340 
1341 		/*
1342 		 * 2. Remove used PCI and ISA resources from bus resource map
1343 		 */
1344 
1345 		memlist_remove_list(&pci_bus_res[bus].io_avail,
1346 		    pci_bus_res[bus].io_used);
1347 		memlist_remove_list(&pci_bus_res[bus].mem_avail,
1348 		    pci_bus_res[bus].mem_used);
1349 		memlist_remove_list(&pci_bus_res[bus].pmem_avail,
1350 		    pci_bus_res[bus].pmem_used);
1351 		memlist_remove_list(&pci_bus_res[bus].mem_avail,
1352 		    pci_bus_res[bus].pmem_used);
1353 		memlist_remove_list(&pci_bus_res[bus].pmem_avail,
1354 		    pci_bus_res[bus].mem_used);
1355 
1356 		memlist_remove_list(&pci_bus_res[bus].io_avail,
1357 		    isa_res.io_used);
1358 		memlist_remove_list(&pci_bus_res[bus].mem_avail,
1359 		    isa_res.mem_used);
1360 
1361 		/*
1362 		 * 3. Exclude <1M address range here in case below reserved
1363 		 * ranges for BIOS data area, ROM area etc are wrongly reported
1364 		 * in ACPI resource producer entries for PCI root bus.
1365 		 * 	00000000 - 000003FF	RAM
1366 		 * 	00000400 - 000004FF	BIOS data area
1367 		 * 	00000500 - 0009FFFF	RAM
1368 		 * 	000A0000 - 000BFFFF	VGA RAM
1369 		 * 	000C0000 - 000FFFFF	ROM area
1370 		 */
1371 		(void) memlist_remove(&pci_bus_res[bus].mem_avail, 0, 0x100000);
1372 		(void) memlist_remove(&pci_bus_res[bus].pmem_avail,
1373 		    0, 0x100000);
1374 	}
1375 
1376 	memlist_free_all(&isa_res.io_used);
1377 	memlist_free_all(&isa_res.mem_used);
1378 
1379 	/* add bus-range property for root/peer bus nodes */
1380 	for (i = 0; i <= pci_bios_maxbus; i++) {
1381 		/* create bus-range property on root/peer buses */
1382 		if (pci_bus_res[i].par_bus == (uchar_t)-1)
1383 			add_bus_range_prop(i);
1384 
1385 		/* setup bus range resource on each bus */
1386 		setup_bus_res(i);
1387 	}
1388 
1389 	if (ddi_prop_lookup_string(DDI_DEV_T_ANY, ddi_root_node(),
1390 	    DDI_PROP_DONTPASS, "pci-reprog", &onoff) == DDI_SUCCESS) {
1391 		if (strcmp(onoff, "off") == 0) {
1392 			pci_reconfig = 0;
1393 			cmn_err(CE_NOTE, "pci device reprogramming disabled");
1394 		}
1395 		ddi_prop_free(onoff);
1396 	}
1397 
1398 	remove_subtractive_res();
1399 
1400 	/* reprogram the non-subtractive PPB */
1401 	if (pci_reconfig)
1402 		for (i = 0; i <= pci_bios_maxbus; i++)
1403 			fix_ppb_res(i, B_FALSE);
1404 
1405 	for (i = 0; i <= pci_bios_maxbus; i++) {
1406 		/* configure devices not configured by BIOS */
1407 		if (pci_reconfig) {
1408 			/*
1409 			 * Reprogram the subtractive PPB. At this time, all its
1410 			 * siblings should have got their resources already.
1411 			 */
1412 			if (pci_bus_res[i].subtractive)
1413 				fix_ppb_res(i, B_TRUE);
1414 			enumerate_bus_devs(i, CONFIG_NEW);
1415 		}
1416 	}
1417 
1418 	/* All dev programmed, so we can create available prop */
1419 	for (i = 0; i <= pci_bios_maxbus; i++)
1420 		add_bus_available_prop(i);
1421 }
1422 
1423 /*
1424  * populate bus resources
1425  */
1426 static void
1427 populate_bus_res(uchar_t bus)
1428 {
1429 
1430 	/* scan BIOS structures */
1431 	pci_bus_res[bus].pmem_avail = find_bus_res(bus, PREFETCH_TYPE);
1432 	pci_bus_res[bus].mem_avail = find_bus_res(bus, MEM_TYPE);
1433 	pci_bus_res[bus].io_avail = find_bus_res(bus, IO_TYPE);
1434 	pci_bus_res[bus].bus_avail = find_bus_res(bus, BUSRANGE_TYPE);
1435 
1436 	/*
1437 	 * attempt to initialize sub_bus from the largest range-end
1438 	 * in the bus_avail list
1439 	 */
1440 	if (pci_bus_res[bus].bus_avail != NULL) {
1441 		struct memlist *entry;
1442 		int current;
1443 
1444 		entry = pci_bus_res[bus].bus_avail;
1445 		while (entry != NULL) {
1446 			current = entry->ml_address + entry->ml_size - 1;
1447 			if (current > pci_bus_res[bus].sub_bus)
1448 				pci_bus_res[bus].sub_bus = current;
1449 			entry = entry->ml_next;
1450 		}
1451 	}
1452 
1453 	if (bus == 0) {
1454 		/*
1455 		 * Special treatment of bus 0:
1456 		 * If no IO/MEM resource from ACPI/MPSPEC/HRT, copy
1457 		 * pcimem from boot and make I/O space the entire range
1458 		 * starting at 0x100.
1459 		 */
1460 		if (pci_bus_res[0].mem_avail == NULL)
1461 			pci_bus_res[0].mem_avail =
1462 			    memlist_dup(bootops->boot_mem->pcimem);
1463 		/* Exclude 0x00 to 0xff of the I/O space, used by all PCs */
1464 		if (pci_bus_res[0].io_avail == NULL)
1465 			memlist_insert(&pci_bus_res[0].io_avail, 0x100, 0xffff);
1466 	}
1467 
1468 	/*
1469 	 * Create 'ranges' property here before any resources are
1470 	 * removed from the resource lists
1471 	 */
1472 	add_ranges_prop(bus, 0);
1473 }
1474 
1475 
1476 /*
1477  * Create top-level bus dips, i.e. /pci@0,0, /pci@1,0...
1478  */
1479 static void
1480 create_root_bus_dip(uchar_t bus)
1481 {
1482 	int pci_regs[] = {0, 0, 0};
1483 	dev_info_t *dip;
1484 
1485 	ASSERT(pci_bus_res[bus].par_bus == (uchar_t)-1);
1486 
1487 	num_root_bus++;
1488 	ndi_devi_alloc_sleep(ddi_root_node(), "pci",
1489 	    (pnode_t)DEVI_SID_NODEID, &dip);
1490 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
1491 	    "#address-cells", 3);
1492 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
1493 	    "#size-cells", 2);
1494 	pci_regs[0] = pci_bus_res[bus].root_addr;
1495 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1496 	    "reg", (int *)pci_regs, 3);
1497 
1498 	/*
1499 	 * If system has PCIe bus, then create different properties
1500 	 */
1501 	if (create_pcie_root_bus(bus, dip) == B_FALSE)
1502 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
1503 		    "device_type", "pci");
1504 
1505 	(void) ndi_devi_bind_driver(dip, 0);
1506 	pci_bus_res[bus].dip = dip;
1507 }
1508 
1509 /*
1510  * For any fixed configuration (often compatability) pci devices
1511  * and those with their own expansion rom, create device nodes
1512  * to hold the already configured device details.
1513  */
1514 void
1515 enumerate_bus_devs(uchar_t bus, int config_op)
1516 {
1517 	uchar_t dev, func, nfunc, header;
1518 	ushort_t venid;
1519 	struct pci_devfunc *devlist = NULL, *entry;
1520 
1521 	if (config_op == CONFIG_NEW) {
1522 		dcmn_err(CE_NOTE, "configuring pci bus 0x%x", bus);
1523 	} else if (config_op == CONFIG_FIX) {
1524 		dcmn_err(CE_NOTE, "fixing devices on pci bus 0x%x", bus);
1525 	} else
1526 		dcmn_err(CE_NOTE, "enumerating pci bus 0x%x", bus);
1527 
1528 	if (config_op == CONFIG_NEW) {
1529 		devlist = (struct pci_devfunc *)pci_bus_res[bus].privdata;
1530 		while (devlist) {
1531 			entry = devlist;
1532 			devlist = entry->next;
1533 			if (entry->reprogram ||
1534 			    pci_bus_res[bus].io_reprogram ||
1535 			    pci_bus_res[bus].mem_reprogram) {
1536 				/* reprogram device(s) */
1537 				(void) add_reg_props(entry->dip, bus,
1538 				    entry->dev, entry->func, CONFIG_NEW, 0);
1539 			}
1540 			kmem_free(entry, sizeof (*entry));
1541 		}
1542 		pci_bus_res[bus].privdata = NULL;
1543 		return;
1544 	}
1545 
1546 	for (dev = 0; dev < max_dev_pci; dev++) {
1547 		nfunc = 1;
1548 		for (func = 0; func < nfunc; func++) {
1549 
1550 			dcmn_err(CE_NOTE, "probing dev 0x%x, func 0x%x",
1551 			    dev, func);
1552 
1553 			venid = pci_getw(bus, dev, func, PCI_CONF_VENID);
1554 
1555 			if ((venid == 0xffff) || (venid == 0)) {
1556 				/* no function at this address */
1557 				continue;
1558 			}
1559 
1560 			header = pci_getb(bus, dev, func, PCI_CONF_HEADER);
1561 			if (header == 0xff) {
1562 				continue; /* illegal value */
1563 			}
1564 
1565 			/*
1566 			 * according to some mail from Microsoft posted
1567 			 * to the pci-drivers alias, their only requirement
1568 			 * for a multifunction device is for the 1st
1569 			 * function to have to PCI_HEADER_MULTI bit set.
1570 			 */
1571 			if ((func == 0) && (header & PCI_HEADER_MULTI)) {
1572 				nfunc = 8;
1573 			}
1574 
1575 			if (config_op == CONFIG_FIX ||
1576 			    config_op == CONFIG_INFO) {
1577 				/*
1578 				 * Create the node, unconditionally, on the
1579 				 * first pass only.  It may still need
1580 				 * resource assignment, which will be
1581 				 * done on the second, CONFIG_NEW, pass.
1582 				 */
1583 				process_devfunc(bus, dev, func, header,
1584 				    venid, config_op);
1585 
1586 			}
1587 		}
1588 	}
1589 
1590 	/* percolate bus used resources up through parents to root */
1591 	if (config_op == CONFIG_INFO) {
1592 		int	par_bus;
1593 
1594 		par_bus = pci_bus_res[bus].par_bus;
1595 		while (par_bus != (uchar_t)-1) {
1596 			pci_bus_res[par_bus].io_size +=
1597 			    pci_bus_res[bus].io_size;
1598 			pci_bus_res[par_bus].mem_size +=
1599 			    pci_bus_res[bus].mem_size;
1600 
1601 			if (pci_bus_res[bus].io_used)
1602 				memlist_merge(&pci_bus_res[bus].io_used,
1603 				    &pci_bus_res[par_bus].io_used);
1604 
1605 			if (pci_bus_res[bus].mem_used)
1606 				memlist_merge(&pci_bus_res[bus].mem_used,
1607 				    &pci_bus_res[par_bus].mem_used);
1608 
1609 			if (pci_bus_res[bus].pmem_used)
1610 				memlist_merge(&pci_bus_res[bus].pmem_used,
1611 				    &pci_bus_res[par_bus].pmem_used);
1612 
1613 			bus = par_bus;
1614 			par_bus = pci_bus_res[par_bus].par_bus;
1615 		}
1616 	}
1617 }
1618 
1619 static int
1620 check_pciide_prop(uchar_t revid, ushort_t venid, ushort_t devid,
1621     ushort_t subvenid, ushort_t subdevid)
1622 {
1623 	static int prop_exist = -1;
1624 	static char *pciide_str;
1625 	char compat[32];
1626 
1627 	if (prop_exist == -1) {
1628 		prop_exist = (ddi_prop_lookup_string(DDI_DEV_T_ANY,
1629 		    ddi_root_node(), DDI_PROP_DONTPASS, "pci-ide",
1630 		    &pciide_str) == DDI_SUCCESS);
1631 	}
1632 
1633 	if (!prop_exist)
1634 		return (0);
1635 
1636 	/* compare property value against various forms of compatible */
1637 	if (subvenid) {
1638 		(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x.%x.%x",
1639 		    venid, devid, subvenid, subdevid, revid);
1640 		if (strcmp(pciide_str, compat) == 0)
1641 			return (1);
1642 
1643 		(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x.%x",
1644 		    venid, devid, subvenid, subdevid);
1645 		if (strcmp(pciide_str, compat) == 0)
1646 			return (1);
1647 
1648 		(void) snprintf(compat, sizeof (compat), "pci%x,%x",
1649 		    subvenid, subdevid);
1650 		if (strcmp(pciide_str, compat) == 0)
1651 			return (1);
1652 	}
1653 	(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x",
1654 	    venid, devid, revid);
1655 	if (strcmp(pciide_str, compat) == 0)
1656 		return (1);
1657 
1658 	(void) snprintf(compat, sizeof (compat), "pci%x,%x", venid, devid);
1659 	if (strcmp(pciide_str, compat) == 0)
1660 		return (1);
1661 
1662 	return (0);
1663 }
1664 
1665 static int
1666 is_pciide(uchar_t basecl, uchar_t subcl, uchar_t revid,
1667     ushort_t venid, ushort_t devid, ushort_t subvenid, ushort_t subdevid)
1668 {
1669 	struct ide_table {	/* table for PCI_MASS_OTHER */
1670 		ushort_t venid;
1671 		ushort_t devid;
1672 	} *entry;
1673 
1674 	/* XXX SATA and other devices: need a way to add dynamically */
1675 	static struct ide_table ide_other[] = {
1676 		{0x1095, 0x3112},
1677 		{0x1095, 0x3114},
1678 		{0x1095, 0x3512},
1679 		{0x1095, 0x680},	/* Sil0680 */
1680 		{0x1283, 0x8211},	/* ITE 8211F is subcl PCI_MASS_OTHER */
1681 		{0, 0}
1682 	};
1683 
1684 	if (basecl != PCI_CLASS_MASS)
1685 		return (0);
1686 
1687 	if (subcl == PCI_MASS_IDE) {
1688 		return (1);
1689 	}
1690 
1691 	if (check_pciide_prop(revid, venid, devid, subvenid, subdevid))
1692 		return (1);
1693 
1694 	if (subcl != PCI_MASS_OTHER && subcl != PCI_MASS_SATA) {
1695 		return (0);
1696 	}
1697 
1698 	entry = &ide_other[0];
1699 	while (entry->venid) {
1700 		if (entry->venid == venid && entry->devid == devid)
1701 			return (1);
1702 		entry++;
1703 	}
1704 	return (0);
1705 }
1706 
1707 static int
1708 is_display(uint_t classcode)
1709 {
1710 	static uint_t disp_classes[] = {
1711 		0x000100,
1712 		0x030000,
1713 		0x030001
1714 	};
1715 	int i, nclasses = sizeof (disp_classes) / sizeof (uint_t);
1716 
1717 	for (i = 0; i < nclasses; i++) {
1718 		if (classcode == disp_classes[i])
1719 			return (1);
1720 	}
1721 	return (0);
1722 }
1723 
1724 static void
1725 add_undofix_entry(uint8_t bus, uint8_t dev, uint8_t fn,
1726     void (*undofn)(uint8_t, uint8_t, uint8_t))
1727 {
1728 	struct pci_fixundo *newundo;
1729 
1730 	newundo = kmem_alloc(sizeof (struct pci_fixundo), KM_SLEEP);
1731 
1732 	/*
1733 	 * Adding an item to this list means that we must turn its NMIENABLE
1734 	 * bit back on at a later time.
1735 	 */
1736 	newundo->bus = bus;
1737 	newundo->dev = dev;
1738 	newundo->fn = fn;
1739 	newundo->undofn = undofn;
1740 	newundo->next = undolist;
1741 
1742 	/* add to the undo list in LIFO order */
1743 	undolist = newundo;
1744 }
1745 
1746 void
1747 add_pci_fixes(void)
1748 {
1749 	int i;
1750 
1751 	for (i = 0; i <= pci_bios_maxbus; i++) {
1752 		/*
1753 		 * For each bus, apply needed fixes to the appropriate devices.
1754 		 * This must be done before the main enumeration loop because
1755 		 * some fixes must be applied to devices normally encountered
1756 		 * later in the pci scan (e.g. if a fix to device 7 must be
1757 		 * applied before scanning device 6, applying fixes in the
1758 		 * normal enumeration loop would obviously be too late).
1759 		 */
1760 		enumerate_bus_devs(i, CONFIG_FIX);
1761 	}
1762 }
1763 
1764 void
1765 undo_pci_fixes(void)
1766 {
1767 	struct pci_fixundo *nextundo;
1768 	uint8_t bus, dev, fn;
1769 
1770 	/*
1771 	 * All fixes in the undo list are performed unconditionally.  Future
1772 	 * fixes may require selective undo.
1773 	 */
1774 	while (undolist != NULL) {
1775 
1776 		bus = undolist->bus;
1777 		dev = undolist->dev;
1778 		fn = undolist->fn;
1779 
1780 		(*(undolist->undofn))(bus, dev, fn);
1781 
1782 		nextundo = undolist->next;
1783 		kmem_free(undolist, sizeof (struct pci_fixundo));
1784 		undolist = nextundo;
1785 	}
1786 }
1787 
1788 static void
1789 undo_amd8111_pci_fix(uint8_t bus, uint8_t dev, uint8_t fn)
1790 {
1791 	uint8_t val8;
1792 
1793 	val8 = pci_getb(bus, dev, fn, LPC_IO_CONTROL_REG_1);
1794 	/*
1795 	 * The NMIONERR bit is turned back on to allow the SMM BIOS
1796 	 * to handle more critical PCI errors (e.g. PERR#).
1797 	 */
1798 	val8 |= AMD8111_ENABLENMI;
1799 	pci_putb(bus, dev, fn, LPC_IO_CONTROL_REG_1, val8);
1800 }
1801 
1802 static void
1803 pci_fix_amd8111(uint8_t bus, uint8_t dev, uint8_t fn)
1804 {
1805 	uint8_t val8;
1806 
1807 	val8 = pci_getb(bus, dev, fn, LPC_IO_CONTROL_REG_1);
1808 
1809 	if ((val8 & AMD8111_ENABLENMI) == 0)
1810 		return;
1811 
1812 	/*
1813 	 * We reset NMIONERR in the LPC because master-abort on the PCI
1814 	 * bridge side of the 8111 will cause NMI, which might cause SMI,
1815 	 * which sometimes prevents all devices from being enumerated.
1816 	 */
1817 	val8 &= ~AMD8111_ENABLENMI;
1818 
1819 	pci_putb(bus, dev, fn, LPC_IO_CONTROL_REG_1, val8);
1820 
1821 	add_undofix_entry(bus, dev, fn, undo_amd8111_pci_fix);
1822 }
1823 
1824 static void
1825 set_devpm_d0(uchar_t bus, uchar_t dev, uchar_t func)
1826 {
1827 	uint16_t status;
1828 	uint8_t header;
1829 	uint8_t cap_ptr;
1830 	uint8_t cap_id;
1831 	uint16_t pmcsr;
1832 
1833 	status = pci_getw(bus, dev, func, PCI_CONF_STAT);
1834 	if (!(status & PCI_STAT_CAP))
1835 		return;	/* No capabilities list */
1836 
1837 	header = pci_getb(bus, dev, func, PCI_CONF_HEADER) & PCI_HEADER_TYPE_M;
1838 	if (header == PCI_HEADER_CARDBUS)
1839 		cap_ptr = pci_getb(bus, dev, func, PCI_CBUS_CAP_PTR);
1840 	else
1841 		cap_ptr = pci_getb(bus, dev, func, PCI_CONF_CAP_PTR);
1842 	/*
1843 	 * Walk the capabilities list searching for a PM entry.
1844 	 */
1845 	while (cap_ptr != PCI_CAP_NEXT_PTR_NULL && cap_ptr >= PCI_CAP_PTR_OFF) {
1846 		cap_ptr &= PCI_CAP_PTR_MASK;
1847 		cap_id = pci_getb(bus, dev, func, cap_ptr + PCI_CAP_ID);
1848 		if (cap_id == PCI_CAP_ID_PM) {
1849 			pmcsr = pci_getw(bus, dev, func, cap_ptr + PCI_PMCSR);
1850 			pmcsr &= ~(PCI_PMCSR_STATE_MASK);
1851 			pmcsr |= PCI_PMCSR_D0; /* D0 state */
1852 			pci_putw(bus, dev, func, cap_ptr + PCI_PMCSR, pmcsr);
1853 			break;
1854 		}
1855 		cap_ptr = pci_getb(bus, dev, func, cap_ptr + PCI_CAP_NEXT_PTR);
1856 	}
1857 
1858 }
1859 
1860 #define	is_isa(bc, sc)	\
1861 	(((bc) == PCI_CLASS_BRIDGE) && ((sc) == PCI_BRIDGE_ISA))
1862 
1863 static void
1864 process_devfunc(uchar_t bus, uchar_t dev, uchar_t func, uchar_t header,
1865     ushort_t vendorid, int config_op)
1866 {
1867 	char nodename[32], unitaddr[5];
1868 	dev_info_t *dip;
1869 	uchar_t basecl, subcl, progcl, intr, revid;
1870 	ushort_t subvenid, subdevid, status;
1871 	ushort_t slot_num;
1872 	uint_t classcode, revclass;
1873 	int reprogram = 0, pciide = 0;
1874 	int power[2] = {1, 1};
1875 	int pciex = 0;
1876 	ushort_t is_pci_bridge = 0;
1877 	struct pci_devfunc *devlist = NULL, *entry = NULL;
1878 	boolean_t slot_valid;
1879 	gfx_entry_t *gfxp;
1880 	pcie_req_id_t bdf;
1881 
1882 	ushort_t deviceid = pci_getw(bus, dev, func, PCI_CONF_DEVID);
1883 
1884 	switch (header & PCI_HEADER_TYPE_M) {
1885 	case PCI_HEADER_ZERO:
1886 		subvenid = pci_getw(bus, dev, func, PCI_CONF_SUBVENID);
1887 		subdevid = pci_getw(bus, dev, func, PCI_CONF_SUBSYSID);
1888 		break;
1889 	case PCI_HEADER_CARDBUS:
1890 		subvenid = pci_getw(bus, dev, func, PCI_CBUS_SUBVENID);
1891 		subdevid = pci_getw(bus, dev, func, PCI_CBUS_SUBSYSID);
1892 		/* Record the # of cardbus bridges found on the bus */
1893 		if (config_op == CONFIG_INFO)
1894 			pci_bus_res[bus].num_cbb++;
1895 		break;
1896 	default:
1897 		subvenid = 0;
1898 		subdevid = 0;
1899 		break;
1900 	}
1901 
1902 	if (config_op == CONFIG_FIX) {
1903 		if (vendorid == VENID_AMD && deviceid == DEVID_AMD8111_LPC) {
1904 			pci_fix_amd8111(bus, dev, func);
1905 		}
1906 		return;
1907 	}
1908 
1909 	/* XXX should be use generic names? derive from class? */
1910 	revclass = pci_getl(bus, dev, func, PCI_CONF_REVID);
1911 	classcode = revclass >> 8;
1912 	revid = revclass & 0xff;
1913 
1914 	/* figure out if this is pci-ide */
1915 	basecl = classcode >> 16;
1916 	subcl = (classcode >> 8) & 0xff;
1917 	progcl = classcode & 0xff;
1918 
1919 
1920 	if (is_display(classcode))
1921 		(void) snprintf(nodename, sizeof (nodename), "display");
1922 	else if (!pseudo_isa && is_isa(basecl, subcl))
1923 		(void) snprintf(nodename, sizeof (nodename), "isa");
1924 	else if (subvenid != 0)
1925 		(void) snprintf(nodename, sizeof (nodename),
1926 		    "pci%x,%x", subvenid, subdevid);
1927 	else
1928 		(void) snprintf(nodename, sizeof (nodename),
1929 		    "pci%x,%x", vendorid, deviceid);
1930 
1931 	/* make sure parent bus dip has been created */
1932 	if (pci_bus_res[bus].dip == NULL)
1933 		create_root_bus_dip(bus);
1934 
1935 	ndi_devi_alloc_sleep(pci_bus_res[bus].dip, nodename,
1936 	    DEVI_SID_NODEID, &dip);
1937 
1938 	if (check_if_device_is_pciex(dip, bus, dev, func, &slot_valid,
1939 	    &slot_num, &is_pci_bridge) == B_TRUE)
1940 		pciex = 1;
1941 
1942 	bdf = PCI_GETBDF(bus, dev, func);
1943 	/*
1944 	 * Record BAD AMD bridges which don't support MMIO config access.
1945 	 */
1946 	if (IS_BAD_AMD_NTBRIDGE(vendorid, deviceid) ||
1947 	    IS_AMD_8132_CHIP(vendorid, deviceid)) {
1948 		uchar_t secbus = 0;
1949 		uchar_t subbus = 0;
1950 
1951 		if ((basecl == PCI_CLASS_BRIDGE) &&
1952 		    (subcl == PCI_BRIDGE_PCI)) {
1953 			secbus = pci_getb(bus, dev, func, PCI_BCNF_SECBUS);
1954 			subbus = pci_getb(bus, dev, func, PCI_BCNF_SUBBUS);
1955 		}
1956 		pci_cfgacc_add_workaround(bdf, secbus, subbus);
1957 	}
1958 
1959 	/*
1960 	 * Only populate bus_t if this is a PCIE platform, and
1961 	 * the device is sitting under a PCIE root complex(RC) .
1962 	 * Some particular machines have both PCIE RC and PCI
1963 	 * hostbridge, in which case only devices under PCIE RC
1964 	 * get their bus_t populated.
1965 	 */
1966 	if ((mcfg_mem_base != NULL) && (pcie_get_rc_dip(dip) != NULL)) {
1967 		ck804_fix_aer_ptr(dip, bdf);
1968 		(void) pcie_init_bus(dip, bdf, PCIE_BUS_INITIAL);
1969 	}
1970 
1971 	/* add properties */
1972 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "device-id", deviceid);
1973 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "vendor-id", vendorid);
1974 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "revision-id", revid);
1975 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
1976 	    "class-code", classcode);
1977 	if (func == 0)
1978 		(void) snprintf(unitaddr, sizeof (unitaddr), "%x", dev);
1979 	else
1980 		(void) snprintf(unitaddr, sizeof (unitaddr),
1981 		    "%x,%x", dev, func);
1982 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
1983 	    "unit-address", unitaddr);
1984 
1985 	/* add device_type for display nodes */
1986 	if (is_display(classcode)) {
1987 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
1988 		    "device_type", "display");
1989 	}
1990 	/* add special stuff for header type */
1991 	if ((header & PCI_HEADER_TYPE_M) == PCI_HEADER_ZERO) {
1992 		uchar_t mingrant = pci_getb(bus, dev, func, PCI_CONF_MIN_G);
1993 		uchar_t maxlatency = pci_getb(bus, dev, func, PCI_CONF_MAX_L);
1994 
1995 		if (subvenid != 0) {
1996 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
1997 			    "subsystem-id", subdevid);
1998 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
1999 			    "subsystem-vendor-id", subvenid);
2000 		}
2001 		if (!pciex)
2002 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2003 			    "min-grant", mingrant);
2004 		if (!pciex)
2005 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2006 			    "max-latency", maxlatency);
2007 	}
2008 
2009 	/* interrupt, record if not 0 */
2010 	intr = pci_getb(bus, dev, func, PCI_CONF_IPIN);
2011 	if (intr != 0)
2012 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2013 		    "interrupts", intr);
2014 
2015 	/*
2016 	 * Add support for 133 mhz pci eventually
2017 	 */
2018 	status = pci_getw(bus, dev, func, PCI_CONF_STAT);
2019 
2020 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2021 	    "devsel-speed", (status & PCI_STAT_DEVSELT) >> 9);
2022 	if (!pciex && (status & PCI_STAT_FBBC))
2023 		(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
2024 		    "fast-back-to-back");
2025 	if (!pciex && (status & PCI_STAT_66MHZ))
2026 		(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
2027 		    "66mhz-capable");
2028 	if (status & PCI_STAT_UDF)
2029 		(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
2030 		    "udf-supported");
2031 	if (pciex && slot_valid) {
2032 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2033 		    "physical-slot#", slot_num);
2034 		if (!is_pci_bridge)
2035 			pciex_slot_names_prop(dip, slot_num);
2036 	}
2037 
2038 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
2039 	    "power-consumption", power, 2);
2040 
2041 	/* Set the device PM state to D0 */
2042 	set_devpm_d0(bus, dev, func);
2043 
2044 	if ((basecl == PCI_CLASS_BRIDGE) && (subcl == PCI_BRIDGE_PCI))
2045 		add_ppb_props(dip, bus, dev, func, pciex, is_pci_bridge);
2046 	else {
2047 		/*
2048 		 * Record the non-PPB devices on the bus for possible
2049 		 * reprogramming at 2nd bus enumeration.
2050 		 * Note: PPB reprogramming is done in fix_ppb_res()
2051 		 */
2052 		devlist = (struct pci_devfunc *)pci_bus_res[bus].privdata;
2053 		entry = kmem_zalloc(sizeof (*entry), KM_SLEEP);
2054 		entry->dip = dip;
2055 		entry->dev = dev;
2056 		entry->func = func;
2057 		entry->next = devlist;
2058 		pci_bus_res[bus].privdata = entry;
2059 	}
2060 
2061 	if (config_op == CONFIG_INFO &&
2062 	    IS_CLASS_IOAPIC(basecl, subcl, progcl)) {
2063 		create_ioapic_node(bus, dev, func, vendorid, deviceid);
2064 	}
2065 
2066 	/* check for ck8-04 based PCI ISA bridge only */
2067 	if (NVIDIA_IS_LPC_BRIDGE(vendorid, deviceid) && (dev == 1) &&
2068 	    (func == 0))
2069 		add_nvidia_isa_bridge_props(dip, bus, dev, func);
2070 
2071 	if (pciex && is_pci_bridge)
2072 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip, "model",
2073 		    (char *)"PCIe-PCI bridge");
2074 	else
2075 		add_model_prop(dip, classcode);
2076 
2077 	add_compatible(dip, subvenid, subdevid, vendorid, deviceid,
2078 	    revid, classcode, pciex);
2079 
2080 	/*
2081 	 * See if this device is a controller that advertises
2082 	 * itself to be a standard ATA task file controller, or one that
2083 	 * has been hard coded.
2084 	 *
2085 	 * If it is, check if any other higher precedence driver listed in
2086 	 * driver_aliases will claim the node by calling
2087 	 * ddi_compatibile_driver_major.  If so, clear pciide and do not
2088 	 * create a pci-ide node or any other special handling.
2089 	 *
2090 	 * If another driver does not bind, set the node name to pci-ide
2091 	 * and then let the special pci-ide handling for registers and
2092 	 * child pci-ide nodes proceed below.
2093 	 */
2094 	if (is_pciide(basecl, subcl, revid, vendorid, deviceid,
2095 	    subvenid, subdevid) == 1) {
2096 		if (ddi_compatible_driver_major(dip, NULL) == (major_t)-1) {
2097 			(void) ndi_devi_set_nodename(dip, "pci-ide", 0);
2098 			pciide = 1;
2099 		}
2100 	}
2101 
2102 	DEVI_SET_PCI(dip);
2103 	reprogram = add_reg_props(dip, bus, dev, func, config_op, pciide);
2104 	(void) ndi_devi_bind_driver(dip, 0);
2105 
2106 	/* special handling for pci-ide */
2107 	if (pciide) {
2108 		dev_info_t *cdip;
2109 
2110 		/*
2111 		 * Create properties specified by P1275 Working Group
2112 		 * Proposal #414 Version 1
2113 		 */
2114 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
2115 		    "device_type", "pci-ide");
2116 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2117 		    "#address-cells", 1);
2118 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2119 		    "#size-cells", 0);
2120 
2121 		/* allocate two child nodes */
2122 		ndi_devi_alloc_sleep(dip, "ide",
2123 		    (pnode_t)DEVI_SID_NODEID, &cdip);
2124 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cdip,
2125 		    "reg", 0);
2126 		(void) ndi_devi_bind_driver(cdip, 0);
2127 		ndi_devi_alloc_sleep(dip, "ide",
2128 		    (pnode_t)DEVI_SID_NODEID, &cdip);
2129 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cdip,
2130 		    "reg", 1);
2131 		(void) ndi_devi_bind_driver(cdip, 0);
2132 
2133 		reprogram = 0;	/* don't reprogram pci-ide bridge */
2134 	}
2135 
2136 	if (is_display(classcode)) {
2137 		gfxp = kmem_zalloc(sizeof (*gfxp), KM_SLEEP);
2138 		gfxp->g_dip = dip;
2139 		gfxp->g_prev = NULL;
2140 		gfxp->g_next = gfx_devinfo_list;
2141 		gfx_devinfo_list = gfxp;
2142 		if (gfxp->g_next)
2143 			gfxp->g_next->g_prev = gfxp;
2144 	}
2145 
2146 	/* special handling for isa */
2147 	if (!pseudo_isa && is_isa(basecl, subcl)) {
2148 		/* add device_type */
2149 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
2150 		    "device_type", "isa");
2151 	}
2152 
2153 	if (reprogram && (entry != NULL))
2154 		entry->reprogram = B_TRUE;
2155 
2156 }
2157 
2158 /*
2159  * Some vendors do not use unique subsystem IDs in their products, which
2160  * makes the use of form 2 compatible names (pciSSSS,ssss) inappropriate.
2161  * Allow for these compatible forms to be excluded on a per-device basis.
2162  */
2163 /*ARGSUSED*/
2164 static boolean_t
2165 subsys_compat_exclude(ushort_t venid, ushort_t devid, ushort_t subvenid,
2166     ushort_t subdevid, uchar_t revid, uint_t classcode)
2167 {
2168 	/* Nvidia display adapters */
2169 	if ((venid == 0x10de) && (is_display(classcode)))
2170 		return (B_TRUE);
2171 
2172 	return (B_FALSE);
2173 }
2174 
2175 /*
2176  * Set the compatible property to a value compliant with
2177  * rev 2.1 of the IEEE1275 PCI binding.
2178  * (Also used for PCI-Express devices).
2179  *
2180  *   pciVVVV,DDDD.SSSS.ssss.RR	(0)
2181  *   pciVVVV,DDDD.SSSS.ssss	(1)
2182  *   pciSSSS,ssss		(2)
2183  *   pciVVVV,DDDD.RR		(3)
2184  *   pciVVVV,DDDD		(4)
2185  *   pciclass,CCSSPP		(5)
2186  *   pciclass,CCSS		(6)
2187  *
2188  * The Subsystem (SSSS) forms are not inserted if
2189  * subsystem-vendor-id is 0.
2190  *
2191  * NOTE: For PCI-Express devices "pci" is replaced with "pciex" in 0-6 above
2192  * property 2 is not created as per "1275 bindings for PCI Express Interconnect"
2193  *
2194  * Set with setprop and \x00 between each
2195  * to generate the encoded string array form.
2196  */
2197 void
2198 add_compatible(dev_info_t *dip, ushort_t subvenid, ushort_t subdevid,
2199     ushort_t vendorid, ushort_t deviceid, uchar_t revid, uint_t classcode,
2200     int pciex)
2201 {
2202 	int i = 0;
2203 	int size = COMPAT_BUFSIZE;
2204 	char *compat[13];
2205 	char *buf, *curr;
2206 
2207 	curr = buf = kmem_alloc(size, KM_SLEEP);
2208 
2209 	if (pciex) {
2210 		if (subvenid) {
2211 			compat[i++] = curr;	/* form 0 */
2212 			(void) snprintf(curr, size, "pciex%x,%x.%x.%x.%x",
2213 			    vendorid, deviceid, subvenid, subdevid, revid);
2214 			size -= strlen(curr) + 1;
2215 			curr += strlen(curr) + 1;
2216 
2217 			compat[i++] = curr;	/* form 1 */
2218 			(void) snprintf(curr, size, "pciex%x,%x.%x.%x",
2219 			    vendorid, deviceid, subvenid, subdevid);
2220 			size -= strlen(curr) + 1;
2221 			curr += strlen(curr) + 1;
2222 
2223 		}
2224 		compat[i++] = curr;	/* form 3 */
2225 		(void) snprintf(curr, size, "pciex%x,%x.%x",
2226 		    vendorid, deviceid, revid);
2227 		size -= strlen(curr) + 1;
2228 		curr += strlen(curr) + 1;
2229 
2230 		compat[i++] = curr;	/* form 4 */
2231 		(void) snprintf(curr, size, "pciex%x,%x", vendorid, deviceid);
2232 		size -= strlen(curr) + 1;
2233 		curr += strlen(curr) + 1;
2234 
2235 		compat[i++] = curr;	/* form 5 */
2236 		(void) snprintf(curr, size, "pciexclass,%06x", classcode);
2237 		size -= strlen(curr) + 1;
2238 		curr += strlen(curr) + 1;
2239 
2240 		compat[i++] = curr;	/* form 6 */
2241 		(void) snprintf(curr, size, "pciexclass,%04x",
2242 		    (classcode >> 8));
2243 		size -= strlen(curr) + 1;
2244 		curr += strlen(curr) + 1;
2245 	}
2246 
2247 	if (subvenid) {
2248 		compat[i++] = curr;	/* form 0 */
2249 		(void) snprintf(curr, size, "pci%x,%x.%x.%x.%x",
2250 		    vendorid, deviceid, subvenid, subdevid, revid);
2251 		size -= strlen(curr) + 1;
2252 		curr += strlen(curr) + 1;
2253 
2254 		compat[i++] = curr;	/* form 1 */
2255 		(void) snprintf(curr, size, "pci%x,%x.%x.%x",
2256 		    vendorid, deviceid, subvenid, subdevid);
2257 		size -= strlen(curr) + 1;
2258 		curr += strlen(curr) + 1;
2259 
2260 		if (subsys_compat_exclude(vendorid, deviceid, subvenid,
2261 		    subdevid, revid, classcode) == B_FALSE) {
2262 			compat[i++] = curr;	/* form 2 */
2263 			(void) snprintf(curr, size, "pci%x,%x", subvenid,
2264 			    subdevid);
2265 			size -= strlen(curr) + 1;
2266 			curr += strlen(curr) + 1;
2267 		}
2268 	}
2269 	compat[i++] = curr;	/* form 3 */
2270 	(void) snprintf(curr, size, "pci%x,%x.%x", vendorid, deviceid, revid);
2271 	size -= strlen(curr) + 1;
2272 	curr += strlen(curr) + 1;
2273 
2274 	compat[i++] = curr;	/* form 4 */
2275 	(void) snprintf(curr, size, "pci%x,%x", vendorid, deviceid);
2276 	size -= strlen(curr) + 1;
2277 	curr += strlen(curr) + 1;
2278 
2279 	compat[i++] = curr;	/* form 5 */
2280 	(void) snprintf(curr, size, "pciclass,%06x", classcode);
2281 	size -= strlen(curr) + 1;
2282 	curr += strlen(curr) + 1;
2283 
2284 	compat[i++] = curr;	/* form 6 */
2285 	(void) snprintf(curr, size, "pciclass,%04x", (classcode >> 8));
2286 	size -= strlen(curr) + 1;
2287 	curr += strlen(curr) + 1;
2288 
2289 	(void) ndi_prop_update_string_array(DDI_DEV_T_NONE, dip,
2290 	    "compatible", compat, i);
2291 	kmem_free(buf, COMPAT_BUFSIZE);
2292 }
2293 
2294 /*
2295  * Adjust the reg properties for a dual channel PCI-IDE device.
2296  *
2297  * NOTE: don't do anything that changes the order of the hard-decodes
2298  * and programmed BARs. The kernel driver depends on these values
2299  * being in this order regardless of whether they're for a 'native'
2300  * mode BAR or not.
2301  */
2302 /*
2303  * config info for pci-ide devices
2304  */
2305 static struct {
2306 	uchar_t  native_mask;	/* 0 == 'compatibility' mode, 1 == native */
2307 	uchar_t  bar_offset;	/* offset for alt status register */
2308 	ushort_t addr;		/* compatibility mode base address */
2309 	ushort_t length;	/* number of ports for this BAR */
2310 } pciide_bar[] = {
2311 	{ 0x01, 0, 0x1f0, 8 },	/* primary lower BAR */
2312 	{ 0x01, 2, 0x3f6, 1 },	/* primary upper BAR */
2313 	{ 0x04, 0, 0x170, 8 },	/* secondary lower BAR */
2314 	{ 0x04, 2, 0x376, 1 }	/* secondary upper BAR */
2315 };
2316 
2317 static int
2318 pciIdeAdjustBAR(uchar_t progcl, int index, uint_t *basep, uint_t *lenp)
2319 {
2320 	int hard_decode = 0;
2321 
2322 	/*
2323 	 * Adjust the base and len for the BARs of the PCI-IDE
2324 	 * device's primary and secondary controllers. The first
2325 	 * two BARs are for the primary controller and the next
2326 	 * two BARs are for the secondary controller. The fifth
2327 	 * and sixth bars are never adjusted.
2328 	 */
2329 	if (index >= 0 && index <= 3) {
2330 		*lenp = pciide_bar[index].length;
2331 
2332 		if (progcl & pciide_bar[index].native_mask) {
2333 			*basep += pciide_bar[index].bar_offset;
2334 		} else {
2335 			*basep = pciide_bar[index].addr;
2336 			hard_decode = 1;
2337 		}
2338 	}
2339 
2340 	/*
2341 	 * if either base or len is zero make certain both are zero
2342 	 */
2343 	if (*basep == 0 || *lenp == 0) {
2344 		*basep = 0;
2345 		*lenp = 0;
2346 		hard_decode = 0;
2347 	}
2348 
2349 	return (hard_decode);
2350 }
2351 
2352 
2353 /*
2354  * Add the "reg" and "assigned-addresses" property
2355  */
2356 static int
2357 add_reg_props(dev_info_t *dip, uchar_t bus, uchar_t dev, uchar_t func,
2358     int config_op, int pciide)
2359 {
2360 	uchar_t baseclass, subclass, progclass, header;
2361 	ushort_t bar_sz;
2362 	uint_t value = 0, len, devloc;
2363 	uint_t base, base_hi, type;
2364 	ushort_t offset, end;
2365 	int max_basereg, j, reprogram = 0;
2366 	uint_t phys_hi;
2367 	struct memlist **io_avail, **io_used;
2368 	struct memlist **mem_avail, **mem_used;
2369 	struct memlist **pmem_avail, **pmem_used;
2370 	uchar_t res_bus;
2371 
2372 	pci_regspec_t regs[16] = {{0}};
2373 	pci_regspec_t assigned[15] = {{0}};
2374 	int nreg, nasgn;
2375 
2376 	io_avail = &pci_bus_res[bus].io_avail;
2377 	io_used = &pci_bus_res[bus].io_used;
2378 	mem_avail = &pci_bus_res[bus].mem_avail;
2379 	mem_used = &pci_bus_res[bus].mem_used;
2380 	pmem_avail = &pci_bus_res[bus].pmem_avail;
2381 	pmem_used = &pci_bus_res[bus].pmem_used;
2382 
2383 	devloc = (uint_t)bus << 16 | (uint_t)dev << 11 | (uint_t)func << 8;
2384 	regs[0].pci_phys_hi = devloc;
2385 	nreg = 1;	/* rest of regs[0] is all zero */
2386 	nasgn = 0;
2387 
2388 	baseclass = pci_getb(bus, dev, func, PCI_CONF_BASCLASS);
2389 	subclass = pci_getb(bus, dev, func, PCI_CONF_SUBCLASS);
2390 	progclass = pci_getb(bus, dev, func, PCI_CONF_PROGCLASS);
2391 	header = pci_getb(bus, dev, func, PCI_CONF_HEADER) & PCI_HEADER_TYPE_M;
2392 
2393 	switch (header) {
2394 	case PCI_HEADER_ZERO:
2395 		max_basereg = PCI_BASE_NUM;
2396 		break;
2397 	case PCI_HEADER_PPB:
2398 		max_basereg = PCI_BCNF_BASE_NUM;
2399 		break;
2400 	case PCI_HEADER_CARDBUS:
2401 		max_basereg = PCI_CBUS_BASE_NUM;
2402 		reprogram = 1;
2403 		break;
2404 	default:
2405 		max_basereg = 0;
2406 		break;
2407 	}
2408 
2409 	/*
2410 	 * Create the register property by saving the current
2411 	 * value of the base register. Write 0xffffffff to the
2412 	 * base register.  Read the value back to determine the
2413 	 * required size of the address space.  Restore the base
2414 	 * register contents.
2415 	 *
2416 	 * Do not disable I/O and memory access for bridges; this
2417 	 * has the side-effect of making the bridge transparent to
2418 	 * secondary-bus activity (see sections 4.1-4.3 of the
2419 	 * PCI-PCI Bridge Spec V1.2).  For non-bridges, disable
2420 	 * I/O and memory access to avoid difficulty with USB
2421 	 * emulation (see OHCI spec1.0a appendix B
2422 	 * "Host Controller Mapping")
2423 	 */
2424 	end = PCI_CONF_BASE0 + max_basereg * sizeof (uint_t);
2425 	for (j = 0, offset = PCI_CONF_BASE0; offset < end;
2426 	    j++, offset += bar_sz) {
2427 		uint_t	command;
2428 
2429 		/* determine the size of the address space */
2430 		base = pci_getl(bus, dev, func, offset);
2431 		if (baseclass != PCI_CLASS_BRIDGE) {
2432 			command = (uint_t)pci_getw(bus, dev, func,
2433 			    PCI_CONF_COMM);
2434 			pci_putw(bus, dev, func, PCI_CONF_COMM,
2435 			    command & ~(PCI_COMM_MAE | PCI_COMM_IO));
2436 		}
2437 		pci_putl(bus, dev, func, offset, 0xffffffff);
2438 		value = pci_getl(bus, dev, func, offset);
2439 		pci_putl(bus, dev, func, offset, base);
2440 		if (baseclass != PCI_CLASS_BRIDGE)
2441 			pci_putw(bus, dev, func, PCI_CONF_COMM, command);
2442 
2443 		/* construct phys hi,med.lo, size hi, lo */
2444 		if ((pciide && j < 4) || (base & PCI_BASE_SPACE_IO)) {
2445 			int hard_decode = 0;
2446 
2447 			/* i/o space */
2448 			bar_sz = PCI_BAR_SZ_32;
2449 			value &= PCI_BASE_IO_ADDR_M;
2450 			len = ((value ^ (value-1)) + 1) >> 1;
2451 
2452 			/* XXX Adjust first 4 IDE registers */
2453 			if (pciide) {
2454 				if (subclass != PCI_MASS_IDE)
2455 					progclass = (PCI_IDE_IF_NATIVE_PRI |
2456 					    PCI_IDE_IF_NATIVE_SEC);
2457 				hard_decode = pciIdeAdjustBAR(progclass, j,
2458 				    &base, &len);
2459 			} else if (value == 0) {
2460 				/* skip base regs with size of 0 */
2461 				continue;
2462 			}
2463 
2464 			regs[nreg].pci_phys_hi = PCI_ADDR_IO | devloc |
2465 			    (hard_decode ? PCI_RELOCAT_B : offset);
2466 			regs[nreg].pci_phys_low = hard_decode ?
2467 			    base & PCI_BASE_IO_ADDR_M : 0;
2468 			assigned[nasgn].pci_phys_hi =
2469 			    PCI_RELOCAT_B | regs[nreg].pci_phys_hi;
2470 			regs[nreg].pci_size_low =
2471 			    assigned[nasgn].pci_size_low = len;
2472 			type = base & (~PCI_BASE_IO_ADDR_M);
2473 			base &= PCI_BASE_IO_ADDR_M;
2474 			/*
2475 			 * A device under a subtractive PPB can allocate
2476 			 * resources from its parent bus if there is no resource
2477 			 * available on its own bus.
2478 			 */
2479 			if ((config_op == CONFIG_NEW) && (*io_avail == NULL)) {
2480 				res_bus = bus;
2481 				while (pci_bus_res[res_bus].subtractive) {
2482 					res_bus = pci_bus_res[res_bus].par_bus;
2483 					if (res_bus == (uchar_t)-1)
2484 						break; /* root bus already */
2485 					if (pci_bus_res[res_bus].io_avail) {
2486 						io_avail = &pci_bus_res
2487 						    [res_bus].io_avail;
2488 						break;
2489 					}
2490 				}
2491 			}
2492 
2493 			/*
2494 			 * first pass - gather what's there
2495 			 * update/second pass - adjust/allocate regions
2496 			 *	config - allocate regions
2497 			 */
2498 			if (config_op == CONFIG_INFO) {	/* first pass */
2499 				/* take out of the resource map of the bus */
2500 				if (base != 0) {
2501 					(void) memlist_remove(io_avail, base,
2502 					    len);
2503 					memlist_insert(io_used, base, len);
2504 				} else {
2505 					reprogram = 1;
2506 				}
2507 				pci_bus_res[bus].io_size += len;
2508 			} else if ((*io_avail && base == 0) ||
2509 			    pci_bus_res[bus].io_reprogram) {
2510 				base = (uint_t)memlist_find(io_avail, len, len);
2511 				if (base != 0) {
2512 					memlist_insert(io_used, base, len);
2513 					/* XXX need to worry about 64-bit? */
2514 					pci_putl(bus, dev, func, offset,
2515 					    base | type);
2516 					base = pci_getl(bus, dev, func, offset);
2517 					base &= PCI_BASE_IO_ADDR_M;
2518 				}
2519 				if (base == 0) {
2520 					cmn_err(CE_WARN, "failed to program"
2521 					    " IO space [%d/%d/%d] BAR@0x%x"
2522 					    " length 0x%x",
2523 					    bus, dev, func, offset, len);
2524 				}
2525 			}
2526 			assigned[nasgn].pci_phys_low = base;
2527 			nreg++, nasgn++;
2528 
2529 		} else {
2530 			/* memory space */
2531 			if ((base & PCI_BASE_TYPE_M) == PCI_BASE_TYPE_ALL) {
2532 				bar_sz = PCI_BAR_SZ_64;
2533 				base_hi = pci_getl(bus, dev, func, offset + 4);
2534 				phys_hi = PCI_ADDR_MEM64;
2535 			} else {
2536 				bar_sz = PCI_BAR_SZ_32;
2537 				base_hi = 0;
2538 				phys_hi = PCI_ADDR_MEM32;
2539 			}
2540 
2541 			/* skip base regs with size of 0 */
2542 			value &= PCI_BASE_M_ADDR_M;
2543 
2544 			if (value == 0)
2545 				continue;
2546 
2547 			len = ((value ^ (value-1)) + 1) >> 1;
2548 			regs[nreg].pci_size_low =
2549 			    assigned[nasgn].pci_size_low = len;
2550 
2551 			phys_hi |= (devloc | offset);
2552 			if (base & PCI_BASE_PREF_M)
2553 				phys_hi |= PCI_PREFETCH_B;
2554 
2555 			/*
2556 			 * A device under a subtractive PPB can allocate
2557 			 * resources from its parent bus if there is no resource
2558 			 * available on its own bus.
2559 			 */
2560 			if ((config_op == CONFIG_NEW) && (*mem_avail == NULL)) {
2561 				res_bus = bus;
2562 				while (pci_bus_res[res_bus].subtractive) {
2563 					res_bus = pci_bus_res[res_bus].par_bus;
2564 					if (res_bus == (uchar_t)-1)
2565 						break; /* root bus already */
2566 					mem_avail =
2567 					    &pci_bus_res[res_bus].mem_avail;
2568 					pmem_avail =
2569 					    &pci_bus_res [res_bus].pmem_avail;
2570 					/*
2571 					 * Break out as long as at least
2572 					 * mem_avail is available
2573 					 */
2574 					if ((*pmem_avail &&
2575 					    (phys_hi & PCI_PREFETCH_B)) ||
2576 					    *mem_avail)
2577 						break;
2578 				}
2579 			}
2580 
2581 			regs[nreg].pci_phys_hi =
2582 			    assigned[nasgn].pci_phys_hi = phys_hi;
2583 			assigned[nasgn].pci_phys_hi |= PCI_RELOCAT_B;
2584 			assigned[nasgn].pci_phys_mid = base_hi;
2585 			type = base & ~PCI_BASE_M_ADDR_M;
2586 			base &= PCI_BASE_M_ADDR_M;
2587 
2588 			if (config_op == CONFIG_INFO) {
2589 				/* take out of the resource map of the bus */
2590 				if (base != NULL) {
2591 					/* remove from PMEM and MEM space */
2592 					(void) memlist_remove(mem_avail,
2593 					    base, len);
2594 					(void) memlist_remove(pmem_avail,
2595 					    base, len);
2596 					/* only note as used in correct map */
2597 					if (phys_hi & PCI_PREFETCH_B)
2598 						memlist_insert(pmem_used,
2599 						    base, len);
2600 					else
2601 						memlist_insert(mem_used,
2602 						    base, len);
2603 				} else {
2604 					reprogram = 1;
2605 				}
2606 				pci_bus_res[bus].mem_size += len;
2607 			} else if ((*mem_avail && base == NULL) ||
2608 			    pci_bus_res[bus].mem_reprogram) {
2609 				/*
2610 				 * When desired, attempt a prefetchable
2611 				 * allocation first
2612 				 */
2613 				if (phys_hi & PCI_PREFETCH_B) {
2614 					base = (uint_t)memlist_find(pmem_avail,
2615 					    len, len);
2616 					if (base != NULL) {
2617 						memlist_insert(pmem_used,
2618 						    base, len);
2619 						(void) memlist_remove(mem_avail,
2620 						    base, len);
2621 					}
2622 				}
2623 				/*
2624 				 * If prefetchable allocation was not
2625 				 * desired, or failed, attempt ordinary
2626 				 * memory allocation
2627 				 */
2628 				if (base == NULL) {
2629 					base = (uint_t)memlist_find(mem_avail,
2630 					    len, len);
2631 					if (base != NULL) {
2632 						memlist_insert(mem_used,
2633 						    base, len);
2634 						(void) memlist_remove(
2635 						    pmem_avail, base, len);
2636 					}
2637 				}
2638 				if (base != NULL) {
2639 					pci_putl(bus, dev, func, offset,
2640 					    base | type);
2641 					base = pci_getl(bus, dev, func, offset);
2642 					base &= PCI_BASE_M_ADDR_M;
2643 				} else
2644 					cmn_err(CE_WARN, "failed to program "
2645 					    "mem space [%d/%d/%d] BAR@0x%x"
2646 					    " length 0x%x",
2647 					    bus, dev, func, offset, len);
2648 			}
2649 			assigned[nasgn].pci_phys_low = base;
2650 			nreg++, nasgn++;
2651 		}
2652 	}
2653 	switch (header) {
2654 	case PCI_HEADER_ZERO:
2655 		offset = PCI_CONF_ROM;
2656 		break;
2657 	case PCI_HEADER_PPB:
2658 		offset = PCI_BCNF_ROM;
2659 		break;
2660 	default: /* including PCI_HEADER_CARDBUS */
2661 		goto done;
2662 	}
2663 
2664 	/*
2665 	 * Add the expansion rom memory space
2666 	 * Determine the size of the ROM base reg; don't write reserved bits
2667 	 * ROM isn't in the PCI memory space.
2668 	 */
2669 	base = pci_getl(bus, dev, func, offset);
2670 	pci_putl(bus, dev, func, offset, PCI_BASE_ROM_ADDR_M);
2671 	value = pci_getl(bus, dev, func, offset);
2672 	pci_putl(bus, dev, func, offset, base);
2673 	if (value & PCI_BASE_ROM_ENABLE)
2674 		value &= PCI_BASE_ROM_ADDR_M;
2675 	else
2676 		value = 0;
2677 
2678 	if (value != 0) {
2679 		regs[nreg].pci_phys_hi = (PCI_ADDR_MEM32 | devloc) + offset;
2680 		assigned[nasgn].pci_phys_hi = (PCI_RELOCAT_B |
2681 		    PCI_ADDR_MEM32 | devloc) + offset;
2682 		base &= PCI_BASE_ROM_ADDR_M;
2683 		assigned[nasgn].pci_phys_low = base;
2684 		len = ((value ^ (value-1)) + 1) >> 1;
2685 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = len;
2686 		nreg++, nasgn++;
2687 		/* take it out of the memory resource */
2688 		if (base != NULL) {
2689 			(void) memlist_remove(mem_avail, base, len);
2690 			memlist_insert(mem_used, base, len);
2691 			pci_bus_res[bus].mem_size += len;
2692 		}
2693 	}
2694 
2695 	/*
2696 	 * Account for "legacy" (alias) video adapter resources
2697 	 */
2698 
2699 	/* add the three hard-decode, aliased address spaces for VGA */
2700 	if ((baseclass == PCI_CLASS_DISPLAY && subclass == PCI_DISPLAY_VGA) ||
2701 	    (baseclass == PCI_CLASS_NONE && subclass == PCI_NONE_VGA)) {
2702 
2703 		/* VGA hard decode 0x3b0-0x3bb */
2704 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
2705 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
2706 		regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x3b0;
2707 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0xc;
2708 		nreg++, nasgn++;
2709 		(void) memlist_remove(io_avail, 0x3b0, 0xc);
2710 		memlist_insert(io_used, 0x3b0, 0xc);
2711 		pci_bus_res[bus].io_size += 0xc;
2712 
2713 		/* VGA hard decode 0x3c0-0x3df */
2714 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
2715 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
2716 		regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x3c0;
2717 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x20;
2718 		nreg++, nasgn++;
2719 		(void) memlist_remove(io_avail, 0x3c0, 0x20);
2720 		memlist_insert(io_used, 0x3c0, 0x20);
2721 		pci_bus_res[bus].io_size += 0x20;
2722 
2723 		/* Video memory */
2724 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
2725 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_MEM32 | devloc);
2726 		regs[nreg].pci_phys_low =
2727 		    assigned[nasgn].pci_phys_low = 0xa0000;
2728 		regs[nreg].pci_size_low =
2729 		    assigned[nasgn].pci_size_low = 0x20000;
2730 		nreg++, nasgn++;
2731 		/* remove from MEM and PMEM space */
2732 		(void) memlist_remove(mem_avail, 0xa0000, 0x20000);
2733 		(void) memlist_remove(pmem_avail, 0xa0000, 0x20000);
2734 		memlist_insert(mem_used, 0xa0000, 0x20000);
2735 		pci_bus_res[bus].mem_size += 0x20000;
2736 	}
2737 
2738 	/* add the hard-decode, aliased address spaces for 8514 */
2739 	if ((baseclass == PCI_CLASS_DISPLAY) &&
2740 	    (subclass == PCI_DISPLAY_VGA) &&
2741 	    (progclass & PCI_DISPLAY_IF_8514)) {
2742 
2743 		/* hard decode 0x2e8 */
2744 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
2745 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
2746 		regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x2e8;
2747 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x1;
2748 		nreg++, nasgn++;
2749 		(void) memlist_remove(io_avail, 0x2e8, 0x1);
2750 		memlist_insert(io_used, 0x2e8, 0x1);
2751 		pci_bus_res[bus].io_size += 0x1;
2752 
2753 		/* hard decode 0x2ea-0x2ef */
2754 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
2755 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
2756 		regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x2ea;
2757 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x6;
2758 		nreg++, nasgn++;
2759 		(void) memlist_remove(io_avail, 0x2ea, 0x6);
2760 		memlist_insert(io_used, 0x2ea, 0x6);
2761 		pci_bus_res[bus].io_size += 0x6;
2762 	}
2763 
2764 done:
2765 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip, "reg",
2766 	    (int *)regs, nreg * sizeof (pci_regspec_t) / sizeof (int));
2767 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
2768 	    "assigned-addresses",
2769 	    (int *)assigned, nasgn * sizeof (pci_regspec_t) / sizeof (int));
2770 
2771 	return (reprogram);
2772 }
2773 
2774 static void
2775 add_ppb_props(dev_info_t *dip, uchar_t bus, uchar_t dev, uchar_t func,
2776     int pciex, ushort_t is_pci_bridge)
2777 {
2778 	char *dev_type;
2779 	int i;
2780 	uint_t val, io_range[2], mem_range[2], pmem_range[2];
2781 	uchar_t secbus = pci_getb(bus, dev, func, PCI_BCNF_SECBUS);
2782 	uchar_t subbus = pci_getb(bus, dev, func, PCI_BCNF_SUBBUS);
2783 	uchar_t progclass;
2784 
2785 	ASSERT(secbus <= subbus);
2786 
2787 	/*
2788 	 * Check if it's a subtractive PPB.
2789 	 */
2790 	progclass = pci_getb(bus, dev, func, PCI_CONF_PROGCLASS);
2791 	if (progclass == PCI_BRIDGE_PCI_IF_SUBDECODE)
2792 		pci_bus_res[secbus].subtractive = B_TRUE;
2793 
2794 	/*
2795 	 * Some BIOSes lie about max pci busses, we allow for
2796 	 * such mistakes here
2797 	 */
2798 	if (subbus > pci_bios_maxbus) {
2799 		pci_bios_maxbus = subbus;
2800 		alloc_res_array();
2801 	}
2802 
2803 	ASSERT(pci_bus_res[secbus].dip == NULL);
2804 	pci_bus_res[secbus].dip = dip;
2805 	pci_bus_res[secbus].par_bus = bus;
2806 
2807 	dev_type = (pciex && !is_pci_bridge) ? "pciex" : "pci";
2808 
2809 	/* setup bus number hierarchy */
2810 	pci_bus_res[secbus].sub_bus = subbus;
2811 	/*
2812 	 * Keep track of the largest subordinate bus number (this is essential
2813 	 * for peer busses because there is no other way of determining its
2814 	 * subordinate bus number).
2815 	 */
2816 	if (subbus > pci_bus_res[bus].sub_bus)
2817 		pci_bus_res[bus].sub_bus = subbus;
2818 	/*
2819 	 * Loop through subordinate busses, initializing their parent bus
2820 	 * field to this bridge's parent.  The subordinate busses' parent
2821 	 * fields may very well be further refined later, as child bridges
2822 	 * are enumerated.  (The value is to note that the subordinate busses
2823 	 * are not peer busses by changing their par_bus fields to anything
2824 	 * other than -1.)
2825 	 */
2826 	for (i = secbus + 1; i <= subbus; i++)
2827 		pci_bus_res[i].par_bus = bus;
2828 
2829 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
2830 	    "device_type", dev_type);
2831 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2832 	    "#address-cells", 3);
2833 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
2834 	    "#size-cells", 2);
2835 
2836 	/*
2837 	 * Collect bridge window specifications, and use them to populate
2838 	 * the "avail" resources for the bus.  Not all of those resources will
2839 	 * end up being available; this is done top-down, and so the initial
2840 	 * collection of windows populates the 'ranges' property for the
2841 	 * bus node.  Later, as children are found, resources are removed from
2842 	 * the 'avail' list, so that it becomes the freelist for
2843 	 * this point in the tree.  ranges may be set again after bridge
2844 	 * reprogramming in fix_ppb_res(), in which case it's set from
2845 	 * used + avail.
2846 	 *
2847 	 * According to PPB spec, the base register should be programmed
2848 	 * with a value bigger than the limit register when there are
2849 	 * no resources available. This applies to io, memory, and
2850 	 * prefetchable memory.
2851 	 */
2852 
2853 	/*
2854 	 * io range
2855 	 * We determine i/o windows that are left unconfigured by BIOS
2856 	 * through its i/o enable bit as Microsoft recommends OEMs to do.
2857 	 * If it is unset, we disable i/o and mark it for reconfiguration in
2858 	 * later passes by setting the base > limit
2859 	 */
2860 	val = (uint_t)pci_getw(bus, dev, func, PCI_CONF_COMM);
2861 	if (val & PCI_COMM_IO) {
2862 		val = (uint_t)pci_getb(bus, dev, func, PCI_BCNF_IO_BASE_LOW);
2863 		io_range[0] = ((val & 0xf0) << 8);
2864 		val = (uint_t)pci_getb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW);
2865 		io_range[1]  = ((val & 0xf0) << 8) | 0xFFF;
2866 	} else {
2867 		io_range[0] = 0x9fff;
2868 		io_range[1] = 0x1000;
2869 		pci_putb(bus, dev, func, PCI_BCNF_IO_BASE_LOW,
2870 		    (uint8_t)((io_range[0] >> 8) & 0xf0));
2871 		pci_putb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW,
2872 		    (uint8_t)((io_range[1] >> 8) & 0xf0));
2873 		pci_putw(bus, dev, func, PCI_BCNF_IO_BASE_HI, 0);
2874 		pci_putw(bus, dev, func, PCI_BCNF_IO_LIMIT_HI, 0);
2875 	}
2876 
2877 	if (io_range[0] != 0 && io_range[0] < io_range[1]) {
2878 		memlist_insert(&pci_bus_res[secbus].io_avail,
2879 		    (uint64_t)io_range[0],
2880 		    (uint64_t)(io_range[1] - io_range[0] + 1));
2881 		memlist_insert(&pci_bus_res[bus].io_used,
2882 		    (uint64_t)io_range[0],
2883 		    (uint64_t)(io_range[1] - io_range[0] + 1));
2884 		if (pci_bus_res[bus].io_avail != NULL) {
2885 			(void) memlist_remove(&pci_bus_res[bus].io_avail,
2886 			    (uint64_t)io_range[0],
2887 			    (uint64_t)(io_range[1] - io_range[0] + 1));
2888 		}
2889 		dcmn_err(CE_NOTE, "bus %d io-range: 0x%x-%x",
2890 		    secbus, io_range[0], io_range[1]);
2891 		/* if 32-bit supported, make sure upper bits are not set */
2892 		if ((val & 0xf) == 1 &&
2893 		    pci_getw(bus, dev, func, PCI_BCNF_IO_BASE_HI)) {
2894 			cmn_err(CE_NOTE, "unsupported 32-bit IO address on"
2895 			    " pci-pci bridge [%d/%d/%d]", bus, dev, func);
2896 		}
2897 	}
2898 
2899 	/* mem range */
2900 	val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_BASE);
2901 	mem_range[0] = ((val & 0xFFF0) << 16);
2902 	val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_LIMIT);
2903 	mem_range[1] = ((val & 0xFFF0) << 16) | 0xFFFFF;
2904 	if (mem_range[0] != 0 && mem_range[0] < mem_range[1]) {
2905 		memlist_insert(&pci_bus_res[secbus].mem_avail,
2906 		    (uint64_t)mem_range[0],
2907 		    (uint64_t)(mem_range[1] - mem_range[0] + 1));
2908 		memlist_insert(&pci_bus_res[bus].mem_used,
2909 		    (uint64_t)mem_range[0],
2910 		    (uint64_t)(mem_range[1] - mem_range[0] + 1));
2911 		/* remove from parent resource list */
2912 		(void) memlist_remove(&pci_bus_res[bus].mem_avail,
2913 		    (uint64_t)mem_range[0],
2914 		    (uint64_t)(mem_range[1] - mem_range[0] + 1));
2915 		(void) memlist_remove(&pci_bus_res[bus].pmem_avail,
2916 		    (uint64_t)mem_range[0],
2917 		    (uint64_t)(mem_range[1] - mem_range[0] + 1));
2918 		dcmn_err(CE_NOTE, "bus %d mem-range: 0x%x-%x",
2919 		    secbus, mem_range[0], mem_range[1]);
2920 	}
2921 
2922 	/* prefetchable memory range */
2923 	val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_PF_BASE_LOW);
2924 	pmem_range[0] = ((val & 0xFFF0) << 16);
2925 	val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_PF_LIMIT_LOW);
2926 	pmem_range[1] = ((val & 0xFFF0) << 16) | 0xFFFFF;
2927 	if (pmem_range[0] != 0 && pmem_range[0] < pmem_range[1]) {
2928 		memlist_insert(&pci_bus_res[secbus].pmem_avail,
2929 		    (uint64_t)pmem_range[0],
2930 		    (uint64_t)(pmem_range[1] - pmem_range[0] + 1));
2931 		memlist_insert(&pci_bus_res[bus].pmem_used,
2932 		    (uint64_t)pmem_range[0],
2933 		    (uint64_t)(pmem_range[1] - pmem_range[0] + 1));
2934 		/* remove from parent resource list */
2935 		(void) memlist_remove(&pci_bus_res[bus].pmem_avail,
2936 		    (uint64_t)pmem_range[0],
2937 		    (uint64_t)(pmem_range[1] - pmem_range[0] + 1));
2938 		(void) memlist_remove(&pci_bus_res[bus].mem_avail,
2939 		    (uint64_t)pmem_range[0],
2940 		    (uint64_t)(pmem_range[1] - pmem_range[0] + 1));
2941 		dcmn_err(CE_NOTE, "bus %d pmem-range: 0x%x-%x",
2942 		    secbus, pmem_range[0], pmem_range[1]);
2943 		/* if 64-bit supported, make sure upper bits are not set */
2944 		if ((val & 0xf) == 1 &&
2945 		    pci_getl(bus, dev, func, PCI_BCNF_PF_BASE_HIGH)) {
2946 			cmn_err(CE_NOTE, "unsupported 64-bit prefetch memory on"
2947 			    " pci-pci bridge [%d/%d/%d]", bus, dev, func);
2948 		}
2949 	}
2950 
2951 	/*
2952 	 * Add VGA legacy resources to the bridge's pci_bus_res if it
2953 	 * has VGA_ENABLE set.  Note that we put them in 'avail',
2954 	 * because that's used to populate the ranges prop; they'll be
2955 	 * removed from there by the VGA device once it's found.  Also,
2956 	 * remove them from the parent's available list and note them as
2957 	 * used in the parent.
2958 	 */
2959 
2960 	if (pci_getw(bus, dev, func, PCI_BCNF_BCNTRL) &
2961 	    PCI_BCNF_BCNTRL_VGA_ENABLE) {
2962 
2963 		memlist_insert(&pci_bus_res[secbus].io_avail, 0x3b0, 0xc);
2964 
2965 		memlist_insert(&pci_bus_res[bus].io_used, 0x3b0, 0xc);
2966 		if (pci_bus_res[bus].io_avail != NULL) {
2967 			(void) memlist_remove(&pci_bus_res[bus].io_avail,
2968 			    0x3b0, 0xc);
2969 		}
2970 
2971 		memlist_insert(&pci_bus_res[secbus].io_avail, 0x3c0, 0x20);
2972 
2973 		memlist_insert(&pci_bus_res[bus].io_used, 0x3c0, 0x20);
2974 		if (pci_bus_res[bus].io_avail != NULL) {
2975 			(void) memlist_remove(&pci_bus_res[bus].io_avail,
2976 			    0x3c0, 0x20);
2977 		}
2978 
2979 		memlist_insert(&pci_bus_res[secbus].mem_avail, 0xa0000,
2980 		    0x20000);
2981 
2982 		memlist_insert(&pci_bus_res[bus].mem_used, 0xa0000, 0x20000);
2983 		if (pci_bus_res[bus].mem_avail != NULL) {
2984 			(void) memlist_remove(&pci_bus_res[bus].mem_avail,
2985 			    0xa0000, 0x20000);
2986 		}
2987 	}
2988 	add_bus_range_prop(secbus);
2989 	add_ranges_prop(secbus, 1);
2990 }
2991 
2992 extern const struct pci_class_strings_s class_pci[];
2993 extern int class_pci_items;
2994 
2995 static void
2996 add_model_prop(dev_info_t *dip, uint_t classcode)
2997 {
2998 	const char *desc;
2999 	int i;
3000 	uchar_t baseclass = classcode >> 16;
3001 	uchar_t subclass = (classcode >> 8) & 0xff;
3002 	uchar_t progclass = classcode & 0xff;
3003 
3004 	if ((baseclass == PCI_CLASS_MASS) && (subclass == PCI_MASS_IDE)) {
3005 		desc = "IDE controller";
3006 	} else {
3007 		for (desc = 0, i = 0; i < class_pci_items; i++) {
3008 			if ((baseclass == class_pci[i].base_class) &&
3009 			    (subclass == class_pci[i].sub_class) &&
3010 			    (progclass == class_pci[i].prog_class)) {
3011 				desc = class_pci[i].actual_desc;
3012 				break;
3013 			}
3014 		}
3015 		if (i == class_pci_items)
3016 			desc = "Unknown class of pci/pnpbios device";
3017 	}
3018 
3019 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip, "model",
3020 	    (char *)desc);
3021 }
3022 
3023 static void
3024 add_bus_range_prop(int bus)
3025 {
3026 	int bus_range[2];
3027 
3028 	if (pci_bus_res[bus].dip == NULL)
3029 		return;
3030 	bus_range[0] = bus;
3031 	bus_range[1] = pci_bus_res[bus].sub_bus;
3032 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, pci_bus_res[bus].dip,
3033 	    "bus-range", (int *)bus_range, 2);
3034 }
3035 
3036 /*
3037  * Add slot-names property for any named pci hot-plug slots
3038  */
3039 static void
3040 add_bus_slot_names_prop(int bus)
3041 {
3042 	char slotprop[256];
3043 	int len;
3044 	extern int pci_irq_nroutes;
3045 	char *slotcap_name;
3046 
3047 	/*
3048 	 * If no irq routing table, then go with the slot-names as set up
3049 	 * in pciex_slot_names_prop() from slot capability register (if any).
3050 	 */
3051 	if (pci_irq_nroutes == 0)
3052 		return;
3053 
3054 	/*
3055 	 * Otherise delete the slot-names we already have and use the irq
3056 	 * routing table values as returned by pci_slot_names_prop() instead,
3057 	 * but keep any property of value "pcie0" as that can't be represented
3058 	 * in the irq routing table.
3059 	 */
3060 	if (pci_bus_res[bus].dip != NULL) {
3061 		if (ddi_prop_lookup_string(DDI_DEV_T_ANY, pci_bus_res[bus].dip,
3062 		    DDI_PROP_DONTPASS, "slot-names", &slotcap_name) !=
3063 		    DDI_SUCCESS || strcmp(slotcap_name, "pcie0") != 0)
3064 			(void) ndi_prop_remove(DDI_DEV_T_NONE,
3065 			    pci_bus_res[bus].dip, "slot-names");
3066 	}
3067 
3068 	len = pci_slot_names_prop(bus, slotprop, sizeof (slotprop));
3069 	if (len > 0) {
3070 		/*
3071 		 * Only create a peer bus node if this bus may be a peer bus.
3072 		 * It may be a peer bus if the dip is NULL and if par_bus is
3073 		 * -1 (par_bus is -1 if this bus was not found to be
3074 		 * subordinate to any PCI-PCI bridge).
3075 		 * If it's not a peer bus, then the ACPI BBN-handling code
3076 		 * will remove it later.
3077 		 */
3078 		if (pci_bus_res[bus].par_bus == (uchar_t)-1 &&
3079 		    pci_bus_res[bus].dip == NULL) {
3080 
3081 			create_root_bus_dip(bus);
3082 		}
3083 		if (pci_bus_res[bus].dip != NULL) {
3084 			ASSERT((len % sizeof (int)) == 0);
3085 			(void) ndi_prop_update_int_array(DDI_DEV_T_NONE,
3086 			    pci_bus_res[bus].dip, "slot-names",
3087 			    (int *)slotprop, len / sizeof (int));
3088 		} else {
3089 			cmn_err(CE_NOTE, "!BIOS BUG: Invalid bus number in PCI "
3090 			    "IRQ routing table; Not adding slot-names "
3091 			    "property for incorrect bus %d", bus);
3092 		}
3093 	}
3094 }
3095 
3096 /*
3097  * Handle both PCI root and PCI-PCI bridge range properties;
3098  * non-zero 'ppb' argument select PCI-PCI bridges versus root.
3099  */
3100 static void
3101 memlist_to_ranges(void **rp, struct memlist *entry, int type, int ppb)
3102 {
3103 	ppb_ranges_t *ppb_rp = *rp;
3104 	pci_ranges_t *pci_rp = *rp;
3105 
3106 	while (entry != NULL) {
3107 		if (ppb) {
3108 			ppb_rp->child_high = ppb_rp->parent_high = type;
3109 			ppb_rp->child_mid = ppb_rp->parent_mid =
3110 			    (uint32_t)(entry->ml_address >> 32); /* XXX */
3111 			ppb_rp->child_low = ppb_rp->parent_low =
3112 			    (uint32_t)entry->ml_address;
3113 			ppb_rp->size_high =
3114 			    (uint32_t)(entry->ml_size >> 32); /* XXX */
3115 			ppb_rp->size_low = (uint32_t)entry->ml_size;
3116 			*rp = ++ppb_rp;
3117 		} else {
3118 			pci_rp->child_high = type;
3119 			pci_rp->child_mid = pci_rp->parent_high =
3120 			    (uint32_t)(entry->ml_address >> 32); /* XXX */
3121 			pci_rp->child_low = pci_rp->parent_low =
3122 			    (uint32_t)entry->ml_address;
3123 			pci_rp->size_high =
3124 			    (uint32_t)(entry->ml_size >> 32); /* XXX */
3125 			pci_rp->size_low = (uint32_t)entry->ml_size;
3126 			*rp = ++pci_rp;
3127 		}
3128 		entry = entry->ml_next;
3129 	}
3130 }
3131 
3132 static void
3133 add_ranges_prop(int bus, int ppb)
3134 {
3135 	int total, alloc_size;
3136 	void	*rp, *next_rp;
3137 	struct memlist *iolist, *memlist, *pmemlist;
3138 
3139 	/* no devinfo node - unused bus, return */
3140 	if (pci_bus_res[bus].dip == NULL)
3141 		return;
3142 
3143 	iolist = memlist = pmemlist = (struct memlist *)NULL;
3144 
3145 	memlist_merge(&pci_bus_res[bus].io_avail, &iolist);
3146 	memlist_merge(&pci_bus_res[bus].io_used, &iolist);
3147 	memlist_merge(&pci_bus_res[bus].mem_avail, &memlist);
3148 	memlist_merge(&pci_bus_res[bus].mem_used, &memlist);
3149 	memlist_merge(&pci_bus_res[bus].pmem_avail, &pmemlist);
3150 	memlist_merge(&pci_bus_res[bus].pmem_used, &pmemlist);
3151 
3152 	total = memlist_count(iolist);
3153 	total += memlist_count(memlist);
3154 	total += memlist_count(pmemlist);
3155 
3156 	/* no property is created if no ranges are present */
3157 	if (total == 0)
3158 		return;
3159 
3160 	alloc_size = total *
3161 	    (ppb ? sizeof (ppb_ranges_t) : sizeof (pci_ranges_t));
3162 
3163 	next_rp = rp = kmem_alloc(alloc_size, KM_SLEEP);
3164 
3165 	memlist_to_ranges(&next_rp, iolist, PCI_ADDR_IO | PCI_REG_REL_M, ppb);
3166 	memlist_to_ranges(&next_rp, memlist,
3167 	    PCI_ADDR_MEM32 | PCI_REG_REL_M, ppb);
3168 	memlist_to_ranges(&next_rp, pmemlist,
3169 	    PCI_ADDR_MEM32 | PCI_REG_REL_M | PCI_REG_PF_M, ppb);
3170 
3171 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, pci_bus_res[bus].dip,
3172 	    "ranges", (int *)rp, alloc_size / sizeof (int));
3173 
3174 	kmem_free(rp, alloc_size);
3175 	memlist_free_all(&iolist);
3176 	memlist_free_all(&memlist);
3177 	memlist_free_all(&pmemlist);
3178 }
3179 
3180 static void
3181 memlist_remove_list(struct memlist **list, struct memlist *remove_list)
3182 {
3183 	while (list && *list && remove_list) {
3184 		(void) memlist_remove(list, remove_list->ml_address,
3185 		    remove_list->ml_size);
3186 		remove_list = remove_list->ml_next;
3187 	}
3188 }
3189 
3190 static int
3191 memlist_to_spec(struct pci_phys_spec *sp, struct memlist *list, int type)
3192 {
3193 	int i = 0;
3194 
3195 	while (list) {
3196 		/* assume 32-bit addresses */
3197 		sp->pci_phys_hi = type;
3198 		sp->pci_phys_mid = 0;
3199 		sp->pci_phys_low = (uint32_t)list->ml_address;
3200 		sp->pci_size_hi = 0;
3201 		sp->pci_size_low = (uint32_t)list->ml_size;
3202 
3203 		list = list->ml_next;
3204 		sp++, i++;
3205 	}
3206 	return (i);
3207 }
3208 
3209 static void
3210 add_bus_available_prop(int bus)
3211 {
3212 	int i, count;
3213 	struct pci_phys_spec *sp;
3214 
3215 	/* no devinfo node - unused bus, return */
3216 	if (pci_bus_res[bus].dip == NULL)
3217 		return;
3218 
3219 	count = memlist_count(pci_bus_res[bus].io_avail) +
3220 	    memlist_count(pci_bus_res[bus].mem_avail) +
3221 	    memlist_count(pci_bus_res[bus].pmem_avail);
3222 
3223 	if (count == 0)		/* nothing available */
3224 		return;
3225 
3226 	sp = kmem_alloc(count * sizeof (*sp), KM_SLEEP);
3227 	i = memlist_to_spec(&sp[0], pci_bus_res[bus].io_avail,
3228 	    PCI_ADDR_IO | PCI_REG_REL_M);
3229 	i += memlist_to_spec(&sp[i], pci_bus_res[bus].mem_avail,
3230 	    PCI_ADDR_MEM32 | PCI_REG_REL_M);
3231 	i += memlist_to_spec(&sp[i], pci_bus_res[bus].pmem_avail,
3232 	    PCI_ADDR_MEM32 | PCI_REG_REL_M | PCI_REG_PF_M);
3233 	ASSERT(i == count);
3234 
3235 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, pci_bus_res[bus].dip,
3236 	    "available", (int *)sp,
3237 	    i * sizeof (struct pci_phys_spec) / sizeof (int));
3238 	kmem_free(sp, count * sizeof (*sp));
3239 }
3240 
3241 static void
3242 alloc_res_array(void)
3243 {
3244 	static int array_max = 0;
3245 	int old_max;
3246 	void *old_res;
3247 
3248 	if (array_max > pci_bios_maxbus + 1)
3249 		return;	/* array is big enough */
3250 
3251 	old_max = array_max;
3252 	old_res = pci_bus_res;
3253 
3254 	if (array_max == 0)
3255 		array_max = 16;	/* start with a reasonable number */
3256 
3257 	while (array_max < pci_bios_maxbus + 1)
3258 		array_max <<= 1;
3259 	pci_bus_res = (struct pci_bus_resource *)kmem_zalloc(
3260 	    array_max * sizeof (struct pci_bus_resource), KM_SLEEP);
3261 
3262 	if (old_res) {	/* copy content and free old array */
3263 		bcopy(old_res, pci_bus_res,
3264 		    old_max * sizeof (struct pci_bus_resource));
3265 		kmem_free(old_res, old_max * sizeof (struct pci_bus_resource));
3266 	}
3267 }
3268 
3269 static void
3270 create_ioapic_node(int bus, int dev, int fn, ushort_t vendorid,
3271     ushort_t deviceid)
3272 {
3273 	static dev_info_t *ioapicsnode = NULL;
3274 	static int numioapics = 0;
3275 	dev_info_t *ioapic_node;
3276 	uint64_t physaddr;
3277 	uint32_t lobase, hibase = 0;
3278 
3279 	/* BAR 0 contains the IOAPIC's memory-mapped I/O address */
3280 	lobase = (*pci_getl_func)(bus, dev, fn, PCI_CONF_BASE0);
3281 
3282 	/* We (and the rest of the world) only support memory-mapped IOAPICs */
3283 	if ((lobase & PCI_BASE_SPACE_M) != PCI_BASE_SPACE_MEM)
3284 		return;
3285 
3286 	if ((lobase & PCI_BASE_TYPE_M) == PCI_BASE_TYPE_ALL)
3287 		hibase = (*pci_getl_func)(bus, dev, fn, PCI_CONF_BASE0 + 4);
3288 
3289 	lobase &= PCI_BASE_M_ADDR_M;
3290 
3291 	physaddr = (((uint64_t)hibase) << 32) | lobase;
3292 
3293 	/*
3294 	 * Create a nexus node for all IOAPICs under the root node.
3295 	 */
3296 	if (ioapicsnode == NULL) {
3297 		if (ndi_devi_alloc(ddi_root_node(), IOAPICS_NODE_NAME,
3298 		    (pnode_t)DEVI_SID_NODEID, &ioapicsnode) != NDI_SUCCESS) {
3299 			return;
3300 		}
3301 		(void) ndi_devi_online(ioapicsnode, 0);
3302 	}
3303 
3304 	/*
3305 	 * Create a child node for this IOAPIC
3306 	 */
3307 	ioapic_node = ddi_add_child(ioapicsnode, IOAPICS_CHILD_NAME,
3308 	    DEVI_SID_NODEID, numioapics++);
3309 	if (ioapic_node == NULL) {
3310 		return;
3311 	}
3312 
3313 	/* Vendor and Device ID */
3314 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, ioapic_node,
3315 	    IOAPICS_PROP_VENID, vendorid);
3316 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, ioapic_node,
3317 	    IOAPICS_PROP_DEVID, deviceid);
3318 
3319 	/* device_type */
3320 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, ioapic_node,
3321 	    "device_type", IOAPICS_DEV_TYPE);
3322 
3323 	/* reg */
3324 	(void) ndi_prop_update_int64(DDI_DEV_T_NONE, ioapic_node,
3325 	    "reg", physaddr);
3326 }
3327 
3328 /*
3329  * NOTE: For PCIe slots, the name is generated from the slot number
3330  * information obtained from Slot Capabilities register.
3331  * For non-PCIe slots, it is generated based on the slot number
3332  * information in the PCI IRQ table.
3333  */
3334 static void
3335 pciex_slot_names_prop(dev_info_t *dip, ushort_t slot_num)
3336 {
3337 	char slotprop[256];
3338 	int len;
3339 
3340 	bzero(slotprop, sizeof (slotprop));
3341 
3342 	/* set mask to 1 as there is only one slot (i.e dev 0) */
3343 	*(uint32_t *)slotprop = 1;
3344 	len = 4;
3345 	(void) snprintf(slotprop + len, sizeof (slotprop) - len, "pcie%d",
3346 	    slot_num);
3347 	len += strlen(slotprop + len) + 1;
3348 	len += len % 4;
3349 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip, "slot-names",
3350 	    (int *)slotprop, len / sizeof (int));
3351 }
3352 
3353 /*
3354  * This is currently a hack, a better way is needed to determine if it
3355  * is a PCIE platform.
3356  */
3357 static boolean_t
3358 is_pcie_platform()
3359 {
3360 	uint8_t bus;
3361 
3362 	for (bus = 0; bus < pci_bios_maxbus; bus++) {
3363 		if (look_for_any_pciex_device(bus))
3364 			return (B_TRUE);
3365 	}
3366 	return (B_FALSE);
3367 }
3368 
3369 /*
3370  * Enable reporting of AER capability next pointer.
3371  * This needs to be done only for CK8-04 devices
3372  * by setting NV_XVR_VEND_CYA1 (offset 0xf40) bit 13
3373  * NOTE: BIOS is disabling this, it needs to be enabled temporarily
3374  *
3375  * This function is adapted from npe_ck804_fix_aer_ptr(), and is
3376  * called from pci_boot.c.
3377  */
3378 static void
3379 ck804_fix_aer_ptr(dev_info_t *dip, pcie_req_id_t bdf)
3380 {
3381 	dev_info_t *rcdip;
3382 	ushort_t cya1;
3383 
3384 	rcdip = pcie_get_rc_dip(dip);
3385 	ASSERT(rcdip != NULL);
3386 
3387 	if ((pci_cfgacc_get16(rcdip, bdf, PCI_CONF_VENID) ==
3388 	    NVIDIA_VENDOR_ID) &&
3389 	    (pci_cfgacc_get16(rcdip, bdf, PCI_CONF_DEVID) ==
3390 	    NVIDIA_CK804_DEVICE_ID) &&
3391 	    (pci_cfgacc_get8(rcdip, bdf, PCI_CONF_REVID) >=
3392 	    NVIDIA_CK804_AER_VALID_REVID)) {
3393 		cya1 = pci_cfgacc_get16(rcdip, bdf, NVIDIA_CK804_VEND_CYA1_OFF);
3394 		if (!(cya1 & ~NVIDIA_CK804_VEND_CYA1_ERPT_MASK))
3395 			(void) pci_cfgacc_put16(rcdip, bdf,
3396 			    NVIDIA_CK804_VEND_CYA1_OFF,
3397 			    cya1 | NVIDIA_CK804_VEND_CYA1_ERPT_VAL);
3398 	}
3399 }
3400