17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 22fb2f18f8Sesaxe * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 277c478bd9Sstevel@tonic-gate 287c478bd9Sstevel@tonic-gate /* 297c478bd9Sstevel@tonic-gate * Various routines to handle identification 307c478bd9Sstevel@tonic-gate * and classification of x86 processors. 317c478bd9Sstevel@tonic-gate */ 327c478bd9Sstevel@tonic-gate 337c478bd9Sstevel@tonic-gate #include <sys/types.h> 347c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 357c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 367c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 377c478bd9Sstevel@tonic-gate #include <sys/systm.h> 387c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 407c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 417c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 427c478bd9Sstevel@tonic-gate #include <sys/processor.h> 43fb2f18f8Sesaxe #include <sys/pg.h> 447c478bd9Sstevel@tonic-gate #include <sys/fp.h> 457c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 467c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 477c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 487c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 497c478bd9Sstevel@tonic-gate 507c478bd9Sstevel@tonic-gate /* 517c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 527c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 537c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 547c478bd9Sstevel@tonic-gate * in pass 1. 557c478bd9Sstevel@tonic-gate * 567c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 577c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 587c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 597c478bd9Sstevel@tonic-gate * CPU. 607c478bd9Sstevel@tonic-gate * 617c478bd9Sstevel@tonic-gate * Pass 1 includes: 627c478bd9Sstevel@tonic-gate * 637c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 647c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 657c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 667c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 677c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 687c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 697c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 707c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 717c478bd9Sstevel@tonic-gate * 727c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 737c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 747c478bd9Sstevel@tonic-gate * system support the same features. 757c478bd9Sstevel@tonic-gate * 767c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 777c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 787c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 797c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 807c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 817c478bd9Sstevel@tonic-gate * 827c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 837c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 847c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 857c478bd9Sstevel@tonic-gate * 867c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 877c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 887c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 897c478bd9Sstevel@tonic-gate * to userland via the aux vector. 907c478bd9Sstevel@tonic-gate * 917c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 927c478bd9Sstevel@tonic-gate * features the kernel will use. 937c478bd9Sstevel@tonic-gate * 947c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 957c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 967c478bd9Sstevel@tonic-gate * 977c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 987c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 997c478bd9Sstevel@tonic-gate * to the accessor code. 1007c478bd9Sstevel@tonic-gate */ 1017c478bd9Sstevel@tonic-gate 1027c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1037c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1047c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 1057c478bd9Sstevel@tonic-gate 1067c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1077c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1087c478bd9Sstevel@tonic-gate 1097c478bd9Sstevel@tonic-gate uint_t enable486; 1107c478bd9Sstevel@tonic-gate 1117c478bd9Sstevel@tonic-gate /* 1127c478bd9Sstevel@tonic-gate * This set of strings are for processors rumored to support the cpuid 1137c478bd9Sstevel@tonic-gate * instruction, and is used by locore.s to figure out how to set x86_vendor 1147c478bd9Sstevel@tonic-gate */ 1157c478bd9Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead"; 1167c478bd9Sstevel@tonic-gate 1177c478bd9Sstevel@tonic-gate /* 118*f98fbcecSbholler * monitor/mwait info. 119*f98fbcecSbholler */ 120*f98fbcecSbholler struct mwait_info { 121*f98fbcecSbholler size_t mon_min; /* min size to avoid missed wakeups */ 122*f98fbcecSbholler size_t mon_max; /* size to avoid false wakeups */ 123*f98fbcecSbholler uint32_t support; /* processor support of monitor/mwait */ 124*f98fbcecSbholler }; 125*f98fbcecSbholler 126*f98fbcecSbholler /* 1277c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1287c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1297c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1307c478bd9Sstevel@tonic-gate */ 1317c478bd9Sstevel@tonic-gate 1327c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1337c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1347c478bd9Sstevel@tonic-gate 1357c478bd9Sstevel@tonic-gate struct cpuid_info { 1367c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1377c478bd9Sstevel@tonic-gate /* 1387c478bd9Sstevel@tonic-gate * standard function information 1397c478bd9Sstevel@tonic-gate */ 1407c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1417c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1427c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1437c478bd9Sstevel@tonic-gate 1447c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1457c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1467c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1477c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1487c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1497c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1508949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1517c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1527c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 1538949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1547c478bd9Sstevel@tonic-gate /* 1557c478bd9Sstevel@tonic-gate * extended function information 1567c478bd9Sstevel@tonic-gate */ 1577c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1587c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1597c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1607c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1618949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 1628949bcd6Sandrei id_t cpi_coreid; 1638949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1648949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1657c478bd9Sstevel@tonic-gate /* 1667c478bd9Sstevel@tonic-gate * supported feature information 1677c478bd9Sstevel@tonic-gate */ 168ae115bc7Smrj uint32_t cpi_support[5]; 1697c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1707c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1717c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1727c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 173ae115bc7Smrj #define AMD_ECX_FEATURES 4 1748a40a695Sgavinm /* 1758a40a695Sgavinm * Synthesized information, where known. 1768a40a695Sgavinm */ 1778a40a695Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1788a40a695Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1798a40a695Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 180*f98fbcecSbholler 181*f98fbcecSbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 1827c478bd9Sstevel@tonic-gate }; 1837c478bd9Sstevel@tonic-gate 1847c478bd9Sstevel@tonic-gate 1857c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 1867c478bd9Sstevel@tonic-gate 1877c478bd9Sstevel@tonic-gate /* 1887c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 1897c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 1907c478bd9Sstevel@tonic-gate */ 1917c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 1927c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 1937c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 1947c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 1957c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 1967c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 1977c478bd9Sstevel@tonic-gate 1987c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 1997c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2007c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2017c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2027c478bd9Sstevel@tonic-gate 2037c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2047c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2057c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2067c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2077c478bd9Sstevel@tonic-gate 2087c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2097c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 2107c478bd9Sstevel@tonic-gate 2117c478bd9Sstevel@tonic-gate /* 2125ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2135ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2145ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2155ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2165ff02082Sdmick */ 2175ff02082Sdmick 2185ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2195ff02082Sdmick cpi->cpi_family == 6 && \ 2205ff02082Sdmick (cpi->cpi_model == 1 || \ 2215ff02082Sdmick cpi->cpi_model == 3 || \ 2225ff02082Sdmick cpi->cpi_model == 5 || \ 2235ff02082Sdmick cpi->cpi_model == 6 || \ 2245ff02082Sdmick cpi->cpi_model == 7 || \ 2255ff02082Sdmick cpi->cpi_model == 8 || \ 2265ff02082Sdmick cpi->cpi_model == 0xA || \ 2275ff02082Sdmick cpi->cpi_model == 0xB) \ 2285ff02082Sdmick ) 2295ff02082Sdmick 2305ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2315ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2325ff02082Sdmick 2335ff02082Sdmick /* 2348a40a695Sgavinm * AMD family 0xf socket types. 2358a40a695Sgavinm * First index is 0 for revs B thru E, 1 for F and G. 2368a40a695Sgavinm * Second index by (model & 0x3) 2378a40a695Sgavinm */ 2388a40a695Sgavinm static uint32_t amd_skts[2][4] = { 2398a40a695Sgavinm { 2408a40a695Sgavinm X86_SOCKET_754, /* 0b00 */ 2418a40a695Sgavinm X86_SOCKET_940, /* 0b01 */ 2428a40a695Sgavinm X86_SOCKET_754, /* 0b10 */ 2438a40a695Sgavinm X86_SOCKET_939 /* 0b11 */ 2448a40a695Sgavinm }, 2458a40a695Sgavinm { 2468a40a695Sgavinm X86_SOCKET_S1g1, /* 0b00 */ 2478a40a695Sgavinm X86_SOCKET_F1207, /* 0b01 */ 2488a40a695Sgavinm X86_SOCKET_UNKNOWN, /* 0b10 */ 2498a40a695Sgavinm X86_SOCKET_AM2 /* 0b11 */ 2508a40a695Sgavinm } 2518a40a695Sgavinm }; 2528a40a695Sgavinm 2538a40a695Sgavinm /* 2548a40a695Sgavinm * Table for mapping AMD Family 0xf model/stepping combination to 2558a40a695Sgavinm * chip "revision" and socket type. Only rm_family 0xf is used at the 2568a40a695Sgavinm * moment, but AMD family 0x10 will extend the exsiting revision names 2578a40a695Sgavinm * so will likely also use this table. 2588a40a695Sgavinm * 2598a40a695Sgavinm * The first member of this array that matches a given family, extended model 2608a40a695Sgavinm * plus model range, and stepping range will be considered a match. 2618a40a695Sgavinm */ 2628a40a695Sgavinm static const struct amd_rev_mapent { 2638a40a695Sgavinm uint_t rm_family; 2648a40a695Sgavinm uint_t rm_modello; 2658a40a695Sgavinm uint_t rm_modelhi; 2668a40a695Sgavinm uint_t rm_steplo; 2678a40a695Sgavinm uint_t rm_stephi; 2688a40a695Sgavinm uint32_t rm_chiprev; 2698a40a695Sgavinm const char *rm_chiprevstr; 2708a40a695Sgavinm int rm_sktidx; 2718a40a695Sgavinm } amd_revmap[] = { 2728a40a695Sgavinm /* 2738a40a695Sgavinm * Rev B includes model 0x4 stepping 0 and model 0x5 stepping 0 and 1. 2748a40a695Sgavinm */ 2758a40a695Sgavinm { 0xf, 0x04, 0x04, 0x0, 0x0, X86_CHIPREV_AMD_F_REV_B, "B", 0 }, 2768a40a695Sgavinm { 0xf, 0x05, 0x05, 0x0, 0x1, X86_CHIPREV_AMD_F_REV_B, "B", 0 }, 2778a40a695Sgavinm /* 2788a40a695Sgavinm * Rev C0 includes model 0x4 stepping 8 and model 0x5 stepping 8 2798a40a695Sgavinm */ 2808a40a695Sgavinm { 0xf, 0x04, 0x05, 0x8, 0x8, X86_CHIPREV_AMD_F_REV_C0, "C0", 0 }, 2818a40a695Sgavinm /* 2828a40a695Sgavinm * Rev CG is the rest of extended model 0x0 - i.e., everything 2838a40a695Sgavinm * but the rev B and C0 combinations covered above. 2848a40a695Sgavinm */ 2858a40a695Sgavinm { 0xf, 0x00, 0x0f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_CG, "CG", 0 }, 2868a40a695Sgavinm /* 2878a40a695Sgavinm * Rev D has extended model 0x1. 2888a40a695Sgavinm */ 2898a40a695Sgavinm { 0xf, 0x10, 0x1f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_D, "D", 0 }, 2908a40a695Sgavinm /* 2918a40a695Sgavinm * Rev E has extended model 0x2. 2928a40a695Sgavinm * Extended model 0x3 is unused but available to grow into. 2938a40a695Sgavinm */ 2948a40a695Sgavinm { 0xf, 0x20, 0x3f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_E, "E", 0 }, 2958a40a695Sgavinm /* 2968a40a695Sgavinm * Rev F has extended models 0x4 and 0x5. 2978a40a695Sgavinm */ 2988a40a695Sgavinm { 0xf, 0x40, 0x5f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_F, "F", 1 }, 2998a40a695Sgavinm /* 3008a40a695Sgavinm * Rev G has extended model 0x6. 3018a40a695Sgavinm */ 3028a40a695Sgavinm { 0xf, 0x60, 0x6f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_G, "G", 1 }, 3038a40a695Sgavinm }; 3048a40a695Sgavinm 305*f98fbcecSbholler /* 306*f98fbcecSbholler * Info for monitor/mwait idle loop. 307*f98fbcecSbholler * 308*f98fbcecSbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 309*f98fbcecSbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 310*f98fbcecSbholler * 2006. 311*f98fbcecSbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 312*f98fbcecSbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 313*f98fbcecSbholler */ 314*f98fbcecSbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 315*f98fbcecSbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 316*f98fbcecSbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 317*f98fbcecSbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 318*f98fbcecSbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 319*f98fbcecSbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 320*f98fbcecSbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 321*f98fbcecSbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 322*f98fbcecSbholler /* 323*f98fbcecSbholler * Number of sub-cstates for a given c-state. 324*f98fbcecSbholler */ 325*f98fbcecSbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 326*f98fbcecSbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 327*f98fbcecSbholler 3288a40a695Sgavinm static void 3298a40a695Sgavinm synth_amd_info(struct cpuid_info *cpi) 3308a40a695Sgavinm { 3318a40a695Sgavinm const struct amd_rev_mapent *rmp; 3328a40a695Sgavinm uint_t family, model, step; 3338a40a695Sgavinm int i; 3348a40a695Sgavinm 3358a40a695Sgavinm /* 3368a40a695Sgavinm * Currently only AMD family 0xf uses these fields. 3378a40a695Sgavinm */ 3388a40a695Sgavinm if (cpi->cpi_family != 0xf) 3398a40a695Sgavinm return; 3408a40a695Sgavinm 3418a40a695Sgavinm family = cpi->cpi_family; 3428a40a695Sgavinm model = cpi->cpi_model; 3438a40a695Sgavinm step = cpi->cpi_step; 3448a40a695Sgavinm 3458a40a695Sgavinm for (i = 0, rmp = amd_revmap; i < sizeof (amd_revmap) / sizeof (*rmp); 3468a40a695Sgavinm i++, rmp++) { 3478a40a695Sgavinm if (family == rmp->rm_family && 3488a40a695Sgavinm model >= rmp->rm_modello && model <= rmp->rm_modelhi && 3498a40a695Sgavinm step >= rmp->rm_steplo && step <= rmp->rm_stephi) { 3508a40a695Sgavinm cpi->cpi_chiprev = rmp->rm_chiprev; 3518a40a695Sgavinm cpi->cpi_chiprevstr = rmp->rm_chiprevstr; 3528a40a695Sgavinm cpi->cpi_socket = amd_skts[rmp->rm_sktidx][model & 0x3]; 3538a40a695Sgavinm return; 3548a40a695Sgavinm } 3558a40a695Sgavinm } 3568a40a695Sgavinm } 3578a40a695Sgavinm 3588a40a695Sgavinm static void 3598a40a695Sgavinm synth_info(struct cpuid_info *cpi) 3608a40a695Sgavinm { 3618a40a695Sgavinm cpi->cpi_chiprev = X86_CHIPREV_UNKNOWN; 3628a40a695Sgavinm cpi->cpi_chiprevstr = "Unknown"; 3638a40a695Sgavinm cpi->cpi_socket = X86_SOCKET_UNKNOWN; 3648a40a695Sgavinm 3658a40a695Sgavinm switch (cpi->cpi_vendor) { 3668a40a695Sgavinm case X86_VENDOR_AMD: 3678a40a695Sgavinm synth_amd_info(cpi); 3688a40a695Sgavinm break; 3698a40a695Sgavinm 3708a40a695Sgavinm default: 3718a40a695Sgavinm break; 3728a40a695Sgavinm 3738a40a695Sgavinm } 3748a40a695Sgavinm } 3758a40a695Sgavinm 3768a40a695Sgavinm /* 377ae115bc7Smrj * Apply up various platform-dependent restrictions where the 378ae115bc7Smrj * underlying platform restrictions mean the CPU can be marked 379ae115bc7Smrj * as less capable than its cpuid instruction would imply. 380ae115bc7Smrj */ 381ae115bc7Smrj 382ae115bc7Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 383ae115bc7Smrj 384ae115bc7Smrj /* 3857c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 3867c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 3877c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 3887c478bd9Sstevel@tonic-gate * via settings in eeprom. 3897c478bd9Sstevel@tonic-gate */ 3907c478bd9Sstevel@tonic-gate 3917c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 3927c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 3937c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 3947c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 3957c478bd9Sstevel@tonic-gate 396ae115bc7Smrj void 397ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu) 398ae115bc7Smrj { 399ae115bc7Smrj /* 400ae115bc7Smrj * By convention, cpu0 is the boot cpu, which is set up 401ae115bc7Smrj * before memory allocation is available. All other cpus get 402ae115bc7Smrj * their cpuid_info struct allocated here. 403ae115bc7Smrj */ 404ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 405ae115bc7Smrj cpu->cpu_m.mcpu_cpi = 406ae115bc7Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 407ae115bc7Smrj } 408ae115bc7Smrj 409ae115bc7Smrj void 410ae115bc7Smrj cpuid_free_space(cpu_t *cpu) 411ae115bc7Smrj { 412ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 413ae115bc7Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 414ae115bc7Smrj } 415ae115bc7Smrj 4167c478bd9Sstevel@tonic-gate uint_t 4177c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 4187c478bd9Sstevel@tonic-gate { 4197c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 4207c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 4217c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 4228949bcd6Sandrei struct cpuid_regs *cp; 4237c478bd9Sstevel@tonic-gate int xcpuid; 4247c478bd9Sstevel@tonic-gate 425ae115bc7Smrj 4267c478bd9Sstevel@tonic-gate /* 427ae115bc7Smrj * Space statically allocated for cpu0, ensure pointer is set 4287c478bd9Sstevel@tonic-gate */ 4297c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 430ae115bc7Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 431ae115bc7Smrj cpi = cpu->cpu_m.mcpu_cpi; 432ae115bc7Smrj ASSERT(cpi != NULL); 4337c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 4348949bcd6Sandrei cp->cp_eax = 0; 4358949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 4367c478bd9Sstevel@tonic-gate { 4377c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 4387c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 4397c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 4407c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 4417c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 4427c478bd9Sstevel@tonic-gate } 4437c478bd9Sstevel@tonic-gate 4447c478bd9Sstevel@tonic-gate /* 4457c478bd9Sstevel@tonic-gate * Map the vendor string to a type code 4467c478bd9Sstevel@tonic-gate */ 4477c478bd9Sstevel@tonic-gate if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0) 4487c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Intel; 4497c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0) 4507c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_AMD; 4517c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0) 4527c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_TM; 4537c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0) 4547c478bd9Sstevel@tonic-gate /* 4557c478bd9Sstevel@tonic-gate * CyrixInstead is a variable used by the Cyrix detection code 4567c478bd9Sstevel@tonic-gate * in locore. 4577c478bd9Sstevel@tonic-gate */ 4587c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Cyrix; 4597c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0) 4607c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_UMC; 4617c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0) 4627c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NexGen; 4637c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0) 4647c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Centaur; 4657c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0) 4667c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Rise; 4677c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0) 4687c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_SiS; 4697c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0) 4707c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NSC; 4717c478bd9Sstevel@tonic-gate else 4727c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_IntelClone; 4737c478bd9Sstevel@tonic-gate 4747c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 4757c478bd9Sstevel@tonic-gate 4767c478bd9Sstevel@tonic-gate /* 4777c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 4787c478bd9Sstevel@tonic-gate */ 4797c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 4807c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 4817c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 4827c478bd9Sstevel@tonic-gate goto pass1_done; 4837c478bd9Sstevel@tonic-gate 4847c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 4858949bcd6Sandrei cp->cp_eax = 1; 4868949bcd6Sandrei (void) __cpuid_insn(cp); 4877c478bd9Sstevel@tonic-gate 4887c478bd9Sstevel@tonic-gate /* 4897c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 4907c478bd9Sstevel@tonic-gate */ 4917c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 4927c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 4937c478bd9Sstevel@tonic-gate 4945ff02082Sdmick if (cpi->cpi_family == 0xf) 4957c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 4965ff02082Sdmick 49768c91426Sdmick /* 498875b116eSkchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 49968c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 50068c91426Sdmick * one would expect (max value means possible overflow). Sigh. 50168c91426Sdmick */ 50268c91426Sdmick 50368c91426Sdmick switch (cpi->cpi_vendor) { 50468c91426Sdmick case X86_VENDOR_AMD: 505875b116eSkchow if (CPI_FAMILY(cpi) == 0xf) 50668c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 50768c91426Sdmick break; 50868c91426Sdmick default: 5095ff02082Sdmick if (cpi->cpi_model == 0xf) 5107c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 51168c91426Sdmick break; 51268c91426Sdmick } 5137c478bd9Sstevel@tonic-gate 5147c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 5157c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 5167c478bd9Sstevel@tonic-gate 5177c478bd9Sstevel@tonic-gate /* 5187c478bd9Sstevel@tonic-gate * *default* assumptions: 5197c478bd9Sstevel@tonic-gate * - believe %edx feature word 5207c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 5217c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 5227c478bd9Sstevel@tonic-gate */ 5237c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 5247c478bd9Sstevel@tonic-gate mask_ecx = 0; 5257c478bd9Sstevel@tonic-gate 5267c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 5277c478bd9Sstevel@tonic-gate 5287c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5297c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 5307c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 5317c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 5325ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 5337c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 5347c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 5357c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 5367c478bd9Sstevel@tonic-gate /* 5377c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 5387c478bd9Sstevel@tonic-gate */ 5397c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 5407c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 5415ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 5427c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 5437c478bd9Sstevel@tonic-gate /* 5447c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 5457c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 5467c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 5477c478bd9Sstevel@tonic-gate * that idea later. 5487c478bd9Sstevel@tonic-gate */ 5497c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 5507c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 5517c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 5527c478bd9Sstevel@tonic-gate break; 5537c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 5547c478bd9Sstevel@tonic-gate default: 5557c478bd9Sstevel@tonic-gate break; 5567c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 5577c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 5587c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 5597c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 5607c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 5617c478bd9Sstevel@tonic-gate } else 5627c478bd9Sstevel@tonic-gate #endif 5637c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 5647c478bd9Sstevel@tonic-gate /* 5657c478bd9Sstevel@tonic-gate * AMD K5 and K6 5667c478bd9Sstevel@tonic-gate * 5677c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 5687c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 5697c478bd9Sstevel@tonic-gate */ 5708949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 5718949bcd6Sandrei 5727c478bd9Sstevel@tonic-gate /* 5737c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 5747c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 5757c478bd9Sstevel@tonic-gate */ 5768949bcd6Sandrei if (cpi->cpi_model == 0) { 5777c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 5787c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 5797c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 5807c478bd9Sstevel@tonic-gate } 5817c478bd9Sstevel@tonic-gate } 5828949bcd6Sandrei 5838949bcd6Sandrei /* 5848949bcd6Sandrei * Early models had problems w/ MMX; disable. 5858949bcd6Sandrei */ 5868949bcd6Sandrei if (cpi->cpi_model < 6) 5878949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 5888949bcd6Sandrei } 5898949bcd6Sandrei 5908949bcd6Sandrei /* 5918949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 5928949bcd6Sandrei * enable all 5938949bcd6Sandrei */ 5948949bcd6Sandrei if (cpi->cpi_family >= 0xf) 5958949bcd6Sandrei mask_ecx = 0xffffffff; 5967c478bd9Sstevel@tonic-gate break; 5977c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 5987c478bd9Sstevel@tonic-gate /* 5997c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 6007c478bd9Sstevel@tonic-gate */ 6017c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 6027c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 6037c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6047c478bd9Sstevel@tonic-gate break; 6057c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 6067c478bd9Sstevel@tonic-gate /* 6077c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 6087c478bd9Sstevel@tonic-gate */ 6097c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 6107c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6117c478bd9Sstevel@tonic-gate break; 6127c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 6137c478bd9Sstevel@tonic-gate /* 6147c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 6157c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 6167c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 6177c478bd9Sstevel@tonic-gate */ 6187c478bd9Sstevel@tonic-gate switch (x86_type) { 6197c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 6207c478bd9Sstevel@tonic-gate mask_edx = 0; 6217c478bd9Sstevel@tonic-gate break; 6227c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 6237c478bd9Sstevel@tonic-gate mask_edx = 0; 6247c478bd9Sstevel@tonic-gate break; 6257c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 6267c478bd9Sstevel@tonic-gate mask_edx = 6277c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6287c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 6297c478bd9Sstevel@tonic-gate break; 6307c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 6317c478bd9Sstevel@tonic-gate mask_edx = 6327c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6337c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 6347c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 6357c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 6367c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6377c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6387c478bd9Sstevel@tonic-gate break; 6397c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 6407c478bd9Sstevel@tonic-gate mask_edx = 6417c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 6427c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 6437c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6447c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6457c478bd9Sstevel@tonic-gate break; 6467c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 6477c478bd9Sstevel@tonic-gate break; 6487c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 6497c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 6507c478bd9Sstevel@tonic-gate mask_edx = 6517c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6527c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 6537c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 6547c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 6557c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 6567c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6577c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6587c478bd9Sstevel@tonic-gate break; 6597c478bd9Sstevel@tonic-gate default: 6607c478bd9Sstevel@tonic-gate break; 6617c478bd9Sstevel@tonic-gate } 6627c478bd9Sstevel@tonic-gate break; 6637c478bd9Sstevel@tonic-gate } 6647c478bd9Sstevel@tonic-gate 6657c478bd9Sstevel@tonic-gate /* 6667c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 6677c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 6687c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 6697c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 6707c478bd9Sstevel@tonic-gate */ 6717c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 6727c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 6737c478bd9Sstevel@tonic-gate 6747c478bd9Sstevel@tonic-gate /* 675ae115bc7Smrj * apply any platform restrictions (we don't call this 676ae115bc7Smrj * immediately after __cpuid_insn here, because we need the 677ae115bc7Smrj * workarounds applied above first) 6787c478bd9Sstevel@tonic-gate */ 679ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 6807c478bd9Sstevel@tonic-gate 681ae115bc7Smrj /* 682ae115bc7Smrj * fold in overrides from the "eeprom" mechanism 683ae115bc7Smrj */ 6847c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 6857c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 6867c478bd9Sstevel@tonic-gate 6877c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 6887c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 6897c478bd9Sstevel@tonic-gate 6907c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 6917c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 6927c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 6937c478bd9Sstevel@tonic-gate feature |= X86_TSC; 6947c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 6957c478bd9Sstevel@tonic-gate feature |= X86_MSR; 6967c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 6977c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 6987c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 6997c478bd9Sstevel@tonic-gate feature |= X86_PGE; 7007c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 7017c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 7027c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 7037c478bd9Sstevel@tonic-gate feature |= X86_MMX; 7047c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 7057c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 7067c478bd9Sstevel@tonic-gate feature |= X86_MCA; 7077c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 7087c478bd9Sstevel@tonic-gate feature |= X86_PAE; 7097c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 7107c478bd9Sstevel@tonic-gate feature |= X86_CX8; 7117c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 7127c478bd9Sstevel@tonic-gate feature |= X86_CX16; 7137c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 7147c478bd9Sstevel@tonic-gate feature |= X86_PAT; 7157c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 7167c478bd9Sstevel@tonic-gate feature |= X86_SEP; 7177c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 7187c478bd9Sstevel@tonic-gate /* 7197c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 7207c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 7217c478bd9Sstevel@tonic-gate * try and do SSE things. 7227c478bd9Sstevel@tonic-gate */ 7237c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 7247c478bd9Sstevel@tonic-gate feature |= X86_SSE; 7257c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 7267c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 7277c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 7287c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 7297c478bd9Sstevel@tonic-gate } 7307c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 731ae115bc7Smrj feature |= X86_DE; 732*f98fbcecSbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 733*f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_SUPPORT; 734*f98fbcecSbholler feature |= X86_MWAIT; 735*f98fbcecSbholler } 7367c478bd9Sstevel@tonic-gate 7377c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 7387c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 7397c478bd9Sstevel@tonic-gate 7407c478bd9Sstevel@tonic-gate /* 7417c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 7427c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 7437c478bd9Sstevel@tonic-gate * 7447c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 7457c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 7467c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 747ae115bc7Smrj * on ... see the handling of the CMP_LGCY bit below) 7487c478bd9Sstevel@tonic-gate */ 7497c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 7507c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 7517c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 7527c478bd9Sstevel@tonic-gate feature |= X86_HTT; 7538949bcd6Sandrei } else { 7548949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 7557c478bd9Sstevel@tonic-gate } 7567c478bd9Sstevel@tonic-gate 7577c478bd9Sstevel@tonic-gate /* 7587c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 7597c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 7607c478bd9Sstevel@tonic-gate */ 7617c478bd9Sstevel@tonic-gate xcpuid = 0; 7627c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 7637c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 7645ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 7657c478bd9Sstevel@tonic-gate xcpuid++; 7667c478bd9Sstevel@tonic-gate break; 7677c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 7687c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 7697c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 7707c478bd9Sstevel@tonic-gate xcpuid++; 7717c478bd9Sstevel@tonic-gate break; 7727c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 7737c478bd9Sstevel@tonic-gate /* 7747c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 7757c478bd9Sstevel@tonic-gate * extended cpuid operations. 7767c478bd9Sstevel@tonic-gate */ 7777c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 7787c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 7797c478bd9Sstevel@tonic-gate xcpuid++; 7807c478bd9Sstevel@tonic-gate break; 7817c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 7827c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 7837c478bd9Sstevel@tonic-gate default: 7847c478bd9Sstevel@tonic-gate xcpuid++; 7857c478bd9Sstevel@tonic-gate break; 7867c478bd9Sstevel@tonic-gate } 7877c478bd9Sstevel@tonic-gate 7887c478bd9Sstevel@tonic-gate if (xcpuid) { 7897c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 7908949bcd6Sandrei cp->cp_eax = 0x80000000; 7918949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 7927c478bd9Sstevel@tonic-gate } 7937c478bd9Sstevel@tonic-gate 7947c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 7957c478bd9Sstevel@tonic-gate 7967c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 7977c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 7987c478bd9Sstevel@tonic-gate 7997c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8007c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8017c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8027c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 8037c478bd9Sstevel@tonic-gate break; 8047c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 8058949bcd6Sandrei cp->cp_eax = 0x80000001; 8068949bcd6Sandrei (void) __cpuid_insn(cp); 807ae115bc7Smrj 8087c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 8097c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 8107c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 8117c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 8127c478bd9Sstevel@tonic-gate /* 8137c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 8147c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 8157c478bd9Sstevel@tonic-gate */ 8167c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 8177c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 8187c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 8197c478bd9Sstevel@tonic-gate } 8207c478bd9Sstevel@tonic-gate } 8217c478bd9Sstevel@tonic-gate 822ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 823ae115bc7Smrj 8247c478bd9Sstevel@tonic-gate /* 8257c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 8267c478bd9Sstevel@tonic-gate */ 8277c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 8287c478bd9Sstevel@tonic-gate feature |= X86_NX; 8297c478bd9Sstevel@tonic-gate 8307c478bd9Sstevel@tonic-gate /* 831ae115bc7Smrj * If both the HTT and CMP_LGCY bits are set, 8328949bcd6Sandrei * then we're not actually HyperThreaded. Read 8338949bcd6Sandrei * "AMD CPUID Specification" for more details. 8347c478bd9Sstevel@tonic-gate */ 8357c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 8368949bcd6Sandrei (feature & X86_HTT) && 837ae115bc7Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 8387c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 8398949bcd6Sandrei feature |= X86_CMP; 8408949bcd6Sandrei } 841ae115bc7Smrj #if defined(__amd64) 8427c478bd9Sstevel@tonic-gate /* 8437c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 8447c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 8457c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 8467c478bd9Sstevel@tonic-gate * better. 8477c478bd9Sstevel@tonic-gate */ 8487c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 8497c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 8507c478bd9Sstevel@tonic-gate 8517c478bd9Sstevel@tonic-gate /* 8527c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 8537c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 8547c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 8557c478bd9Sstevel@tonic-gate */ 8567c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 8577c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 8587c478bd9Sstevel@tonic-gate #endif 859ae115bc7Smrj if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 860ae115bc7Smrj feature |= X86_TSCP; 8617c478bd9Sstevel@tonic-gate break; 8627c478bd9Sstevel@tonic-gate default: 8637c478bd9Sstevel@tonic-gate break; 8647c478bd9Sstevel@tonic-gate } 8657c478bd9Sstevel@tonic-gate 8668949bcd6Sandrei /* 8678949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 8688949bcd6Sandrei */ 8697c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8707c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8718949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 8728949bcd6Sandrei cp = &cpi->cpi_std[4]; 8738949bcd6Sandrei cp->cp_eax = 4; 8748949bcd6Sandrei cp->cp_ecx = 0; 8758949bcd6Sandrei (void) __cpuid_insn(cp); 876ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 8778949bcd6Sandrei } 8788949bcd6Sandrei /*FALLTHROUGH*/ 8797c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8807c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 8817c478bd9Sstevel@tonic-gate break; 8827c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 8838949bcd6Sandrei cp->cp_eax = 0x80000008; 8848949bcd6Sandrei (void) __cpuid_insn(cp); 885ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 886ae115bc7Smrj 8877c478bd9Sstevel@tonic-gate /* 8887c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 8897c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 8907c478bd9Sstevel@tonic-gate */ 8917c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 8927c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 8937c478bd9Sstevel@tonic-gate break; 8947c478bd9Sstevel@tonic-gate default: 8957c478bd9Sstevel@tonic-gate break; 8967c478bd9Sstevel@tonic-gate } 8978949bcd6Sandrei 8988949bcd6Sandrei switch (cpi->cpi_vendor) { 8998949bcd6Sandrei case X86_VENDOR_Intel: 9008949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 9018949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 9028949bcd6Sandrei break; 9038949bcd6Sandrei } else { 9048949bcd6Sandrei cpi->cpi_ncore_per_chip = 9058949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 9068949bcd6Sandrei } 9078949bcd6Sandrei break; 9088949bcd6Sandrei case X86_VENDOR_AMD: 9098949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 9108949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 9118949bcd6Sandrei break; 9128949bcd6Sandrei } else { 9138949bcd6Sandrei cpi->cpi_ncore_per_chip = 9148949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 9158949bcd6Sandrei } 9168949bcd6Sandrei break; 9178949bcd6Sandrei default: 9188949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 9198949bcd6Sandrei break; 9207c478bd9Sstevel@tonic-gate } 9218949bcd6Sandrei } 9228949bcd6Sandrei 9238949bcd6Sandrei /* 9248949bcd6Sandrei * If more than one core, then this processor is CMP. 9258949bcd6Sandrei */ 9268949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 9278949bcd6Sandrei feature |= X86_CMP; 928ae115bc7Smrj 9298949bcd6Sandrei /* 9308949bcd6Sandrei * If the number of cores is the same as the number 9318949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 9328949bcd6Sandrei */ 9338949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 9348949bcd6Sandrei feature &= ~X86_HTT; 9358949bcd6Sandrei 9367c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 9378949bcd6Sandrei /* 9388949bcd6Sandrei * Single-core single-threaded processors. 9398949bcd6Sandrei */ 9407c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 9417c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 9428949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 9437c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 9448949bcd6Sandrei uint_t i; 9458949bcd6Sandrei uint_t chipid_shift = 0; 9468949bcd6Sandrei uint_t coreid_shift = 0; 9478949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 9487c478bd9Sstevel@tonic-gate 9498949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 9508949bcd6Sandrei chipid_shift++; 9518949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 9528949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 9538949bcd6Sandrei 9548949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 9558949bcd6Sandrei if (feature & X86_CMP) { 9568949bcd6Sandrei /* 9578949bcd6Sandrei * Multi-core (and possibly multi-threaded) 9588949bcd6Sandrei * processors. 9598949bcd6Sandrei */ 9608949bcd6Sandrei uint_t ncpu_per_core; 9618949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 9628949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 9638949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 9648949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 9658949bcd6Sandrei cpi->cpi_ncore_per_chip; 9668949bcd6Sandrei /* 9678949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 9688949bcd6Sandrei * look like this: 9698949bcd6Sandrei * 9708949bcd6Sandrei * +-----------------------+------+------+ 9718949bcd6Sandrei * | Physical Package ID | MC | HT | 9728949bcd6Sandrei * +-----------------------+------+------+ 9738949bcd6Sandrei * <------- chipid --------> 9748949bcd6Sandrei * <------- coreid ---------------> 9758949bcd6Sandrei * <--- clogid --> 9768949bcd6Sandrei * 9778949bcd6Sandrei * Where the number of bits necessary to 9788949bcd6Sandrei * represent MC and HT fields together equals 9798949bcd6Sandrei * to the minimum number of bits necessary to 9808949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 9818949bcd6Sandrei * Of those bits, the MC part uses the number 9828949bcd6Sandrei * of bits necessary to store the value of 9838949bcd6Sandrei * cpi->cpi_ncore_per_chip. 9848949bcd6Sandrei */ 9858949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 9868949bcd6Sandrei coreid_shift++; 9873090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 9888949bcd6Sandrei } else if (feature & X86_HTT) { 9898949bcd6Sandrei /* 9908949bcd6Sandrei * Single-core multi-threaded processors. 9918949bcd6Sandrei */ 9928949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 9938949bcd6Sandrei } 9948949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 9958949bcd6Sandrei /* 9968949bcd6Sandrei * AMD currently only has dual-core processors with 9978949bcd6Sandrei * single-threaded cores. If they ever release 9988949bcd6Sandrei * multi-threaded processors, then this code 9998949bcd6Sandrei * will have to be updated. 10008949bcd6Sandrei */ 10018949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 10028949bcd6Sandrei } else { 10038949bcd6Sandrei /* 10048949bcd6Sandrei * All other processors are currently 10058949bcd6Sandrei * assumed to have single cores. 10068949bcd6Sandrei */ 10078949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 10088949bcd6Sandrei } 10097c478bd9Sstevel@tonic-gate } 10107c478bd9Sstevel@tonic-gate 10118a40a695Sgavinm /* 10128a40a695Sgavinm * Synthesize chip "revision" and socket type 10138a40a695Sgavinm */ 10148a40a695Sgavinm synth_info(cpi); 10158a40a695Sgavinm 10167c478bd9Sstevel@tonic-gate pass1_done: 10177c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 10187c478bd9Sstevel@tonic-gate return (feature); 10197c478bd9Sstevel@tonic-gate } 10207c478bd9Sstevel@tonic-gate 10217c478bd9Sstevel@tonic-gate /* 10227c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 10237c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 10247c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 10257c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 10267c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 10277c478bd9Sstevel@tonic-gate */ 10287c478bd9Sstevel@tonic-gate 10297c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 10307c478bd9Sstevel@tonic-gate void 10317c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 10327c478bd9Sstevel@tonic-gate { 10337c478bd9Sstevel@tonic-gate uint_t n, nmax; 10347c478bd9Sstevel@tonic-gate int i; 10358949bcd6Sandrei struct cpuid_regs *cp; 10367c478bd9Sstevel@tonic-gate uint8_t *dp; 10377c478bd9Sstevel@tonic-gate uint32_t *iptr; 10387c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 10397c478bd9Sstevel@tonic-gate 10407c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 10417c478bd9Sstevel@tonic-gate 10427c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 10437c478bd9Sstevel@tonic-gate goto pass2_done; 10447c478bd9Sstevel@tonic-gate 10457c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 10467c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 10477c478bd9Sstevel@tonic-gate /* 10487c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 10497c478bd9Sstevel@tonic-gate */ 10507c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 10518949bcd6Sandrei cp->cp_eax = n; 10528949bcd6Sandrei (void) __cpuid_insn(cp); 1053ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 10547c478bd9Sstevel@tonic-gate switch (n) { 10557c478bd9Sstevel@tonic-gate case 2: 10567c478bd9Sstevel@tonic-gate /* 10577c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 10587c478bd9Sstevel@tonic-gate * contain a value that identifies the number 10597c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 10607c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 10617c478bd9Sstevel@tonic-gate * processor's caching systems." 10627c478bd9Sstevel@tonic-gate * 10637c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 10647c478bd9Sstevel@tonic-gate */ 10657c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 10667c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 10677c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 10687c478bd9Sstevel@tonic-gate break; 10697c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 10707c478bd9Sstevel@tonic-gate 10717c478bd9Sstevel@tonic-gate /* 10727c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 10737c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 10747c478bd9Sstevel@tonic-gate * at the first 15 .. 10757c478bd9Sstevel@tonic-gate */ 10767c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 10777c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 10787c478bd9Sstevel@tonic-gate 10797c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 10807c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 10817c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 10827c478bd9Sstevel@tonic-gate for (i = 1; i < 3; i++) 10837c478bd9Sstevel@tonic-gate if (p[i] != 0) 10847c478bd9Sstevel@tonic-gate *dp++ = p[i]; 10857c478bd9Sstevel@tonic-gate } 10867c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 10877c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 10887c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 10897c478bd9Sstevel@tonic-gate if (p[i] != 0) 10907c478bd9Sstevel@tonic-gate *dp++ = p[i]; 10917c478bd9Sstevel@tonic-gate } 10927c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 10937c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 10947c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 10957c478bd9Sstevel@tonic-gate if (p[i] != 0) 10967c478bd9Sstevel@tonic-gate *dp++ = p[i]; 10977c478bd9Sstevel@tonic-gate } 10987c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 10997c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 11007c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 11017c478bd9Sstevel@tonic-gate if (p[i] != 0) 11027c478bd9Sstevel@tonic-gate *dp++ = p[i]; 11037c478bd9Sstevel@tonic-gate } 11047c478bd9Sstevel@tonic-gate break; 1105*f98fbcecSbholler 11067c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 1107*f98fbcecSbholler break; 1108*f98fbcecSbholler 11097c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 1110*f98fbcecSbholler break; 1111*f98fbcecSbholler 11127c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 1113*f98fbcecSbholler 1114*f98fbcecSbholler /* 1115*f98fbcecSbholler * check cpi_mwait.support which was set in cpuid_pass1 1116*f98fbcecSbholler */ 1117*f98fbcecSbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 1118*f98fbcecSbholler break; 1119*f98fbcecSbholler 1120*f98fbcecSbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 1121*f98fbcecSbholler cpi->cpi_mwait.mon_max = (size_t)MWAIT_SIZE_MAX(cpi); 1122*f98fbcecSbholler if (MWAIT_EXTENSION(cpi)) { 1123*f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 1124*f98fbcecSbholler if (MWAIT_INT_ENABLE(cpi)) 1125*f98fbcecSbholler cpi->cpi_mwait.support |= 1126*f98fbcecSbholler MWAIT_ECX_INT_ENABLE; 1127*f98fbcecSbholler } 1128*f98fbcecSbholler break; 1129*f98fbcecSbholler 11307c478bd9Sstevel@tonic-gate default: 11317c478bd9Sstevel@tonic-gate break; 11327c478bd9Sstevel@tonic-gate } 11337c478bd9Sstevel@tonic-gate } 11347c478bd9Sstevel@tonic-gate 11357c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 11367c478bd9Sstevel@tonic-gate goto pass2_done; 11377c478bd9Sstevel@tonic-gate 11387c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 11397c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 11407c478bd9Sstevel@tonic-gate /* 11417c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 11427c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 11437c478bd9Sstevel@tonic-gate */ 11447c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 11457c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 11468949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 11478949bcd6Sandrei (void) __cpuid_insn(cp); 1148ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 11497c478bd9Sstevel@tonic-gate switch (n) { 11507c478bd9Sstevel@tonic-gate case 2: 11517c478bd9Sstevel@tonic-gate case 3: 11527c478bd9Sstevel@tonic-gate case 4: 11537c478bd9Sstevel@tonic-gate /* 11547c478bd9Sstevel@tonic-gate * Extract the brand string 11557c478bd9Sstevel@tonic-gate */ 11567c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 11577c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 11587c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 11597c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 11607c478bd9Sstevel@tonic-gate break; 11617c478bd9Sstevel@tonic-gate case 5: 11627c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 11637c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 11647c478bd9Sstevel@tonic-gate /* 11657c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 11667c478bd9Sstevel@tonic-gate * parts to report the sizes of the 11677c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 11687c478bd9Sstevel@tonic-gate * we don't trust the data. 11697c478bd9Sstevel@tonic-gate */ 11707c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 11717c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 11727c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 11737c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 11747c478bd9Sstevel@tonic-gate break; 11757c478bd9Sstevel@tonic-gate default: 11767c478bd9Sstevel@tonic-gate break; 11777c478bd9Sstevel@tonic-gate } 11787c478bd9Sstevel@tonic-gate break; 11797c478bd9Sstevel@tonic-gate case 6: 11807c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 11817c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 11827c478bd9Sstevel@tonic-gate /* 11837c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 11847c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 11857c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 11867c478bd9Sstevel@tonic-gate */ 11877c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 11887c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 11897c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 11907c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 11917c478bd9Sstevel@tonic-gate /* 11927c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 11937c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 11947c478bd9Sstevel@tonic-gate * when it is really 64K 11957c478bd9Sstevel@tonic-gate */ 11967c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 11977c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 11987c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 11997c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 12007c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 12017c478bd9Sstevel@tonic-gate } 12027c478bd9Sstevel@tonic-gate break; 12037c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 12047c478bd9Sstevel@tonic-gate /* 12057c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 12067c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 12077c478bd9Sstevel@tonic-gate */ 12087c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 12097c478bd9Sstevel@tonic-gate break; 12107c478bd9Sstevel@tonic-gate /* 12117c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 12127c478bd9Sstevel@tonic-gate * 12137c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 12147c478bd9Sstevel@tonic-gate */ 12157c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 12167c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 12177c478bd9Sstevel@tonic-gate cp->cp_ecx = 12187c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 12197c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 12207c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 12217c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 12227c478bd9Sstevel@tonic-gate /* 12237c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 12247c478bd9Sstevel@tonic-gate */ 12257c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 12267c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 12277c478bd9Sstevel@tonic-gate break; 12287c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 12297c478bd9Sstevel@tonic-gate /* 12307c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 12317c478bd9Sstevel@tonic-gate * First appeared on Prescott. 12327c478bd9Sstevel@tonic-gate */ 12337c478bd9Sstevel@tonic-gate default: 12347c478bd9Sstevel@tonic-gate break; 12357c478bd9Sstevel@tonic-gate } 12367c478bd9Sstevel@tonic-gate break; 12377c478bd9Sstevel@tonic-gate default: 12387c478bd9Sstevel@tonic-gate break; 12397c478bd9Sstevel@tonic-gate } 12407c478bd9Sstevel@tonic-gate } 12417c478bd9Sstevel@tonic-gate 12427c478bd9Sstevel@tonic-gate pass2_done: 12437c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 12447c478bd9Sstevel@tonic-gate } 12457c478bd9Sstevel@tonic-gate 12467c478bd9Sstevel@tonic-gate static const char * 12477c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 12487c478bd9Sstevel@tonic-gate { 12497c478bd9Sstevel@tonic-gate int i; 12507c478bd9Sstevel@tonic-gate 12517c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 12527c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 12537c478bd9Sstevel@tonic-gate return ("i486"); 12547c478bd9Sstevel@tonic-gate 12557c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 12567c478bd9Sstevel@tonic-gate case 5: 12577c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 12587c478bd9Sstevel@tonic-gate case 6: 12597c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 12607c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 12618949bcd6Sandrei const struct cpuid_regs *cp; 12627c478bd9Sstevel@tonic-gate case 0: 12637c478bd9Sstevel@tonic-gate case 1: 12647c478bd9Sstevel@tonic-gate case 2: 12657c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 12667c478bd9Sstevel@tonic-gate case 3: 12677c478bd9Sstevel@tonic-gate case 4: 12687c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 12697c478bd9Sstevel@tonic-gate case 6: 12707c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 12717c478bd9Sstevel@tonic-gate case 5: 12727c478bd9Sstevel@tonic-gate case 7: 12737c478bd9Sstevel@tonic-gate celeron = xeon = 0; 12747c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 12757c478bd9Sstevel@tonic-gate 12767c478bd9Sstevel@tonic-gate for (i = 1; i < 3; i++) { 12777c478bd9Sstevel@tonic-gate uint_t tmp; 12787c478bd9Sstevel@tonic-gate 12797c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 12807c478bd9Sstevel@tonic-gate if (tmp == 0x40) 12817c478bd9Sstevel@tonic-gate celeron++; 12827c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 12837c478bd9Sstevel@tonic-gate xeon++; 12847c478bd9Sstevel@tonic-gate } 12857c478bd9Sstevel@tonic-gate 12867c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 12877c478bd9Sstevel@tonic-gate uint_t tmp; 12887c478bd9Sstevel@tonic-gate 12897c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 12907c478bd9Sstevel@tonic-gate if (tmp == 0x40) 12917c478bd9Sstevel@tonic-gate celeron++; 12927c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 12937c478bd9Sstevel@tonic-gate xeon++; 12947c478bd9Sstevel@tonic-gate } 12957c478bd9Sstevel@tonic-gate 12967c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 12977c478bd9Sstevel@tonic-gate uint_t tmp; 12987c478bd9Sstevel@tonic-gate 12997c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 13007c478bd9Sstevel@tonic-gate if (tmp == 0x40) 13017c478bd9Sstevel@tonic-gate celeron++; 13027c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 13037c478bd9Sstevel@tonic-gate xeon++; 13047c478bd9Sstevel@tonic-gate } 13057c478bd9Sstevel@tonic-gate 13067c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 13077c478bd9Sstevel@tonic-gate uint_t tmp; 13087c478bd9Sstevel@tonic-gate 13097c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 13107c478bd9Sstevel@tonic-gate if (tmp == 0x40) 13117c478bd9Sstevel@tonic-gate celeron++; 13127c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 13137c478bd9Sstevel@tonic-gate xeon++; 13147c478bd9Sstevel@tonic-gate } 13157c478bd9Sstevel@tonic-gate 13167c478bd9Sstevel@tonic-gate if (celeron) 13177c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 13187c478bd9Sstevel@tonic-gate if (xeon) 13197c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 13207c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 13217c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 13227c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 13237c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 13247c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 13257c478bd9Sstevel@tonic-gate default: 13267c478bd9Sstevel@tonic-gate break; 13277c478bd9Sstevel@tonic-gate } 13287c478bd9Sstevel@tonic-gate default: 13297c478bd9Sstevel@tonic-gate break; 13307c478bd9Sstevel@tonic-gate } 13317c478bd9Sstevel@tonic-gate 13325ff02082Sdmick /* BrandID is present if the field is nonzero */ 13335ff02082Sdmick if (cpi->cpi_brandid != 0) { 13347c478bd9Sstevel@tonic-gate static const struct { 13357c478bd9Sstevel@tonic-gate uint_t bt_bid; 13367c478bd9Sstevel@tonic-gate const char *bt_str; 13377c478bd9Sstevel@tonic-gate } brand_tbl[] = { 13387c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 13397c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 13407c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 13417c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 13427c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 13437c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 13447c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 13457c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 13467c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 13477c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 13487c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 13497c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 13505ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 13515ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 13525ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 13535ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 13545ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 13555ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 13565ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 13575ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 13587c478bd9Sstevel@tonic-gate }; 13597c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 13607c478bd9Sstevel@tonic-gate uint_t sgn; 13617c478bd9Sstevel@tonic-gate 13627c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 13637c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 13647c478bd9Sstevel@tonic-gate 13657c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 13667c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 13677c478bd9Sstevel@tonic-gate break; 13687c478bd9Sstevel@tonic-gate if (i < btblmax) { 13697c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 13707c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 13717c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 13727c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 13737c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 13747c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 13757c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 13767c478bd9Sstevel@tonic-gate } 13777c478bd9Sstevel@tonic-gate } 13787c478bd9Sstevel@tonic-gate 13797c478bd9Sstevel@tonic-gate return (NULL); 13807c478bd9Sstevel@tonic-gate } 13817c478bd9Sstevel@tonic-gate 13827c478bd9Sstevel@tonic-gate static const char * 13837c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 13847c478bd9Sstevel@tonic-gate { 13857c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 13867c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 13877c478bd9Sstevel@tonic-gate return ("i486 compatible"); 13887c478bd9Sstevel@tonic-gate 13897c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 13907c478bd9Sstevel@tonic-gate case 5: 13917c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 13927c478bd9Sstevel@tonic-gate case 0: 13937c478bd9Sstevel@tonic-gate case 1: 13947c478bd9Sstevel@tonic-gate case 2: 13957c478bd9Sstevel@tonic-gate case 3: 13967c478bd9Sstevel@tonic-gate case 4: 13977c478bd9Sstevel@tonic-gate case 5: 13987c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 13997c478bd9Sstevel@tonic-gate case 6: 14007c478bd9Sstevel@tonic-gate case 7: 14017c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 14027c478bd9Sstevel@tonic-gate case 8: 14037c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 14047c478bd9Sstevel@tonic-gate case 9: 14057c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 14067c478bd9Sstevel@tonic-gate default: 14077c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 14087c478bd9Sstevel@tonic-gate } 14097c478bd9Sstevel@tonic-gate case 6: 14107c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 14117c478bd9Sstevel@tonic-gate case 1: 14127c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 14137c478bd9Sstevel@tonic-gate case 0: 14147c478bd9Sstevel@tonic-gate case 2: 14157c478bd9Sstevel@tonic-gate case 4: 14167c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 14177c478bd9Sstevel@tonic-gate case 3: 14187c478bd9Sstevel@tonic-gate case 7: 14197c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 14207c478bd9Sstevel@tonic-gate case 6: 14217c478bd9Sstevel@tonic-gate case 8: 14227c478bd9Sstevel@tonic-gate case 10: 14237c478bd9Sstevel@tonic-gate /* 14247c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 14257c478bd9Sstevel@tonic-gate */ 14267c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 14277c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 14287c478bd9Sstevel@tonic-gate default: 14297c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 14307c478bd9Sstevel@tonic-gate } 14317c478bd9Sstevel@tonic-gate default: 14327c478bd9Sstevel@tonic-gate break; 14337c478bd9Sstevel@tonic-gate } 14347c478bd9Sstevel@tonic-gate 14357c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 14367c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 14377c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 14387c478bd9Sstevel@tonic-gate case 3: 14397c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 14407c478bd9Sstevel@tonic-gate case 4: 14417c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 14427c478bd9Sstevel@tonic-gate case 5: 14437c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 14447c478bd9Sstevel@tonic-gate default: 14457c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 14467c478bd9Sstevel@tonic-gate } 14477c478bd9Sstevel@tonic-gate } 14487c478bd9Sstevel@tonic-gate 14497c478bd9Sstevel@tonic-gate return (NULL); 14507c478bd9Sstevel@tonic-gate } 14517c478bd9Sstevel@tonic-gate 14527c478bd9Sstevel@tonic-gate static const char * 14537c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 14547c478bd9Sstevel@tonic-gate { 14557c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 14567c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 14577c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 14587c478bd9Sstevel@tonic-gate return ("i486 compatible"); 14597c478bd9Sstevel@tonic-gate 14607c478bd9Sstevel@tonic-gate switch (type) { 14617c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 14627c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 14637c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 14647c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 14657c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 14667c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 14677c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 14687c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 14697c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 14707c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 14717c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 14727c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 14737c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 14747c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 14757c478bd9Sstevel@tonic-gate default: 14767c478bd9Sstevel@tonic-gate /* 14777c478bd9Sstevel@tonic-gate * Have another wild guess .. 14787c478bd9Sstevel@tonic-gate */ 14797c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 14807c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 14817c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 14827c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 14837c478bd9Sstevel@tonic-gate case 2: 14847c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 14857c478bd9Sstevel@tonic-gate case 4: 14867c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 14877c478bd9Sstevel@tonic-gate default: 14887c478bd9Sstevel@tonic-gate break; 14897c478bd9Sstevel@tonic-gate } 14907c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 14917c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 14927c478bd9Sstevel@tonic-gate case 0: 14937c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 14947c478bd9Sstevel@tonic-gate case 5: 14957c478bd9Sstevel@tonic-gate case 6: 14967c478bd9Sstevel@tonic-gate case 7: 14977c478bd9Sstevel@tonic-gate case 8: 14987c478bd9Sstevel@tonic-gate case 9: 14997c478bd9Sstevel@tonic-gate return ("VIA C3"); 15007c478bd9Sstevel@tonic-gate default: 15017c478bd9Sstevel@tonic-gate break; 15027c478bd9Sstevel@tonic-gate } 15037c478bd9Sstevel@tonic-gate } 15047c478bd9Sstevel@tonic-gate break; 15057c478bd9Sstevel@tonic-gate } 15067c478bd9Sstevel@tonic-gate return (NULL); 15077c478bd9Sstevel@tonic-gate } 15087c478bd9Sstevel@tonic-gate 15097c478bd9Sstevel@tonic-gate /* 15107c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 15117c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 15127c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 15137c478bd9Sstevel@tonic-gate */ 15147c478bd9Sstevel@tonic-gate static void 15157c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 15167c478bd9Sstevel@tonic-gate { 15177c478bd9Sstevel@tonic-gate const char *brand = NULL; 15187c478bd9Sstevel@tonic-gate 15197c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 15207c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 15217c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 15227c478bd9Sstevel@tonic-gate break; 15237c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 15247c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 15257c478bd9Sstevel@tonic-gate break; 15267c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 15277c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 15287c478bd9Sstevel@tonic-gate break; 15297c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 15307c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 15317c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 15327c478bd9Sstevel@tonic-gate break; 15337c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 15347c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 15357c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 15367c478bd9Sstevel@tonic-gate case 4: 15377c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 15387c478bd9Sstevel@tonic-gate break; 15397c478bd9Sstevel@tonic-gate case 8: 15407c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 15417c478bd9Sstevel@tonic-gate break; 15427c478bd9Sstevel@tonic-gate case 9: 15437c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 15447c478bd9Sstevel@tonic-gate break; 15457c478bd9Sstevel@tonic-gate default: 15467c478bd9Sstevel@tonic-gate break; 15477c478bd9Sstevel@tonic-gate } 15487c478bd9Sstevel@tonic-gate break; 15497c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 15507c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 15517c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 15527c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 15537c478bd9Sstevel@tonic-gate break; 15547c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 15557c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 15567c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 15577c478bd9Sstevel@tonic-gate break; 15587c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 15597c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 15607c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 15617c478bd9Sstevel@tonic-gate break; 15627c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 15637c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 15647c478bd9Sstevel@tonic-gate default: 15657c478bd9Sstevel@tonic-gate break; 15667c478bd9Sstevel@tonic-gate } 15677c478bd9Sstevel@tonic-gate if (brand) { 15687c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 15697c478bd9Sstevel@tonic-gate return; 15707c478bd9Sstevel@tonic-gate } 15717c478bd9Sstevel@tonic-gate 15727c478bd9Sstevel@tonic-gate /* 15737c478bd9Sstevel@tonic-gate * If all else fails ... 15747c478bd9Sstevel@tonic-gate */ 15757c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 15767c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 15777c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 15787c478bd9Sstevel@tonic-gate } 15797c478bd9Sstevel@tonic-gate 15807c478bd9Sstevel@tonic-gate /* 15817c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 15827c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 15837c478bd9Sstevel@tonic-gate * the other cpus. 15847c478bd9Sstevel@tonic-gate * 15857c478bd9Sstevel@tonic-gate * Fixup the brand string. 15867c478bd9Sstevel@tonic-gate */ 15877c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 15887c478bd9Sstevel@tonic-gate void 15897c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 15907c478bd9Sstevel@tonic-gate { 15917c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 15927c478bd9Sstevel@tonic-gate 15937c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 15947c478bd9Sstevel@tonic-gate 15957c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 15967c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 15977c478bd9Sstevel@tonic-gate goto pass3_done; 15987c478bd9Sstevel@tonic-gate } 15997c478bd9Sstevel@tonic-gate 16007c478bd9Sstevel@tonic-gate /* 16017c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 16027c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 16037c478bd9Sstevel@tonic-gate * similar junk. 16047c478bd9Sstevel@tonic-gate */ 16057c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 16067c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 16077c478bd9Sstevel@tonic-gate char *src, *dst; 16087c478bd9Sstevel@tonic-gate 16097c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 16107c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 16117c478bd9Sstevel@tonic-gate /* 16127c478bd9Sstevel@tonic-gate * strip leading spaces 16137c478bd9Sstevel@tonic-gate */ 16147c478bd9Sstevel@tonic-gate while (*src == ' ') 16157c478bd9Sstevel@tonic-gate src++; 16167c478bd9Sstevel@tonic-gate /* 16177c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 16187c478bd9Sstevel@tonic-gate */ 16197c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 16207c478bd9Sstevel@tonic-gate src += 8; 16217c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 16227c478bd9Sstevel@tonic-gate src += 10; 16237c478bd9Sstevel@tonic-gate 16247c478bd9Sstevel@tonic-gate /* 16257c478bd9Sstevel@tonic-gate * Now do an in-place copy. 16267c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 16277c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 16287c478bd9Sstevel@tonic-gate * -really- no need to shout. 16297c478bd9Sstevel@tonic-gate */ 16307c478bd9Sstevel@tonic-gate while (*src != '\0') { 16317c478bd9Sstevel@tonic-gate if (src[0] == '(') { 16327c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 16337c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 16347c478bd9Sstevel@tonic-gate src += 3; 16357c478bd9Sstevel@tonic-gate dst += 3; 16367c478bd9Sstevel@tonic-gate continue; 16377c478bd9Sstevel@tonic-gate } 16387c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 16397c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 16407c478bd9Sstevel@tonic-gate src += 4; 16417c478bd9Sstevel@tonic-gate dst += 4; 16427c478bd9Sstevel@tonic-gate continue; 16437c478bd9Sstevel@tonic-gate } 16447c478bd9Sstevel@tonic-gate } 16457c478bd9Sstevel@tonic-gate *dst++ = *src++; 16467c478bd9Sstevel@tonic-gate } 16477c478bd9Sstevel@tonic-gate *dst = '\0'; 16487c478bd9Sstevel@tonic-gate 16497c478bd9Sstevel@tonic-gate /* 16507c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 16517c478bd9Sstevel@tonic-gate */ 16527c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 16537c478bd9Sstevel@tonic-gate if (*dst == ' ') 16547c478bd9Sstevel@tonic-gate *dst = '\0'; 16557c478bd9Sstevel@tonic-gate else 16567c478bd9Sstevel@tonic-gate break; 16577c478bd9Sstevel@tonic-gate } else 16587c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 16597c478bd9Sstevel@tonic-gate 16607c478bd9Sstevel@tonic-gate pass3_done: 16617c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 16627c478bd9Sstevel@tonic-gate } 16637c478bd9Sstevel@tonic-gate 16647c478bd9Sstevel@tonic-gate /* 16657c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 16667c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 16677c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 16687c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 16697c478bd9Sstevel@tonic-gate */ 16707c478bd9Sstevel@tonic-gate uint_t 16717c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 16727c478bd9Sstevel@tonic-gate { 16737c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 16747c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 16757c478bd9Sstevel@tonic-gate 16767c478bd9Sstevel@tonic-gate if (cpu == NULL) 16777c478bd9Sstevel@tonic-gate cpu = CPU; 16787c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 16797c478bd9Sstevel@tonic-gate 16807c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 16817c478bd9Sstevel@tonic-gate 16827c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 16837c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 16847c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 16857c478bd9Sstevel@tonic-gate 16867c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 16877c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 16887c478bd9Sstevel@tonic-gate 16897c478bd9Sstevel@tonic-gate /* 16907c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 16917c478bd9Sstevel@tonic-gate */ 16927c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 16937c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 16947c478bd9Sstevel@tonic-gate 16957c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 16967c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 16977c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 16987c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 16997c478bd9Sstevel@tonic-gate 17007c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 17017c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 17027c478bd9Sstevel@tonic-gate 17037c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 17047c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 17057c478bd9Sstevel@tonic-gate 17067c478bd9Sstevel@tonic-gate /* 17077c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 17087c478bd9Sstevel@tonic-gate */ 17097c478bd9Sstevel@tonic-gate if (!fpu_exists) 17107c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 17117c478bd9Sstevel@tonic-gate 17127c478bd9Sstevel@tonic-gate /* 17137c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 17147c478bd9Sstevel@tonic-gate * think userland will care about. 17157c478bd9Sstevel@tonic-gate */ 17167c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 17177c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 17187c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 17197c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 17207c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 17217c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 17227c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 17237c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 17247c478bd9Sstevel@tonic-gate 17257c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 17267c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 17277c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 17287c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 17297c478bd9Sstevel@tonic-gate 17307c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 17317c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 17327c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 17337c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 17347c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 17357c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 17367c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 17377c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 17387c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 17397c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 17407c478bd9Sstevel@tonic-gate } 17417c478bd9Sstevel@tonic-gate 17428949bcd6Sandrei if (x86_feature & X86_HTT) 17437c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 17447c478bd9Sstevel@tonic-gate 17457c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 17467c478bd9Sstevel@tonic-gate goto pass4_done; 17477c478bd9Sstevel@tonic-gate 17487c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 17498949bcd6Sandrei struct cpuid_regs cp; 1750ae115bc7Smrj uint32_t *edx, *ecx; 17517c478bd9Sstevel@tonic-gate 1752ae115bc7Smrj case X86_VENDOR_Intel: 1753ae115bc7Smrj /* 1754ae115bc7Smrj * Seems like Intel duplicated what we necessary 1755ae115bc7Smrj * here to make the initial crop of 64-bit OS's work. 1756ae115bc7Smrj * Hopefully, those are the only "extended" bits 1757ae115bc7Smrj * they'll add. 1758ae115bc7Smrj */ 1759ae115bc7Smrj /*FALLTHROUGH*/ 1760ae115bc7Smrj 17617c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 17627c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 1763ae115bc7Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 17647c478bd9Sstevel@tonic-gate 17657c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 1766ae115bc7Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 1767ae115bc7Smrj 1768ae115bc7Smrj /* 1769ae115bc7Smrj * [these features require explicit kernel support] 1770ae115bc7Smrj */ 1771ae115bc7Smrj switch (cpi->cpi_vendor) { 1772ae115bc7Smrj case X86_VENDOR_Intel: 1773ae115bc7Smrj break; 1774ae115bc7Smrj 1775ae115bc7Smrj case X86_VENDOR_AMD: 1776ae115bc7Smrj if ((x86_feature & X86_TSCP) == 0) 1777ae115bc7Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 1778ae115bc7Smrj break; 1779ae115bc7Smrj 1780ae115bc7Smrj default: 1781ae115bc7Smrj break; 1782ae115bc7Smrj } 17837c478bd9Sstevel@tonic-gate 17847c478bd9Sstevel@tonic-gate /* 17857c478bd9Sstevel@tonic-gate * [no explicit support required beyond 17867c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 17877c478bd9Sstevel@tonic-gate */ 17887c478bd9Sstevel@tonic-gate if (!fpu_exists) 17897c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 17907c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 17917c478bd9Sstevel@tonic-gate 17927c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 17937c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 1794ae115bc7Smrj #if !defined(__amd64) 17957c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 17967c478bd9Sstevel@tonic-gate #endif 17977c478bd9Sstevel@tonic-gate /* 17987c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 17997c478bd9Sstevel@tonic-gate * things that we think userland will care about. 18007c478bd9Sstevel@tonic-gate */ 1801ae115bc7Smrj #if defined(__amd64) 18027c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 18037c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 1804ae115bc7Smrj #endif 18057c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 18067c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 18077c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 18087c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 18097c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 18107c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 1811ae115bc7Smrj 1812ae115bc7Smrj switch (cpi->cpi_vendor) { 1813ae115bc7Smrj case X86_VENDOR_AMD: 1814ae115bc7Smrj if (*edx & CPUID_AMD_EDX_TSCP) 1815ae115bc7Smrj hwcap_flags |= AV_386_TSCP; 1816ae115bc7Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 1817ae115bc7Smrj hwcap_flags |= AV_386_AHF; 1818ae115bc7Smrj break; 1819ae115bc7Smrj 1820ae115bc7Smrj case X86_VENDOR_Intel: 1821ae115bc7Smrj /* 1822ae115bc7Smrj * Aarrgh. 1823ae115bc7Smrj * Intel uses a different bit in the same word. 1824ae115bc7Smrj */ 1825ae115bc7Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 1826ae115bc7Smrj hwcap_flags |= AV_386_AHF; 1827ae115bc7Smrj break; 1828ae115bc7Smrj 1829ae115bc7Smrj default: 1830ae115bc7Smrj break; 1831ae115bc7Smrj } 18327c478bd9Sstevel@tonic-gate break; 18337c478bd9Sstevel@tonic-gate 18347c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 18358949bcd6Sandrei cp.cp_eax = 0x80860001; 18368949bcd6Sandrei (void) __cpuid_insn(&cp); 18378949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 18387c478bd9Sstevel@tonic-gate break; 18397c478bd9Sstevel@tonic-gate 18407c478bd9Sstevel@tonic-gate default: 18417c478bd9Sstevel@tonic-gate break; 18427c478bd9Sstevel@tonic-gate } 18437c478bd9Sstevel@tonic-gate 18447c478bd9Sstevel@tonic-gate pass4_done: 18457c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 18467c478bd9Sstevel@tonic-gate return (hwcap_flags); 18477c478bd9Sstevel@tonic-gate } 18487c478bd9Sstevel@tonic-gate 18497c478bd9Sstevel@tonic-gate 18507c478bd9Sstevel@tonic-gate /* 18517c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 18527c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 18537c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 18547c478bd9Sstevel@tonic-gate */ 18557c478bd9Sstevel@tonic-gate uint32_t 18568949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 18577c478bd9Sstevel@tonic-gate { 18587c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 18598949bcd6Sandrei struct cpuid_regs *xcp; 18607c478bd9Sstevel@tonic-gate 18617c478bd9Sstevel@tonic-gate if (cpu == NULL) 18627c478bd9Sstevel@tonic-gate cpu = CPU; 18637c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 18647c478bd9Sstevel@tonic-gate 18657c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 18667c478bd9Sstevel@tonic-gate 18677c478bd9Sstevel@tonic-gate /* 18687c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 18697c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 18707c478bd9Sstevel@tonic-gate */ 18718949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 18728949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 18738949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 18748949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 18758949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 18767c478bd9Sstevel@tonic-gate else 18777c478bd9Sstevel@tonic-gate /* 18787c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 18797c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 18807c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 18817c478bd9Sstevel@tonic-gate */ 18828949bcd6Sandrei return (__cpuid_insn(cp)); 18838949bcd6Sandrei 18848949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 18858949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 18868949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 18878949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 18887c478bd9Sstevel@tonic-gate return (cp->cp_eax); 18897c478bd9Sstevel@tonic-gate } 18907c478bd9Sstevel@tonic-gate 18917c478bd9Sstevel@tonic-gate int 18927c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 18937c478bd9Sstevel@tonic-gate { 18947c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 18957c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 18967c478bd9Sstevel@tonic-gate } 18977c478bd9Sstevel@tonic-gate 18987c478bd9Sstevel@tonic-gate int 18997c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 19007c478bd9Sstevel@tonic-gate { 19017c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 19027c478bd9Sstevel@tonic-gate 19037c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 19047c478bd9Sstevel@tonic-gate } 19057c478bd9Sstevel@tonic-gate 19067c478bd9Sstevel@tonic-gate int 19078949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 19087c478bd9Sstevel@tonic-gate { 19097c478bd9Sstevel@tonic-gate if (cpu == NULL) 19107c478bd9Sstevel@tonic-gate cpu = CPU; 19117c478bd9Sstevel@tonic-gate 19127c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19137c478bd9Sstevel@tonic-gate 19147c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 19157c478bd9Sstevel@tonic-gate } 19167c478bd9Sstevel@tonic-gate 19177c478bd9Sstevel@tonic-gate /* 19187c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 19197c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 19207c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 19217c478bd9Sstevel@tonic-gate * 19227c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 19237c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 19247c478bd9Sstevel@tonic-gate * to test that subtlety here. 19257c478bd9Sstevel@tonic-gate */ 19267c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 19277c478bd9Sstevel@tonic-gate int 19287c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 19297c478bd9Sstevel@tonic-gate { 19307c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 19317c478bd9Sstevel@tonic-gate 1932ae115bc7Smrj if (cpu == NULL) 1933ae115bc7Smrj cpu = CPU; 1934ae115bc7Smrj 1935ae115bc7Smrj /*CSTYLED*/ 1936ae115bc7Smrj { 1937ae115bc7Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 1938ae115bc7Smrj 1939ae115bc7Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 1940ae115bc7Smrj cpi->cpi_xmaxeax >= 0x80000001 && 1941ae115bc7Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 1942ae115bc7Smrj return (1); 1943ae115bc7Smrj } 19447c478bd9Sstevel@tonic-gate return (0); 19457c478bd9Sstevel@tonic-gate } 19467c478bd9Sstevel@tonic-gate 19477c478bd9Sstevel@tonic-gate int 19487c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 19497c478bd9Sstevel@tonic-gate { 19507c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 19517c478bd9Sstevel@tonic-gate 19527c478bd9Sstevel@tonic-gate static const char fmt[] = 1953ecfa43a5Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 19547c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 1955ecfa43a5Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 19567c478bd9Sstevel@tonic-gate 19577c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19587c478bd9Sstevel@tonic-gate 19598949bcd6Sandrei if (cpuid_is_cmt(cpu)) 19607c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 1961ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 1962ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 19637c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 19647c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 1965ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 1966ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 19677c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 19687c478bd9Sstevel@tonic-gate } 19697c478bd9Sstevel@tonic-gate 19707c478bd9Sstevel@tonic-gate const char * 19717c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 19727c478bd9Sstevel@tonic-gate { 19737c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19747c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 19757c478bd9Sstevel@tonic-gate } 19767c478bd9Sstevel@tonic-gate 19777c478bd9Sstevel@tonic-gate uint_t 19787c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 19797c478bd9Sstevel@tonic-gate { 19807c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19817c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 19827c478bd9Sstevel@tonic-gate } 19837c478bd9Sstevel@tonic-gate 19847c478bd9Sstevel@tonic-gate uint_t 19857c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 19867c478bd9Sstevel@tonic-gate { 19877c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19887c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 19897c478bd9Sstevel@tonic-gate } 19907c478bd9Sstevel@tonic-gate 19917c478bd9Sstevel@tonic-gate uint_t 19927c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 19937c478bd9Sstevel@tonic-gate { 19947c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19957c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 19967c478bd9Sstevel@tonic-gate } 19977c478bd9Sstevel@tonic-gate 19987c478bd9Sstevel@tonic-gate uint_t 19997c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 20007c478bd9Sstevel@tonic-gate { 20017c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 20027c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 20037c478bd9Sstevel@tonic-gate } 20047c478bd9Sstevel@tonic-gate 20057c478bd9Sstevel@tonic-gate uint_t 20068949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 20078949bcd6Sandrei { 20088949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 20098949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 20108949bcd6Sandrei } 20118949bcd6Sandrei 20128949bcd6Sandrei uint_t 20137c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 20147c478bd9Sstevel@tonic-gate { 20157c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 20167c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 20177c478bd9Sstevel@tonic-gate } 20187c478bd9Sstevel@tonic-gate 20198a40a695Sgavinm uint32_t 20208a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu) 20218a40a695Sgavinm { 20228a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 20238a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 20248a40a695Sgavinm } 20258a40a695Sgavinm 20268a40a695Sgavinm const char * 20278a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 20288a40a695Sgavinm { 20298a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 20308a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 20318a40a695Sgavinm } 20328a40a695Sgavinm 20338a40a695Sgavinm uint32_t 20348a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu) 20358a40a695Sgavinm { 20368a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 20378a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 20388a40a695Sgavinm } 20398a40a695Sgavinm 2040fb2f18f8Sesaxe int 2041fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu) 20427c478bd9Sstevel@tonic-gate { 20437c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 20447c478bd9Sstevel@tonic-gate 20458949bcd6Sandrei if (cpuid_is_cmt(cpu)) 20467c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 20477c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 20487c478bd9Sstevel@tonic-gate } 20497c478bd9Sstevel@tonic-gate 20508949bcd6Sandrei id_t 2051fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu) 20528949bcd6Sandrei { 20538949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 20548949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 20558949bcd6Sandrei } 20568949bcd6Sandrei 20577c478bd9Sstevel@tonic-gate int 2058fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu) 20597c478bd9Sstevel@tonic-gate { 20607c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 20617c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 20627c478bd9Sstevel@tonic-gate } 20637c478bd9Sstevel@tonic-gate 20647c478bd9Sstevel@tonic-gate void 20657c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 20667c478bd9Sstevel@tonic-gate { 20677c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 20687c478bd9Sstevel@tonic-gate 20697c478bd9Sstevel@tonic-gate if (cpu == NULL) 20707c478bd9Sstevel@tonic-gate cpu = CPU; 20717c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20727c478bd9Sstevel@tonic-gate 20737c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 20747c478bd9Sstevel@tonic-gate 20757c478bd9Sstevel@tonic-gate if (pabits) 20767c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 20777c478bd9Sstevel@tonic-gate if (vabits) 20787c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 20797c478bd9Sstevel@tonic-gate } 20807c478bd9Sstevel@tonic-gate 20817c478bd9Sstevel@tonic-gate /* 20827c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 20837c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 20847c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 20857c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 20867c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 20877c478bd9Sstevel@tonic-gate */ 20887c478bd9Sstevel@tonic-gate uint_t 20897c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 20907c478bd9Sstevel@tonic-gate { 20917c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 20927c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 20937c478bd9Sstevel@tonic-gate 20947c478bd9Sstevel@tonic-gate if (cpu == NULL) 20957c478bd9Sstevel@tonic-gate cpu = CPU; 20967c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20977c478bd9Sstevel@tonic-gate 20987c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 20997c478bd9Sstevel@tonic-gate 21007c478bd9Sstevel@tonic-gate /* 21017c478bd9Sstevel@tonic-gate * Check the L2 TLB info 21027c478bd9Sstevel@tonic-gate */ 21037c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 21048949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 21057c478bd9Sstevel@tonic-gate 21067c478bd9Sstevel@tonic-gate switch (pagesize) { 21077c478bd9Sstevel@tonic-gate 21087c478bd9Sstevel@tonic-gate case 4 * 1024: 21097c478bd9Sstevel@tonic-gate /* 21107c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 21117c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 21127c478bd9Sstevel@tonic-gate */ 21137c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 21147c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 21157c478bd9Sstevel@tonic-gate else 21167c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 21177c478bd9Sstevel@tonic-gate break; 21187c478bd9Sstevel@tonic-gate 21197c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 21207c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 21217c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 21227c478bd9Sstevel@tonic-gate else 21237c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 21247c478bd9Sstevel@tonic-gate break; 21257c478bd9Sstevel@tonic-gate 21267c478bd9Sstevel@tonic-gate default: 21277c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 21287c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 21297c478bd9Sstevel@tonic-gate } 21307c478bd9Sstevel@tonic-gate } 21317c478bd9Sstevel@tonic-gate 21327c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 21337c478bd9Sstevel@tonic-gate return (dtlb_nent); 21347c478bd9Sstevel@tonic-gate 21357c478bd9Sstevel@tonic-gate /* 21367c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 21377c478bd9Sstevel@tonic-gate */ 21387c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 21398949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 21407c478bd9Sstevel@tonic-gate 21417c478bd9Sstevel@tonic-gate switch (pagesize) { 21427c478bd9Sstevel@tonic-gate case 4 * 1024: 21437c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 21447c478bd9Sstevel@tonic-gate break; 21457c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 21467c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 21477c478bd9Sstevel@tonic-gate break; 21487c478bd9Sstevel@tonic-gate default: 21497c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 21507c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 21517c478bd9Sstevel@tonic-gate } 21527c478bd9Sstevel@tonic-gate } 21537c478bd9Sstevel@tonic-gate 21547c478bd9Sstevel@tonic-gate return (dtlb_nent); 21557c478bd9Sstevel@tonic-gate } 21567c478bd9Sstevel@tonic-gate 21577c478bd9Sstevel@tonic-gate /* 21587c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 21597c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 21607c478bd9Sstevel@tonic-gate * 21617c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 21622201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 21637c478bd9Sstevel@tonic-gate */ 21647c478bd9Sstevel@tonic-gate int 21657c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 21667c478bd9Sstevel@tonic-gate { 21677c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 21688949bcd6Sandrei uint_t eax; 21697c478bd9Sstevel@tonic-gate 2170ea99987eSsethg /* 2171ea99987eSsethg * Bail out if this CPU isn't an AMD CPU, or if it's 2172ea99987eSsethg * a legacy (32-bit) AMD CPU. 2173ea99987eSsethg */ 2174ea99987eSsethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 2175875b116eSkchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 2176875b116eSkchow cpi->cpi_family == 6) 21778a40a695Sgavinm 21787c478bd9Sstevel@tonic-gate return (0); 21797c478bd9Sstevel@tonic-gate 21807c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 21817c478bd9Sstevel@tonic-gate 21827c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 21837c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 2184ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 21857c478bd9Sstevel@tonic-gate 21867c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 21877c478bd9Sstevel@tonic-gate 21887c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 21897c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 21907c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 2191ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 21927c478bd9Sstevel@tonic-gate 21937c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 21947c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 21957c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 2196ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 21977c478bd9Sstevel@tonic-gate 21987c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 21997c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 22007c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 22017c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 22027c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 22037c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 22047c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 22057c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 2206ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 2207ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 2208ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 22097c478bd9Sstevel@tonic-gate 22107c478bd9Sstevel@tonic-gate switch (erratum) { 22117c478bd9Sstevel@tonic-gate case 1: 2212875b116eSkchow return (cpi->cpi_family < 0x10); 22137c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 22147c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 22157c478bd9Sstevel@tonic-gate case 52: 22167c478bd9Sstevel@tonic-gate return (B(eax)); 22177c478bd9Sstevel@tonic-gate case 57: 2218875b116eSkchow return (cpi->cpi_family <= 0x10); 22197c478bd9Sstevel@tonic-gate case 58: 22207c478bd9Sstevel@tonic-gate return (B(eax)); 22217c478bd9Sstevel@tonic-gate case 60: 2222875b116eSkchow return (cpi->cpi_family <= 0x10); 22237c478bd9Sstevel@tonic-gate case 61: 22247c478bd9Sstevel@tonic-gate case 62: 22257c478bd9Sstevel@tonic-gate case 63: 22267c478bd9Sstevel@tonic-gate case 64: 22277c478bd9Sstevel@tonic-gate case 65: 22287c478bd9Sstevel@tonic-gate case 66: 22297c478bd9Sstevel@tonic-gate case 68: 22307c478bd9Sstevel@tonic-gate case 69: 22317c478bd9Sstevel@tonic-gate case 70: 22327c478bd9Sstevel@tonic-gate case 71: 22337c478bd9Sstevel@tonic-gate return (B(eax)); 22347c478bd9Sstevel@tonic-gate case 72: 22357c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 22367c478bd9Sstevel@tonic-gate case 74: 22377c478bd9Sstevel@tonic-gate return (B(eax)); 22387c478bd9Sstevel@tonic-gate case 75: 2239875b116eSkchow return (cpi->cpi_family < 0x10); 22407c478bd9Sstevel@tonic-gate case 76: 22417c478bd9Sstevel@tonic-gate return (B(eax)); 22427c478bd9Sstevel@tonic-gate case 77: 2243875b116eSkchow return (cpi->cpi_family <= 0x10); 22447c478bd9Sstevel@tonic-gate case 78: 22457c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 22467c478bd9Sstevel@tonic-gate case 79: 22477c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 22487c478bd9Sstevel@tonic-gate case 80: 22497c478bd9Sstevel@tonic-gate case 81: 22507c478bd9Sstevel@tonic-gate case 82: 22517c478bd9Sstevel@tonic-gate return (B(eax)); 22527c478bd9Sstevel@tonic-gate case 83: 22537c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 22547c478bd9Sstevel@tonic-gate case 85: 2255875b116eSkchow return (cpi->cpi_family < 0x10); 22567c478bd9Sstevel@tonic-gate case 86: 22577c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 22587c478bd9Sstevel@tonic-gate case 88: 22597c478bd9Sstevel@tonic-gate #if !defined(__amd64) 22607c478bd9Sstevel@tonic-gate return (0); 22617c478bd9Sstevel@tonic-gate #else 22627c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 22637c478bd9Sstevel@tonic-gate #endif 22647c478bd9Sstevel@tonic-gate case 89: 2265875b116eSkchow return (cpi->cpi_family < 0x10); 22667c478bd9Sstevel@tonic-gate case 90: 22677c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 22687c478bd9Sstevel@tonic-gate case 91: 22697c478bd9Sstevel@tonic-gate case 92: 22707c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 22717c478bd9Sstevel@tonic-gate case 93: 22727c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 22737c478bd9Sstevel@tonic-gate case 94: 22747c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 22757c478bd9Sstevel@tonic-gate case 95: 22767c478bd9Sstevel@tonic-gate #if !defined(__amd64) 22777c478bd9Sstevel@tonic-gate return (0); 22787c478bd9Sstevel@tonic-gate #else 22797c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 22807c478bd9Sstevel@tonic-gate #endif 22817c478bd9Sstevel@tonic-gate case 96: 22827c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 22837c478bd9Sstevel@tonic-gate case 97: 22847c478bd9Sstevel@tonic-gate case 98: 22857c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 22867c478bd9Sstevel@tonic-gate case 99: 22877c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 22887c478bd9Sstevel@tonic-gate case 100: 22897c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 22907c478bd9Sstevel@tonic-gate case 101: 22917c478bd9Sstevel@tonic-gate case 103: 22927c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 22937c478bd9Sstevel@tonic-gate case 104: 22947c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 22957c478bd9Sstevel@tonic-gate case 105: 22967c478bd9Sstevel@tonic-gate case 106: 22977c478bd9Sstevel@tonic-gate case 107: 22987c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 22997c478bd9Sstevel@tonic-gate case 108: 23007c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 23017c478bd9Sstevel@tonic-gate case 109: 23027c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 23037c478bd9Sstevel@tonic-gate case 110: 23047c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 23057c478bd9Sstevel@tonic-gate case 111: 23067c478bd9Sstevel@tonic-gate return (CG(eax)); 23077c478bd9Sstevel@tonic-gate case 112: 23087c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 23097c478bd9Sstevel@tonic-gate case 113: 23107c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 23117c478bd9Sstevel@tonic-gate case 114: 23127c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 23137c478bd9Sstevel@tonic-gate case 115: 23147c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 23157c478bd9Sstevel@tonic-gate case 116: 23167c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 23177c478bd9Sstevel@tonic-gate case 117: 23187c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 23197c478bd9Sstevel@tonic-gate case 118: 23207c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 23217c478bd9Sstevel@tonic-gate JH_E6(eax)); 23227c478bd9Sstevel@tonic-gate case 121: 23237c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 23247c478bd9Sstevel@tonic-gate case 122: 2325875b116eSkchow return (cpi->cpi_family < 0x10); 23267c478bd9Sstevel@tonic-gate case 123: 23277c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 23282201b277Skucharsk case 131: 2329875b116eSkchow return (cpi->cpi_family < 0x10); 2330ef50d8c0Sesaxe case 6336786: 2331ef50d8c0Sesaxe /* 2332ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2333875b116eSkchow * if this is a K8 family or newer processor 2334ef50d8c0Sesaxe */ 2335ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 23368949bcd6Sandrei struct cpuid_regs regs; 23378949bcd6Sandrei regs.cp_eax = 0x80000007; 23388949bcd6Sandrei (void) __cpuid_insn(®s); 23398949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2340ef50d8c0Sesaxe } 2341ef50d8c0Sesaxe return (0); 2342ee88d2b9Skchow case 6323525: 2343ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2344ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2345ee88d2b9Skchow 23467c478bd9Sstevel@tonic-gate default: 23477c478bd9Sstevel@tonic-gate return (-1); 23487c478bd9Sstevel@tonic-gate } 23497c478bd9Sstevel@tonic-gate } 23507c478bd9Sstevel@tonic-gate 23517c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 23527c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 23537c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 23547c478bd9Sstevel@tonic-gate 23557c478bd9Sstevel@tonic-gate static void 23567c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 23577c478bd9Sstevel@tonic-gate uint32_t val) 23587c478bd9Sstevel@tonic-gate { 23597c478bd9Sstevel@tonic-gate char buf[128]; 23607c478bd9Sstevel@tonic-gate 23617c478bd9Sstevel@tonic-gate /* 23627c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 23637c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 23647c478bd9Sstevel@tonic-gate */ 23657c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 23667c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 23677c478bd9Sstevel@tonic-gate } 23687c478bd9Sstevel@tonic-gate 23697c478bd9Sstevel@tonic-gate /* 23707c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 23717c478bd9Sstevel@tonic-gate * 23727c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 23737c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 23747c478bd9Sstevel@tonic-gate * cache and tlb properties. 23757c478bd9Sstevel@tonic-gate */ 23767c478bd9Sstevel@tonic-gate 23777c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 23787c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 23797c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 2380ae115bc7Smrj static const char l3_cache_str[] = "l3-cache"; 23817c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 23827c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 23837c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 23847c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 23857c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 23867c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 23877c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 23887c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 23897c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 23907c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 23917c478bd9Sstevel@tonic-gate 23927c478bd9Sstevel@tonic-gate static const struct cachetab { 23937c478bd9Sstevel@tonic-gate uint8_t ct_code; 23947c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 23957c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 23967c478bd9Sstevel@tonic-gate size_t ct_size; 23977c478bd9Sstevel@tonic-gate const char *ct_label; 23987c478bd9Sstevel@tonic-gate } intel_ctab[] = { 23997c478bd9Sstevel@tonic-gate /* maintain descending order! */ 2400ae115bc7Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 24017c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 24027c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 24037c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 24047c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 24057c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 24067c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 24077c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 24087c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 24097c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 24107c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 24117c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 24127c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 24137c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 24147c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 24157c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 2416ae115bc7Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 24177c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 24187c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 24197c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 24207c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 24217c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 24227c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 24237c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 24247c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 24257c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 24267c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 24277c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 24287c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 24297c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 2430ae115bc7Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 2431ae115bc7Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 2432ae115bc7Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 2433ae115bc7Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 2434ae115bc7Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 2435ae115bc7Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 2436ae115bc7Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 24377c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 24387c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 24397c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 24407c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 24417c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 2442ae115bc7Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 2443ae115bc7Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 24447c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 24457c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 2446ae115bc7Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 24477c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 24487c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 24497c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 24507c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 24517c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 24527c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 24537c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 24547c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 2455ae115bc7Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 24567c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 24577c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 24587c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 24597c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 24607c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 24617c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 24627c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 24637c478bd9Sstevel@tonic-gate { 0 } 24647c478bd9Sstevel@tonic-gate }; 24657c478bd9Sstevel@tonic-gate 24667c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 24677c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 24687c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 24697c478bd9Sstevel@tonic-gate { 0 } 24707c478bd9Sstevel@tonic-gate }; 24717c478bd9Sstevel@tonic-gate 24727c478bd9Sstevel@tonic-gate /* 24737c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 24747c478bd9Sstevel@tonic-gate */ 24757c478bd9Sstevel@tonic-gate static const struct cachetab * 24767c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 24777c478bd9Sstevel@tonic-gate { 24787c478bd9Sstevel@tonic-gate if (code != 0) { 24797c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 24807c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 24817c478bd9Sstevel@tonic-gate break; 24827c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 24837c478bd9Sstevel@tonic-gate return (ct); 24847c478bd9Sstevel@tonic-gate } 24857c478bd9Sstevel@tonic-gate return (NULL); 24867c478bd9Sstevel@tonic-gate } 24877c478bd9Sstevel@tonic-gate 24887c478bd9Sstevel@tonic-gate /* 24897c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 24907c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 24917c478bd9Sstevel@tonic-gate */ 24927c478bd9Sstevel@tonic-gate static void 24937c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 24947c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 24957c478bd9Sstevel@tonic-gate { 24967c478bd9Sstevel@tonic-gate const struct cachetab *ct; 24977c478bd9Sstevel@tonic-gate uint8_t *dp; 24987c478bd9Sstevel@tonic-gate int i; 24997c478bd9Sstevel@tonic-gate 25007c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 25017c478bd9Sstevel@tonic-gate return; 25027c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) 25037c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 25047c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 25057c478bd9Sstevel@tonic-gate break; 25067c478bd9Sstevel@tonic-gate } 25077c478bd9Sstevel@tonic-gate } 25087c478bd9Sstevel@tonic-gate 25097c478bd9Sstevel@tonic-gate /* 25107c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 25117c478bd9Sstevel@tonic-gate */ 25127c478bd9Sstevel@tonic-gate static void 25137c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 25147c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 25157c478bd9Sstevel@tonic-gate { 25167c478bd9Sstevel@tonic-gate const struct cachetab *ct; 25177c478bd9Sstevel@tonic-gate uint8_t *dp; 25187c478bd9Sstevel@tonic-gate int i; 25197c478bd9Sstevel@tonic-gate 25207c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 25217c478bd9Sstevel@tonic-gate return; 25227c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 25237c478bd9Sstevel@tonic-gate /* 25247c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 25257c478bd9Sstevel@tonic-gate */ 25267c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 25277c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 25287c478bd9Sstevel@tonic-gate break; 25297c478bd9Sstevel@tonic-gate continue; 25307c478bd9Sstevel@tonic-gate } 25317c478bd9Sstevel@tonic-gate /* 25327c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 25337c478bd9Sstevel@tonic-gate */ 25347c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 25357c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 25367c478bd9Sstevel@tonic-gate break; 25377c478bd9Sstevel@tonic-gate continue; 25387c478bd9Sstevel@tonic-gate } 25397c478bd9Sstevel@tonic-gate } 25407c478bd9Sstevel@tonic-gate } 25417c478bd9Sstevel@tonic-gate 25427c478bd9Sstevel@tonic-gate /* 25437c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 25447c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 25457c478bd9Sstevel@tonic-gate */ 25467c478bd9Sstevel@tonic-gate static int 25477c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 25487c478bd9Sstevel@tonic-gate { 25497c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 25507c478bd9Sstevel@tonic-gate 25517c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 25527c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 25537c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 25547c478bd9Sstevel@tonic-gate ct->ct_line_size); 25557c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 25567c478bd9Sstevel@tonic-gate return (0); 25577c478bd9Sstevel@tonic-gate } 25587c478bd9Sstevel@tonic-gate 25597c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 25607c478bd9Sstevel@tonic-gate 25617c478bd9Sstevel@tonic-gate /* 25627c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 25637c478bd9Sstevel@tonic-gate * 25647c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 25657c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 25667c478bd9Sstevel@tonic-gate */ 25677c478bd9Sstevel@tonic-gate static void 25687c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 25697c478bd9Sstevel@tonic-gate { 25707c478bd9Sstevel@tonic-gate switch (assoc) { 25717c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 25727c478bd9Sstevel@tonic-gate break; 25737c478bd9Sstevel@tonic-gate default: 25747c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 25757c478bd9Sstevel@tonic-gate break; 25767c478bd9Sstevel@tonic-gate case 0xff: 25777c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 25787c478bd9Sstevel@tonic-gate break; 25797c478bd9Sstevel@tonic-gate } 25807c478bd9Sstevel@tonic-gate } 25817c478bd9Sstevel@tonic-gate 25827c478bd9Sstevel@tonic-gate static void 25837c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 25847c478bd9Sstevel@tonic-gate { 25857c478bd9Sstevel@tonic-gate if (size == 0) 25867c478bd9Sstevel@tonic-gate return; 25877c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 25887c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 25897c478bd9Sstevel@tonic-gate } 25907c478bd9Sstevel@tonic-gate 25917c478bd9Sstevel@tonic-gate static void 25927c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 25937c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 25947c478bd9Sstevel@tonic-gate { 25957c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 25967c478bd9Sstevel@tonic-gate return; 25977c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 25987c478bd9Sstevel@tonic-gate /* 25997c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 26007c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 26017c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 26027c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 26037c478bd9Sstevel@tonic-gate */ 26047c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 26057c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 26067c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 26077c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 26087c478bd9Sstevel@tonic-gate } 26097c478bd9Sstevel@tonic-gate 26107c478bd9Sstevel@tonic-gate static void 26117c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 26127c478bd9Sstevel@tonic-gate { 26137c478bd9Sstevel@tonic-gate switch (assoc) { 26147c478bd9Sstevel@tonic-gate case 0: /* off */ 26157c478bd9Sstevel@tonic-gate break; 26167c478bd9Sstevel@tonic-gate case 1: 26177c478bd9Sstevel@tonic-gate case 2: 26187c478bd9Sstevel@tonic-gate case 4: 26197c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 26207c478bd9Sstevel@tonic-gate break; 26217c478bd9Sstevel@tonic-gate case 6: 26227c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 26237c478bd9Sstevel@tonic-gate break; 26247c478bd9Sstevel@tonic-gate case 8: 26257c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 26267c478bd9Sstevel@tonic-gate break; 26277c478bd9Sstevel@tonic-gate case 0xf: 26287c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 26297c478bd9Sstevel@tonic-gate break; 26307c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 26317c478bd9Sstevel@tonic-gate break; 26327c478bd9Sstevel@tonic-gate } 26337c478bd9Sstevel@tonic-gate } 26347c478bd9Sstevel@tonic-gate 26357c478bd9Sstevel@tonic-gate static void 26367c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 26377c478bd9Sstevel@tonic-gate { 26387c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 26397c478bd9Sstevel@tonic-gate return; 26407c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 26417c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 26427c478bd9Sstevel@tonic-gate } 26437c478bd9Sstevel@tonic-gate 26447c478bd9Sstevel@tonic-gate static void 26457c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 26467c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 26477c478bd9Sstevel@tonic-gate { 26487c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 26497c478bd9Sstevel@tonic-gate return; 26507c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 26517c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 26527c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 26537c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 26547c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 26557c478bd9Sstevel@tonic-gate } 26567c478bd9Sstevel@tonic-gate 26577c478bd9Sstevel@tonic-gate static void 26587c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 26597c478bd9Sstevel@tonic-gate { 26608949bcd6Sandrei struct cpuid_regs *cp; 26617c478bd9Sstevel@tonic-gate 26627c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 26637c478bd9Sstevel@tonic-gate return; 26647c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 26657c478bd9Sstevel@tonic-gate 26667c478bd9Sstevel@tonic-gate /* 26677c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 26687c478bd9Sstevel@tonic-gate * 26697c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 26707c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 26717c478bd9Sstevel@tonic-gate */ 26727c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 26737c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 26747c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 26757c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 26767c478bd9Sstevel@tonic-gate 26777c478bd9Sstevel@tonic-gate /* 26787c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 26797c478bd9Sstevel@tonic-gate */ 26807c478bd9Sstevel@tonic-gate 26817c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 26827c478bd9Sstevel@tonic-gate uint_t nentries; 26837c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 26847c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 26857c478bd9Sstevel@tonic-gate /* 26867c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 26877c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 26887c478bd9Sstevel@tonic-gate * reporting 255 of them. 26897c478bd9Sstevel@tonic-gate */ 26907c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 26917c478bd9Sstevel@tonic-gate nentries = 256; 26927c478bd9Sstevel@tonic-gate /* 26937c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 26947c478bd9Sstevel@tonic-gate */ 26957c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 26967c478bd9Sstevel@tonic-gate nentries); 26977c478bd9Sstevel@tonic-gate break; 26987c478bd9Sstevel@tonic-gate } 26997c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 27007c478bd9Sstevel@tonic-gate default: 27017c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 27027c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 27037c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 27047c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 27057c478bd9Sstevel@tonic-gate break; 27067c478bd9Sstevel@tonic-gate } 27077c478bd9Sstevel@tonic-gate 27087c478bd9Sstevel@tonic-gate /* 27097c478bd9Sstevel@tonic-gate * data L1 cache configuration 27107c478bd9Sstevel@tonic-gate */ 27117c478bd9Sstevel@tonic-gate 27127c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 27137c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 27147c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 27157c478bd9Sstevel@tonic-gate 27167c478bd9Sstevel@tonic-gate /* 27177c478bd9Sstevel@tonic-gate * code L1 cache configuration 27187c478bd9Sstevel@tonic-gate */ 27197c478bd9Sstevel@tonic-gate 27207c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 27217c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 27227c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 27237c478bd9Sstevel@tonic-gate 27247c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 27257c478bd9Sstevel@tonic-gate return; 27267c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 27277c478bd9Sstevel@tonic-gate 27287c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 27297c478bd9Sstevel@tonic-gate 27307c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 27317c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 27327c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 27337c478bd9Sstevel@tonic-gate else { 27347c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 27357c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 27367c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 27377c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 27387c478bd9Sstevel@tonic-gate } 27397c478bd9Sstevel@tonic-gate 27407c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 27417c478bd9Sstevel@tonic-gate 27427c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 27437c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 27447c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 27457c478bd9Sstevel@tonic-gate } else { 27467c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 27477c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 27487c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 27497c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 27507c478bd9Sstevel@tonic-gate } 27517c478bd9Sstevel@tonic-gate 27527c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 27537c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 27547c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 27557c478bd9Sstevel@tonic-gate } 27567c478bd9Sstevel@tonic-gate 27577c478bd9Sstevel@tonic-gate /* 27587c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 27597c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 27607c478bd9Sstevel@tonic-gate * 27617c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 27627c478bd9Sstevel@tonic-gate */ 27637c478bd9Sstevel@tonic-gate static int 27647c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 27657c478bd9Sstevel@tonic-gate { 27667c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 27677c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 27687c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 27697c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 27707c478bd9Sstevel@tonic-gate break; 27717c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 27727c478bd9Sstevel@tonic-gate /* 27737c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 27747c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 27757c478bd9Sstevel@tonic-gate */ 27767c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 27777c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 27787c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 27797c478bd9Sstevel@tonic-gate break; 27807c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 27817c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 27827c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 27837c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 27847c478bd9Sstevel@tonic-gate default: 27857c478bd9Sstevel@tonic-gate /* 27867c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 27877c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 27887c478bd9Sstevel@tonic-gate * information. 27897c478bd9Sstevel@tonic-gate * 27907c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 27917c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 27927c478bd9Sstevel@tonic-gate * 27937c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 27947c478bd9Sstevel@tonic-gate * table-driven format instead. 27957c478bd9Sstevel@tonic-gate */ 27967c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 27977c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 27987c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 27997c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 28007c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 28017c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 28027c478bd9Sstevel@tonic-gate break; 28037c478bd9Sstevel@tonic-gate } 28047c478bd9Sstevel@tonic-gate return (-1); 28057c478bd9Sstevel@tonic-gate } 28067c478bd9Sstevel@tonic-gate 28077c478bd9Sstevel@tonic-gate /* 28087c478bd9Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 28097c478bd9Sstevel@tonic-gate * Also, create a cpu node in the device tree. 28107c478bd9Sstevel@tonic-gate */ 28117c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 28127c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock; 28137c478bd9Sstevel@tonic-gate 28147c478bd9Sstevel@tonic-gate /* 28157c478bd9Sstevel@tonic-gate * Called from post_startup() and mp_startup() 28167c478bd9Sstevel@tonic-gate */ 28177c478bd9Sstevel@tonic-gate void 28187c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 28197c478bd9Sstevel@tonic-gate { 28207c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 28217c478bd9Sstevel@tonic-gate int create; 28227c478bd9Sstevel@tonic-gate 28237c478bd9Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 28247c478bd9Sstevel@tonic-gate 28257c478bd9Sstevel@tonic-gate /* 28267c478bd9Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 28277c478bd9Sstevel@tonic-gate * the root node. 28287c478bd9Sstevel@tonic-gate */ 28297c478bd9Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 28307c478bd9Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 2831fa9e4066Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 28327c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 28337c478bd9Sstevel@tonic-gate return; 28347c478bd9Sstevel@tonic-gate } 28357c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 28367c478bd9Sstevel@tonic-gate } 28377c478bd9Sstevel@tonic-gate 28387c478bd9Sstevel@tonic-gate /* 28397c478bd9Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 28407c478bd9Sstevel@tonic-gate */ 28417c478bd9Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 28427c478bd9Sstevel@tonic-gate cpu_id); 28437c478bd9Sstevel@tonic-gate if (cpu_devi == NULL) { 28447c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 28457c478bd9Sstevel@tonic-gate return; 28467c478bd9Sstevel@tonic-gate } 28477c478bd9Sstevel@tonic-gate 28487c478bd9Sstevel@tonic-gate /* device_type */ 28497c478bd9Sstevel@tonic-gate 28507c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 28517c478bd9Sstevel@tonic-gate "device_type", "cpu"); 28527c478bd9Sstevel@tonic-gate 28537c478bd9Sstevel@tonic-gate /* reg */ 28547c478bd9Sstevel@tonic-gate 28557c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28567c478bd9Sstevel@tonic-gate "reg", cpu_id); 28577c478bd9Sstevel@tonic-gate 28587c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 28597c478bd9Sstevel@tonic-gate 28607c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 28617c478bd9Sstevel@tonic-gate long long mul; 28627c478bd9Sstevel@tonic-gate 28637c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28647c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 28657c478bd9Sstevel@tonic-gate 28667c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 28677c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28687c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 28697c478bd9Sstevel@tonic-gate } 28707c478bd9Sstevel@tonic-gate 28717c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 28727c478bd9Sstevel@tonic-gate 28737c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 28747c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 28757c478bd9Sstevel@tonic-gate return; 28767c478bd9Sstevel@tonic-gate } 28777c478bd9Sstevel@tonic-gate 28787c478bd9Sstevel@tonic-gate /* vendor-id */ 28797c478bd9Sstevel@tonic-gate 28807c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 28817c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 28827c478bd9Sstevel@tonic-gate 28837c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 28847c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 28857c478bd9Sstevel@tonic-gate return; 28867c478bd9Sstevel@tonic-gate } 28877c478bd9Sstevel@tonic-gate 28887c478bd9Sstevel@tonic-gate /* 28897c478bd9Sstevel@tonic-gate * family, model, and step 28907c478bd9Sstevel@tonic-gate */ 28917c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28927c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 28937c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28947c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 28957c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28967c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 28977c478bd9Sstevel@tonic-gate 28987c478bd9Sstevel@tonic-gate /* type */ 28997c478bd9Sstevel@tonic-gate 29007c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 29017c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 29027c478bd9Sstevel@tonic-gate create = 1; 29037c478bd9Sstevel@tonic-gate break; 29047c478bd9Sstevel@tonic-gate default: 29057c478bd9Sstevel@tonic-gate create = 0; 29067c478bd9Sstevel@tonic-gate break; 29077c478bd9Sstevel@tonic-gate } 29087c478bd9Sstevel@tonic-gate if (create) 29097c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 29107c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 29117c478bd9Sstevel@tonic-gate 29127c478bd9Sstevel@tonic-gate /* ext-family */ 29137c478bd9Sstevel@tonic-gate 29147c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 29157c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 29167c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 29177c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 29187c478bd9Sstevel@tonic-gate break; 29197c478bd9Sstevel@tonic-gate default: 29207c478bd9Sstevel@tonic-gate create = 0; 29217c478bd9Sstevel@tonic-gate break; 29227c478bd9Sstevel@tonic-gate } 29237c478bd9Sstevel@tonic-gate if (create) 29247c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 29257c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 29267c478bd9Sstevel@tonic-gate 29277c478bd9Sstevel@tonic-gate /* ext-model */ 29287c478bd9Sstevel@tonic-gate 29297c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 29307c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 293168c91426Sdmick create = CPI_MODEL(cpi) == 0xf; 293268c91426Sdmick break; 29337c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 2934ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 29357c478bd9Sstevel@tonic-gate break; 29367c478bd9Sstevel@tonic-gate default: 29377c478bd9Sstevel@tonic-gate create = 0; 29387c478bd9Sstevel@tonic-gate break; 29397c478bd9Sstevel@tonic-gate } 29407c478bd9Sstevel@tonic-gate if (create) 29417c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 29427c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 29437c478bd9Sstevel@tonic-gate 29447c478bd9Sstevel@tonic-gate /* generation */ 29457c478bd9Sstevel@tonic-gate 29467c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 29477c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 29487c478bd9Sstevel@tonic-gate /* 29497c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 29507c478bd9Sstevel@tonic-gate */ 29517c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 29527c478bd9Sstevel@tonic-gate break; 29537c478bd9Sstevel@tonic-gate default: 29547c478bd9Sstevel@tonic-gate create = 0; 29557c478bd9Sstevel@tonic-gate break; 29567c478bd9Sstevel@tonic-gate } 29577c478bd9Sstevel@tonic-gate if (create) 29587c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 29597c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 29607c478bd9Sstevel@tonic-gate 29617c478bd9Sstevel@tonic-gate /* brand-id */ 29627c478bd9Sstevel@tonic-gate 29637c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 29647c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 29657c478bd9Sstevel@tonic-gate /* 29667c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 29677c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 29687c478bd9Sstevel@tonic-gate */ 29697c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 29707c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 29717c478bd9Sstevel@tonic-gate break; 29727c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 29737c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 29747c478bd9Sstevel@tonic-gate break; 29757c478bd9Sstevel@tonic-gate default: 29767c478bd9Sstevel@tonic-gate create = 0; 29777c478bd9Sstevel@tonic-gate break; 29787c478bd9Sstevel@tonic-gate } 29797c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 29807c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 29817c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 29827c478bd9Sstevel@tonic-gate } 29837c478bd9Sstevel@tonic-gate 29847c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 29857c478bd9Sstevel@tonic-gate 29867c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 29877c478bd9Sstevel@tonic-gate /* 29887c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 29897c478bd9Sstevel@tonic-gate */ 29905ff02082Sdmick case X86_VENDOR_Intel: 29915ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 29925ff02082Sdmick break; 29935ff02082Sdmick case X86_VENDOR_AMD: 29947c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 29957c478bd9Sstevel@tonic-gate break; 29967c478bd9Sstevel@tonic-gate default: 29977c478bd9Sstevel@tonic-gate create = 0; 29987c478bd9Sstevel@tonic-gate break; 29997c478bd9Sstevel@tonic-gate } 30007c478bd9Sstevel@tonic-gate if (create) { 30017c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 30027c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 30037c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 30047c478bd9Sstevel@tonic-gate "apic-id", CPI_APIC_ID(cpi)); 30057aec1d6eScindi if (cpi->cpi_chipid >= 0) { 30067c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 30077c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 30087aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 30097aec1d6eScindi "clog#", cpi->cpi_clogid); 30107aec1d6eScindi } 30117c478bd9Sstevel@tonic-gate } 30127c478bd9Sstevel@tonic-gate 30137c478bd9Sstevel@tonic-gate /* cpuid-features */ 30147c478bd9Sstevel@tonic-gate 30157c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 30167c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 30177c478bd9Sstevel@tonic-gate 30187c478bd9Sstevel@tonic-gate 30197c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 30207c478bd9Sstevel@tonic-gate 30217c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 30227c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 30235ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 30247c478bd9Sstevel@tonic-gate break; 30257c478bd9Sstevel@tonic-gate default: 30267c478bd9Sstevel@tonic-gate create = 0; 30277c478bd9Sstevel@tonic-gate break; 30287c478bd9Sstevel@tonic-gate } 30297c478bd9Sstevel@tonic-gate if (create) 30307c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 30317c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 30327c478bd9Sstevel@tonic-gate 30337c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 30347c478bd9Sstevel@tonic-gate 30357c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 30365ff02082Sdmick case X86_VENDOR_Intel: 30377c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 30387c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 30397c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 30407c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 30417c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 30427c478bd9Sstevel@tonic-gate break; 30437c478bd9Sstevel@tonic-gate default: 30447c478bd9Sstevel@tonic-gate create = 0; 30457c478bd9Sstevel@tonic-gate break; 30467c478bd9Sstevel@tonic-gate } 30475ff02082Sdmick if (create) { 30487c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 30497c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 30505ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 30515ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 30525ff02082Sdmick } 30537c478bd9Sstevel@tonic-gate 30547c478bd9Sstevel@tonic-gate /* 30557c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 30567c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 30577c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 30587c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 30597c478bd9Sstevel@tonic-gate */ 30607c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 30617c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 30627c478bd9Sstevel@tonic-gate 30637c478bd9Sstevel@tonic-gate /* 30647c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 30657c478bd9Sstevel@tonic-gate */ 30667c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 30677c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 30687c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 30697c478bd9Sstevel@tonic-gate break; 30707c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 30717c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 30727c478bd9Sstevel@tonic-gate break; 30737c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 30747c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 30757c478bd9Sstevel@tonic-gate break; 30767c478bd9Sstevel@tonic-gate default: 30777c478bd9Sstevel@tonic-gate break; 30787c478bd9Sstevel@tonic-gate } 30797c478bd9Sstevel@tonic-gate 30807c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 30817c478bd9Sstevel@tonic-gate } 30827c478bd9Sstevel@tonic-gate 30837c478bd9Sstevel@tonic-gate struct l2info { 30847c478bd9Sstevel@tonic-gate int *l2i_csz; 30857c478bd9Sstevel@tonic-gate int *l2i_lsz; 30867c478bd9Sstevel@tonic-gate int *l2i_assoc; 30877c478bd9Sstevel@tonic-gate int l2i_ret; 30887c478bd9Sstevel@tonic-gate }; 30897c478bd9Sstevel@tonic-gate 30907c478bd9Sstevel@tonic-gate /* 30917c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 30927c478bd9Sstevel@tonic-gate * of the L2 cache 30937c478bd9Sstevel@tonic-gate */ 30947c478bd9Sstevel@tonic-gate static int 30957c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 30967c478bd9Sstevel@tonic-gate { 30977c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 30987c478bd9Sstevel@tonic-gate int *ip; 30997c478bd9Sstevel@tonic-gate 31007c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 31017c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 31027c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 31037c478bd9Sstevel@tonic-gate 31047c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 31057c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 31067c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 31077c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 31087c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 31097c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 31107c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 31117c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 31127c478bd9Sstevel@tonic-gate } 31137c478bd9Sstevel@tonic-gate 31147c478bd9Sstevel@tonic-gate static void 31157c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 31167c478bd9Sstevel@tonic-gate { 31178949bcd6Sandrei struct cpuid_regs *cp; 31187c478bd9Sstevel@tonic-gate uint_t size, assoc; 31197c478bd9Sstevel@tonic-gate int *ip; 31207c478bd9Sstevel@tonic-gate 31217c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 31227c478bd9Sstevel@tonic-gate return; 31237c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 31247c478bd9Sstevel@tonic-gate 31257c478bd9Sstevel@tonic-gate if ((assoc = BITX(cp->cp_ecx, 15, 12)) != 0 && 31267c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 31277c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 31287c478bd9Sstevel@tonic-gate 31297c478bd9Sstevel@tonic-gate 31307c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 31317c478bd9Sstevel@tonic-gate *ip = cachesz; 31327c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 31337c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 31347c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 31357c478bd9Sstevel@tonic-gate *ip = assoc; 31367c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 31377c478bd9Sstevel@tonic-gate } 31387c478bd9Sstevel@tonic-gate } 31397c478bd9Sstevel@tonic-gate 31407c478bd9Sstevel@tonic-gate int 31417c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 31427c478bd9Sstevel@tonic-gate { 31437c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 31447c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 31457c478bd9Sstevel@tonic-gate 31467c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 31477c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 31487c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 31497c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 31507c478bd9Sstevel@tonic-gate 31517c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 31527c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 31537c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 31547c478bd9Sstevel@tonic-gate break; 31557c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 31567c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 31577c478bd9Sstevel@tonic-gate break; 31587c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 31597c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 31607c478bd9Sstevel@tonic-gate break; 31617c478bd9Sstevel@tonic-gate default: 31627c478bd9Sstevel@tonic-gate break; 31637c478bd9Sstevel@tonic-gate } 31647c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 31657c478bd9Sstevel@tonic-gate } 3166*f98fbcecSbholler 3167*f98fbcecSbholler size_t 3168*f98fbcecSbholler cpuid_get_mwait_size(cpu_t *cpu) 3169*f98fbcecSbholler { 3170*f98fbcecSbholler ASSERT(cpuid_checkpass(cpu, 2)); 3171*f98fbcecSbholler return (cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max); 3172*f98fbcecSbholler } 3173