17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 220e751525SEric Saxe * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 25*cef70d2cSBill Holler /* 26*cef70d2cSBill Holler * Copyright (c) 2009, Intel Corporation. 27*cef70d2cSBill Holler * All rights reserved. 28*cef70d2cSBill Holler */ 297c478bd9Sstevel@tonic-gate 307c478bd9Sstevel@tonic-gate /* 317c478bd9Sstevel@tonic-gate * Various routines to handle identification 327c478bd9Sstevel@tonic-gate * and classification of x86 processors. 337c478bd9Sstevel@tonic-gate */ 347c478bd9Sstevel@tonic-gate 357c478bd9Sstevel@tonic-gate #include <sys/types.h> 367c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 377c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 387c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 397c478bd9Sstevel@tonic-gate #include <sys/systm.h> 407c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 417c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 427c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 437c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 447c478bd9Sstevel@tonic-gate #include <sys/processor.h> 455b8a6efeSbholler #include <sys/sysmacros.h> 46fb2f18f8Sesaxe #include <sys/pg.h> 477c478bd9Sstevel@tonic-gate #include <sys/fp.h> 487c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 497c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 507c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 517c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 527c478bd9Sstevel@tonic-gate 53e4b86885SCheng Sean Ye #ifdef __xpv 54e4b86885SCheng Sean Ye #include <sys/hypervisor.h> 55e774b42bSBill Holler #else 56e774b42bSBill Holler #include <sys/ontrap.h> 57e4b86885SCheng Sean Ye #endif 58e4b86885SCheng Sean Ye 597c478bd9Sstevel@tonic-gate /* 607c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 617c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 627c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 637c478bd9Sstevel@tonic-gate * in pass 1. 647c478bd9Sstevel@tonic-gate * 657c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 667c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 677c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 687c478bd9Sstevel@tonic-gate * CPU. 697c478bd9Sstevel@tonic-gate * 707c478bd9Sstevel@tonic-gate * Pass 1 includes: 717c478bd9Sstevel@tonic-gate * 727c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 737c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 747c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 757c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 767c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 777c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 787c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 797c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 807c478bd9Sstevel@tonic-gate * 817c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 827c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 837c478bd9Sstevel@tonic-gate * system support the same features. 847c478bd9Sstevel@tonic-gate * 857c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 867c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 877c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 887c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 897c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 907c478bd9Sstevel@tonic-gate * 917c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 927c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 937c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 947c478bd9Sstevel@tonic-gate * 957c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 967c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 977c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 987c478bd9Sstevel@tonic-gate * to userland via the aux vector. 997c478bd9Sstevel@tonic-gate * 1007c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 1017c478bd9Sstevel@tonic-gate * features the kernel will use. 1027c478bd9Sstevel@tonic-gate * 1037c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 1047c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 1057c478bd9Sstevel@tonic-gate * 1067c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 1077c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1087c478bd9Sstevel@tonic-gate * to the accessor code. 1097c478bd9Sstevel@tonic-gate */ 1107c478bd9Sstevel@tonic-gate 1117c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1127c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1137c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 11486c1f4dcSVikram Hegde uint_t x86_clflush_size = 0; 1157c478bd9Sstevel@tonic-gate 1167c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1177c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1187c478bd9Sstevel@tonic-gate 1197c478bd9Sstevel@tonic-gate uint_t enable486; 1207997e108SSurya Prakki /* 121b9bfdccdSStuart Maybee * This is set to platform type Solaris is running on. 1227997e108SSurya Prakki */ 123b9bfdccdSStuart Maybee static int platform_type = HW_NATIVE; 1247c478bd9Sstevel@tonic-gate 1257c478bd9Sstevel@tonic-gate /* 126f98fbcecSbholler * monitor/mwait info. 1275b8a6efeSbholler * 1285b8a6efeSbholler * size_actual and buf_actual are the real address and size allocated to get 1295b8a6efeSbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1305b8a6efeSbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1315b8a6efeSbholler * processor cache-line alignment, but this is not guarantied in the furture. 132f98fbcecSbholler */ 133f98fbcecSbholler struct mwait_info { 134f98fbcecSbholler size_t mon_min; /* min size to avoid missed wakeups */ 135f98fbcecSbholler size_t mon_max; /* size to avoid false wakeups */ 1365b8a6efeSbholler size_t size_actual; /* size actually allocated */ 1375b8a6efeSbholler void *buf_actual; /* memory actually allocated */ 138f98fbcecSbholler uint32_t support; /* processor support of monitor/mwait */ 139f98fbcecSbholler }; 140f98fbcecSbholler 141f98fbcecSbholler /* 1427c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1437c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1447c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1457c478bd9Sstevel@tonic-gate */ 1467c478bd9Sstevel@tonic-gate 1477c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1487c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1497c478bd9Sstevel@tonic-gate 1507c478bd9Sstevel@tonic-gate struct cpuid_info { 1517c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1527c478bd9Sstevel@tonic-gate /* 1537c478bd9Sstevel@tonic-gate * standard function information 1547c478bd9Sstevel@tonic-gate */ 1557c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1567c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1577c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1587c478bd9Sstevel@tonic-gate 1597c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1607c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1617c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1627c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1637c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1647c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1658949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1667c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1677c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 168d129bde2Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 169d129bde2Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 170d129bde2Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 171d129bde2Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1728949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1737c478bd9Sstevel@tonic-gate /* 1747c478bd9Sstevel@tonic-gate * extended function information 1757c478bd9Sstevel@tonic-gate */ 1767c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1777c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1787c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1797c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1808949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 18110569901Sgavinm id_t cpi_coreid; /* same coreid => strands share core */ 18210569901Sgavinm int cpi_pkgcoreid; /* core number within single package */ 1838949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1848949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1857c478bd9Sstevel@tonic-gate /* 1867c478bd9Sstevel@tonic-gate * supported feature information 1877c478bd9Sstevel@tonic-gate */ 188ae115bc7Smrj uint32_t cpi_support[5]; 1897c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1907c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1917c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1927c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 193ae115bc7Smrj #define AMD_ECX_FEATURES 4 1948a40a695Sgavinm /* 1958a40a695Sgavinm * Synthesized information, where known. 1968a40a695Sgavinm */ 1978a40a695Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1988a40a695Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1998a40a695Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 200f98fbcecSbholler 201f98fbcecSbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 202b6917abeSmishra uint32_t cpi_apicid; 2037c478bd9Sstevel@tonic-gate }; 2047c478bd9Sstevel@tonic-gate 2057c478bd9Sstevel@tonic-gate 2067c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 2077c478bd9Sstevel@tonic-gate 2087c478bd9Sstevel@tonic-gate /* 2097c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2107c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2117c478bd9Sstevel@tonic-gate */ 2127c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2137c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2147c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2157c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2167c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2177c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2187c478bd9Sstevel@tonic-gate 2197c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2207c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2217c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2227c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2237c478bd9Sstevel@tonic-gate 2247c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2257c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2267c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2277c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2287c478bd9Sstevel@tonic-gate 2297c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2307c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 231d129bde2Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 232b6917abeSmishra #define CPI_FNB_ECX_MAX 0x20 /* sanity: max fn B levels */ 233d129bde2Sesaxe 234d129bde2Sesaxe /* 235d129bde2Sesaxe * Function 4 (Deterministic Cache Parameters) macros 236d129bde2Sesaxe * Defined by Intel Application Note AP-485 237d129bde2Sesaxe */ 238d129bde2Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 239d129bde2Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 240d129bde2Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 241d129bde2Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 242d129bde2Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 243d129bde2Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 244b6917abeSmishra #define CPI_CPU_LEVEL_TYPE(regs) BITX((regs)->cp_ecx, 15, 8) 245d129bde2Sesaxe 246d129bde2Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 247d129bde2Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 248d129bde2Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 249d129bde2Sesaxe 250d129bde2Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 251d129bde2Sesaxe 252d129bde2Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 253d129bde2Sesaxe 2547c478bd9Sstevel@tonic-gate 2557c478bd9Sstevel@tonic-gate /* 2565ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2575ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2585ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2595ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2605ff02082Sdmick */ 2615ff02082Sdmick 2625ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2635ff02082Sdmick cpi->cpi_family == 6 && \ 2645ff02082Sdmick (cpi->cpi_model == 1 || \ 2655ff02082Sdmick cpi->cpi_model == 3 || \ 2665ff02082Sdmick cpi->cpi_model == 5 || \ 2675ff02082Sdmick cpi->cpi_model == 6 || \ 2685ff02082Sdmick cpi->cpi_model == 7 || \ 2695ff02082Sdmick cpi->cpi_model == 8 || \ 2705ff02082Sdmick cpi->cpi_model == 0xA || \ 2715ff02082Sdmick cpi->cpi_model == 0xB) \ 2725ff02082Sdmick ) 2735ff02082Sdmick 2745ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2755ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2765ff02082Sdmick 277bf91205bSksadhukh /* Extended family/model support */ 278bf91205bSksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 279bf91205bSksadhukh cpi->cpi_family >= 0xf) 280bf91205bSksadhukh 2815ff02082Sdmick /* 282f98fbcecSbholler * Info for monitor/mwait idle loop. 283f98fbcecSbholler * 284f98fbcecSbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 285f98fbcecSbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 286f98fbcecSbholler * 2006. 287f98fbcecSbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 288f98fbcecSbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 289f98fbcecSbholler */ 290f98fbcecSbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 291f98fbcecSbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 292f98fbcecSbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 293f98fbcecSbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 294f98fbcecSbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 295f98fbcecSbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 296f98fbcecSbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 297f98fbcecSbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 298f98fbcecSbholler /* 299f98fbcecSbholler * Number of sub-cstates for a given c-state. 300f98fbcecSbholler */ 301f98fbcecSbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 302f98fbcecSbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 303f98fbcecSbholler 3048a40a695Sgavinm /* 305e4b86885SCheng Sean Ye * Functions we consune from cpuid_subr.c; don't publish these in a header 306e4b86885SCheng Sean Ye * file to try and keep people using the expected cpuid_* interfaces. 3078a40a695Sgavinm */ 308e4b86885SCheng Sean Ye extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t); 309e4b86885SCheng Sean Ye extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t); 310e4b86885SCheng Sean Ye extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t); 311e4b86885SCheng Sean Ye extern uint_t _cpuid_vendorstr_to_vendorcode(char *); 3128a40a695Sgavinm 3138a40a695Sgavinm /* 314ae115bc7Smrj * Apply up various platform-dependent restrictions where the 315ae115bc7Smrj * underlying platform restrictions mean the CPU can be marked 316ae115bc7Smrj * as less capable than its cpuid instruction would imply. 317ae115bc7Smrj */ 318843e1988Sjohnlev #if defined(__xpv) 319843e1988Sjohnlev static void 320843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp) 321843e1988Sjohnlev { 322843e1988Sjohnlev switch (eax) { 323e4b86885SCheng Sean Ye case 1: { 324e4b86885SCheng Sean Ye uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ? 325e4b86885SCheng Sean Ye 0 : CPUID_INTC_EDX_MCA; 326843e1988Sjohnlev cp->cp_edx &= 327e4b86885SCheng Sean Ye ~(mcamask | 328e4b86885SCheng Sean Ye CPUID_INTC_EDX_PSE | 329843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 330843e1988Sjohnlev CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR | 331843e1988Sjohnlev CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT | 332843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 333843e1988Sjohnlev CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT); 334843e1988Sjohnlev break; 335e4b86885SCheng Sean Ye } 336ae115bc7Smrj 337843e1988Sjohnlev case 0x80000001: 338843e1988Sjohnlev cp->cp_edx &= 339843e1988Sjohnlev ~(CPUID_AMD_EDX_PSE | 340843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 341843e1988Sjohnlev CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE | 342843e1988Sjohnlev CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 | 343843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 344843e1988Sjohnlev CPUID_AMD_EDX_TSCP); 345843e1988Sjohnlev cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY; 346843e1988Sjohnlev break; 347843e1988Sjohnlev default: 348843e1988Sjohnlev break; 349843e1988Sjohnlev } 350843e1988Sjohnlev 351843e1988Sjohnlev switch (vendor) { 352843e1988Sjohnlev case X86_VENDOR_Intel: 353843e1988Sjohnlev switch (eax) { 354843e1988Sjohnlev case 4: 355843e1988Sjohnlev /* 356843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 357843e1988Sjohnlev */ 358843e1988Sjohnlev cp->cp_eax &= 0x03fffffff; 359843e1988Sjohnlev break; 360843e1988Sjohnlev default: 361843e1988Sjohnlev break; 362843e1988Sjohnlev } 363843e1988Sjohnlev break; 364843e1988Sjohnlev case X86_VENDOR_AMD: 365843e1988Sjohnlev switch (eax) { 366843e1988Sjohnlev case 0x80000008: 367843e1988Sjohnlev /* 368843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 369843e1988Sjohnlev */ 370843e1988Sjohnlev cp->cp_ecx &= 0xffffff00; 371843e1988Sjohnlev break; 372843e1988Sjohnlev default: 373843e1988Sjohnlev break; 374843e1988Sjohnlev } 375843e1988Sjohnlev break; 376843e1988Sjohnlev default: 377843e1988Sjohnlev break; 378843e1988Sjohnlev } 379843e1988Sjohnlev } 380843e1988Sjohnlev #else 381ae115bc7Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 382843e1988Sjohnlev #endif 383ae115bc7Smrj 384ae115bc7Smrj /* 3857c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 3867c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 3877c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 3887c478bd9Sstevel@tonic-gate * via settings in eeprom. 3897c478bd9Sstevel@tonic-gate */ 3907c478bd9Sstevel@tonic-gate 3917c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 3927c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 3937c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 3947c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 3957c478bd9Sstevel@tonic-gate 396ae115bc7Smrj void 397ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu) 398ae115bc7Smrj { 399ae115bc7Smrj /* 400ae115bc7Smrj * By convention, cpu0 is the boot cpu, which is set up 401ae115bc7Smrj * before memory allocation is available. All other cpus get 402ae115bc7Smrj * their cpuid_info struct allocated here. 403ae115bc7Smrj */ 404ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 405ae115bc7Smrj cpu->cpu_m.mcpu_cpi = 406ae115bc7Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 407ae115bc7Smrj } 408ae115bc7Smrj 409ae115bc7Smrj void 410ae115bc7Smrj cpuid_free_space(cpu_t *cpu) 411ae115bc7Smrj { 412d129bde2Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 413d129bde2Sesaxe int i; 414d129bde2Sesaxe 415ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 416d129bde2Sesaxe 417d129bde2Sesaxe /* 418d129bde2Sesaxe * Free up any function 4 related dynamic storage 419d129bde2Sesaxe */ 420d129bde2Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 421d129bde2Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 422d129bde2Sesaxe if (cpi->cpi_std_4_size > 0) 423d129bde2Sesaxe kmem_free(cpi->cpi_std_4, 424d129bde2Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 425d129bde2Sesaxe 426ae115bc7Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 427ae115bc7Smrj } 428ae115bc7Smrj 429551bc2a6Smrj #if !defined(__xpv) 430551bc2a6Smrj 431551bc2a6Smrj static void 432b9bfdccdSStuart Maybee determine_platform() 433551bc2a6Smrj { 434551bc2a6Smrj struct cpuid_regs cp; 435551bc2a6Smrj char *xen_str; 436551bc2a6Smrj uint32_t xen_signature[4]; 437551bc2a6Smrj 438551bc2a6Smrj /* 439551bc2a6Smrj * In a fully virtualized domain, Xen's pseudo-cpuid function 440551bc2a6Smrj * 0x40000000 returns a string representing the Xen signature in 441551bc2a6Smrj * %ebx, %ecx, and %edx. %eax contains the maximum supported cpuid 442551bc2a6Smrj * function. 443551bc2a6Smrj */ 444551bc2a6Smrj cp.cp_eax = 0x40000000; 445551bc2a6Smrj (void) __cpuid_insn(&cp); 446551bc2a6Smrj xen_signature[0] = cp.cp_ebx; 447551bc2a6Smrj xen_signature[1] = cp.cp_ecx; 448551bc2a6Smrj xen_signature[2] = cp.cp_edx; 449551bc2a6Smrj xen_signature[3] = 0; 450551bc2a6Smrj xen_str = (char *)xen_signature; 451b9bfdccdSStuart Maybee if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) { 452b9bfdccdSStuart Maybee platform_type = HW_XEN_HVM; 453b9bfdccdSStuart Maybee } else if (vmware_platform()) { /* running under vmware hypervisor? */ 454b9bfdccdSStuart Maybee platform_type = HW_VMWARE; 455551bc2a6Smrj } 456b9bfdccdSStuart Maybee } 457b9bfdccdSStuart Maybee 458b9bfdccdSStuart Maybee int 459b9bfdccdSStuart Maybee get_hwenv(void) 460b9bfdccdSStuart Maybee { 461b9bfdccdSStuart Maybee return (platform_type); 462b9bfdccdSStuart Maybee } 463b9bfdccdSStuart Maybee 464b9bfdccdSStuart Maybee int 465b9bfdccdSStuart Maybee is_controldom(void) 466b9bfdccdSStuart Maybee { 467b9bfdccdSStuart Maybee return (0); 468b9bfdccdSStuart Maybee } 469b9bfdccdSStuart Maybee 470b9bfdccdSStuart Maybee #else 471b9bfdccdSStuart Maybee 472b9bfdccdSStuart Maybee int 473b9bfdccdSStuart Maybee get_hwenv(void) 474b9bfdccdSStuart Maybee { 475b9bfdccdSStuart Maybee return (HW_XEN_PV); 476b9bfdccdSStuart Maybee } 477b9bfdccdSStuart Maybee 478b9bfdccdSStuart Maybee int 479b9bfdccdSStuart Maybee is_controldom(void) 480b9bfdccdSStuart Maybee { 481b9bfdccdSStuart Maybee return (DOMAIN_IS_INITDOMAIN(xen_info)); 482b9bfdccdSStuart Maybee } 483b9bfdccdSStuart Maybee 484551bc2a6Smrj #endif /* __xpv */ 485551bc2a6Smrj 4867c478bd9Sstevel@tonic-gate uint_t 4877c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 4887c478bd9Sstevel@tonic-gate { 4897c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 4907c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 4917c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 4928949bcd6Sandrei struct cpuid_regs *cp; 4937c478bd9Sstevel@tonic-gate int xcpuid; 494843e1988Sjohnlev #if !defined(__xpv) 4955b8a6efeSbholler extern int idle_cpu_prefer_mwait; 496843e1988Sjohnlev #endif 497ae115bc7Smrj 4987c478bd9Sstevel@tonic-gate /* 499ae115bc7Smrj * Space statically allocated for cpu0, ensure pointer is set 5007c478bd9Sstevel@tonic-gate */ 5017c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 502ae115bc7Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 503ae115bc7Smrj cpi = cpu->cpu_m.mcpu_cpi; 504ae115bc7Smrj ASSERT(cpi != NULL); 5057c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 5068949bcd6Sandrei cp->cp_eax = 0; 5078949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 5087c478bd9Sstevel@tonic-gate { 5097c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 5107c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 5117c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 5127c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 5137c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 5147c478bd9Sstevel@tonic-gate } 5157c478bd9Sstevel@tonic-gate 516e4b86885SCheng Sean Ye cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr); 5177c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 5187c478bd9Sstevel@tonic-gate 5197c478bd9Sstevel@tonic-gate /* 5207c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 5217c478bd9Sstevel@tonic-gate */ 5227c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 5237c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 5247c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 5257c478bd9Sstevel@tonic-gate goto pass1_done; 5267c478bd9Sstevel@tonic-gate 5277c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 5288949bcd6Sandrei cp->cp_eax = 1; 5298949bcd6Sandrei (void) __cpuid_insn(cp); 5307c478bd9Sstevel@tonic-gate 5317c478bd9Sstevel@tonic-gate /* 5327c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 5337c478bd9Sstevel@tonic-gate */ 5347c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 5357c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 5367c478bd9Sstevel@tonic-gate 5375ff02082Sdmick if (cpi->cpi_family == 0xf) 5387c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 5395ff02082Sdmick 54068c91426Sdmick /* 541875b116eSkchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 54268c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 54368c91426Sdmick * one would expect (max value means possible overflow). Sigh. 54468c91426Sdmick */ 54568c91426Sdmick 54668c91426Sdmick switch (cpi->cpi_vendor) { 547bf91205bSksadhukh case X86_VENDOR_Intel: 548bf91205bSksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 549bf91205bSksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 550447af253Sksadhukh break; 55168c91426Sdmick case X86_VENDOR_AMD: 552875b116eSkchow if (CPI_FAMILY(cpi) == 0xf) 55368c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 55468c91426Sdmick break; 55568c91426Sdmick default: 5565ff02082Sdmick if (cpi->cpi_model == 0xf) 5577c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 55868c91426Sdmick break; 55968c91426Sdmick } 5607c478bd9Sstevel@tonic-gate 5617c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 5627c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 5637c478bd9Sstevel@tonic-gate 5647c478bd9Sstevel@tonic-gate /* 5657c478bd9Sstevel@tonic-gate * *default* assumptions: 5667c478bd9Sstevel@tonic-gate * - believe %edx feature word 5677c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 5687c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 5697c478bd9Sstevel@tonic-gate */ 5707c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 5717c478bd9Sstevel@tonic-gate mask_ecx = 0; 5727c478bd9Sstevel@tonic-gate 5737c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 5747c478bd9Sstevel@tonic-gate 5757c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5767c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 5777c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 5787c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 5795ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 5807c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 5817c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 5827c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 5837c478bd9Sstevel@tonic-gate /* 5847c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 5857c478bd9Sstevel@tonic-gate */ 5867c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 5877c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 5885ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 5897c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 5907c478bd9Sstevel@tonic-gate /* 5917c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 5927c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 5937c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 5947c478bd9Sstevel@tonic-gate * that idea later. 5957c478bd9Sstevel@tonic-gate */ 5967c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 5977c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 5987c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 5997c622d23Sbholler /* 6007c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6017c622d23Sbholler * to obtain the monitor linesize. 6027c622d23Sbholler */ 6037c622d23Sbholler if (cpi->cpi_maxeax < 5) 6047c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6057c478bd9Sstevel@tonic-gate break; 6067c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 6077c478bd9Sstevel@tonic-gate default: 6087c478bd9Sstevel@tonic-gate break; 6097c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 6107c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 6117c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 6127c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 6137c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 6147c478bd9Sstevel@tonic-gate } else 6157c478bd9Sstevel@tonic-gate #endif 6167c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 6177c478bd9Sstevel@tonic-gate /* 6187c478bd9Sstevel@tonic-gate * AMD K5 and K6 6197c478bd9Sstevel@tonic-gate * 6207c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 6217c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 6227c478bd9Sstevel@tonic-gate */ 6238949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 6248949bcd6Sandrei 6257c478bd9Sstevel@tonic-gate /* 6267c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 6277c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 6287c478bd9Sstevel@tonic-gate */ 6298949bcd6Sandrei if (cpi->cpi_model == 0) { 6307c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 6317c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 6327c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 6337c478bd9Sstevel@tonic-gate } 6347c478bd9Sstevel@tonic-gate } 6358949bcd6Sandrei 6368949bcd6Sandrei /* 6378949bcd6Sandrei * Early models had problems w/ MMX; disable. 6388949bcd6Sandrei */ 6398949bcd6Sandrei if (cpi->cpi_model < 6) 6408949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 6418949bcd6Sandrei } 6428949bcd6Sandrei 6438949bcd6Sandrei /* 6448949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 6458949bcd6Sandrei * enable all 6468949bcd6Sandrei */ 6478949bcd6Sandrei if (cpi->cpi_family >= 0xf) 6488949bcd6Sandrei mask_ecx = 0xffffffff; 6497c622d23Sbholler /* 6507c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6517c622d23Sbholler * to obtain the monitor linesize. 6527c622d23Sbholler */ 6537c622d23Sbholler if (cpi->cpi_maxeax < 5) 6547c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6555b8a6efeSbholler 656843e1988Sjohnlev #if !defined(__xpv) 6575b8a6efeSbholler /* 6585b8a6efeSbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 6595b8a6efeSbholler * processors. AMD does not intend MWAIT to be used in the cpu 6605b8a6efeSbholler * idle loop on current and future processors. 10h and future 6615b8a6efeSbholler * AMD processors use more power in MWAIT than HLT. 6625b8a6efeSbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 6635b8a6efeSbholler */ 6645b8a6efeSbholler idle_cpu_prefer_mwait = 0; 665843e1988Sjohnlev #endif 6665b8a6efeSbholler 6677c478bd9Sstevel@tonic-gate break; 6687c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 6697c478bd9Sstevel@tonic-gate /* 6707c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 6717c478bd9Sstevel@tonic-gate */ 6727c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 6737c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 6747c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6757c478bd9Sstevel@tonic-gate break; 6767c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 6777c478bd9Sstevel@tonic-gate /* 6787c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 6797c478bd9Sstevel@tonic-gate */ 6807c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 6817c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6827c478bd9Sstevel@tonic-gate break; 6837c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 6847c478bd9Sstevel@tonic-gate /* 6857c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 6867c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 6877c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 6887c478bd9Sstevel@tonic-gate */ 6897c478bd9Sstevel@tonic-gate switch (x86_type) { 6907c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 6917c478bd9Sstevel@tonic-gate mask_edx = 0; 6927c478bd9Sstevel@tonic-gate break; 6937c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 6947c478bd9Sstevel@tonic-gate mask_edx = 0; 6957c478bd9Sstevel@tonic-gate break; 6967c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 6977c478bd9Sstevel@tonic-gate mask_edx = 6987c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6997c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 7007c478bd9Sstevel@tonic-gate break; 7017c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 7027c478bd9Sstevel@tonic-gate mask_edx = 7037c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7047c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7057c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7067c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7077c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7087c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7097c478bd9Sstevel@tonic-gate break; 7107c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 7117c478bd9Sstevel@tonic-gate mask_edx = 7127c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7137c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7147c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7157c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7167c478bd9Sstevel@tonic-gate break; 7177c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 7187c478bd9Sstevel@tonic-gate break; 7197c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 7207c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 7217c478bd9Sstevel@tonic-gate mask_edx = 7227c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7237c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 7247c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7257c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7267c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7277c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7287c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7297c478bd9Sstevel@tonic-gate break; 7307c478bd9Sstevel@tonic-gate default: 7317c478bd9Sstevel@tonic-gate break; 7327c478bd9Sstevel@tonic-gate } 7337c478bd9Sstevel@tonic-gate break; 7347c478bd9Sstevel@tonic-gate } 7357c478bd9Sstevel@tonic-gate 736843e1988Sjohnlev #if defined(__xpv) 737843e1988Sjohnlev /* 738843e1988Sjohnlev * Do not support MONITOR/MWAIT under a hypervisor 739843e1988Sjohnlev */ 740843e1988Sjohnlev mask_ecx &= ~CPUID_INTC_ECX_MON; 741843e1988Sjohnlev #endif /* __xpv */ 742843e1988Sjohnlev 7437c478bd9Sstevel@tonic-gate /* 7447c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 7457c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 7467c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 7477c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 7487c478bd9Sstevel@tonic-gate */ 7497c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 7507c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 7517c478bd9Sstevel@tonic-gate 7527c478bd9Sstevel@tonic-gate /* 753ae115bc7Smrj * apply any platform restrictions (we don't call this 754ae115bc7Smrj * immediately after __cpuid_insn here, because we need the 755ae115bc7Smrj * workarounds applied above first) 7567c478bd9Sstevel@tonic-gate */ 757ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 7587c478bd9Sstevel@tonic-gate 759ae115bc7Smrj /* 760ae115bc7Smrj * fold in overrides from the "eeprom" mechanism 761ae115bc7Smrj */ 7627c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 7637c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 7647c478bd9Sstevel@tonic-gate 7657c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 7667c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 7677c478bd9Sstevel@tonic-gate 7687c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 7697c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 7707c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 7717c478bd9Sstevel@tonic-gate feature |= X86_TSC; 7727c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 7737c478bd9Sstevel@tonic-gate feature |= X86_MSR; 7747c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 7757c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 7767c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 7777c478bd9Sstevel@tonic-gate feature |= X86_PGE; 7787c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 7797c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 7807c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 7817c478bd9Sstevel@tonic-gate feature |= X86_MMX; 7827c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 7837c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 7847c478bd9Sstevel@tonic-gate feature |= X86_MCA; 7857c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 7867c478bd9Sstevel@tonic-gate feature |= X86_PAE; 7877c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 7887c478bd9Sstevel@tonic-gate feature |= X86_CX8; 7897c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 7907c478bd9Sstevel@tonic-gate feature |= X86_CX16; 7917c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 7927c478bd9Sstevel@tonic-gate feature |= X86_PAT; 7937c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 7947c478bd9Sstevel@tonic-gate feature |= X86_SEP; 7957c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 7967c478bd9Sstevel@tonic-gate /* 7977c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 7987c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 7997c478bd9Sstevel@tonic-gate * try and do SSE things. 8007c478bd9Sstevel@tonic-gate */ 8017c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 8027c478bd9Sstevel@tonic-gate feature |= X86_SSE; 8037c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 8047c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 8057c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 8067c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 807d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 808d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) 809d0f8ff6eSkk208521 feature |= X86_SSSE3; 810d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) 811d0f8ff6eSkk208521 feature |= X86_SSE4_1; 812d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) 813d0f8ff6eSkk208521 feature |= X86_SSE4_2; 814d0f8ff6eSkk208521 } 8157c478bd9Sstevel@tonic-gate } 8167c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 817ae115bc7Smrj feature |= X86_DE; 8181d1a3942SBill Holler #if !defined(__xpv) 819f98fbcecSbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 8201d1a3942SBill Holler 8211d1a3942SBill Holler /* 8221d1a3942SBill Holler * We require the CLFLUSH instruction for erratum workaround 8231d1a3942SBill Holler * to use MONITOR/MWAIT. 8241d1a3942SBill Holler */ 8251d1a3942SBill Holler if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 826f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_SUPPORT; 827f98fbcecSbholler feature |= X86_MWAIT; 8281d1a3942SBill Holler } else { 8291d1a3942SBill Holler extern int idle_cpu_assert_cflush_monitor; 8301d1a3942SBill Holler 8311d1a3942SBill Holler /* 8321d1a3942SBill Holler * All processors we are aware of which have 8331d1a3942SBill Holler * MONITOR/MWAIT also have CLFLUSH. 8341d1a3942SBill Holler */ 8351d1a3942SBill Holler if (idle_cpu_assert_cflush_monitor) { 8361d1a3942SBill Holler ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) && 8371d1a3942SBill Holler (cp->cp_edx & CPUID_INTC_EDX_CLFSH)); 838f98fbcecSbholler } 8391d1a3942SBill Holler } 8401d1a3942SBill Holler } 8411d1a3942SBill Holler #endif /* __xpv */ 8427c478bd9Sstevel@tonic-gate 84386c1f4dcSVikram Hegde /* 84486c1f4dcSVikram Hegde * Only need it first time, rest of the cpus would follow suite. 84586c1f4dcSVikram Hegde * we only capture this for the bootcpu. 84686c1f4dcSVikram Hegde */ 84786c1f4dcSVikram Hegde if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 84886c1f4dcSVikram Hegde feature |= X86_CLFSH; 84986c1f4dcSVikram Hegde x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8); 85086c1f4dcSVikram Hegde } 85186c1f4dcSVikram Hegde 8527c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 8537c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 8547c478bd9Sstevel@tonic-gate 8557c478bd9Sstevel@tonic-gate /* 8567c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 8577c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 8587c478bd9Sstevel@tonic-gate * 8597c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 8607c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 8617c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 862ae115bc7Smrj * on ... see the handling of the CMP_LGCY bit below) 8637c478bd9Sstevel@tonic-gate */ 8647c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 8657c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 8667c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 8677c478bd9Sstevel@tonic-gate feature |= X86_HTT; 8688949bcd6Sandrei } else { 8698949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 8707c478bd9Sstevel@tonic-gate } 8717c478bd9Sstevel@tonic-gate 8727c478bd9Sstevel@tonic-gate /* 8737c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 8747c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 8757c478bd9Sstevel@tonic-gate */ 8767c478bd9Sstevel@tonic-gate xcpuid = 0; 8777c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8787c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8795ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 8807c478bd9Sstevel@tonic-gate xcpuid++; 8817c478bd9Sstevel@tonic-gate break; 8827c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8837c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 8847c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 8857c478bd9Sstevel@tonic-gate xcpuid++; 8867c478bd9Sstevel@tonic-gate break; 8877c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 8887c478bd9Sstevel@tonic-gate /* 8897c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 8907c478bd9Sstevel@tonic-gate * extended cpuid operations. 8917c478bd9Sstevel@tonic-gate */ 8927c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 8937c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 8947c478bd9Sstevel@tonic-gate xcpuid++; 8957c478bd9Sstevel@tonic-gate break; 8967c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 8977c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 8987c478bd9Sstevel@tonic-gate default: 8997c478bd9Sstevel@tonic-gate xcpuid++; 9007c478bd9Sstevel@tonic-gate break; 9017c478bd9Sstevel@tonic-gate } 9027c478bd9Sstevel@tonic-gate 9037c478bd9Sstevel@tonic-gate if (xcpuid) { 9047c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 9058949bcd6Sandrei cp->cp_eax = 0x80000000; 9068949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 9077c478bd9Sstevel@tonic-gate } 9087c478bd9Sstevel@tonic-gate 9097c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 9107c478bd9Sstevel@tonic-gate 9117c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 9127c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 9137c478bd9Sstevel@tonic-gate 9147c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9157c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 9167c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 9177c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 9187c478bd9Sstevel@tonic-gate break; 9197c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 9208949bcd6Sandrei cp->cp_eax = 0x80000001; 9218949bcd6Sandrei (void) __cpuid_insn(cp); 922ae115bc7Smrj 9237c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9247c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 9257c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 9267c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 9277c478bd9Sstevel@tonic-gate /* 9287c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 9297c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 9307c478bd9Sstevel@tonic-gate */ 9317c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 9327c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 9337c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 9347c478bd9Sstevel@tonic-gate } 9357c478bd9Sstevel@tonic-gate } 9367c478bd9Sstevel@tonic-gate 937ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 938ae115bc7Smrj 9397c478bd9Sstevel@tonic-gate /* 9407c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 9417c478bd9Sstevel@tonic-gate */ 9427c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 9437c478bd9Sstevel@tonic-gate feature |= X86_NX; 9447c478bd9Sstevel@tonic-gate 94519397407SSherry Moore /* 94619397407SSherry Moore * Regardless whether or not we boot 64-bit, 94719397407SSherry Moore * we should have a way to identify whether 94819397407SSherry Moore * the CPU is capable of running 64-bit. 94919397407SSherry Moore */ 95019397407SSherry Moore if (cp->cp_edx & CPUID_AMD_EDX_LM) 95119397407SSherry Moore feature |= X86_64; 95219397407SSherry Moore 95302bc52beSkchow #if defined(__amd64) 95402bc52beSkchow /* 1 GB large page - enable only for 64 bit kernel */ 95502bc52beSkchow if (cp->cp_edx & CPUID_AMD_EDX_1GPG) 95602bc52beSkchow feature |= X86_1GPG; 95702bc52beSkchow #endif 95802bc52beSkchow 959f8801251Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 960f8801251Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 961f8801251Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 962f8801251Skk208521 feature |= X86_SSE4A; 963f8801251Skk208521 9647c478bd9Sstevel@tonic-gate /* 965ae115bc7Smrj * If both the HTT and CMP_LGCY bits are set, 9668949bcd6Sandrei * then we're not actually HyperThreaded. Read 9678949bcd6Sandrei * "AMD CPUID Specification" for more details. 9687c478bd9Sstevel@tonic-gate */ 9697c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9708949bcd6Sandrei (feature & X86_HTT) && 971ae115bc7Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 9727c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 9738949bcd6Sandrei feature |= X86_CMP; 9748949bcd6Sandrei } 975ae115bc7Smrj #if defined(__amd64) 9767c478bd9Sstevel@tonic-gate /* 9777c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 9787c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 9797c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 9807c478bd9Sstevel@tonic-gate * better. 9817c478bd9Sstevel@tonic-gate */ 9827c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 9837c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 9847c478bd9Sstevel@tonic-gate 9857c478bd9Sstevel@tonic-gate /* 9867c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 9877c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 9887c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 9897c478bd9Sstevel@tonic-gate */ 9907c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 9917c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 9927c478bd9Sstevel@tonic-gate #endif 993d36ea5d8Ssudheer if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 994ae115bc7Smrj feature |= X86_TSCP; 9957c478bd9Sstevel@tonic-gate break; 9967c478bd9Sstevel@tonic-gate default: 9977c478bd9Sstevel@tonic-gate break; 9987c478bd9Sstevel@tonic-gate } 9997c478bd9Sstevel@tonic-gate 10008949bcd6Sandrei /* 10018949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 10028949bcd6Sandrei */ 10037c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 10047c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 10058949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 10068949bcd6Sandrei cp = &cpi->cpi_std[4]; 10078949bcd6Sandrei cp->cp_eax = 4; 10088949bcd6Sandrei cp->cp_ecx = 0; 10098949bcd6Sandrei (void) __cpuid_insn(cp); 1010ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 10118949bcd6Sandrei } 10128949bcd6Sandrei /*FALLTHROUGH*/ 10137c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 10147c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 10157c478bd9Sstevel@tonic-gate break; 10167c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 10178949bcd6Sandrei cp->cp_eax = 0x80000008; 10188949bcd6Sandrei (void) __cpuid_insn(cp); 1019ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 1020ae115bc7Smrj 10217c478bd9Sstevel@tonic-gate /* 10227c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 10237c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 10247c478bd9Sstevel@tonic-gate */ 10257c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 10267c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 10277c478bd9Sstevel@tonic-gate break; 10287c478bd9Sstevel@tonic-gate default: 10297c478bd9Sstevel@tonic-gate break; 10307c478bd9Sstevel@tonic-gate } 10318949bcd6Sandrei 1032d129bde2Sesaxe /* 1033d129bde2Sesaxe * Derive the number of cores per chip 1034d129bde2Sesaxe */ 10358949bcd6Sandrei switch (cpi->cpi_vendor) { 10368949bcd6Sandrei case X86_VENDOR_Intel: 10378949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 10388949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10398949bcd6Sandrei break; 10408949bcd6Sandrei } else { 10418949bcd6Sandrei cpi->cpi_ncore_per_chip = 10428949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 10438949bcd6Sandrei } 10448949bcd6Sandrei break; 10458949bcd6Sandrei case X86_VENDOR_AMD: 10468949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 10478949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10488949bcd6Sandrei break; 10498949bcd6Sandrei } else { 105010569901Sgavinm /* 105110569901Sgavinm * On family 0xf cpuid fn 2 ECX[7:0] "NC" is 105210569901Sgavinm * 1 less than the number of physical cores on 105310569901Sgavinm * the chip. In family 0x10 this value can 105410569901Sgavinm * be affected by "downcoring" - it reflects 105510569901Sgavinm * 1 less than the number of cores actually 105610569901Sgavinm * enabled on this node. 105710569901Sgavinm */ 10588949bcd6Sandrei cpi->cpi_ncore_per_chip = 10598949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 10608949bcd6Sandrei } 10618949bcd6Sandrei break; 10628949bcd6Sandrei default: 10638949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10648949bcd6Sandrei break; 10657c478bd9Sstevel@tonic-gate } 10660e751525SEric Saxe 10670e751525SEric Saxe /* 10680e751525SEric Saxe * Get CPUID data about TSC Invariance in Deep C-State. 10690e751525SEric Saxe */ 10700e751525SEric Saxe switch (cpi->cpi_vendor) { 10710e751525SEric Saxe case X86_VENDOR_Intel: 10720e751525SEric Saxe if (cpi->cpi_maxeax >= 7) { 10730e751525SEric Saxe cp = &cpi->cpi_extd[7]; 10740e751525SEric Saxe cp->cp_eax = 0x80000007; 10750e751525SEric Saxe cp->cp_ecx = 0; 10760e751525SEric Saxe (void) __cpuid_insn(cp); 10770e751525SEric Saxe } 10780e751525SEric Saxe break; 10790e751525SEric Saxe default: 10800e751525SEric Saxe break; 10810e751525SEric Saxe } 1082fa2e767eSgavinm } else { 1083fa2e767eSgavinm cpi->cpi_ncore_per_chip = 1; 10848949bcd6Sandrei } 10858949bcd6Sandrei 10868949bcd6Sandrei /* 10878949bcd6Sandrei * If more than one core, then this processor is CMP. 10888949bcd6Sandrei */ 10898949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 10908949bcd6Sandrei feature |= X86_CMP; 1091ae115bc7Smrj 10928949bcd6Sandrei /* 10938949bcd6Sandrei * If the number of cores is the same as the number 10948949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 10958949bcd6Sandrei */ 10968949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 10978949bcd6Sandrei feature &= ~X86_HTT; 10988949bcd6Sandrei 10997c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 11008949bcd6Sandrei /* 11018949bcd6Sandrei * Single-core single-threaded processors. 11028949bcd6Sandrei */ 11037c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 11047c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 11058949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 110610569901Sgavinm cpi->cpi_pkgcoreid = 0; 11077c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 11088949bcd6Sandrei uint_t i; 11098949bcd6Sandrei uint_t chipid_shift = 0; 11108949bcd6Sandrei uint_t coreid_shift = 0; 11118949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 11127c478bd9Sstevel@tonic-gate 11138949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 11148949bcd6Sandrei chipid_shift++; 11158949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 11168949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 11178949bcd6Sandrei 11188949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 11198949bcd6Sandrei if (feature & X86_CMP) { 11208949bcd6Sandrei /* 11218949bcd6Sandrei * Multi-core (and possibly multi-threaded) 11228949bcd6Sandrei * processors. 11238949bcd6Sandrei */ 11248949bcd6Sandrei uint_t ncpu_per_core; 11258949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 11268949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 11278949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 11288949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 11298949bcd6Sandrei cpi->cpi_ncore_per_chip; 11308949bcd6Sandrei /* 11318949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 11328949bcd6Sandrei * look like this: 11338949bcd6Sandrei * 11348949bcd6Sandrei * +-----------------------+------+------+ 11358949bcd6Sandrei * | Physical Package ID | MC | HT | 11368949bcd6Sandrei * +-----------------------+------+------+ 11378949bcd6Sandrei * <------- chipid --------> 11388949bcd6Sandrei * <------- coreid ---------------> 11398949bcd6Sandrei * <--- clogid --> 114010569901Sgavinm * <------> 114110569901Sgavinm * pkgcoreid 11428949bcd6Sandrei * 11438949bcd6Sandrei * Where the number of bits necessary to 11448949bcd6Sandrei * represent MC and HT fields together equals 11458949bcd6Sandrei * to the minimum number of bits necessary to 11468949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 11478949bcd6Sandrei * Of those bits, the MC part uses the number 11488949bcd6Sandrei * of bits necessary to store the value of 11498949bcd6Sandrei * cpi->cpi_ncore_per_chip. 11508949bcd6Sandrei */ 11518949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 11528949bcd6Sandrei coreid_shift++; 11533090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 115410569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid >> 115510569901Sgavinm coreid_shift; 11568949bcd6Sandrei } else if (feature & X86_HTT) { 11578949bcd6Sandrei /* 11588949bcd6Sandrei * Single-core multi-threaded processors. 11598949bcd6Sandrei */ 11608949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 116110569901Sgavinm cpi->cpi_pkgcoreid = 0; 11628949bcd6Sandrei } 11638949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 11648949bcd6Sandrei /* 116510569901Sgavinm * AMD CMP chips currently have a single thread per 116610569901Sgavinm * core, with 2 cores on family 0xf and 2, 3 or 4 116710569901Sgavinm * cores on family 0x10. 116810569901Sgavinm * 116910569901Sgavinm * Since no two cpus share a core we must assign a 117010569901Sgavinm * distinct coreid per cpu, and we do this by using 117110569901Sgavinm * the cpu_id. This scheme does not, however, 117210569901Sgavinm * guarantee that sibling cores of a chip will have 117310569901Sgavinm * sequential coreids starting at a multiple of the 117410569901Sgavinm * number of cores per chip - that is usually the 117510569901Sgavinm * case, but if the ACPI MADT table is presented 117610569901Sgavinm * in a different order then we need to perform a 117710569901Sgavinm * few more gymnastics for the pkgcoreid. 117810569901Sgavinm * 117910569901Sgavinm * In family 0xf CMPs there are 2 cores on all nodes 118010569901Sgavinm * present - no mixing of single and dual core parts. 118110569901Sgavinm * 118210569901Sgavinm * In family 0x10 CMPs cpuid fn 2 ECX[15:12] 118310569901Sgavinm * "ApicIdCoreIdSize[3:0]" tells us how 118410569901Sgavinm * many least-significant bits in the ApicId 118510569901Sgavinm * are used to represent the core number 118610569901Sgavinm * within the node. Cores are always 118710569901Sgavinm * numbered sequentially from 0 regardless 118810569901Sgavinm * of how many or which are disabled, and 118910569901Sgavinm * there seems to be no way to discover the 119010569901Sgavinm * real core id when some are disabled. 11918949bcd6Sandrei */ 11928949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 119310569901Sgavinm 119410569901Sgavinm if (cpi->cpi_family == 0x10 && 119510569901Sgavinm cpi->cpi_xmaxeax >= 0x80000008) { 119610569901Sgavinm int coreidsz = 119710569901Sgavinm BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12); 119810569901Sgavinm 119910569901Sgavinm cpi->cpi_pkgcoreid = 120010569901Sgavinm apic_id & ((1 << coreidsz) - 1); 120110569901Sgavinm } else { 120210569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid; 120310569901Sgavinm } 12048949bcd6Sandrei } else { 12058949bcd6Sandrei /* 12068949bcd6Sandrei * All other processors are currently 12078949bcd6Sandrei * assumed to have single cores. 12088949bcd6Sandrei */ 12098949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 121010569901Sgavinm cpi->cpi_pkgcoreid = 0; 12118949bcd6Sandrei } 12127c478bd9Sstevel@tonic-gate } 12137c478bd9Sstevel@tonic-gate 1214b6917abeSmishra cpi->cpi_apicid = CPI_APIC_ID(cpi); 1215b6917abeSmishra 12168a40a695Sgavinm /* 12178a40a695Sgavinm * Synthesize chip "revision" and socket type 12188a40a695Sgavinm */ 1219e4b86885SCheng Sean Ye cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family, 1220e4b86885SCheng Sean Ye cpi->cpi_model, cpi->cpi_step); 1221e4b86885SCheng Sean Ye cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor, 1222e4b86885SCheng Sean Ye cpi->cpi_family, cpi->cpi_model, cpi->cpi_step); 1223e4b86885SCheng Sean Ye cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family, 1224e4b86885SCheng Sean Ye cpi->cpi_model, cpi->cpi_step); 12258a40a695Sgavinm 12267c478bd9Sstevel@tonic-gate pass1_done: 1227551bc2a6Smrj #if !defined(__xpv) 1228b9bfdccdSStuart Maybee determine_platform(); 1229551bc2a6Smrj #endif 12307c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 12317c478bd9Sstevel@tonic-gate return (feature); 12327c478bd9Sstevel@tonic-gate } 12337c478bd9Sstevel@tonic-gate 12347c478bd9Sstevel@tonic-gate /* 12357c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 12367c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 12377c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 12387c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 12397c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 12407c478bd9Sstevel@tonic-gate */ 12417c478bd9Sstevel@tonic-gate 12427c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 12437c478bd9Sstevel@tonic-gate void 12447c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 12457c478bd9Sstevel@tonic-gate { 12467c478bd9Sstevel@tonic-gate uint_t n, nmax; 12477c478bd9Sstevel@tonic-gate int i; 12488949bcd6Sandrei struct cpuid_regs *cp; 12497c478bd9Sstevel@tonic-gate uint8_t *dp; 12507c478bd9Sstevel@tonic-gate uint32_t *iptr; 12517c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 12527c478bd9Sstevel@tonic-gate 12537c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 12547c478bd9Sstevel@tonic-gate 12557c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 12567c478bd9Sstevel@tonic-gate goto pass2_done; 12577c478bd9Sstevel@tonic-gate 12587c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 12597c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 12607c478bd9Sstevel@tonic-gate /* 12617c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 12627c478bd9Sstevel@tonic-gate */ 12637c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 12648949bcd6Sandrei cp->cp_eax = n; 1265d129bde2Sesaxe 1266d129bde2Sesaxe /* 1267d129bde2Sesaxe * CPUID function 4 expects %ecx to be initialized 1268d129bde2Sesaxe * with an index which indicates which cache to return 1269d129bde2Sesaxe * information about. The OS is expected to call function 4 1270d129bde2Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 1271d129bde2Sesaxe * EAX[4:0] set to 0, which indicates there are no more 1272d129bde2Sesaxe * caches. 1273d129bde2Sesaxe * 1274d129bde2Sesaxe * Here, populate cpi_std[4] with the information returned by 1275d129bde2Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 1276d129bde2Sesaxe * when dynamic memory allocation becomes available. 1277d129bde2Sesaxe * 1278d129bde2Sesaxe * Note: we need to explicitly initialize %ecx here, since 1279d129bde2Sesaxe * function 4 may have been previously invoked. 1280d129bde2Sesaxe */ 1281d129bde2Sesaxe if (n == 4) 1282d129bde2Sesaxe cp->cp_ecx = 0; 1283d129bde2Sesaxe 12848949bcd6Sandrei (void) __cpuid_insn(cp); 1285ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 12867c478bd9Sstevel@tonic-gate switch (n) { 12877c478bd9Sstevel@tonic-gate case 2: 12887c478bd9Sstevel@tonic-gate /* 12897c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 12907c478bd9Sstevel@tonic-gate * contain a value that identifies the number 12917c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 12927c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 12937c478bd9Sstevel@tonic-gate * processor's caching systems." 12947c478bd9Sstevel@tonic-gate * 12957c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 12967c478bd9Sstevel@tonic-gate */ 12977c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 12987c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 12997c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 13007c478bd9Sstevel@tonic-gate break; 13017c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 13027c478bd9Sstevel@tonic-gate 13037c478bd9Sstevel@tonic-gate /* 13047c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 13057c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 13067c478bd9Sstevel@tonic-gate * at the first 15 .. 13077c478bd9Sstevel@tonic-gate */ 13087c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 13097c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 13107c478bd9Sstevel@tonic-gate 13117c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 13127c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 13137c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 131463d3f7dfSkk208521 for (i = 1; i < 4; i++) 13157c478bd9Sstevel@tonic-gate if (p[i] != 0) 13167c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13177c478bd9Sstevel@tonic-gate } 13187c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 13197c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 13207c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 13217c478bd9Sstevel@tonic-gate if (p[i] != 0) 13227c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13237c478bd9Sstevel@tonic-gate } 13247c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 13257c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 13267c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 13277c478bd9Sstevel@tonic-gate if (p[i] != 0) 13287c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13297c478bd9Sstevel@tonic-gate } 13307c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 13317c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 13327c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 13337c478bd9Sstevel@tonic-gate if (p[i] != 0) 13347c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13357c478bd9Sstevel@tonic-gate } 13367c478bd9Sstevel@tonic-gate break; 1337f98fbcecSbholler 13387c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 1339f98fbcecSbholler break; 1340f98fbcecSbholler 13417c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 1342f98fbcecSbholler break; 1343f98fbcecSbholler 13447c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 13455b8a6efeSbholler { 13465b8a6efeSbholler size_t mwait_size; 1347f98fbcecSbholler 1348f98fbcecSbholler /* 1349f98fbcecSbholler * check cpi_mwait.support which was set in cpuid_pass1 1350f98fbcecSbholler */ 1351f98fbcecSbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 1352f98fbcecSbholler break; 1353f98fbcecSbholler 13545b8a6efeSbholler /* 13555b8a6efeSbholler * Protect ourself from insane mwait line size. 13565b8a6efeSbholler * Workaround for incomplete hardware emulator(s). 13575b8a6efeSbholler */ 13585b8a6efeSbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 13595b8a6efeSbholler if (mwait_size < sizeof (uint32_t) || 13605b8a6efeSbholler !ISP2(mwait_size)) { 13615b8a6efeSbholler #if DEBUG 13625b8a6efeSbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 13635d8efbbcSSaurabh Misra "size %ld", cpu->cpu_id, (long)mwait_size); 13645b8a6efeSbholler #endif 13655b8a6efeSbholler break; 13665b8a6efeSbholler } 13675b8a6efeSbholler 1368f98fbcecSbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 13695b8a6efeSbholler cpi->cpi_mwait.mon_max = mwait_size; 1370f98fbcecSbholler if (MWAIT_EXTENSION(cpi)) { 1371f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 1372f98fbcecSbholler if (MWAIT_INT_ENABLE(cpi)) 1373f98fbcecSbholler cpi->cpi_mwait.support |= 1374f98fbcecSbholler MWAIT_ECX_INT_ENABLE; 1375f98fbcecSbholler } 1376f98fbcecSbholler break; 13775b8a6efeSbholler } 13787c478bd9Sstevel@tonic-gate default: 13797c478bd9Sstevel@tonic-gate break; 13807c478bd9Sstevel@tonic-gate } 13817c478bd9Sstevel@tonic-gate } 13827c478bd9Sstevel@tonic-gate 1383b6917abeSmishra if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) { 13845d8efbbcSSaurabh Misra struct cpuid_regs regs; 13855d8efbbcSSaurabh Misra 13865d8efbbcSSaurabh Misra cp = ®s; 1387b6917abeSmishra cp->cp_eax = 0xB; 13885d8efbbcSSaurabh Misra cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0; 1389b6917abeSmishra 1390b6917abeSmishra (void) __cpuid_insn(cp); 1391b6917abeSmishra 1392b6917abeSmishra /* 1393b6917abeSmishra * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which 1394b6917abeSmishra * indicates that the extended topology enumeration leaf is 1395b6917abeSmishra * available. 1396b6917abeSmishra */ 1397b6917abeSmishra if (cp->cp_ebx) { 1398b6917abeSmishra uint32_t x2apic_id; 1399b6917abeSmishra uint_t coreid_shift = 0; 1400b6917abeSmishra uint_t ncpu_per_core = 1; 1401b6917abeSmishra uint_t chipid_shift = 0; 1402b6917abeSmishra uint_t ncpu_per_chip = 1; 1403b6917abeSmishra uint_t i; 1404b6917abeSmishra uint_t level; 1405b6917abeSmishra 1406b6917abeSmishra for (i = 0; i < CPI_FNB_ECX_MAX; i++) { 1407b6917abeSmishra cp->cp_eax = 0xB; 1408b6917abeSmishra cp->cp_ecx = i; 1409b6917abeSmishra 1410b6917abeSmishra (void) __cpuid_insn(cp); 1411b6917abeSmishra level = CPI_CPU_LEVEL_TYPE(cp); 1412b6917abeSmishra 1413b6917abeSmishra if (level == 1) { 1414b6917abeSmishra x2apic_id = cp->cp_edx; 1415b6917abeSmishra coreid_shift = BITX(cp->cp_eax, 4, 0); 1416b6917abeSmishra ncpu_per_core = BITX(cp->cp_ebx, 15, 0); 1417b6917abeSmishra } else if (level == 2) { 1418b6917abeSmishra x2apic_id = cp->cp_edx; 1419b6917abeSmishra chipid_shift = BITX(cp->cp_eax, 4, 0); 1420b6917abeSmishra ncpu_per_chip = BITX(cp->cp_ebx, 15, 0); 1421b6917abeSmishra } 1422b6917abeSmishra } 1423b6917abeSmishra 1424b6917abeSmishra cpi->cpi_apicid = x2apic_id; 1425b6917abeSmishra cpi->cpi_ncpu_per_chip = ncpu_per_chip; 1426b6917abeSmishra cpi->cpi_ncore_per_chip = ncpu_per_chip / 1427b6917abeSmishra ncpu_per_core; 1428b6917abeSmishra cpi->cpi_chipid = x2apic_id >> chipid_shift; 1429b6917abeSmishra cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1); 1430b6917abeSmishra cpi->cpi_coreid = x2apic_id >> coreid_shift; 1431b6917abeSmishra cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift; 1432b6917abeSmishra } 14335d8efbbcSSaurabh Misra 14345d8efbbcSSaurabh Misra /* Make cp NULL so that we don't stumble on others */ 14355d8efbbcSSaurabh Misra cp = NULL; 1436b6917abeSmishra } 1437b6917abeSmishra 14387c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 14397c478bd9Sstevel@tonic-gate goto pass2_done; 14407c478bd9Sstevel@tonic-gate 14417c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 14427c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 14437c478bd9Sstevel@tonic-gate /* 14447c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 14457c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 14467c478bd9Sstevel@tonic-gate */ 14477c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 14487c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 14498949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 14508949bcd6Sandrei (void) __cpuid_insn(cp); 1451ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 14527c478bd9Sstevel@tonic-gate switch (n) { 14537c478bd9Sstevel@tonic-gate case 2: 14547c478bd9Sstevel@tonic-gate case 3: 14557c478bd9Sstevel@tonic-gate case 4: 14567c478bd9Sstevel@tonic-gate /* 14577c478bd9Sstevel@tonic-gate * Extract the brand string 14587c478bd9Sstevel@tonic-gate */ 14597c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 14607c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 14617c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 14627c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 14637c478bd9Sstevel@tonic-gate break; 14647c478bd9Sstevel@tonic-gate case 5: 14657c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14667c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14677c478bd9Sstevel@tonic-gate /* 14687c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14697c478bd9Sstevel@tonic-gate * parts to report the sizes of the 14707c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 14717c478bd9Sstevel@tonic-gate * we don't trust the data. 14727c478bd9Sstevel@tonic-gate */ 14737c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14747c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 14757c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 14767c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 14777c478bd9Sstevel@tonic-gate break; 14787c478bd9Sstevel@tonic-gate default: 14797c478bd9Sstevel@tonic-gate break; 14807c478bd9Sstevel@tonic-gate } 14817c478bd9Sstevel@tonic-gate break; 14827c478bd9Sstevel@tonic-gate case 6: 14837c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14847c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14857c478bd9Sstevel@tonic-gate /* 14867c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14877c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 14887c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 14897c478bd9Sstevel@tonic-gate */ 14907c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14917c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 14927c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 14937c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 14947c478bd9Sstevel@tonic-gate /* 14957c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 14967c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 14977c478bd9Sstevel@tonic-gate * when it is really 64K 14987c478bd9Sstevel@tonic-gate */ 14997c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 15007c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 15017c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 15027c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 15037c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 15047c478bd9Sstevel@tonic-gate } 15057c478bd9Sstevel@tonic-gate break; 15067c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 15077c478bd9Sstevel@tonic-gate /* 15087c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 15097c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 15107c478bd9Sstevel@tonic-gate */ 15117c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 15127c478bd9Sstevel@tonic-gate break; 15137c478bd9Sstevel@tonic-gate /* 15147c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 15157c478bd9Sstevel@tonic-gate * 15167c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 15177c478bd9Sstevel@tonic-gate */ 15187c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 15197c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 15207c478bd9Sstevel@tonic-gate cp->cp_ecx = 15217c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 15227c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 15237c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 15247c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 15257c478bd9Sstevel@tonic-gate /* 15267c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 15277c478bd9Sstevel@tonic-gate */ 15287c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 15297c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 15307c478bd9Sstevel@tonic-gate break; 15317c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 15327c478bd9Sstevel@tonic-gate /* 15337c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 15347c478bd9Sstevel@tonic-gate * First appeared on Prescott. 15357c478bd9Sstevel@tonic-gate */ 15367c478bd9Sstevel@tonic-gate default: 15377c478bd9Sstevel@tonic-gate break; 15387c478bd9Sstevel@tonic-gate } 15397c478bd9Sstevel@tonic-gate break; 15407c478bd9Sstevel@tonic-gate default: 15417c478bd9Sstevel@tonic-gate break; 15427c478bd9Sstevel@tonic-gate } 15437c478bd9Sstevel@tonic-gate } 15447c478bd9Sstevel@tonic-gate 15457c478bd9Sstevel@tonic-gate pass2_done: 15467c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 15477c478bd9Sstevel@tonic-gate } 15487c478bd9Sstevel@tonic-gate 15497c478bd9Sstevel@tonic-gate static const char * 15507c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 15517c478bd9Sstevel@tonic-gate { 15527c478bd9Sstevel@tonic-gate int i; 15537c478bd9Sstevel@tonic-gate 15547c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15557c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 15567c478bd9Sstevel@tonic-gate return ("i486"); 15577c478bd9Sstevel@tonic-gate 15587c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 15597c478bd9Sstevel@tonic-gate case 5: 15607c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 15617c478bd9Sstevel@tonic-gate case 6: 15627c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 15637c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 15648949bcd6Sandrei const struct cpuid_regs *cp; 15657c478bd9Sstevel@tonic-gate case 0: 15667c478bd9Sstevel@tonic-gate case 1: 15677c478bd9Sstevel@tonic-gate case 2: 15687c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 15697c478bd9Sstevel@tonic-gate case 3: 15707c478bd9Sstevel@tonic-gate case 4: 15717c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 15727c478bd9Sstevel@tonic-gate case 6: 15737c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 15747c478bd9Sstevel@tonic-gate case 5: 15757c478bd9Sstevel@tonic-gate case 7: 15767c478bd9Sstevel@tonic-gate celeron = xeon = 0; 15777c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 15787c478bd9Sstevel@tonic-gate 157963d3f7dfSkk208521 for (i = 1; i < 4; i++) { 15807c478bd9Sstevel@tonic-gate uint_t tmp; 15817c478bd9Sstevel@tonic-gate 15827c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 15837c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15847c478bd9Sstevel@tonic-gate celeron++; 15857c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 15867c478bd9Sstevel@tonic-gate xeon++; 15877c478bd9Sstevel@tonic-gate } 15887c478bd9Sstevel@tonic-gate 15897c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 15907c478bd9Sstevel@tonic-gate uint_t tmp; 15917c478bd9Sstevel@tonic-gate 15927c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 15937c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15947c478bd9Sstevel@tonic-gate celeron++; 15957c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15967c478bd9Sstevel@tonic-gate xeon++; 15977c478bd9Sstevel@tonic-gate } 15987c478bd9Sstevel@tonic-gate 15997c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16007c478bd9Sstevel@tonic-gate uint_t tmp; 16017c478bd9Sstevel@tonic-gate 16027c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 16037c478bd9Sstevel@tonic-gate if (tmp == 0x40) 16047c478bd9Sstevel@tonic-gate celeron++; 16057c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16067c478bd9Sstevel@tonic-gate xeon++; 16077c478bd9Sstevel@tonic-gate } 16087c478bd9Sstevel@tonic-gate 16097c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16107c478bd9Sstevel@tonic-gate uint_t tmp; 16117c478bd9Sstevel@tonic-gate 16127c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 16137c478bd9Sstevel@tonic-gate if (tmp == 0x40) 16147c478bd9Sstevel@tonic-gate celeron++; 16157c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16167c478bd9Sstevel@tonic-gate xeon++; 16177c478bd9Sstevel@tonic-gate } 16187c478bd9Sstevel@tonic-gate 16197c478bd9Sstevel@tonic-gate if (celeron) 16207c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 16217c478bd9Sstevel@tonic-gate if (xeon) 16227c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16237c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 16247c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 16257c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16267c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 16277c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 16287c478bd9Sstevel@tonic-gate default: 16297c478bd9Sstevel@tonic-gate break; 16307c478bd9Sstevel@tonic-gate } 16317c478bd9Sstevel@tonic-gate default: 16327c478bd9Sstevel@tonic-gate break; 16337c478bd9Sstevel@tonic-gate } 16347c478bd9Sstevel@tonic-gate 16355ff02082Sdmick /* BrandID is present if the field is nonzero */ 16365ff02082Sdmick if (cpi->cpi_brandid != 0) { 16377c478bd9Sstevel@tonic-gate static const struct { 16387c478bd9Sstevel@tonic-gate uint_t bt_bid; 16397c478bd9Sstevel@tonic-gate const char *bt_str; 16407c478bd9Sstevel@tonic-gate } brand_tbl[] = { 16417c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 16427c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 16437c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 16447c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 16457c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 16467c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 16477c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 16487c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 16497c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 16507c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 16517c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 16527c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 16535ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 16545ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 16555ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 16565ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 16575ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 16585ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 16595ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 16605ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 16617c478bd9Sstevel@tonic-gate }; 16627c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 16637c478bd9Sstevel@tonic-gate uint_t sgn; 16647c478bd9Sstevel@tonic-gate 16657c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 16667c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 16677c478bd9Sstevel@tonic-gate 16687c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 16697c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 16707c478bd9Sstevel@tonic-gate break; 16717c478bd9Sstevel@tonic-gate if (i < btblmax) { 16727c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 16737c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 16747c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 16757c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 16767c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 16777c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 16787c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 16797c478bd9Sstevel@tonic-gate } 16807c478bd9Sstevel@tonic-gate } 16817c478bd9Sstevel@tonic-gate 16827c478bd9Sstevel@tonic-gate return (NULL); 16837c478bd9Sstevel@tonic-gate } 16847c478bd9Sstevel@tonic-gate 16857c478bd9Sstevel@tonic-gate static const char * 16867c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 16877c478bd9Sstevel@tonic-gate { 16887c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 16897c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 16907c478bd9Sstevel@tonic-gate return ("i486 compatible"); 16917c478bd9Sstevel@tonic-gate 16927c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 16937c478bd9Sstevel@tonic-gate case 5: 16947c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16957c478bd9Sstevel@tonic-gate case 0: 16967c478bd9Sstevel@tonic-gate case 1: 16977c478bd9Sstevel@tonic-gate case 2: 16987c478bd9Sstevel@tonic-gate case 3: 16997c478bd9Sstevel@tonic-gate case 4: 17007c478bd9Sstevel@tonic-gate case 5: 17017c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 17027c478bd9Sstevel@tonic-gate case 6: 17037c478bd9Sstevel@tonic-gate case 7: 17047c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 17057c478bd9Sstevel@tonic-gate case 8: 17067c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 17077c478bd9Sstevel@tonic-gate case 9: 17087c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 17097c478bd9Sstevel@tonic-gate default: 17107c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 17117c478bd9Sstevel@tonic-gate } 17127c478bd9Sstevel@tonic-gate case 6: 17137c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17147c478bd9Sstevel@tonic-gate case 1: 17157c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 17167c478bd9Sstevel@tonic-gate case 0: 17177c478bd9Sstevel@tonic-gate case 2: 17187c478bd9Sstevel@tonic-gate case 4: 17197c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 17207c478bd9Sstevel@tonic-gate case 3: 17217c478bd9Sstevel@tonic-gate case 7: 17227c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 17237c478bd9Sstevel@tonic-gate case 6: 17247c478bd9Sstevel@tonic-gate case 8: 17257c478bd9Sstevel@tonic-gate case 10: 17267c478bd9Sstevel@tonic-gate /* 17277c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 17287c478bd9Sstevel@tonic-gate */ 17297c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 17307c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 17317c478bd9Sstevel@tonic-gate default: 17327c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 17337c478bd9Sstevel@tonic-gate } 17347c478bd9Sstevel@tonic-gate default: 17357c478bd9Sstevel@tonic-gate break; 17367c478bd9Sstevel@tonic-gate } 17377c478bd9Sstevel@tonic-gate 17387c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 17397c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 17407c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 17417c478bd9Sstevel@tonic-gate case 3: 17427c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 17437c478bd9Sstevel@tonic-gate case 4: 17447c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 17457c478bd9Sstevel@tonic-gate case 5: 17467c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 17477c478bd9Sstevel@tonic-gate default: 17487c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 17497c478bd9Sstevel@tonic-gate } 17507c478bd9Sstevel@tonic-gate } 17517c478bd9Sstevel@tonic-gate 17527c478bd9Sstevel@tonic-gate return (NULL); 17537c478bd9Sstevel@tonic-gate } 17547c478bd9Sstevel@tonic-gate 17557c478bd9Sstevel@tonic-gate static const char * 17567c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 17577c478bd9Sstevel@tonic-gate { 17587c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 17597c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 17607c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 17617c478bd9Sstevel@tonic-gate return ("i486 compatible"); 17627c478bd9Sstevel@tonic-gate 17637c478bd9Sstevel@tonic-gate switch (type) { 17647c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 17657c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 17667c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 17677c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 17687c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 17697c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 17707c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 17717c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 17727c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 17737c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17747c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 17757c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 17767c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 17777c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 17787c478bd9Sstevel@tonic-gate default: 17797c478bd9Sstevel@tonic-gate /* 17807c478bd9Sstevel@tonic-gate * Have another wild guess .. 17817c478bd9Sstevel@tonic-gate */ 17827c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 17837c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 17847c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 17857c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17867c478bd9Sstevel@tonic-gate case 2: 17877c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 17887c478bd9Sstevel@tonic-gate case 4: 17897c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17907c478bd9Sstevel@tonic-gate default: 17917c478bd9Sstevel@tonic-gate break; 17927c478bd9Sstevel@tonic-gate } 17937c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 17947c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17957c478bd9Sstevel@tonic-gate case 0: 17967c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 17977c478bd9Sstevel@tonic-gate case 5: 17987c478bd9Sstevel@tonic-gate case 6: 17997c478bd9Sstevel@tonic-gate case 7: 18007c478bd9Sstevel@tonic-gate case 8: 18017c478bd9Sstevel@tonic-gate case 9: 18027c478bd9Sstevel@tonic-gate return ("VIA C3"); 18037c478bd9Sstevel@tonic-gate default: 18047c478bd9Sstevel@tonic-gate break; 18057c478bd9Sstevel@tonic-gate } 18067c478bd9Sstevel@tonic-gate } 18077c478bd9Sstevel@tonic-gate break; 18087c478bd9Sstevel@tonic-gate } 18097c478bd9Sstevel@tonic-gate return (NULL); 18107c478bd9Sstevel@tonic-gate } 18117c478bd9Sstevel@tonic-gate 18127c478bd9Sstevel@tonic-gate /* 18137c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 18147c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 18157c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 18167c478bd9Sstevel@tonic-gate */ 18177c478bd9Sstevel@tonic-gate static void 18187c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 18197c478bd9Sstevel@tonic-gate { 18207c478bd9Sstevel@tonic-gate const char *brand = NULL; 18217c478bd9Sstevel@tonic-gate 18227c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 18237c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 18247c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 18257c478bd9Sstevel@tonic-gate break; 18267c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 18277c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 18287c478bd9Sstevel@tonic-gate break; 18297c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 18307c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 18317c478bd9Sstevel@tonic-gate break; 18327c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 18337c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18347c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 18357c478bd9Sstevel@tonic-gate break; 18367c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 18377c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 18387c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 18397c478bd9Sstevel@tonic-gate case 4: 18407c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 18417c478bd9Sstevel@tonic-gate break; 18427c478bd9Sstevel@tonic-gate case 8: 18437c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 18447c478bd9Sstevel@tonic-gate break; 18457c478bd9Sstevel@tonic-gate case 9: 18467c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 18477c478bd9Sstevel@tonic-gate break; 18487c478bd9Sstevel@tonic-gate default: 18497c478bd9Sstevel@tonic-gate break; 18507c478bd9Sstevel@tonic-gate } 18517c478bd9Sstevel@tonic-gate break; 18527c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 18537c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 18547c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 18557c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 18567c478bd9Sstevel@tonic-gate break; 18577c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 18587c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18597c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 18607c478bd9Sstevel@tonic-gate break; 18617c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 18627c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 18637c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 18647c478bd9Sstevel@tonic-gate break; 18657c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 18667c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 18677c478bd9Sstevel@tonic-gate default: 18687c478bd9Sstevel@tonic-gate break; 18697c478bd9Sstevel@tonic-gate } 18707c478bd9Sstevel@tonic-gate if (brand) { 18717c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 18727c478bd9Sstevel@tonic-gate return; 18737c478bd9Sstevel@tonic-gate } 18747c478bd9Sstevel@tonic-gate 18757c478bd9Sstevel@tonic-gate /* 18767c478bd9Sstevel@tonic-gate * If all else fails ... 18777c478bd9Sstevel@tonic-gate */ 18787c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 18797c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 18807c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 18817c478bd9Sstevel@tonic-gate } 18827c478bd9Sstevel@tonic-gate 18837c478bd9Sstevel@tonic-gate /* 18847c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 18857c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 18867c478bd9Sstevel@tonic-gate * the other cpus. 18877c478bd9Sstevel@tonic-gate * 1888d129bde2Sesaxe * Fixup the brand string, and collect any information from cpuid 1889d129bde2Sesaxe * that requires dynamicically allocated storage to represent. 18907c478bd9Sstevel@tonic-gate */ 18917c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 18927c478bd9Sstevel@tonic-gate void 18937c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 18947c478bd9Sstevel@tonic-gate { 1895d129bde2Sesaxe int i, max, shft, level, size; 1896d129bde2Sesaxe struct cpuid_regs regs; 1897d129bde2Sesaxe struct cpuid_regs *cp; 18987c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 18997c478bd9Sstevel@tonic-gate 19007c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 19017c478bd9Sstevel@tonic-gate 1902d129bde2Sesaxe /* 1903d129bde2Sesaxe * Function 4: Deterministic cache parameters 1904d129bde2Sesaxe * 1905d129bde2Sesaxe * Take this opportunity to detect the number of threads 1906d129bde2Sesaxe * sharing the last level cache, and construct a corresponding 1907d129bde2Sesaxe * cache id. The respective cpuid_info members are initialized 1908d129bde2Sesaxe * to the default case of "no last level cache sharing". 1909d129bde2Sesaxe */ 1910d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 1911d129bde2Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 1912d129bde2Sesaxe 1913d129bde2Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 1914d129bde2Sesaxe 1915d129bde2Sesaxe /* 1916d129bde2Sesaxe * Find the # of elements (size) returned by fn 4, and along 1917d129bde2Sesaxe * the way detect last level cache sharing details. 1918d129bde2Sesaxe */ 1919d129bde2Sesaxe bzero(®s, sizeof (regs)); 1920d129bde2Sesaxe cp = ®s; 1921d129bde2Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 1922d129bde2Sesaxe cp->cp_eax = 4; 1923d129bde2Sesaxe cp->cp_ecx = i; 1924d129bde2Sesaxe 1925d129bde2Sesaxe (void) __cpuid_insn(cp); 1926d129bde2Sesaxe 1927d129bde2Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 1928d129bde2Sesaxe break; 1929d129bde2Sesaxe level = CPI_CACHE_LVL(cp); 1930d129bde2Sesaxe if (level > max) { 1931d129bde2Sesaxe max = level; 1932d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1933d129bde2Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 1934d129bde2Sesaxe } 1935d129bde2Sesaxe } 1936d129bde2Sesaxe cpi->cpi_std_4_size = size = i; 1937d129bde2Sesaxe 1938d129bde2Sesaxe /* 1939d129bde2Sesaxe * Allocate the cpi_std_4 array. The first element 1940d129bde2Sesaxe * references the regs for fn 4, %ecx == 0, which 1941d129bde2Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 1942d129bde2Sesaxe */ 1943d129bde2Sesaxe if (size > 0) { 1944d129bde2Sesaxe cpi->cpi_std_4 = 1945d129bde2Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 1946d129bde2Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 1947d129bde2Sesaxe 1948d129bde2Sesaxe /* 1949d129bde2Sesaxe * Allocate storage to hold the additional regs 1950d129bde2Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 1951d129bde2Sesaxe * 1952d129bde2Sesaxe * The regs for fn 4, %ecx == 0 has already 1953d129bde2Sesaxe * been allocated as indicated above. 1954d129bde2Sesaxe */ 1955d129bde2Sesaxe for (i = 1; i < size; i++) { 1956d129bde2Sesaxe cp = cpi->cpi_std_4[i] = 1957d129bde2Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 1958d129bde2Sesaxe cp->cp_eax = 4; 1959d129bde2Sesaxe cp->cp_ecx = i; 1960d129bde2Sesaxe 1961d129bde2Sesaxe (void) __cpuid_insn(cp); 1962d129bde2Sesaxe } 1963d129bde2Sesaxe } 1964d129bde2Sesaxe /* 1965d129bde2Sesaxe * Determine the number of bits needed to represent 1966d129bde2Sesaxe * the number of CPUs sharing the last level cache. 1967d129bde2Sesaxe * 1968d129bde2Sesaxe * Shift off that number of bits from the APIC id to 1969d129bde2Sesaxe * derive the cache id. 1970d129bde2Sesaxe */ 1971d129bde2Sesaxe shft = 0; 1972d129bde2Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 1973d129bde2Sesaxe shft++; 1974b6917abeSmishra cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft; 1975d129bde2Sesaxe } 1976d129bde2Sesaxe 1977d129bde2Sesaxe /* 1978d129bde2Sesaxe * Now fixup the brand string 1979d129bde2Sesaxe */ 19807c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 19817c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 1982d129bde2Sesaxe } else { 19837c478bd9Sstevel@tonic-gate 19847c478bd9Sstevel@tonic-gate /* 19857c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 19867c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 19877c478bd9Sstevel@tonic-gate * similar junk. 19887c478bd9Sstevel@tonic-gate */ 19897c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 19907c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 19917c478bd9Sstevel@tonic-gate char *src, *dst; 19927c478bd9Sstevel@tonic-gate 19937c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 19947c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 19957c478bd9Sstevel@tonic-gate /* 19967c478bd9Sstevel@tonic-gate * strip leading spaces 19977c478bd9Sstevel@tonic-gate */ 19987c478bd9Sstevel@tonic-gate while (*src == ' ') 19997c478bd9Sstevel@tonic-gate src++; 20007c478bd9Sstevel@tonic-gate /* 20017c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 20027c478bd9Sstevel@tonic-gate */ 20037c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 20047c478bd9Sstevel@tonic-gate src += 8; 20057c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 20067c478bd9Sstevel@tonic-gate src += 10; 20077c478bd9Sstevel@tonic-gate 20087c478bd9Sstevel@tonic-gate /* 20097c478bd9Sstevel@tonic-gate * Now do an in-place copy. 20107c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 20117c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 20127c478bd9Sstevel@tonic-gate * -really- no need to shout. 20137c478bd9Sstevel@tonic-gate */ 20147c478bd9Sstevel@tonic-gate while (*src != '\0') { 20157c478bd9Sstevel@tonic-gate if (src[0] == '(') { 20167c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 20177c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 20187c478bd9Sstevel@tonic-gate src += 3; 20197c478bd9Sstevel@tonic-gate dst += 3; 20207c478bd9Sstevel@tonic-gate continue; 20217c478bd9Sstevel@tonic-gate } 20227c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 20237c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 20247c478bd9Sstevel@tonic-gate src += 4; 20257c478bd9Sstevel@tonic-gate dst += 4; 20267c478bd9Sstevel@tonic-gate continue; 20277c478bd9Sstevel@tonic-gate } 20287c478bd9Sstevel@tonic-gate } 20297c478bd9Sstevel@tonic-gate *dst++ = *src++; 20307c478bd9Sstevel@tonic-gate } 20317c478bd9Sstevel@tonic-gate *dst = '\0'; 20327c478bd9Sstevel@tonic-gate 20337c478bd9Sstevel@tonic-gate /* 20347c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 20357c478bd9Sstevel@tonic-gate */ 20367c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 20377c478bd9Sstevel@tonic-gate if (*dst == ' ') 20387c478bd9Sstevel@tonic-gate *dst = '\0'; 20397c478bd9Sstevel@tonic-gate else 20407c478bd9Sstevel@tonic-gate break; 20417c478bd9Sstevel@tonic-gate } else 20427c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 2043d129bde2Sesaxe } 20447c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 20457c478bd9Sstevel@tonic-gate } 20467c478bd9Sstevel@tonic-gate 20477c478bd9Sstevel@tonic-gate /* 20487c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 20497c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 20507c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 20517c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 20527c478bd9Sstevel@tonic-gate */ 20537c478bd9Sstevel@tonic-gate uint_t 20547c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 20557c478bd9Sstevel@tonic-gate { 20567c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 20577c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 20587c478bd9Sstevel@tonic-gate 20597c478bd9Sstevel@tonic-gate if (cpu == NULL) 20607c478bd9Sstevel@tonic-gate cpu = CPU; 20617c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20627c478bd9Sstevel@tonic-gate 20637c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 20647c478bd9Sstevel@tonic-gate 20657c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 20667c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 20677c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 20687c478bd9Sstevel@tonic-gate 20697c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 20707c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 20717c478bd9Sstevel@tonic-gate 20727c478bd9Sstevel@tonic-gate /* 20737c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 20747c478bd9Sstevel@tonic-gate */ 20757c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 20767c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 20777c478bd9Sstevel@tonic-gate 20787c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 20797c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 20807c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 20817c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 20827c478bd9Sstevel@tonic-gate 20837c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 20847c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 20857c478bd9Sstevel@tonic-gate 20867c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 20877c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 20887c478bd9Sstevel@tonic-gate 2089d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2090d0f8ff6eSkk208521 if ((x86_feature & X86_SSSE3) == 0) 2091d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSSE3; 2092d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_1) == 0) 2093d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_1; 2094d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_2) == 0) 2095d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_2; 2096d0f8ff6eSkk208521 } 2097d0f8ff6eSkk208521 20987c478bd9Sstevel@tonic-gate /* 20997c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 21007c478bd9Sstevel@tonic-gate */ 21017c478bd9Sstevel@tonic-gate if (!fpu_exists) 21027c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 21037c478bd9Sstevel@tonic-gate 21047c478bd9Sstevel@tonic-gate /* 21057c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 21067c478bd9Sstevel@tonic-gate * think userland will care about. 21077c478bd9Sstevel@tonic-gate */ 21087c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 21097c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 21107c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 21117c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 21127c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 21137c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 21147c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 21157c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 2116d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2117d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSSE3) 2118d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSSE3; 2119d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_1) 2120d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_1; 2121d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_2) 2122d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_2; 21235087e485SKrishnendu Sadhukhan - Sun Microsystems if (*ecx & CPUID_INTC_ECX_MOVBE) 21245087e485SKrishnendu Sadhukhan - Sun Microsystems hwcap_flags |= AV_386_MOVBE; 2125d0f8ff6eSkk208521 } 2126f8801251Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 2127f8801251Skk208521 hwcap_flags |= AV_386_POPCNT; 21287c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 21297c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 21307c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 21317c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 21327c478bd9Sstevel@tonic-gate 21337c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 21347c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 21357c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 21367c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 21377c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 21387c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 21397c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 21407c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 21417c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 21427c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 21437c478bd9Sstevel@tonic-gate } 21447c478bd9Sstevel@tonic-gate 21458949bcd6Sandrei if (x86_feature & X86_HTT) 21467c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 21477c478bd9Sstevel@tonic-gate 21487c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 21497c478bd9Sstevel@tonic-gate goto pass4_done; 21507c478bd9Sstevel@tonic-gate 21517c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 21528949bcd6Sandrei struct cpuid_regs cp; 2153ae115bc7Smrj uint32_t *edx, *ecx; 21547c478bd9Sstevel@tonic-gate 2155ae115bc7Smrj case X86_VENDOR_Intel: 2156ae115bc7Smrj /* 2157ae115bc7Smrj * Seems like Intel duplicated what we necessary 2158ae115bc7Smrj * here to make the initial crop of 64-bit OS's work. 2159ae115bc7Smrj * Hopefully, those are the only "extended" bits 2160ae115bc7Smrj * they'll add. 2161ae115bc7Smrj */ 2162ae115bc7Smrj /*FALLTHROUGH*/ 2163ae115bc7Smrj 21647c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 21657c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 2166ae115bc7Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 21677c478bd9Sstevel@tonic-gate 21687c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 2169ae115bc7Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 2170ae115bc7Smrj 2171ae115bc7Smrj /* 2172ae115bc7Smrj * [these features require explicit kernel support] 2173ae115bc7Smrj */ 2174ae115bc7Smrj switch (cpi->cpi_vendor) { 2175ae115bc7Smrj case X86_VENDOR_Intel: 2176d36ea5d8Ssudheer if ((x86_feature & X86_TSCP) == 0) 2177d36ea5d8Ssudheer *edx &= ~CPUID_AMD_EDX_TSCP; 2178ae115bc7Smrj break; 2179ae115bc7Smrj 2180ae115bc7Smrj case X86_VENDOR_AMD: 2181ae115bc7Smrj if ((x86_feature & X86_TSCP) == 0) 2182ae115bc7Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 2183f8801251Skk208521 if ((x86_feature & X86_SSE4A) == 0) 2184f8801251Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 2185ae115bc7Smrj break; 2186ae115bc7Smrj 2187ae115bc7Smrj default: 2188ae115bc7Smrj break; 2189ae115bc7Smrj } 21907c478bd9Sstevel@tonic-gate 21917c478bd9Sstevel@tonic-gate /* 21927c478bd9Sstevel@tonic-gate * [no explicit support required beyond 21937c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 21947c478bd9Sstevel@tonic-gate */ 21957c478bd9Sstevel@tonic-gate if (!fpu_exists) 21967c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 21977c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 21987c478bd9Sstevel@tonic-gate 21997c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 22007c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 2201ae115bc7Smrj #if !defined(__amd64) 22027c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 22037c478bd9Sstevel@tonic-gate #endif 22047c478bd9Sstevel@tonic-gate /* 22057c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 22067c478bd9Sstevel@tonic-gate * things that we think userland will care about. 22077c478bd9Sstevel@tonic-gate */ 2208ae115bc7Smrj #if defined(__amd64) 22097c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 22107c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 2211ae115bc7Smrj #endif 22127c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 22137c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 22147c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 22157c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 22167c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 22177c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 2218ae115bc7Smrj 2219ae115bc7Smrj switch (cpi->cpi_vendor) { 2220ae115bc7Smrj case X86_VENDOR_AMD: 2221ae115bc7Smrj if (*edx & CPUID_AMD_EDX_TSCP) 2222ae115bc7Smrj hwcap_flags |= AV_386_TSCP; 2223ae115bc7Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 2224ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2225f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 2226f8801251Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 2227f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 2228f8801251Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 2229ae115bc7Smrj break; 2230ae115bc7Smrj 2231ae115bc7Smrj case X86_VENDOR_Intel: 2232d36ea5d8Ssudheer if (*edx & CPUID_AMD_EDX_TSCP) 2233d36ea5d8Ssudheer hwcap_flags |= AV_386_TSCP; 2234ae115bc7Smrj /* 2235ae115bc7Smrj * Aarrgh. 2236ae115bc7Smrj * Intel uses a different bit in the same word. 2237ae115bc7Smrj */ 2238ae115bc7Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 2239ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2240ae115bc7Smrj break; 2241ae115bc7Smrj 2242ae115bc7Smrj default: 2243ae115bc7Smrj break; 2244ae115bc7Smrj } 22457c478bd9Sstevel@tonic-gate break; 22467c478bd9Sstevel@tonic-gate 22477c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 22488949bcd6Sandrei cp.cp_eax = 0x80860001; 22498949bcd6Sandrei (void) __cpuid_insn(&cp); 22508949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 22517c478bd9Sstevel@tonic-gate break; 22527c478bd9Sstevel@tonic-gate 22537c478bd9Sstevel@tonic-gate default: 22547c478bd9Sstevel@tonic-gate break; 22557c478bd9Sstevel@tonic-gate } 22567c478bd9Sstevel@tonic-gate 22577c478bd9Sstevel@tonic-gate pass4_done: 22587c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 22597c478bd9Sstevel@tonic-gate return (hwcap_flags); 22607c478bd9Sstevel@tonic-gate } 22617c478bd9Sstevel@tonic-gate 22627c478bd9Sstevel@tonic-gate 22637c478bd9Sstevel@tonic-gate /* 22647c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 22657c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 22667c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 22677c478bd9Sstevel@tonic-gate */ 22687c478bd9Sstevel@tonic-gate uint32_t 22698949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 22707c478bd9Sstevel@tonic-gate { 22717c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 22728949bcd6Sandrei struct cpuid_regs *xcp; 22737c478bd9Sstevel@tonic-gate 22747c478bd9Sstevel@tonic-gate if (cpu == NULL) 22757c478bd9Sstevel@tonic-gate cpu = CPU; 22767c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 22777c478bd9Sstevel@tonic-gate 22787c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22797c478bd9Sstevel@tonic-gate 22807c478bd9Sstevel@tonic-gate /* 22817c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 22827c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 22837c478bd9Sstevel@tonic-gate */ 22848949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 22858949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 22868949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 22878949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 22888949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 22897c478bd9Sstevel@tonic-gate else 22907c478bd9Sstevel@tonic-gate /* 22917c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 22927c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 22937c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 22947c478bd9Sstevel@tonic-gate */ 22958949bcd6Sandrei return (__cpuid_insn(cp)); 22968949bcd6Sandrei 22978949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 22988949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 22998949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 23008949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 23017c478bd9Sstevel@tonic-gate return (cp->cp_eax); 23027c478bd9Sstevel@tonic-gate } 23037c478bd9Sstevel@tonic-gate 23047c478bd9Sstevel@tonic-gate int 23057c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 23067c478bd9Sstevel@tonic-gate { 23077c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 23087c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 23097c478bd9Sstevel@tonic-gate } 23107c478bd9Sstevel@tonic-gate 23117c478bd9Sstevel@tonic-gate int 23127c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 23137c478bd9Sstevel@tonic-gate { 23147c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 23157c478bd9Sstevel@tonic-gate 23167c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 23177c478bd9Sstevel@tonic-gate } 23187c478bd9Sstevel@tonic-gate 23197c478bd9Sstevel@tonic-gate int 23208949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 23217c478bd9Sstevel@tonic-gate { 23227c478bd9Sstevel@tonic-gate if (cpu == NULL) 23237c478bd9Sstevel@tonic-gate cpu = CPU; 23247c478bd9Sstevel@tonic-gate 23257c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23267c478bd9Sstevel@tonic-gate 23277c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 23287c478bd9Sstevel@tonic-gate } 23297c478bd9Sstevel@tonic-gate 23307c478bd9Sstevel@tonic-gate /* 23317c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 23327c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 23337c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 23347c478bd9Sstevel@tonic-gate * 23357c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 23367c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 23377c478bd9Sstevel@tonic-gate * to test that subtlety here. 2338843e1988Sjohnlev * 2339843e1988Sjohnlev * XXPV Currently, 32-bit syscall instructions don't work via the hypervisor, 2340843e1988Sjohnlev * even in the case where the hardware would in fact support it. 23417c478bd9Sstevel@tonic-gate */ 23427c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 23437c478bd9Sstevel@tonic-gate int 23447c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 23457c478bd9Sstevel@tonic-gate { 23467c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 23477c478bd9Sstevel@tonic-gate 2348843e1988Sjohnlev #if !defined(__xpv) 2349ae115bc7Smrj if (cpu == NULL) 2350ae115bc7Smrj cpu = CPU; 2351ae115bc7Smrj 2352ae115bc7Smrj /*CSTYLED*/ 2353ae115bc7Smrj { 2354ae115bc7Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 2355ae115bc7Smrj 2356ae115bc7Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 2357ae115bc7Smrj cpi->cpi_xmaxeax >= 0x80000001 && 2358ae115bc7Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 2359ae115bc7Smrj return (1); 2360ae115bc7Smrj } 2361843e1988Sjohnlev #endif 23627c478bd9Sstevel@tonic-gate return (0); 23637c478bd9Sstevel@tonic-gate } 23647c478bd9Sstevel@tonic-gate 23657c478bd9Sstevel@tonic-gate int 23667c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 23677c478bd9Sstevel@tonic-gate { 23687c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23697c478bd9Sstevel@tonic-gate 23707c478bd9Sstevel@tonic-gate static const char fmt[] = 2371ecfa43a5Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 23727c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 2373ecfa43a5Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 23747c478bd9Sstevel@tonic-gate 23757c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23767c478bd9Sstevel@tonic-gate 23778949bcd6Sandrei if (cpuid_is_cmt(cpu)) 23787c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 2379ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2380ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 23817c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23827c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 2383ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2384ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 23857c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23867c478bd9Sstevel@tonic-gate } 23877c478bd9Sstevel@tonic-gate 23887c478bd9Sstevel@tonic-gate const char * 23897c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 23907c478bd9Sstevel@tonic-gate { 23917c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23927c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 23937c478bd9Sstevel@tonic-gate } 23947c478bd9Sstevel@tonic-gate 23957c478bd9Sstevel@tonic-gate uint_t 23967c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 23977c478bd9Sstevel@tonic-gate { 23987c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23997c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 24007c478bd9Sstevel@tonic-gate } 24017c478bd9Sstevel@tonic-gate 24027c478bd9Sstevel@tonic-gate uint_t 24037c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 24047c478bd9Sstevel@tonic-gate { 24057c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24067c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 24077c478bd9Sstevel@tonic-gate } 24087c478bd9Sstevel@tonic-gate 24097c478bd9Sstevel@tonic-gate uint_t 24107c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 24117c478bd9Sstevel@tonic-gate { 24127c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24137c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 24147c478bd9Sstevel@tonic-gate } 24157c478bd9Sstevel@tonic-gate 24167c478bd9Sstevel@tonic-gate uint_t 24177c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 24187c478bd9Sstevel@tonic-gate { 24197c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24207c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 24217c478bd9Sstevel@tonic-gate } 24227c478bd9Sstevel@tonic-gate 24237c478bd9Sstevel@tonic-gate uint_t 24248949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 24258949bcd6Sandrei { 24268949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24278949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 24288949bcd6Sandrei } 24298949bcd6Sandrei 24308949bcd6Sandrei uint_t 2431d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 2432d129bde2Sesaxe { 2433d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2434d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 2435d129bde2Sesaxe } 2436d129bde2Sesaxe 2437d129bde2Sesaxe id_t 2438d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 2439d129bde2Sesaxe { 2440d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2441d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 2442d129bde2Sesaxe } 2443d129bde2Sesaxe 2444d129bde2Sesaxe uint_t 24457c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 24467c478bd9Sstevel@tonic-gate { 24477c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24487c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 24497c478bd9Sstevel@tonic-gate } 24507c478bd9Sstevel@tonic-gate 24512449e17fSsherrym uint_t 24522449e17fSsherrym cpuid_getsig(struct cpu *cpu) 24532449e17fSsherrym { 24542449e17fSsherrym ASSERT(cpuid_checkpass(cpu, 1)); 24552449e17fSsherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 24562449e17fSsherrym } 24572449e17fSsherrym 24588a40a695Sgavinm uint32_t 24598a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu) 24608a40a695Sgavinm { 24618a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24628a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 24638a40a695Sgavinm } 24648a40a695Sgavinm 24658a40a695Sgavinm const char * 24668a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 24678a40a695Sgavinm { 24688a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24698a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 24708a40a695Sgavinm } 24718a40a695Sgavinm 24728a40a695Sgavinm uint32_t 24738a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu) 24748a40a695Sgavinm { 24758a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24768a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 24778a40a695Sgavinm } 24788a40a695Sgavinm 2479fb2f18f8Sesaxe int 2480fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu) 24817c478bd9Sstevel@tonic-gate { 24827c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24837c478bd9Sstevel@tonic-gate 24848949bcd6Sandrei if (cpuid_is_cmt(cpu)) 24857c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 24867c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 24877c478bd9Sstevel@tonic-gate } 24887c478bd9Sstevel@tonic-gate 24898949bcd6Sandrei id_t 2490fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu) 24918949bcd6Sandrei { 24928949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24938949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 24948949bcd6Sandrei } 24958949bcd6Sandrei 24967c478bd9Sstevel@tonic-gate int 249710569901Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu) 249810569901Sgavinm { 249910569901Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 250010569901Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid); 250110569901Sgavinm } 250210569901Sgavinm 250310569901Sgavinm int 2504fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu) 25057c478bd9Sstevel@tonic-gate { 25067c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25077c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 25087c478bd9Sstevel@tonic-gate } 25097c478bd9Sstevel@tonic-gate 25107c478bd9Sstevel@tonic-gate void 25117c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 25127c478bd9Sstevel@tonic-gate { 25137c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 25147c478bd9Sstevel@tonic-gate 25157c478bd9Sstevel@tonic-gate if (cpu == NULL) 25167c478bd9Sstevel@tonic-gate cpu = CPU; 25177c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25187c478bd9Sstevel@tonic-gate 25197c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25207c478bd9Sstevel@tonic-gate 25217c478bd9Sstevel@tonic-gate if (pabits) 25227c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 25237c478bd9Sstevel@tonic-gate if (vabits) 25247c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 25257c478bd9Sstevel@tonic-gate } 25267c478bd9Sstevel@tonic-gate 25277c478bd9Sstevel@tonic-gate /* 25287c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 25297c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 25307c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 25317c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 25327c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 25337c478bd9Sstevel@tonic-gate */ 25347c478bd9Sstevel@tonic-gate uint_t 25357c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 25367c478bd9Sstevel@tonic-gate { 25377c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 25387c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 25397c478bd9Sstevel@tonic-gate 25407c478bd9Sstevel@tonic-gate if (cpu == NULL) 25417c478bd9Sstevel@tonic-gate cpu = CPU; 25427c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25437c478bd9Sstevel@tonic-gate 25447c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25457c478bd9Sstevel@tonic-gate 25467c478bd9Sstevel@tonic-gate /* 25477c478bd9Sstevel@tonic-gate * Check the L2 TLB info 25487c478bd9Sstevel@tonic-gate */ 25497c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 25508949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 25517c478bd9Sstevel@tonic-gate 25527c478bd9Sstevel@tonic-gate switch (pagesize) { 25537c478bd9Sstevel@tonic-gate 25547c478bd9Sstevel@tonic-gate case 4 * 1024: 25557c478bd9Sstevel@tonic-gate /* 25567c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 25577c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 25587c478bd9Sstevel@tonic-gate */ 25597c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 25607c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 25617c478bd9Sstevel@tonic-gate else 25627c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 25637c478bd9Sstevel@tonic-gate break; 25647c478bd9Sstevel@tonic-gate 25657c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 25667c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 25677c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 25687c478bd9Sstevel@tonic-gate else 25697c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 25707c478bd9Sstevel@tonic-gate break; 25717c478bd9Sstevel@tonic-gate 25727c478bd9Sstevel@tonic-gate default: 25737c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 25747c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 25757c478bd9Sstevel@tonic-gate } 25767c478bd9Sstevel@tonic-gate } 25777c478bd9Sstevel@tonic-gate 25787c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 25797c478bd9Sstevel@tonic-gate return (dtlb_nent); 25807c478bd9Sstevel@tonic-gate 25817c478bd9Sstevel@tonic-gate /* 25827c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 25837c478bd9Sstevel@tonic-gate */ 25847c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 25858949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 25867c478bd9Sstevel@tonic-gate 25877c478bd9Sstevel@tonic-gate switch (pagesize) { 25887c478bd9Sstevel@tonic-gate case 4 * 1024: 25897c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 25907c478bd9Sstevel@tonic-gate break; 25917c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 25927c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 25937c478bd9Sstevel@tonic-gate break; 25947c478bd9Sstevel@tonic-gate default: 25957c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 25967c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 25977c478bd9Sstevel@tonic-gate } 25987c478bd9Sstevel@tonic-gate } 25997c478bd9Sstevel@tonic-gate 26007c478bd9Sstevel@tonic-gate return (dtlb_nent); 26017c478bd9Sstevel@tonic-gate } 26027c478bd9Sstevel@tonic-gate 26037c478bd9Sstevel@tonic-gate /* 26047c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 26057c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 26067c478bd9Sstevel@tonic-gate * 26077c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 26082201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 26097c478bd9Sstevel@tonic-gate */ 26107c478bd9Sstevel@tonic-gate int 26117c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 26127c478bd9Sstevel@tonic-gate { 26137c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 26148949bcd6Sandrei uint_t eax; 26157c478bd9Sstevel@tonic-gate 2616ea99987eSsethg /* 2617ea99987eSsethg * Bail out if this CPU isn't an AMD CPU, or if it's 2618ea99987eSsethg * a legacy (32-bit) AMD CPU. 2619ea99987eSsethg */ 2620ea99987eSsethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 2621875b116eSkchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 2622875b116eSkchow cpi->cpi_family == 6) 26238a40a695Sgavinm 26247c478bd9Sstevel@tonic-gate return (0); 26257c478bd9Sstevel@tonic-gate 26267c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 26277c478bd9Sstevel@tonic-gate 26287c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 26297c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 2630ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 26317c478bd9Sstevel@tonic-gate 26327c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 26337c478bd9Sstevel@tonic-gate 26347c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 26357c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 26367c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 2637ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 26387c478bd9Sstevel@tonic-gate 26397c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 26407c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 26417c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 2642ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 26437c478bd9Sstevel@tonic-gate 26447c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 26457c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 26467c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 26477c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 26487c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 26497c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 26507c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 26517c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 2652ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 2653ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 2654ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 26557c478bd9Sstevel@tonic-gate 2656512cf780Skchow #define DR_AX(eax) (eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02) 2657512cf780Skchow #define DR_B0(eax) (eax == 0x100f20) 2658512cf780Skchow #define DR_B1(eax) (eax == 0x100f21) 2659512cf780Skchow #define DR_BA(eax) (eax == 0x100f2a) 2660512cf780Skchow #define DR_B2(eax) (eax == 0x100f22) 2661512cf780Skchow #define DR_B3(eax) (eax == 0x100f23) 2662512cf780Skchow #define RB_C0(eax) (eax == 0x100f40) 2663512cf780Skchow 26647c478bd9Sstevel@tonic-gate switch (erratum) { 26657c478bd9Sstevel@tonic-gate case 1: 2666875b116eSkchow return (cpi->cpi_family < 0x10); 26677c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 26687c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26697c478bd9Sstevel@tonic-gate case 52: 26707c478bd9Sstevel@tonic-gate return (B(eax)); 26717c478bd9Sstevel@tonic-gate case 57: 2672512cf780Skchow return (cpi->cpi_family <= 0x11); 26737c478bd9Sstevel@tonic-gate case 58: 26747c478bd9Sstevel@tonic-gate return (B(eax)); 26757c478bd9Sstevel@tonic-gate case 60: 2676512cf780Skchow return (cpi->cpi_family <= 0x11); 26777c478bd9Sstevel@tonic-gate case 61: 26787c478bd9Sstevel@tonic-gate case 62: 26797c478bd9Sstevel@tonic-gate case 63: 26807c478bd9Sstevel@tonic-gate case 64: 26817c478bd9Sstevel@tonic-gate case 65: 26827c478bd9Sstevel@tonic-gate case 66: 26837c478bd9Sstevel@tonic-gate case 68: 26847c478bd9Sstevel@tonic-gate case 69: 26857c478bd9Sstevel@tonic-gate case 70: 26867c478bd9Sstevel@tonic-gate case 71: 26877c478bd9Sstevel@tonic-gate return (B(eax)); 26887c478bd9Sstevel@tonic-gate case 72: 26897c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 26907c478bd9Sstevel@tonic-gate case 74: 26917c478bd9Sstevel@tonic-gate return (B(eax)); 26927c478bd9Sstevel@tonic-gate case 75: 2693875b116eSkchow return (cpi->cpi_family < 0x10); 26947c478bd9Sstevel@tonic-gate case 76: 26957c478bd9Sstevel@tonic-gate return (B(eax)); 26967c478bd9Sstevel@tonic-gate case 77: 2697512cf780Skchow return (cpi->cpi_family <= 0x11); 26987c478bd9Sstevel@tonic-gate case 78: 26997c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27007c478bd9Sstevel@tonic-gate case 79: 27017c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27027c478bd9Sstevel@tonic-gate case 80: 27037c478bd9Sstevel@tonic-gate case 81: 27047c478bd9Sstevel@tonic-gate case 82: 27057c478bd9Sstevel@tonic-gate return (B(eax)); 27067c478bd9Sstevel@tonic-gate case 83: 27077c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27087c478bd9Sstevel@tonic-gate case 85: 2709875b116eSkchow return (cpi->cpi_family < 0x10); 27107c478bd9Sstevel@tonic-gate case 86: 27117c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27127c478bd9Sstevel@tonic-gate case 88: 27137c478bd9Sstevel@tonic-gate #if !defined(__amd64) 27147c478bd9Sstevel@tonic-gate return (0); 27157c478bd9Sstevel@tonic-gate #else 27167c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27177c478bd9Sstevel@tonic-gate #endif 27187c478bd9Sstevel@tonic-gate case 89: 2719875b116eSkchow return (cpi->cpi_family < 0x10); 27207c478bd9Sstevel@tonic-gate case 90: 27217c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27227c478bd9Sstevel@tonic-gate case 91: 27237c478bd9Sstevel@tonic-gate case 92: 27247c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27257c478bd9Sstevel@tonic-gate case 93: 27267c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 27277c478bd9Sstevel@tonic-gate case 94: 27287c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27297c478bd9Sstevel@tonic-gate case 95: 27307c478bd9Sstevel@tonic-gate #if !defined(__amd64) 27317c478bd9Sstevel@tonic-gate return (0); 27327c478bd9Sstevel@tonic-gate #else 27337c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27347c478bd9Sstevel@tonic-gate #endif 27357c478bd9Sstevel@tonic-gate case 96: 27367c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27377c478bd9Sstevel@tonic-gate case 97: 27387c478bd9Sstevel@tonic-gate case 98: 27397c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27407c478bd9Sstevel@tonic-gate case 99: 27417c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27427c478bd9Sstevel@tonic-gate case 100: 27437c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27447c478bd9Sstevel@tonic-gate case 101: 27457c478bd9Sstevel@tonic-gate case 103: 27467c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27477c478bd9Sstevel@tonic-gate case 104: 27487c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27497c478bd9Sstevel@tonic-gate case 105: 27507c478bd9Sstevel@tonic-gate case 106: 27517c478bd9Sstevel@tonic-gate case 107: 27527c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27537c478bd9Sstevel@tonic-gate case 108: 27547c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 27557c478bd9Sstevel@tonic-gate case 109: 27567c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27577c478bd9Sstevel@tonic-gate case 110: 27587c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 27597c478bd9Sstevel@tonic-gate case 111: 27607c478bd9Sstevel@tonic-gate return (CG(eax)); 27617c478bd9Sstevel@tonic-gate case 112: 27627c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27637c478bd9Sstevel@tonic-gate case 113: 27647c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 27657c478bd9Sstevel@tonic-gate case 114: 27667c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27677c478bd9Sstevel@tonic-gate case 115: 27687c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 27697c478bd9Sstevel@tonic-gate case 116: 27707c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27717c478bd9Sstevel@tonic-gate case 117: 27727c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27737c478bd9Sstevel@tonic-gate case 118: 27747c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 27757c478bd9Sstevel@tonic-gate JH_E6(eax)); 27767c478bd9Sstevel@tonic-gate case 121: 27777c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27787c478bd9Sstevel@tonic-gate case 122: 2779512cf780Skchow return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11); 27807c478bd9Sstevel@tonic-gate case 123: 27817c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 27822201b277Skucharsk case 131: 2783875b116eSkchow return (cpi->cpi_family < 0x10); 2784ef50d8c0Sesaxe case 6336786: 2785ef50d8c0Sesaxe /* 2786ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2787875b116eSkchow * if this is a K8 family or newer processor 2788ef50d8c0Sesaxe */ 2789ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 27908949bcd6Sandrei struct cpuid_regs regs; 27918949bcd6Sandrei regs.cp_eax = 0x80000007; 27928949bcd6Sandrei (void) __cpuid_insn(®s); 27938949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2794ef50d8c0Sesaxe } 2795ef50d8c0Sesaxe return (0); 2796ee88d2b9Skchow case 6323525: 2797ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2798ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2799ee88d2b9Skchow 2800512cf780Skchow case 6671130: 2801512cf780Skchow /* 2802512cf780Skchow * check for processors (pre-Shanghai) that do not provide 2803512cf780Skchow * optimal management of 1gb ptes in its tlb. 2804512cf780Skchow */ 2805512cf780Skchow return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4); 2806512cf780Skchow 2807512cf780Skchow case 298: 2808512cf780Skchow return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) || 2809512cf780Skchow DR_B2(eax) || RB_C0(eax)); 2810512cf780Skchow 2811512cf780Skchow default: 2812512cf780Skchow return (-1); 2813512cf780Skchow 2814512cf780Skchow } 2815512cf780Skchow } 2816512cf780Skchow 2817512cf780Skchow /* 2818512cf780Skchow * Determine if specified erratum is present via OSVW (OS Visible Workaround). 2819512cf780Skchow * Return 1 if erratum is present, 0 if not present and -1 if indeterminate. 2820512cf780Skchow */ 2821512cf780Skchow int 2822512cf780Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum) 2823512cf780Skchow { 2824512cf780Skchow struct cpuid_info *cpi; 2825512cf780Skchow uint_t osvwid; 2826512cf780Skchow static int osvwfeature = -1; 2827512cf780Skchow uint64_t osvwlength; 2828512cf780Skchow 2829512cf780Skchow 2830512cf780Skchow cpi = cpu->cpu_m.mcpu_cpi; 2831512cf780Skchow 2832512cf780Skchow /* confirm OSVW supported */ 2833512cf780Skchow if (osvwfeature == -1) { 2834512cf780Skchow osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW; 2835512cf780Skchow } else { 2836512cf780Skchow /* assert that osvw feature setting is consistent on all cpus */ 2837512cf780Skchow ASSERT(osvwfeature == 2838512cf780Skchow (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW)); 2839512cf780Skchow } 2840512cf780Skchow if (!osvwfeature) 2841512cf780Skchow return (-1); 2842512cf780Skchow 2843512cf780Skchow osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK; 2844512cf780Skchow 2845512cf780Skchow switch (erratum) { 2846512cf780Skchow case 298: /* osvwid is 0 */ 2847512cf780Skchow osvwid = 0; 2848512cf780Skchow if (osvwlength <= (uint64_t)osvwid) { 2849512cf780Skchow /* osvwid 0 is unknown */ 2850512cf780Skchow return (-1); 2851512cf780Skchow } 2852512cf780Skchow 2853512cf780Skchow /* 2854512cf780Skchow * Check the OSVW STATUS MSR to determine the state 2855512cf780Skchow * of the erratum where: 2856512cf780Skchow * 0 - fixed by HW 2857512cf780Skchow * 1 - BIOS has applied the workaround when BIOS 2858512cf780Skchow * workaround is available. (Or for other errata, 2859512cf780Skchow * OS workaround is required.) 2860512cf780Skchow * For a value of 1, caller will confirm that the 2861512cf780Skchow * erratum 298 workaround has indeed been applied by BIOS. 2862512cf780Skchow * 2863512cf780Skchow * A 1 may be set in cpus that have a HW fix 2864512cf780Skchow * in a mixed cpu system. Regarding erratum 298: 2865512cf780Skchow * In a multiprocessor platform, the workaround above 2866512cf780Skchow * should be applied to all processors regardless of 2867512cf780Skchow * silicon revision when an affected processor is 2868512cf780Skchow * present. 2869512cf780Skchow */ 2870512cf780Skchow 2871512cf780Skchow return (rdmsr(MSR_AMD_OSVW_STATUS + 2872512cf780Skchow (osvwid / OSVW_ID_CNT_PER_MSR)) & 2873512cf780Skchow (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR))); 2874512cf780Skchow 28757c478bd9Sstevel@tonic-gate default: 28767c478bd9Sstevel@tonic-gate return (-1); 28777c478bd9Sstevel@tonic-gate } 28787c478bd9Sstevel@tonic-gate } 28797c478bd9Sstevel@tonic-gate 28807c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 28817c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 28827c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 28837c478bd9Sstevel@tonic-gate 28847c478bd9Sstevel@tonic-gate static void 28857c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 28867c478bd9Sstevel@tonic-gate uint32_t val) 28877c478bd9Sstevel@tonic-gate { 28887c478bd9Sstevel@tonic-gate char buf[128]; 28897c478bd9Sstevel@tonic-gate 28907c478bd9Sstevel@tonic-gate /* 28917c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 28927c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 28937c478bd9Sstevel@tonic-gate */ 28947c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 28957c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 28967c478bd9Sstevel@tonic-gate } 28977c478bd9Sstevel@tonic-gate 28987c478bd9Sstevel@tonic-gate /* 28997c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 29007c478bd9Sstevel@tonic-gate * 29017c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 29027c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 29037c478bd9Sstevel@tonic-gate * cache and tlb properties. 29047c478bd9Sstevel@tonic-gate */ 29057c478bd9Sstevel@tonic-gate 29067c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 29077c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 29087c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 2909ae115bc7Smrj static const char l3_cache_str[] = "l3-cache"; 29107c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 29117c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 2912824e4fecSvd224797 static const char itlb2M_str[] = "itlb-2M"; 29137c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 29147c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 291525dfb062Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M"; 29167c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 291725dfb062Sksadhukh static const char itlb24_str[] = "itlb-2M-4M"; 29187c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 29197c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 29207c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 29217c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 29227c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 292325dfb062Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k"; 29247c478bd9Sstevel@tonic-gate 29257c478bd9Sstevel@tonic-gate static const struct cachetab { 29267c478bd9Sstevel@tonic-gate uint8_t ct_code; 29277c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 29287c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 29297c478bd9Sstevel@tonic-gate size_t ct_size; 29307c478bd9Sstevel@tonic-gate const char *ct_label; 29317c478bd9Sstevel@tonic-gate } intel_ctab[] = { 2932824e4fecSvd224797 /* 2933824e4fecSvd224797 * maintain descending order! 2934824e4fecSvd224797 * 2935824e4fecSvd224797 * Codes ignored - Reason 2936824e4fecSvd224797 * ---------------------- 2937824e4fecSvd224797 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache 2938824e4fecSvd224797 * f0H/f1H - Currently we do not interpret prefetch size by design 2939824e4fecSvd224797 */ 294025dfb062Sksadhukh { 0xe4, 16, 64, 8*1024*1024, l3_cache_str}, 294125dfb062Sksadhukh { 0xe3, 16, 64, 4*1024*1024, l3_cache_str}, 294225dfb062Sksadhukh { 0xe2, 16, 64, 2*1024*1024, l3_cache_str}, 294325dfb062Sksadhukh { 0xde, 12, 64, 6*1024*1024, l3_cache_str}, 294425dfb062Sksadhukh { 0xdd, 12, 64, 3*1024*1024, l3_cache_str}, 294525dfb062Sksadhukh { 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str}, 294625dfb062Sksadhukh { 0xd8, 8, 64, 4*1024*1024, l3_cache_str}, 294725dfb062Sksadhukh { 0xd7, 8, 64, 2*1024*1024, l3_cache_str}, 294825dfb062Sksadhukh { 0xd6, 8, 64, 1*1024*1024, l3_cache_str}, 294925dfb062Sksadhukh { 0xd2, 4, 64, 2*1024*1024, l3_cache_str}, 295025dfb062Sksadhukh { 0xd1, 4, 64, 1*1024*1024, l3_cache_str}, 295125dfb062Sksadhukh { 0xd0, 4, 64, 512*1024, l3_cache_str}, 295225dfb062Sksadhukh { 0xca, 4, 0, 512, sh_l2_tlb4k_str}, 2953824e4fecSvd224797 { 0xc0, 4, 0, 8, dtlb44_str }, 2954824e4fecSvd224797 { 0xba, 4, 0, 64, dtlb4k_str }, 2955ae115bc7Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 29567c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 295725dfb062Sksadhukh { 0xb2, 4, 0, 64, itlb4k_str }, 29587c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 29597c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 29607c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 29617c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 29627c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 29637c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 29647c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 2965824e4fecSvd224797 { 0x80, 8, 64, 512*1024, l2_cache_str}, 29667c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 29677c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 29687c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 29697c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 29707c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 29717c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 29727c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 2973ae115bc7Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 29747c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 29757c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 29767c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 29777c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 29787c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 29797c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 29807c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 29817c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 29827c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 29837c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 298425dfb062Sksadhukh { 0x5a, 4, 0, 32, dtlb24_str}, 2985824e4fecSvd224797 { 0x59, 0, 0, 16, dtlb4k_str}, 2986824e4fecSvd224797 { 0x57, 4, 0, 16, dtlb4k_str}, 2987824e4fecSvd224797 { 0x56, 4, 0, 16, dtlb4M_str}, 298825dfb062Sksadhukh { 0x55, 0, 0, 7, itlb24_str}, 29897c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 29907c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 29917c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 2992824e4fecSvd224797 { 0x4f, 0, 0, 32, itlb4k_str}, 2993824e4fecSvd224797 { 0x4e, 24, 64, 6*1024*1024, l2_cache_str}, 2994ae115bc7Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 2995ae115bc7Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 2996ae115bc7Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 2997ae115bc7Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 2998ae115bc7Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 2999824e4fecSvd224797 { 0x48, 12, 64, 3*1024*1024, l2_cache_str}, 3000ae115bc7Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 3001ae115bc7Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 30027c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 30037c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 30047c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 30057c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 30067c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 3007ae115bc7Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 3008ae115bc7Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 30097c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 30107c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 3011ae115bc7Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 30127c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 30137c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 30147c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 30157c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 30167c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 30177c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 30187c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 3019824e4fecSvd224797 { 0x0e, 6, 64, 24*1024, l1_dcache_str}, 302025dfb062Sksadhukh { 0x0d, 4, 32, 16*1024, l1_dcache_str}, 30217c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 3022ae115bc7Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 30237c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 30247c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 30257c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 3026824e4fecSvd224797 { 0x05, 4, 0, 32, dtlb4M_str}, 30277c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 30287c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 30297c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 30307c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 30317c478bd9Sstevel@tonic-gate { 0 } 30327c478bd9Sstevel@tonic-gate }; 30337c478bd9Sstevel@tonic-gate 30347c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 30357c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 30367c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 30377c478bd9Sstevel@tonic-gate { 0 } 30387c478bd9Sstevel@tonic-gate }; 30397c478bd9Sstevel@tonic-gate 30407c478bd9Sstevel@tonic-gate /* 30417c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 30427c478bd9Sstevel@tonic-gate */ 30437c478bd9Sstevel@tonic-gate static const struct cachetab * 30447c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 30457c478bd9Sstevel@tonic-gate { 30467c478bd9Sstevel@tonic-gate if (code != 0) { 30477c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 30487c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 30497c478bd9Sstevel@tonic-gate break; 30507c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 30517c478bd9Sstevel@tonic-gate return (ct); 30527c478bd9Sstevel@tonic-gate } 30537c478bd9Sstevel@tonic-gate return (NULL); 30547c478bd9Sstevel@tonic-gate } 30557c478bd9Sstevel@tonic-gate 30567c478bd9Sstevel@tonic-gate /* 30577dee861bSksadhukh * Populate cachetab entry with L2 or L3 cache-information using 30587dee861bSksadhukh * cpuid function 4. This function is called from intel_walk_cacheinfo() 30597dee861bSksadhukh * when descriptor 0x49 is encountered. It returns 0 if no such cache 30607dee861bSksadhukh * information is found. 30617dee861bSksadhukh */ 30627dee861bSksadhukh static int 30637dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi) 30647dee861bSksadhukh { 30657dee861bSksadhukh uint32_t level, i; 30667dee861bSksadhukh int ret = 0; 30677dee861bSksadhukh 30687dee861bSksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 30697dee861bSksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 30707dee861bSksadhukh 30717dee861bSksadhukh if (level == 2 || level == 3) { 30727dee861bSksadhukh ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 30737dee861bSksadhukh ct->ct_line_size = 30747dee861bSksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 30757dee861bSksadhukh ct->ct_size = ct->ct_assoc * 30767dee861bSksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 30777dee861bSksadhukh ct->ct_line_size * 30787dee861bSksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 30797dee861bSksadhukh 30807dee861bSksadhukh if (level == 2) { 30817dee861bSksadhukh ct->ct_label = l2_cache_str; 30827dee861bSksadhukh } else if (level == 3) { 30837dee861bSksadhukh ct->ct_label = l3_cache_str; 30847dee861bSksadhukh } 30857dee861bSksadhukh ret = 1; 30867dee861bSksadhukh } 30877dee861bSksadhukh } 30887dee861bSksadhukh 30897dee861bSksadhukh return (ret); 30907dee861bSksadhukh } 30917dee861bSksadhukh 30927dee861bSksadhukh /* 30937c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 30947c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 30957c478bd9Sstevel@tonic-gate */ 30967c478bd9Sstevel@tonic-gate static void 30977c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 30987c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 30997c478bd9Sstevel@tonic-gate { 31007c478bd9Sstevel@tonic-gate const struct cachetab *ct; 3101824e4fecSvd224797 struct cachetab des_49_ct, des_b1_ct; 31027c478bd9Sstevel@tonic-gate uint8_t *dp; 31037c478bd9Sstevel@tonic-gate int i; 31047c478bd9Sstevel@tonic-gate 31057c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31067c478bd9Sstevel@tonic-gate return; 3107f1d742a9Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 3108f1d742a9Sksadhukh /* 3109f1d742a9Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 31107dee861bSksadhukh * if supported by the current processor, to create 3111f1d742a9Sksadhukh * cache information. 3112824e4fecSvd224797 * For overloaded descriptor 0xb1 we use X86_PAE flag 3113824e4fecSvd224797 * to disambiguate the cache information. 3114f1d742a9Sksadhukh */ 31157dee861bSksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 && 31167dee861bSksadhukh intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) { 31177dee861bSksadhukh ct = &des_49_ct; 3118824e4fecSvd224797 } else if (*dp == 0xb1) { 3119824e4fecSvd224797 des_b1_ct.ct_code = 0xb1; 3120824e4fecSvd224797 des_b1_ct.ct_assoc = 4; 3121824e4fecSvd224797 des_b1_ct.ct_line_size = 0; 3122824e4fecSvd224797 if (x86_feature & X86_PAE) { 3123824e4fecSvd224797 des_b1_ct.ct_size = 8; 3124824e4fecSvd224797 des_b1_ct.ct_label = itlb2M_str; 3125824e4fecSvd224797 } else { 3126824e4fecSvd224797 des_b1_ct.ct_size = 4; 3127824e4fecSvd224797 des_b1_ct.ct_label = itlb4M_str; 3128824e4fecSvd224797 } 3129824e4fecSvd224797 ct = &des_b1_ct; 31307dee861bSksadhukh } else { 31317dee861bSksadhukh if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) { 3132f1d742a9Sksadhukh continue; 3133f1d742a9Sksadhukh } 31347dee861bSksadhukh } 3135f1d742a9Sksadhukh 31367dee861bSksadhukh if (func(arg, ct) != 0) { 31377c478bd9Sstevel@tonic-gate break; 31387c478bd9Sstevel@tonic-gate } 31397c478bd9Sstevel@tonic-gate } 3140f1d742a9Sksadhukh } 31417c478bd9Sstevel@tonic-gate 31427c478bd9Sstevel@tonic-gate /* 31437c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 31447c478bd9Sstevel@tonic-gate */ 31457c478bd9Sstevel@tonic-gate static void 31467c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 31477c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31487c478bd9Sstevel@tonic-gate { 31497c478bd9Sstevel@tonic-gate const struct cachetab *ct; 31507c478bd9Sstevel@tonic-gate uint8_t *dp; 31517c478bd9Sstevel@tonic-gate int i; 31527c478bd9Sstevel@tonic-gate 31537c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31547c478bd9Sstevel@tonic-gate return; 31557c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31567c478bd9Sstevel@tonic-gate /* 31577c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 31587c478bd9Sstevel@tonic-gate */ 31597c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 31607c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 31617c478bd9Sstevel@tonic-gate break; 31627c478bd9Sstevel@tonic-gate continue; 31637c478bd9Sstevel@tonic-gate } 31647c478bd9Sstevel@tonic-gate /* 31657c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 31667c478bd9Sstevel@tonic-gate */ 31677c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 31687c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 31697c478bd9Sstevel@tonic-gate break; 31707c478bd9Sstevel@tonic-gate continue; 31717c478bd9Sstevel@tonic-gate } 31727c478bd9Sstevel@tonic-gate } 31737c478bd9Sstevel@tonic-gate } 31747c478bd9Sstevel@tonic-gate 31757c478bd9Sstevel@tonic-gate /* 31767c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 31777c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 31787c478bd9Sstevel@tonic-gate */ 31797c478bd9Sstevel@tonic-gate static int 31807c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 31817c478bd9Sstevel@tonic-gate { 31827c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 31837c478bd9Sstevel@tonic-gate 31847c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 31857c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 31867c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 31877c478bd9Sstevel@tonic-gate ct->ct_line_size); 31887c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 31897c478bd9Sstevel@tonic-gate return (0); 31907c478bd9Sstevel@tonic-gate } 31917c478bd9Sstevel@tonic-gate 3192f1d742a9Sksadhukh 31937c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 31947c478bd9Sstevel@tonic-gate 31957c478bd9Sstevel@tonic-gate /* 31967c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 31977c478bd9Sstevel@tonic-gate * 31987c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 31997c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 32007c478bd9Sstevel@tonic-gate */ 32017c478bd9Sstevel@tonic-gate static void 32027c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32037c478bd9Sstevel@tonic-gate { 32047c478bd9Sstevel@tonic-gate switch (assoc) { 32057c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 32067c478bd9Sstevel@tonic-gate break; 32077c478bd9Sstevel@tonic-gate default: 32087c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32097c478bd9Sstevel@tonic-gate break; 32107c478bd9Sstevel@tonic-gate case 0xff: 32117c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32127c478bd9Sstevel@tonic-gate break; 32137c478bd9Sstevel@tonic-gate } 32147c478bd9Sstevel@tonic-gate } 32157c478bd9Sstevel@tonic-gate 32167c478bd9Sstevel@tonic-gate static void 32177c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32187c478bd9Sstevel@tonic-gate { 32197c478bd9Sstevel@tonic-gate if (size == 0) 32207c478bd9Sstevel@tonic-gate return; 32217c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32227c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32237c478bd9Sstevel@tonic-gate } 32247c478bd9Sstevel@tonic-gate 32257c478bd9Sstevel@tonic-gate static void 32267c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 32277c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32287c478bd9Sstevel@tonic-gate { 32297c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 32307c478bd9Sstevel@tonic-gate return; 32317c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32327c478bd9Sstevel@tonic-gate /* 32337c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 32347c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 32357c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 32367c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 32377c478bd9Sstevel@tonic-gate */ 32387c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 32397c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32407c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32417c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32427c478bd9Sstevel@tonic-gate } 32437c478bd9Sstevel@tonic-gate 32447c478bd9Sstevel@tonic-gate static void 32457c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32467c478bd9Sstevel@tonic-gate { 32477c478bd9Sstevel@tonic-gate switch (assoc) { 32487c478bd9Sstevel@tonic-gate case 0: /* off */ 32497c478bd9Sstevel@tonic-gate break; 32507c478bd9Sstevel@tonic-gate case 1: 32517c478bd9Sstevel@tonic-gate case 2: 32527c478bd9Sstevel@tonic-gate case 4: 32537c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32547c478bd9Sstevel@tonic-gate break; 32557c478bd9Sstevel@tonic-gate case 6: 32567c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 32577c478bd9Sstevel@tonic-gate break; 32587c478bd9Sstevel@tonic-gate case 8: 32597c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 32607c478bd9Sstevel@tonic-gate break; 32617c478bd9Sstevel@tonic-gate case 0xf: 32627c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32637c478bd9Sstevel@tonic-gate break; 32647c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 32657c478bd9Sstevel@tonic-gate break; 32667c478bd9Sstevel@tonic-gate } 32677c478bd9Sstevel@tonic-gate } 32687c478bd9Sstevel@tonic-gate 32697c478bd9Sstevel@tonic-gate static void 32707c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32717c478bd9Sstevel@tonic-gate { 32727c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 32737c478bd9Sstevel@tonic-gate return; 32747c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32757c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32767c478bd9Sstevel@tonic-gate } 32777c478bd9Sstevel@tonic-gate 32787c478bd9Sstevel@tonic-gate static void 32797c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 32807c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32817c478bd9Sstevel@tonic-gate { 32827c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 32837c478bd9Sstevel@tonic-gate return; 32847c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32857c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 32867c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32877c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32887c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32897c478bd9Sstevel@tonic-gate } 32907c478bd9Sstevel@tonic-gate 32917c478bd9Sstevel@tonic-gate static void 32927c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 32937c478bd9Sstevel@tonic-gate { 32948949bcd6Sandrei struct cpuid_regs *cp; 32957c478bd9Sstevel@tonic-gate 32967c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 32977c478bd9Sstevel@tonic-gate return; 32987c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 32997c478bd9Sstevel@tonic-gate 33007c478bd9Sstevel@tonic-gate /* 33017c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 33027c478bd9Sstevel@tonic-gate * 33037c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 33047c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 33057c478bd9Sstevel@tonic-gate */ 33067c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 33077c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 33087c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 33097c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 33107c478bd9Sstevel@tonic-gate 33117c478bd9Sstevel@tonic-gate /* 33127c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 33137c478bd9Sstevel@tonic-gate */ 33147c478bd9Sstevel@tonic-gate 33157c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33167c478bd9Sstevel@tonic-gate uint_t nentries; 33177c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 33187c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 33197c478bd9Sstevel@tonic-gate /* 33207c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 33217c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 33227c478bd9Sstevel@tonic-gate * reporting 255 of them. 33237c478bd9Sstevel@tonic-gate */ 33247c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 33257c478bd9Sstevel@tonic-gate nentries = 256; 33267c478bd9Sstevel@tonic-gate /* 33277c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 33287c478bd9Sstevel@tonic-gate */ 33297c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 33307c478bd9Sstevel@tonic-gate nentries); 33317c478bd9Sstevel@tonic-gate break; 33327c478bd9Sstevel@tonic-gate } 33337c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 33347c478bd9Sstevel@tonic-gate default: 33357c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 33367c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 33377c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 33387c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 33397c478bd9Sstevel@tonic-gate break; 33407c478bd9Sstevel@tonic-gate } 33417c478bd9Sstevel@tonic-gate 33427c478bd9Sstevel@tonic-gate /* 33437c478bd9Sstevel@tonic-gate * data L1 cache configuration 33447c478bd9Sstevel@tonic-gate */ 33457c478bd9Sstevel@tonic-gate 33467c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 33477c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 33487c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 33497c478bd9Sstevel@tonic-gate 33507c478bd9Sstevel@tonic-gate /* 33517c478bd9Sstevel@tonic-gate * code L1 cache configuration 33527c478bd9Sstevel@tonic-gate */ 33537c478bd9Sstevel@tonic-gate 33547c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 33557c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 33567c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 33577c478bd9Sstevel@tonic-gate 33587c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 33597c478bd9Sstevel@tonic-gate return; 33607c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 33617c478bd9Sstevel@tonic-gate 33627c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 33637c478bd9Sstevel@tonic-gate 33647c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 33657c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 33667c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33677c478bd9Sstevel@tonic-gate else { 33687c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 33697c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33707c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 33717c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33727c478bd9Sstevel@tonic-gate } 33737c478bd9Sstevel@tonic-gate 33747c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 33757c478bd9Sstevel@tonic-gate 33767c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 33777c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 33787c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33797c478bd9Sstevel@tonic-gate } else { 33807c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 33817c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33827c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 33837c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33847c478bd9Sstevel@tonic-gate } 33857c478bd9Sstevel@tonic-gate 33867c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 33877c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 33887c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 33897c478bd9Sstevel@tonic-gate } 33907c478bd9Sstevel@tonic-gate 33917c478bd9Sstevel@tonic-gate /* 33927c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 33937c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 33947c478bd9Sstevel@tonic-gate * 33957c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 33967c478bd9Sstevel@tonic-gate */ 33977c478bd9Sstevel@tonic-gate static int 33987c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 33997c478bd9Sstevel@tonic-gate { 34007c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 34017c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 34027c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 34037c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 34047c478bd9Sstevel@tonic-gate break; 34057c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 34067c478bd9Sstevel@tonic-gate /* 34077c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 34087c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 34097c478bd9Sstevel@tonic-gate */ 34107c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 34117c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 34127c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34137c478bd9Sstevel@tonic-gate break; 34147c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 34157c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 34167c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34177c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 34187c478bd9Sstevel@tonic-gate default: 34197c478bd9Sstevel@tonic-gate /* 34207c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 34217c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 34227c478bd9Sstevel@tonic-gate * information. 34237c478bd9Sstevel@tonic-gate * 34247c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 34257c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 34267c478bd9Sstevel@tonic-gate * 34277c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 34287c478bd9Sstevel@tonic-gate * table-driven format instead. 34297c478bd9Sstevel@tonic-gate */ 34307c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 34317c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34327c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 34337c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 34347c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 34357c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 34367c478bd9Sstevel@tonic-gate break; 34377c478bd9Sstevel@tonic-gate } 34387c478bd9Sstevel@tonic-gate return (-1); 34397c478bd9Sstevel@tonic-gate } 34407c478bd9Sstevel@tonic-gate 34417c478bd9Sstevel@tonic-gate /* 34427c478bd9Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 34437c478bd9Sstevel@tonic-gate * Also, create a cpu node in the device tree. 34447c478bd9Sstevel@tonic-gate */ 34457c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 34467c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock; 34477c478bd9Sstevel@tonic-gate 34487c478bd9Sstevel@tonic-gate /* 34497c478bd9Sstevel@tonic-gate * Called from post_startup() and mp_startup() 34507c478bd9Sstevel@tonic-gate */ 34517c478bd9Sstevel@tonic-gate void 34527c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 34537c478bd9Sstevel@tonic-gate { 34547c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 34557c478bd9Sstevel@tonic-gate int create; 34567c478bd9Sstevel@tonic-gate 34577c478bd9Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 34587c478bd9Sstevel@tonic-gate 34597c478bd9Sstevel@tonic-gate /* 34607c478bd9Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 34617c478bd9Sstevel@tonic-gate * the root node. 34627c478bd9Sstevel@tonic-gate */ 34637c478bd9Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 34647c478bd9Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 3465fa9e4066Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 34667c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34677c478bd9Sstevel@tonic-gate return; 34687c478bd9Sstevel@tonic-gate } 34697c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 34707c478bd9Sstevel@tonic-gate } 34717c478bd9Sstevel@tonic-gate 34727c478bd9Sstevel@tonic-gate /* 34737c478bd9Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 34747c478bd9Sstevel@tonic-gate */ 34757c478bd9Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 34767c478bd9Sstevel@tonic-gate cpu_id); 34777c478bd9Sstevel@tonic-gate if (cpu_devi == NULL) { 34787c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34797c478bd9Sstevel@tonic-gate return; 34807c478bd9Sstevel@tonic-gate } 34817c478bd9Sstevel@tonic-gate 34827c478bd9Sstevel@tonic-gate /* device_type */ 34837c478bd9Sstevel@tonic-gate 34847c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34857c478bd9Sstevel@tonic-gate "device_type", "cpu"); 34867c478bd9Sstevel@tonic-gate 34877c478bd9Sstevel@tonic-gate /* reg */ 34887c478bd9Sstevel@tonic-gate 34897c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34907c478bd9Sstevel@tonic-gate "reg", cpu_id); 34917c478bd9Sstevel@tonic-gate 34927c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 34937c478bd9Sstevel@tonic-gate 34947c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 34957c478bd9Sstevel@tonic-gate long long mul; 34967c478bd9Sstevel@tonic-gate 34977c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34987c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 34997c478bd9Sstevel@tonic-gate 35007c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 35017c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35027c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 35037c478bd9Sstevel@tonic-gate } 35047c478bd9Sstevel@tonic-gate 35057c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 35067c478bd9Sstevel@tonic-gate 35077c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 35087c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35097c478bd9Sstevel@tonic-gate return; 35107c478bd9Sstevel@tonic-gate } 35117c478bd9Sstevel@tonic-gate 35127c478bd9Sstevel@tonic-gate /* vendor-id */ 35137c478bd9Sstevel@tonic-gate 35147c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 35157c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 35167c478bd9Sstevel@tonic-gate 35177c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 35187c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35197c478bd9Sstevel@tonic-gate return; 35207c478bd9Sstevel@tonic-gate } 35217c478bd9Sstevel@tonic-gate 35227c478bd9Sstevel@tonic-gate /* 35237c478bd9Sstevel@tonic-gate * family, model, and step 35247c478bd9Sstevel@tonic-gate */ 35257c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35267c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 35277c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35287c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 35297c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35307c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 35317c478bd9Sstevel@tonic-gate 35327c478bd9Sstevel@tonic-gate /* type */ 35337c478bd9Sstevel@tonic-gate 35347c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35357c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35367c478bd9Sstevel@tonic-gate create = 1; 35377c478bd9Sstevel@tonic-gate break; 35387c478bd9Sstevel@tonic-gate default: 35397c478bd9Sstevel@tonic-gate create = 0; 35407c478bd9Sstevel@tonic-gate break; 35417c478bd9Sstevel@tonic-gate } 35427c478bd9Sstevel@tonic-gate if (create) 35437c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35447c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 35457c478bd9Sstevel@tonic-gate 35467c478bd9Sstevel@tonic-gate /* ext-family */ 35477c478bd9Sstevel@tonic-gate 35487c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35497c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35507c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35517c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35527c478bd9Sstevel@tonic-gate break; 35537c478bd9Sstevel@tonic-gate default: 35547c478bd9Sstevel@tonic-gate create = 0; 35557c478bd9Sstevel@tonic-gate break; 35567c478bd9Sstevel@tonic-gate } 35577c478bd9Sstevel@tonic-gate if (create) 35587c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35597c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 35607c478bd9Sstevel@tonic-gate 35617c478bd9Sstevel@tonic-gate /* ext-model */ 35627c478bd9Sstevel@tonic-gate 35637c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35647c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 356563d3f7dfSkk208521 create = IS_EXTENDED_MODEL_INTEL(cpi); 356668c91426Sdmick break; 35677c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 3568ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 35697c478bd9Sstevel@tonic-gate break; 35707c478bd9Sstevel@tonic-gate default: 35717c478bd9Sstevel@tonic-gate create = 0; 35727c478bd9Sstevel@tonic-gate break; 35737c478bd9Sstevel@tonic-gate } 35747c478bd9Sstevel@tonic-gate if (create) 35757c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35767c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 35777c478bd9Sstevel@tonic-gate 35787c478bd9Sstevel@tonic-gate /* generation */ 35797c478bd9Sstevel@tonic-gate 35807c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35817c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35827c478bd9Sstevel@tonic-gate /* 35837c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 35847c478bd9Sstevel@tonic-gate */ 35857c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 35867c478bd9Sstevel@tonic-gate break; 35877c478bd9Sstevel@tonic-gate default: 35887c478bd9Sstevel@tonic-gate create = 0; 35897c478bd9Sstevel@tonic-gate break; 35907c478bd9Sstevel@tonic-gate } 35917c478bd9Sstevel@tonic-gate if (create) 35927c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35937c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 35947c478bd9Sstevel@tonic-gate 35957c478bd9Sstevel@tonic-gate /* brand-id */ 35967c478bd9Sstevel@tonic-gate 35977c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35987c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35997c478bd9Sstevel@tonic-gate /* 36007c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 36017c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 36027c478bd9Sstevel@tonic-gate */ 36037c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 36047c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 36057c478bd9Sstevel@tonic-gate break; 36067c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36077c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36087c478bd9Sstevel@tonic-gate break; 36097c478bd9Sstevel@tonic-gate default: 36107c478bd9Sstevel@tonic-gate create = 0; 36117c478bd9Sstevel@tonic-gate break; 36127c478bd9Sstevel@tonic-gate } 36137c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 36147c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36157c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 36167c478bd9Sstevel@tonic-gate } 36177c478bd9Sstevel@tonic-gate 36187c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 36197c478bd9Sstevel@tonic-gate 36207c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36217c478bd9Sstevel@tonic-gate /* 36227c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 36237c478bd9Sstevel@tonic-gate */ 36245ff02082Sdmick case X86_VENDOR_Intel: 36255ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36265ff02082Sdmick break; 36275ff02082Sdmick case X86_VENDOR_AMD: 36287c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36297c478bd9Sstevel@tonic-gate break; 36307c478bd9Sstevel@tonic-gate default: 36317c478bd9Sstevel@tonic-gate create = 0; 36327c478bd9Sstevel@tonic-gate break; 36337c478bd9Sstevel@tonic-gate } 36347c478bd9Sstevel@tonic-gate if (create) { 36357c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36367c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 36377c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 3638b6917abeSmishra "apic-id", cpi->cpi_apicid); 36397aec1d6eScindi if (cpi->cpi_chipid >= 0) { 36407c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36417c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 36427aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36437aec1d6eScindi "clog#", cpi->cpi_clogid); 36447aec1d6eScindi } 36457c478bd9Sstevel@tonic-gate } 36467c478bd9Sstevel@tonic-gate 36477c478bd9Sstevel@tonic-gate /* cpuid-features */ 36487c478bd9Sstevel@tonic-gate 36497c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36507c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 36517c478bd9Sstevel@tonic-gate 36527c478bd9Sstevel@tonic-gate 36537c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 36547c478bd9Sstevel@tonic-gate 36557c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36567c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36575ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36587c478bd9Sstevel@tonic-gate break; 36597c478bd9Sstevel@tonic-gate default: 36607c478bd9Sstevel@tonic-gate create = 0; 36617c478bd9Sstevel@tonic-gate break; 36627c478bd9Sstevel@tonic-gate } 36637c478bd9Sstevel@tonic-gate if (create) 36647c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36657c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 36667c478bd9Sstevel@tonic-gate 36677c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 36687c478bd9Sstevel@tonic-gate 36697c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36705ff02082Sdmick case X86_VENDOR_Intel: 36717c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36727c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36737c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 36747c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 36757c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 36767c478bd9Sstevel@tonic-gate break; 36777c478bd9Sstevel@tonic-gate default: 36787c478bd9Sstevel@tonic-gate create = 0; 36797c478bd9Sstevel@tonic-gate break; 36807c478bd9Sstevel@tonic-gate } 36815ff02082Sdmick if (create) { 36827c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36837c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 36845ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36855ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 36865ff02082Sdmick } 36877c478bd9Sstevel@tonic-gate 36887c478bd9Sstevel@tonic-gate /* 36897c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 36907c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 36917c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 36927c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 36937c478bd9Sstevel@tonic-gate */ 36947c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 36957c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 36967c478bd9Sstevel@tonic-gate 36977c478bd9Sstevel@tonic-gate /* 36987c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 36997c478bd9Sstevel@tonic-gate */ 37007c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 37017c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 37027c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 37037c478bd9Sstevel@tonic-gate break; 37047c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 37057c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 37067c478bd9Sstevel@tonic-gate break; 37077c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 37087c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 37097c478bd9Sstevel@tonic-gate break; 37107c478bd9Sstevel@tonic-gate default: 37117c478bd9Sstevel@tonic-gate break; 37127c478bd9Sstevel@tonic-gate } 37137c478bd9Sstevel@tonic-gate 37147c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 37157c478bd9Sstevel@tonic-gate } 37167c478bd9Sstevel@tonic-gate 37177c478bd9Sstevel@tonic-gate struct l2info { 37187c478bd9Sstevel@tonic-gate int *l2i_csz; 37197c478bd9Sstevel@tonic-gate int *l2i_lsz; 37207c478bd9Sstevel@tonic-gate int *l2i_assoc; 37217c478bd9Sstevel@tonic-gate int l2i_ret; 37227c478bd9Sstevel@tonic-gate }; 37237c478bd9Sstevel@tonic-gate 37247c478bd9Sstevel@tonic-gate /* 37257c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 37267c478bd9Sstevel@tonic-gate * of the L2 cache 37277c478bd9Sstevel@tonic-gate */ 37287c478bd9Sstevel@tonic-gate static int 37297c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 37307c478bd9Sstevel@tonic-gate { 37317c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 37327c478bd9Sstevel@tonic-gate int *ip; 37337c478bd9Sstevel@tonic-gate 37347c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 37357c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 37367c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 37377c478bd9Sstevel@tonic-gate 37387c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37397c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 37407c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37417c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 37427c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37437c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 37447c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 37457c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 37467c478bd9Sstevel@tonic-gate } 37477c478bd9Sstevel@tonic-gate 3748606303c9Skchow /* 3749606303c9Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 3750606303c9Skchow * 3751606303c9Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 3752606303c9Skchow * value is the associativity, the associativity for the L2 cache and 3753606303c9Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 3754606303c9Skchow * an index into the amd_afd[] array to determine the associativity. 3755606303c9Skchow * -1 is undefined. 0 is fully associative. 3756606303c9Skchow */ 3757606303c9Skchow 3758606303c9Skchow static int amd_afd[] = 3759606303c9Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 3760606303c9Skchow 37617c478bd9Sstevel@tonic-gate static void 37627c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 37637c478bd9Sstevel@tonic-gate { 37648949bcd6Sandrei struct cpuid_regs *cp; 37657c478bd9Sstevel@tonic-gate uint_t size, assoc; 3766606303c9Skchow int i; 37677c478bd9Sstevel@tonic-gate int *ip; 37687c478bd9Sstevel@tonic-gate 37697c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 37707c478bd9Sstevel@tonic-gate return; 37717c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 37727c478bd9Sstevel@tonic-gate 3773606303c9Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 37747c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 37757c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 3776606303c9Skchow assoc = amd_afd[i]; 37777c478bd9Sstevel@tonic-gate 3778606303c9Skchow ASSERT(assoc != -1); 37797c478bd9Sstevel@tonic-gate 37807c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37817c478bd9Sstevel@tonic-gate *ip = cachesz; 37827c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37837c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 37847c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37857c478bd9Sstevel@tonic-gate *ip = assoc; 37867c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 37877c478bd9Sstevel@tonic-gate } 37887c478bd9Sstevel@tonic-gate } 37897c478bd9Sstevel@tonic-gate 37907c478bd9Sstevel@tonic-gate int 37917c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 37927c478bd9Sstevel@tonic-gate { 37937c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 37947c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 37957c478bd9Sstevel@tonic-gate 37967c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 37977c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 37987c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 37997c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 38007c478bd9Sstevel@tonic-gate 38017c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 38027c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 38037c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 38047c478bd9Sstevel@tonic-gate break; 38057c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 38067c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 38077c478bd9Sstevel@tonic-gate break; 38087c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 38097c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 38107c478bd9Sstevel@tonic-gate break; 38117c478bd9Sstevel@tonic-gate default: 38127c478bd9Sstevel@tonic-gate break; 38137c478bd9Sstevel@tonic-gate } 38147c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 38157c478bd9Sstevel@tonic-gate } 3816f98fbcecSbholler 3817843e1988Sjohnlev #if !defined(__xpv) 3818843e1988Sjohnlev 38195b8a6efeSbholler uint32_t * 38205b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu) 38215b8a6efeSbholler { 38225b8a6efeSbholler uint32_t *ret; 38235b8a6efeSbholler size_t mwait_size; 38245b8a6efeSbholler 38255b8a6efeSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38265b8a6efeSbholler 38275b8a6efeSbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 38285b8a6efeSbholler if (mwait_size == 0) 38295b8a6efeSbholler return (NULL); 38305b8a6efeSbholler 38315b8a6efeSbholler /* 38325b8a6efeSbholler * kmem_alloc() returns cache line size aligned data for mwait_size 38335b8a6efeSbholler * allocations. mwait_size is currently cache line sized. Neither 38345b8a6efeSbholler * of these implementation details are guarantied to be true in the 38355b8a6efeSbholler * future. 38365b8a6efeSbholler * 38375b8a6efeSbholler * First try allocating mwait_size as kmem_alloc() currently returns 38385b8a6efeSbholler * correctly aligned memory. If kmem_alloc() does not return 38395b8a6efeSbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 38405b8a6efeSbholler * 38415b8a6efeSbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 38425b8a6efeSbholler * decide to free this memory. 38435b8a6efeSbholler */ 38445b8a6efeSbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 38455b8a6efeSbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 38465b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38475b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 38485b8a6efeSbholler *ret = MWAIT_RUNNING; 38495b8a6efeSbholler return (ret); 38505b8a6efeSbholler } else { 38515b8a6efeSbholler kmem_free(ret, mwait_size); 38525b8a6efeSbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 38535b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38545b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 38555b8a6efeSbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 38565b8a6efeSbholler *ret = MWAIT_RUNNING; 38575b8a6efeSbholler return (ret); 38585b8a6efeSbholler } 38595b8a6efeSbholler } 38605b8a6efeSbholler 38615b8a6efeSbholler void 38625b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu) 3863f98fbcecSbholler { 3864f98fbcecSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38655b8a6efeSbholler 38665b8a6efeSbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 38675b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 38685b8a6efeSbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 38695b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 38705b8a6efeSbholler } 38715b8a6efeSbholler 38725b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 38735b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 3874f98fbcecSbholler } 3875843e1988Sjohnlev 3876247dbb3dSsudheer void 3877247dbb3dSsudheer patch_tsc_read(int flag) 3878247dbb3dSsudheer { 3879247dbb3dSsudheer size_t cnt; 3880e4b86885SCheng Sean Ye 3881247dbb3dSsudheer switch (flag) { 3882247dbb3dSsudheer case X86_NO_TSC: 3883247dbb3dSsudheer cnt = &_no_rdtsc_end - &_no_rdtsc_start; 38842b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt); 3885247dbb3dSsudheer break; 3886247dbb3dSsudheer case X86_HAVE_TSCP: 3887247dbb3dSsudheer cnt = &_tscp_end - &_tscp_start; 38882b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt); 3889247dbb3dSsudheer break; 3890247dbb3dSsudheer case X86_TSC_MFENCE: 3891247dbb3dSsudheer cnt = &_tsc_mfence_end - &_tsc_mfence_start; 38922b0bcb26Ssudheer (void) memcpy((void *)tsc_read, 38932b0bcb26Ssudheer (void *)&_tsc_mfence_start, cnt); 3894247dbb3dSsudheer break; 389515363b27Ssudheer case X86_TSC_LFENCE: 389615363b27Ssudheer cnt = &_tsc_lfence_end - &_tsc_lfence_start; 389715363b27Ssudheer (void) memcpy((void *)tsc_read, 389815363b27Ssudheer (void *)&_tsc_lfence_start, cnt); 389915363b27Ssudheer break; 3900247dbb3dSsudheer default: 3901247dbb3dSsudheer break; 3902247dbb3dSsudheer } 3903247dbb3dSsudheer } 3904247dbb3dSsudheer 39050e751525SEric Saxe int 39060e751525SEric Saxe cpuid_deep_cstates_supported(void) 39070e751525SEric Saxe { 39080e751525SEric Saxe struct cpuid_info *cpi; 39090e751525SEric Saxe struct cpuid_regs regs; 39100e751525SEric Saxe 39110e751525SEric Saxe ASSERT(cpuid_checkpass(CPU, 1)); 39120e751525SEric Saxe 39130e751525SEric Saxe cpi = CPU->cpu_m.mcpu_cpi; 39140e751525SEric Saxe 39150e751525SEric Saxe if (!(x86_feature & X86_CPUID)) 39160e751525SEric Saxe return (0); 39170e751525SEric Saxe 39180e751525SEric Saxe switch (cpi->cpi_vendor) { 39190e751525SEric Saxe case X86_VENDOR_Intel: 39200e751525SEric Saxe if (cpi->cpi_xmaxeax < 0x80000007) 39210e751525SEric Saxe return (0); 39220e751525SEric Saxe 39230e751525SEric Saxe /* 39240e751525SEric Saxe * TSC run at a constant rate in all ACPI C-states? 39250e751525SEric Saxe */ 39260e751525SEric Saxe regs.cp_eax = 0x80000007; 39270e751525SEric Saxe (void) __cpuid_insn(®s); 39280e751525SEric Saxe return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE); 39290e751525SEric Saxe 39300e751525SEric Saxe default: 39310e751525SEric Saxe return (0); 39320e751525SEric Saxe } 39330e751525SEric Saxe } 39340e751525SEric Saxe 3935e774b42bSBill Holler #endif /* !__xpv */ 3936e774b42bSBill Holler 3937e774b42bSBill Holler void 3938e774b42bSBill Holler post_startup_cpu_fixups(void) 3939e774b42bSBill Holler { 3940e774b42bSBill Holler #ifndef __xpv 3941e774b42bSBill Holler /* 3942e774b42bSBill Holler * Some AMD processors support C1E state. Entering this state will 3943e774b42bSBill Holler * cause the local APIC timer to stop, which we can't deal with at 3944e774b42bSBill Holler * this time. 3945e774b42bSBill Holler */ 3946e774b42bSBill Holler if (cpuid_getvendor(CPU) == X86_VENDOR_AMD) { 3947e774b42bSBill Holler on_trap_data_t otd; 3948e774b42bSBill Holler uint64_t reg; 3949e774b42bSBill Holler 3950e774b42bSBill Holler if (!on_trap(&otd, OT_DATA_ACCESS)) { 3951e774b42bSBill Holler reg = rdmsr(MSR_AMD_INT_PENDING_CMP_HALT); 3952e774b42bSBill Holler /* Disable C1E state if it is enabled by BIOS */ 3953e774b42bSBill Holler if ((reg >> AMD_ACTONCMPHALT_SHIFT) & 3954e774b42bSBill Holler AMD_ACTONCMPHALT_MASK) { 3955e774b42bSBill Holler reg &= ~(AMD_ACTONCMPHALT_MASK << 3956e774b42bSBill Holler AMD_ACTONCMPHALT_SHIFT); 3957e774b42bSBill Holler wrmsr(MSR_AMD_INT_PENDING_CMP_HALT, reg); 3958e774b42bSBill Holler } 3959e774b42bSBill Holler } 3960e774b42bSBill Holler no_trap(); 3961e774b42bSBill Holler } 3962e774b42bSBill Holler #endif /* !__xpv */ 3963e774b42bSBill Holler } 3964e774b42bSBill Holler 3965*cef70d2cSBill Holler /* 3966*cef70d2cSBill Holler * Starting with the Westmere processor the local 3967*cef70d2cSBill Holler * APIC timer will continue running in all C-states, 3968*cef70d2cSBill Holler * including the deepest C-states. 3969*cef70d2cSBill Holler */ 3970*cef70d2cSBill Holler int 3971*cef70d2cSBill Holler cpuid_arat_supported(void) 3972*cef70d2cSBill Holler { 3973*cef70d2cSBill Holler struct cpuid_info *cpi; 3974*cef70d2cSBill Holler struct cpuid_regs regs; 3975*cef70d2cSBill Holler 3976*cef70d2cSBill Holler ASSERT(cpuid_checkpass(CPU, 1)); 3977*cef70d2cSBill Holler ASSERT(x86_feature & X86_CPUID); 3978*cef70d2cSBill Holler 3979*cef70d2cSBill Holler cpi = CPU->cpu_m.mcpu_cpi; 3980*cef70d2cSBill Holler 3981*cef70d2cSBill Holler switch (cpi->cpi_vendor) { 3982*cef70d2cSBill Holler case X86_VENDOR_Intel: 3983*cef70d2cSBill Holler /* 3984*cef70d2cSBill Holler * Always-running Local APIC Timer is 3985*cef70d2cSBill Holler * indicated by CPUID.6.EAX[2]. 3986*cef70d2cSBill Holler */ 3987*cef70d2cSBill Holler if (cpi->cpi_maxeax >= 6) { 3988*cef70d2cSBill Holler regs.cp_eax = 6; 3989*cef70d2cSBill Holler (void) cpuid_insn(NULL, ®s); 3990*cef70d2cSBill Holler return (regs.cp_eax & CPUID_CSTATE_ARAT); 3991*cef70d2cSBill Holler } else { 3992*cef70d2cSBill Holler return (0); 3993*cef70d2cSBill Holler } 3994*cef70d2cSBill Holler default: 3995*cef70d2cSBill Holler return (0); 3996*cef70d2cSBill Holler } 3997*cef70d2cSBill Holler } 3998*cef70d2cSBill Holler 399922cc0e45SBill Holler #if defined(__amd64) && !defined(__xpv) 400022cc0e45SBill Holler /* 400122cc0e45SBill Holler * Patch in versions of bcopy for high performance Intel Nhm processors 400222cc0e45SBill Holler * and later... 400322cc0e45SBill Holler */ 400422cc0e45SBill Holler void 400522cc0e45SBill Holler patch_memops(uint_t vendor) 400622cc0e45SBill Holler { 400722cc0e45SBill Holler size_t cnt, i; 400822cc0e45SBill Holler caddr_t to, from; 400922cc0e45SBill Holler 401022cc0e45SBill Holler if ((vendor == X86_VENDOR_Intel) && ((x86_feature & X86_SSE4_2) != 0)) { 401122cc0e45SBill Holler cnt = &bcopy_patch_end - &bcopy_patch_start; 401222cc0e45SBill Holler to = &bcopy_ck_size; 401322cc0e45SBill Holler from = &bcopy_patch_start; 401422cc0e45SBill Holler for (i = 0; i < cnt; i++) { 401522cc0e45SBill Holler *to++ = *from++; 401622cc0e45SBill Holler } 401722cc0e45SBill Holler } 401822cc0e45SBill Holler } 401922cc0e45SBill Holler #endif /* __amd64 && !__xpv */ 4020