17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 228949bcd6Sandrei * Copyright 2006 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 277c478bd9Sstevel@tonic-gate 287c478bd9Sstevel@tonic-gate /* 297c478bd9Sstevel@tonic-gate * Various routines to handle identification 307c478bd9Sstevel@tonic-gate * and classification of x86 processors. 317c478bd9Sstevel@tonic-gate */ 327c478bd9Sstevel@tonic-gate 337c478bd9Sstevel@tonic-gate #include <sys/types.h> 347c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 357c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 367c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 377c478bd9Sstevel@tonic-gate #include <sys/systm.h> 387c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 407c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 417c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 427c478bd9Sstevel@tonic-gate #include <sys/processor.h> 437c478bd9Sstevel@tonic-gate #include <sys/chip.h> 447c478bd9Sstevel@tonic-gate #include <sys/fp.h> 457c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 467c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 477c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 487c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 497c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 507c478bd9Sstevel@tonic-gate 517c478bd9Sstevel@tonic-gate /* 527c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 537c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 547c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 557c478bd9Sstevel@tonic-gate * in pass 1. 567c478bd9Sstevel@tonic-gate * 577c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 587c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 597c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 607c478bd9Sstevel@tonic-gate * CPU. 617c478bd9Sstevel@tonic-gate * 627c478bd9Sstevel@tonic-gate * Pass 1 includes: 637c478bd9Sstevel@tonic-gate * 647c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 657c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 667c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 677c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 687c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 697c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 707c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 717c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 727c478bd9Sstevel@tonic-gate * 737c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 747c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 757c478bd9Sstevel@tonic-gate * system support the same features. 767c478bd9Sstevel@tonic-gate * 777c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 787c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 797c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 807c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 817c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 827c478bd9Sstevel@tonic-gate * 837c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 847c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 857c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 867c478bd9Sstevel@tonic-gate * 877c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 887c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 897c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 907c478bd9Sstevel@tonic-gate * to userland via the aux vector. 917c478bd9Sstevel@tonic-gate * 927c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 937c478bd9Sstevel@tonic-gate * features the kernel will use. 947c478bd9Sstevel@tonic-gate * 957c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 967c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 977c478bd9Sstevel@tonic-gate * 987c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 997c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1007c478bd9Sstevel@tonic-gate * to the accessor code. 1017c478bd9Sstevel@tonic-gate */ 1027c478bd9Sstevel@tonic-gate 1037c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1047c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1057c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 1067c478bd9Sstevel@tonic-gate 1077c478bd9Sstevel@tonic-gate ulong_t cr4_value; 1087c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1097c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1107c478bd9Sstevel@tonic-gate 1117c478bd9Sstevel@tonic-gate uint_t enable486; 1127c478bd9Sstevel@tonic-gate 1137c478bd9Sstevel@tonic-gate /* 1147c478bd9Sstevel@tonic-gate * This set of strings are for processors rumored to support the cpuid 1157c478bd9Sstevel@tonic-gate * instruction, and is used by locore.s to figure out how to set x86_vendor 1167c478bd9Sstevel@tonic-gate */ 1177c478bd9Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead"; 1187c478bd9Sstevel@tonic-gate 1197c478bd9Sstevel@tonic-gate /* 1207c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1217c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1227c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1237c478bd9Sstevel@tonic-gate */ 1247c478bd9Sstevel@tonic-gate 1257c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1267c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1277c478bd9Sstevel@tonic-gate 1287c478bd9Sstevel@tonic-gate struct cpuid_info { 1297c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1307c478bd9Sstevel@tonic-gate /* 1317c478bd9Sstevel@tonic-gate * standard function information 1327c478bd9Sstevel@tonic-gate */ 1337c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1347c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1357c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1367c478bd9Sstevel@tonic-gate 1377c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1387c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1397c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1407c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1417c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1427c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1438949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1447c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1457c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 1468949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1477c478bd9Sstevel@tonic-gate /* 1487c478bd9Sstevel@tonic-gate * extended function information 1497c478bd9Sstevel@tonic-gate */ 1507c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1517c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1527c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1537c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1548949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 1558949bcd6Sandrei id_t cpi_coreid; 1568949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1578949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1587c478bd9Sstevel@tonic-gate /* 1597c478bd9Sstevel@tonic-gate * supported feature information 1607c478bd9Sstevel@tonic-gate */ 1617c478bd9Sstevel@tonic-gate uint32_t cpi_support[4]; 1627c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1637c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1647c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1657c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 1667c478bd9Sstevel@tonic-gate 167*8a40a695Sgavinm /* 168*8a40a695Sgavinm * Synthesized information, where known. 169*8a40a695Sgavinm */ 170*8a40a695Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 171*8a40a695Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 172*8a40a695Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 1737c478bd9Sstevel@tonic-gate }; 1747c478bd9Sstevel@tonic-gate 1757c478bd9Sstevel@tonic-gate 1767c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 1777c478bd9Sstevel@tonic-gate 1787c478bd9Sstevel@tonic-gate /* 1797c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 1807c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 1817c478bd9Sstevel@tonic-gate */ 1827c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 1837c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 1847c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 1857c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 1867c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 1877c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 1887c478bd9Sstevel@tonic-gate 1897c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 1907c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 1917c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 1927c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 1937c478bd9Sstevel@tonic-gate 1947c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 1957c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 1967c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 1977c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 1987c478bd9Sstevel@tonic-gate 1997c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2007c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 2017c478bd9Sstevel@tonic-gate 2027c478bd9Sstevel@tonic-gate /* 2035ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2045ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2055ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2065ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2075ff02082Sdmick */ 2085ff02082Sdmick 2095ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2105ff02082Sdmick cpi->cpi_family == 6 && \ 2115ff02082Sdmick (cpi->cpi_model == 1 || \ 2125ff02082Sdmick cpi->cpi_model == 3 || \ 2135ff02082Sdmick cpi->cpi_model == 5 || \ 2145ff02082Sdmick cpi->cpi_model == 6 || \ 2155ff02082Sdmick cpi->cpi_model == 7 || \ 2165ff02082Sdmick cpi->cpi_model == 8 || \ 2175ff02082Sdmick cpi->cpi_model == 0xA || \ 2185ff02082Sdmick cpi->cpi_model == 0xB) \ 2195ff02082Sdmick ) 2205ff02082Sdmick 2215ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2225ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2235ff02082Sdmick 2245ff02082Sdmick /* 225*8a40a695Sgavinm * AMD family 0xf socket types. 226*8a40a695Sgavinm * First index is 0 for revs B thru E, 1 for F and G. 227*8a40a695Sgavinm * Second index by (model & 0x3) 228*8a40a695Sgavinm */ 229*8a40a695Sgavinm static uint32_t amd_skts[2][4] = { 230*8a40a695Sgavinm { 231*8a40a695Sgavinm X86_SOCKET_754, /* 0b00 */ 232*8a40a695Sgavinm X86_SOCKET_940, /* 0b01 */ 233*8a40a695Sgavinm X86_SOCKET_754, /* 0b10 */ 234*8a40a695Sgavinm X86_SOCKET_939 /* 0b11 */ 235*8a40a695Sgavinm }, 236*8a40a695Sgavinm { 237*8a40a695Sgavinm X86_SOCKET_S1g1, /* 0b00 */ 238*8a40a695Sgavinm X86_SOCKET_F1207, /* 0b01 */ 239*8a40a695Sgavinm X86_SOCKET_UNKNOWN, /* 0b10 */ 240*8a40a695Sgavinm X86_SOCKET_AM2 /* 0b11 */ 241*8a40a695Sgavinm } 242*8a40a695Sgavinm }; 243*8a40a695Sgavinm 244*8a40a695Sgavinm /* 245*8a40a695Sgavinm * Table for mapping AMD Family 0xf model/stepping combination to 246*8a40a695Sgavinm * chip "revision" and socket type. Only rm_family 0xf is used at the 247*8a40a695Sgavinm * moment, but AMD family 0x10 will extend the exsiting revision names 248*8a40a695Sgavinm * so will likely also use this table. 249*8a40a695Sgavinm * 250*8a40a695Sgavinm * The first member of this array that matches a given family, extended model 251*8a40a695Sgavinm * plus model range, and stepping range will be considered a match. 252*8a40a695Sgavinm */ 253*8a40a695Sgavinm static const struct amd_rev_mapent { 254*8a40a695Sgavinm uint_t rm_family; 255*8a40a695Sgavinm uint_t rm_modello; 256*8a40a695Sgavinm uint_t rm_modelhi; 257*8a40a695Sgavinm uint_t rm_steplo; 258*8a40a695Sgavinm uint_t rm_stephi; 259*8a40a695Sgavinm uint32_t rm_chiprev; 260*8a40a695Sgavinm const char *rm_chiprevstr; 261*8a40a695Sgavinm int rm_sktidx; 262*8a40a695Sgavinm } amd_revmap[] = { 263*8a40a695Sgavinm /* 264*8a40a695Sgavinm * Rev B includes model 0x4 stepping 0 and model 0x5 stepping 0 and 1. 265*8a40a695Sgavinm */ 266*8a40a695Sgavinm { 0xf, 0x04, 0x04, 0x0, 0x0, X86_CHIPREV_AMD_F_REV_B, "B", 0 }, 267*8a40a695Sgavinm { 0xf, 0x05, 0x05, 0x0, 0x1, X86_CHIPREV_AMD_F_REV_B, "B", 0 }, 268*8a40a695Sgavinm /* 269*8a40a695Sgavinm * Rev C0 includes model 0x4 stepping 8 and model 0x5 stepping 8 270*8a40a695Sgavinm */ 271*8a40a695Sgavinm { 0xf, 0x04, 0x05, 0x8, 0x8, X86_CHIPREV_AMD_F_REV_C0, "C0", 0 }, 272*8a40a695Sgavinm /* 273*8a40a695Sgavinm * Rev CG is the rest of extended model 0x0 - i.e., everything 274*8a40a695Sgavinm * but the rev B and C0 combinations covered above. 275*8a40a695Sgavinm */ 276*8a40a695Sgavinm { 0xf, 0x00, 0x0f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_CG, "CG", 0 }, 277*8a40a695Sgavinm /* 278*8a40a695Sgavinm * Rev D has extended model 0x1. 279*8a40a695Sgavinm */ 280*8a40a695Sgavinm { 0xf, 0x10, 0x1f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_D, "D", 0 }, 281*8a40a695Sgavinm /* 282*8a40a695Sgavinm * Rev E has extended model 0x2. 283*8a40a695Sgavinm * Extended model 0x3 is unused but available to grow into. 284*8a40a695Sgavinm */ 285*8a40a695Sgavinm { 0xf, 0x20, 0x3f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_E, "E", 0 }, 286*8a40a695Sgavinm /* 287*8a40a695Sgavinm * Rev F has extended models 0x4 and 0x5. 288*8a40a695Sgavinm */ 289*8a40a695Sgavinm { 0xf, 0x40, 0x5f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_F, "F", 1 }, 290*8a40a695Sgavinm /* 291*8a40a695Sgavinm * Rev G has extended model 0x6. 292*8a40a695Sgavinm */ 293*8a40a695Sgavinm { 0xf, 0x60, 0x6f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_G, "G", 1 }, 294*8a40a695Sgavinm }; 295*8a40a695Sgavinm 296*8a40a695Sgavinm static void 297*8a40a695Sgavinm synth_amd_info(struct cpuid_info *cpi) 298*8a40a695Sgavinm { 299*8a40a695Sgavinm const struct amd_rev_mapent *rmp; 300*8a40a695Sgavinm uint_t family, model, step; 301*8a40a695Sgavinm int i; 302*8a40a695Sgavinm 303*8a40a695Sgavinm /* 304*8a40a695Sgavinm * Currently only AMD family 0xf uses these fields. 305*8a40a695Sgavinm */ 306*8a40a695Sgavinm if (cpi->cpi_family != 0xf) 307*8a40a695Sgavinm return; 308*8a40a695Sgavinm 309*8a40a695Sgavinm family = cpi->cpi_family; 310*8a40a695Sgavinm model = cpi->cpi_model; 311*8a40a695Sgavinm step = cpi->cpi_step; 312*8a40a695Sgavinm 313*8a40a695Sgavinm for (i = 0, rmp = amd_revmap; i < sizeof (amd_revmap) / sizeof (*rmp); 314*8a40a695Sgavinm i++, rmp++) { 315*8a40a695Sgavinm if (family == rmp->rm_family && 316*8a40a695Sgavinm model >= rmp->rm_modello && model <= rmp->rm_modelhi && 317*8a40a695Sgavinm step >= rmp->rm_steplo && step <= rmp->rm_stephi) { 318*8a40a695Sgavinm cpi->cpi_chiprev = rmp->rm_chiprev; 319*8a40a695Sgavinm cpi->cpi_chiprevstr = rmp->rm_chiprevstr; 320*8a40a695Sgavinm cpi->cpi_socket = amd_skts[rmp->rm_sktidx][model & 0x3]; 321*8a40a695Sgavinm return; 322*8a40a695Sgavinm } 323*8a40a695Sgavinm } 324*8a40a695Sgavinm } 325*8a40a695Sgavinm 326*8a40a695Sgavinm static void 327*8a40a695Sgavinm synth_info(struct cpuid_info *cpi) 328*8a40a695Sgavinm { 329*8a40a695Sgavinm cpi->cpi_chiprev = X86_CHIPREV_UNKNOWN; 330*8a40a695Sgavinm cpi->cpi_chiprevstr = "Unknown"; 331*8a40a695Sgavinm cpi->cpi_socket = X86_SOCKET_UNKNOWN; 332*8a40a695Sgavinm 333*8a40a695Sgavinm switch (cpi->cpi_vendor) { 334*8a40a695Sgavinm case X86_VENDOR_AMD: 335*8a40a695Sgavinm synth_amd_info(cpi); 336*8a40a695Sgavinm break; 337*8a40a695Sgavinm 338*8a40a695Sgavinm default: 339*8a40a695Sgavinm break; 340*8a40a695Sgavinm 341*8a40a695Sgavinm } 342*8a40a695Sgavinm } 343*8a40a695Sgavinm 344*8a40a695Sgavinm /* 3457c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 3467c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 3477c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 3487c478bd9Sstevel@tonic-gate * via settings in eeprom. 3497c478bd9Sstevel@tonic-gate */ 3507c478bd9Sstevel@tonic-gate 3517c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 3527c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 3537c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 3547c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 3557c478bd9Sstevel@tonic-gate 3567c478bd9Sstevel@tonic-gate uint_t 3577c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 3587c478bd9Sstevel@tonic-gate { 3597c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 3607c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 3617c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 3628949bcd6Sandrei struct cpuid_regs *cp; 3637c478bd9Sstevel@tonic-gate int xcpuid; 3647c478bd9Sstevel@tonic-gate 3657c478bd9Sstevel@tonic-gate /* 3667c478bd9Sstevel@tonic-gate * By convention, cpu0 is the boot cpu, which is called 3677c478bd9Sstevel@tonic-gate * before memory allocation is available. Other cpus are 3687c478bd9Sstevel@tonic-gate * initialized when memory becomes available. 3697c478bd9Sstevel@tonic-gate */ 3707c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 3717c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi = cpi = &cpuid_info0; 3727c478bd9Sstevel@tonic-gate else 3737c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi = cpi = 3747c478bd9Sstevel@tonic-gate kmem_zalloc(sizeof (*cpi), KM_SLEEP); 3757c478bd9Sstevel@tonic-gate 3767c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 3778949bcd6Sandrei cp->cp_eax = 0; 3788949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 3797c478bd9Sstevel@tonic-gate { 3807c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 3817c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 3827c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 3837c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 3847c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 3857c478bd9Sstevel@tonic-gate } 3867c478bd9Sstevel@tonic-gate 3877c478bd9Sstevel@tonic-gate /* 3887c478bd9Sstevel@tonic-gate * Map the vendor string to a type code 3897c478bd9Sstevel@tonic-gate */ 3907c478bd9Sstevel@tonic-gate if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0) 3917c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Intel; 3927c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0) 3937c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_AMD; 3947c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0) 3957c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_TM; 3967c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0) 3977c478bd9Sstevel@tonic-gate /* 3987c478bd9Sstevel@tonic-gate * CyrixInstead is a variable used by the Cyrix detection code 3997c478bd9Sstevel@tonic-gate * in locore. 4007c478bd9Sstevel@tonic-gate */ 4017c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Cyrix; 4027c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0) 4037c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_UMC; 4047c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0) 4057c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NexGen; 4067c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0) 4077c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Centaur; 4087c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0) 4097c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Rise; 4107c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0) 4117c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_SiS; 4127c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0) 4137c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NSC; 4147c478bd9Sstevel@tonic-gate else 4157c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_IntelClone; 4167c478bd9Sstevel@tonic-gate 4177c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 4187c478bd9Sstevel@tonic-gate 4197c478bd9Sstevel@tonic-gate /* 4207c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 4217c478bd9Sstevel@tonic-gate */ 4227c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 4237c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 4247c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 4257c478bd9Sstevel@tonic-gate goto pass1_done; 4267c478bd9Sstevel@tonic-gate 4277c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 4288949bcd6Sandrei cp->cp_eax = 1; 4298949bcd6Sandrei (void) __cpuid_insn(cp); 4307c478bd9Sstevel@tonic-gate 4317c478bd9Sstevel@tonic-gate /* 4327c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 4337c478bd9Sstevel@tonic-gate */ 4347c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 4357c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 4367c478bd9Sstevel@tonic-gate 4375ff02082Sdmick if (cpi->cpi_family == 0xf) 4387c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 4395ff02082Sdmick 44068c91426Sdmick /* 44168c91426Sdmick * Beware: AMD uses "extended model" iff *FAMILY* == 0xf. 44268c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 44368c91426Sdmick * one would expect (max value means possible overflow). Sigh. 44468c91426Sdmick */ 44568c91426Sdmick 44668c91426Sdmick switch (cpi->cpi_vendor) { 44768c91426Sdmick case X86_VENDOR_AMD: 44868c91426Sdmick if (cpi->cpi_family == 0xf) 44968c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 45068c91426Sdmick break; 45168c91426Sdmick default: 4525ff02082Sdmick if (cpi->cpi_model == 0xf) 4537c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 45468c91426Sdmick break; 45568c91426Sdmick } 4567c478bd9Sstevel@tonic-gate 4577c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 4587c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 4597c478bd9Sstevel@tonic-gate 4607c478bd9Sstevel@tonic-gate /* 4617c478bd9Sstevel@tonic-gate * *default* assumptions: 4627c478bd9Sstevel@tonic-gate * - believe %edx feature word 4637c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 4647c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 4657c478bd9Sstevel@tonic-gate */ 4667c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 4677c478bd9Sstevel@tonic-gate mask_ecx = 0; 4687c478bd9Sstevel@tonic-gate 4697c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 4707c478bd9Sstevel@tonic-gate 4717c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 4727c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 4737c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 4747c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 4755ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 4767c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 4777c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 4787c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 4797c478bd9Sstevel@tonic-gate /* 4807c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 4817c478bd9Sstevel@tonic-gate */ 4827c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 4837c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 4845ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 4857c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 4867c478bd9Sstevel@tonic-gate /* 4877c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 4887c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 4897c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 4907c478bd9Sstevel@tonic-gate * that idea later. 4917c478bd9Sstevel@tonic-gate */ 4927c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 4937c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 4947c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 4957c478bd9Sstevel@tonic-gate break; 4967c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 4977c478bd9Sstevel@tonic-gate default: 4987c478bd9Sstevel@tonic-gate break; 4997c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 5007c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 5017c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 5027c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 5037c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 5047c478bd9Sstevel@tonic-gate } else 5057c478bd9Sstevel@tonic-gate #endif 5067c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 5077c478bd9Sstevel@tonic-gate /* 5087c478bd9Sstevel@tonic-gate * AMD K5 and K6 5097c478bd9Sstevel@tonic-gate * 5107c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 5117c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 5127c478bd9Sstevel@tonic-gate */ 5138949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 5148949bcd6Sandrei 5157c478bd9Sstevel@tonic-gate /* 5167c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 5177c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 5187c478bd9Sstevel@tonic-gate */ 5198949bcd6Sandrei if (cpi->cpi_model == 0) { 5207c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 5217c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 5227c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 5237c478bd9Sstevel@tonic-gate } 5247c478bd9Sstevel@tonic-gate } 5258949bcd6Sandrei 5268949bcd6Sandrei /* 5278949bcd6Sandrei * Early models had problems w/ MMX; disable. 5288949bcd6Sandrei */ 5298949bcd6Sandrei if (cpi->cpi_model < 6) 5308949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 5318949bcd6Sandrei } 5328949bcd6Sandrei 5338949bcd6Sandrei /* 5348949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 5358949bcd6Sandrei * enable all 5368949bcd6Sandrei */ 5378949bcd6Sandrei if (cpi->cpi_family >= 0xf) 5388949bcd6Sandrei mask_ecx = 0xffffffff; 5397c478bd9Sstevel@tonic-gate break; 5407c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 5417c478bd9Sstevel@tonic-gate /* 5427c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 5437c478bd9Sstevel@tonic-gate */ 5447c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 5457c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 5467c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 5477c478bd9Sstevel@tonic-gate break; 5487c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 5497c478bd9Sstevel@tonic-gate /* 5507c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 5517c478bd9Sstevel@tonic-gate */ 5527c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 5537c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 5547c478bd9Sstevel@tonic-gate break; 5557c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 5567c478bd9Sstevel@tonic-gate /* 5577c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 5587c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 5597c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 5607c478bd9Sstevel@tonic-gate */ 5617c478bd9Sstevel@tonic-gate switch (x86_type) { 5627c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 5637c478bd9Sstevel@tonic-gate mask_edx = 0; 5647c478bd9Sstevel@tonic-gate break; 5657c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 5667c478bd9Sstevel@tonic-gate mask_edx = 0; 5677c478bd9Sstevel@tonic-gate break; 5687c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 5697c478bd9Sstevel@tonic-gate mask_edx = 5707c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 5717c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 5727c478bd9Sstevel@tonic-gate break; 5737c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 5747c478bd9Sstevel@tonic-gate mask_edx = 5757c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 5767c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 5777c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 5787c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 5797c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 5807c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 5817c478bd9Sstevel@tonic-gate break; 5827c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 5837c478bd9Sstevel@tonic-gate mask_edx = 5847c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 5857c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 5867c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 5877c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 5887c478bd9Sstevel@tonic-gate break; 5897c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 5907c478bd9Sstevel@tonic-gate break; 5917c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 5927c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 5937c478bd9Sstevel@tonic-gate mask_edx = 5947c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 5957c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 5967c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 5977c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 5987c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 5997c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6007c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6017c478bd9Sstevel@tonic-gate break; 6027c478bd9Sstevel@tonic-gate default: 6037c478bd9Sstevel@tonic-gate break; 6047c478bd9Sstevel@tonic-gate } 6057c478bd9Sstevel@tonic-gate break; 6067c478bd9Sstevel@tonic-gate } 6077c478bd9Sstevel@tonic-gate 6087c478bd9Sstevel@tonic-gate /* 6097c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 6107c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 6117c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 6127c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 6137c478bd9Sstevel@tonic-gate */ 6147c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 6157c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 6167c478bd9Sstevel@tonic-gate 6177c478bd9Sstevel@tonic-gate /* 6187c478bd9Sstevel@tonic-gate * fold in fix ups 6197c478bd9Sstevel@tonic-gate */ 6207c478bd9Sstevel@tonic-gate 6217c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 6227c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 6237c478bd9Sstevel@tonic-gate 6247c478bd9Sstevel@tonic-gate 6257c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 6267c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 6277c478bd9Sstevel@tonic-gate 6287c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 6297c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 6307c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 6317c478bd9Sstevel@tonic-gate feature |= X86_TSC; 6327c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 6337c478bd9Sstevel@tonic-gate feature |= X86_MSR; 6347c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 6357c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 6367c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 6377c478bd9Sstevel@tonic-gate feature |= X86_PGE; 6387c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 6397c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 6407c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 6417c478bd9Sstevel@tonic-gate feature |= X86_MMX; 6427c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 6437c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 6447c478bd9Sstevel@tonic-gate feature |= X86_MCA; 6457c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 6467c478bd9Sstevel@tonic-gate feature |= X86_PAE; 6477c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 6487c478bd9Sstevel@tonic-gate feature |= X86_CX8; 6497c478bd9Sstevel@tonic-gate /* 650ddea50bbSdmick * Once this bit was thought questionable, but it looks like it's 651ddea50bbSdmick * back, as of Application Note 485 March 2005 (24161829.pdf) 6527c478bd9Sstevel@tonic-gate */ 6537c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 6547c478bd9Sstevel@tonic-gate feature |= X86_CX16; 6557c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 6567c478bd9Sstevel@tonic-gate feature |= X86_PAT; 6577c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 6587c478bd9Sstevel@tonic-gate feature |= X86_SEP; 6597c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 6607c478bd9Sstevel@tonic-gate /* 6617c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 6627c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 6637c478bd9Sstevel@tonic-gate * try and do SSE things. 6647c478bd9Sstevel@tonic-gate */ 6657c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 6667c478bd9Sstevel@tonic-gate feature |= X86_SSE; 6677c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 6687c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 6697c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 6707c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 6717c478bd9Sstevel@tonic-gate } 6727c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 6737c478bd9Sstevel@tonic-gate cr4_value |= CR4_DE; 6747c478bd9Sstevel@tonic-gate 6757c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 6767c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 6777c478bd9Sstevel@tonic-gate 6787c478bd9Sstevel@tonic-gate /* 6797c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 6807c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 6817c478bd9Sstevel@tonic-gate * 6827c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 6837c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 6847c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 6858949bcd6Sandrei * on ... see the handling of the CMP_LEGACY bit below) 6867c478bd9Sstevel@tonic-gate */ 6877c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 6887c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 6897c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 6907c478bd9Sstevel@tonic-gate feature |= X86_HTT; 6918949bcd6Sandrei } else { 6928949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 6937c478bd9Sstevel@tonic-gate } 6947c478bd9Sstevel@tonic-gate 6957c478bd9Sstevel@tonic-gate /* 6967c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 6977c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 6987c478bd9Sstevel@tonic-gate */ 6997c478bd9Sstevel@tonic-gate xcpuid = 0; 7007c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 7017c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 7025ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 7037c478bd9Sstevel@tonic-gate xcpuid++; 7047c478bd9Sstevel@tonic-gate break; 7057c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 7067c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 7077c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 7087c478bd9Sstevel@tonic-gate xcpuid++; 7097c478bd9Sstevel@tonic-gate break; 7107c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 7117c478bd9Sstevel@tonic-gate /* 7127c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 7137c478bd9Sstevel@tonic-gate * extended cpuid operations. 7147c478bd9Sstevel@tonic-gate */ 7157c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 7167c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 7177c478bd9Sstevel@tonic-gate xcpuid++; 7187c478bd9Sstevel@tonic-gate break; 7197c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 7207c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 7217c478bd9Sstevel@tonic-gate default: 7227c478bd9Sstevel@tonic-gate xcpuid++; 7237c478bd9Sstevel@tonic-gate break; 7247c478bd9Sstevel@tonic-gate } 7257c478bd9Sstevel@tonic-gate 7267c478bd9Sstevel@tonic-gate if (xcpuid) { 7277c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 7288949bcd6Sandrei cp->cp_eax = 0x80000000; 7298949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 7307c478bd9Sstevel@tonic-gate } 7317c478bd9Sstevel@tonic-gate 7327c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 7337c478bd9Sstevel@tonic-gate 7347c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 7357c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 7367c478bd9Sstevel@tonic-gate 7377c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 7387c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 7397c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 7407c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 7417c478bd9Sstevel@tonic-gate break; 7427c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 7438949bcd6Sandrei cp->cp_eax = 0x80000001; 7448949bcd6Sandrei (void) __cpuid_insn(cp); 7457c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 7467c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 7477c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 7487c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 7497c478bd9Sstevel@tonic-gate /* 7507c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 7517c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 7527c478bd9Sstevel@tonic-gate */ 7537c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 7547c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 7557c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 7567c478bd9Sstevel@tonic-gate } 7577c478bd9Sstevel@tonic-gate } 7587c478bd9Sstevel@tonic-gate 7597c478bd9Sstevel@tonic-gate /* 7607c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 7617c478bd9Sstevel@tonic-gate */ 7627c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 7637c478bd9Sstevel@tonic-gate feature |= X86_NX; 7647c478bd9Sstevel@tonic-gate 7657c478bd9Sstevel@tonic-gate /* 7668949bcd6Sandrei * If both the HTT and CMP_LEGACY bits are set, 7678949bcd6Sandrei * then we're not actually HyperThreaded. Read 7688949bcd6Sandrei * "AMD CPUID Specification" for more details. 7697c478bd9Sstevel@tonic-gate */ 7707c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 7718949bcd6Sandrei (feature & X86_HTT) && 7728949bcd6Sandrei (cp->cp_ecx & CPUID_AMD_ECX_CMP_LEGACY)) { 7737c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 7748949bcd6Sandrei feature |= X86_CMP; 7758949bcd6Sandrei } 7767c478bd9Sstevel@tonic-gate #if defined(_LP64) 7777c478bd9Sstevel@tonic-gate /* 7787c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 7797c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 7807c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 7817c478bd9Sstevel@tonic-gate * better. 7827c478bd9Sstevel@tonic-gate */ 7837c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 7847c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 7857c478bd9Sstevel@tonic-gate 7867c478bd9Sstevel@tonic-gate /* 7877c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 7887c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 7897c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 7907c478bd9Sstevel@tonic-gate */ 7917c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 7927c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 7937c478bd9Sstevel@tonic-gate #endif 7947c478bd9Sstevel@tonic-gate break; 7957c478bd9Sstevel@tonic-gate default: 7967c478bd9Sstevel@tonic-gate break; 7977c478bd9Sstevel@tonic-gate } 7987c478bd9Sstevel@tonic-gate 7998949bcd6Sandrei /* 8008949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 8018949bcd6Sandrei */ 8027c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8037c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8048949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 8058949bcd6Sandrei cp = &cpi->cpi_std[4]; 8068949bcd6Sandrei cp->cp_eax = 4; 8078949bcd6Sandrei cp->cp_ecx = 0; 8088949bcd6Sandrei (void) __cpuid_insn(cp); 8098949bcd6Sandrei } 8108949bcd6Sandrei /*FALLTHROUGH*/ 8117c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8127c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 8137c478bd9Sstevel@tonic-gate break; 8147c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 8158949bcd6Sandrei cp->cp_eax = 0x80000008; 8168949bcd6Sandrei (void) __cpuid_insn(cp); 8177c478bd9Sstevel@tonic-gate /* 8187c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 8197c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 8207c478bd9Sstevel@tonic-gate */ 8217c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 8227c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 8237c478bd9Sstevel@tonic-gate break; 8247c478bd9Sstevel@tonic-gate default: 8257c478bd9Sstevel@tonic-gate break; 8267c478bd9Sstevel@tonic-gate } 8278949bcd6Sandrei 8288949bcd6Sandrei switch (cpi->cpi_vendor) { 8298949bcd6Sandrei case X86_VENDOR_Intel: 8308949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 8318949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 8328949bcd6Sandrei break; 8338949bcd6Sandrei } else { 8348949bcd6Sandrei cpi->cpi_ncore_per_chip = 8358949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 8368949bcd6Sandrei } 8378949bcd6Sandrei break; 8388949bcd6Sandrei case X86_VENDOR_AMD: 8398949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 8408949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 8418949bcd6Sandrei break; 8428949bcd6Sandrei } else { 8438949bcd6Sandrei cpi->cpi_ncore_per_chip = 8448949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 8458949bcd6Sandrei } 8468949bcd6Sandrei break; 8478949bcd6Sandrei default: 8488949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 8498949bcd6Sandrei break; 8507c478bd9Sstevel@tonic-gate } 8517c478bd9Sstevel@tonic-gate 8528949bcd6Sandrei } 8538949bcd6Sandrei 8548949bcd6Sandrei /* 8558949bcd6Sandrei * If more than one core, then this processor is CMP. 8568949bcd6Sandrei */ 8578949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 8588949bcd6Sandrei feature |= X86_CMP; 8598949bcd6Sandrei /* 8608949bcd6Sandrei * If the number of cores is the same as the number 8618949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 8628949bcd6Sandrei */ 8638949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 8648949bcd6Sandrei feature &= ~X86_HTT; 8658949bcd6Sandrei 8667c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 8678949bcd6Sandrei /* 8688949bcd6Sandrei * Single-core single-threaded processors. 8698949bcd6Sandrei */ 8707c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 8717c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 8728949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 8737c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 8748949bcd6Sandrei uint_t i; 8758949bcd6Sandrei uint_t chipid_shift = 0; 8768949bcd6Sandrei uint_t coreid_shift = 0; 8778949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 8787c478bd9Sstevel@tonic-gate 8798949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 8808949bcd6Sandrei chipid_shift++; 8818949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 8828949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 8838949bcd6Sandrei 8848949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 8858949bcd6Sandrei if (feature & X86_CMP) { 8868949bcd6Sandrei /* 8878949bcd6Sandrei * Multi-core (and possibly multi-threaded) 8888949bcd6Sandrei * processors. 8898949bcd6Sandrei */ 8908949bcd6Sandrei uint_t ncpu_per_core; 8918949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 8928949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 8938949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 8948949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 8958949bcd6Sandrei cpi->cpi_ncore_per_chip; 8968949bcd6Sandrei /* 8978949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 8988949bcd6Sandrei * look like this: 8998949bcd6Sandrei * 9008949bcd6Sandrei * +-----------------------+------+------+ 9018949bcd6Sandrei * | Physical Package ID | MC | HT | 9028949bcd6Sandrei * +-----------------------+------+------+ 9038949bcd6Sandrei * <------- chipid --------> 9048949bcd6Sandrei * <------- coreid ---------------> 9058949bcd6Sandrei * <--- clogid --> 9068949bcd6Sandrei * 9078949bcd6Sandrei * Where the number of bits necessary to 9088949bcd6Sandrei * represent MC and HT fields together equals 9098949bcd6Sandrei * to the minimum number of bits necessary to 9108949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 9118949bcd6Sandrei * Of those bits, the MC part uses the number 9128949bcd6Sandrei * of bits necessary to store the value of 9138949bcd6Sandrei * cpi->cpi_ncore_per_chip. 9148949bcd6Sandrei */ 9158949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 9168949bcd6Sandrei coreid_shift++; 9173090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 9188949bcd6Sandrei } else if (feature & X86_HTT) { 9198949bcd6Sandrei /* 9208949bcd6Sandrei * Single-core multi-threaded processors. 9218949bcd6Sandrei */ 9228949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 9238949bcd6Sandrei } 9248949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 9258949bcd6Sandrei /* 9268949bcd6Sandrei * AMD currently only has dual-core processors with 9278949bcd6Sandrei * single-threaded cores. If they ever release 9288949bcd6Sandrei * multi-threaded processors, then this code 9298949bcd6Sandrei * will have to be updated. 9308949bcd6Sandrei */ 9318949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 9328949bcd6Sandrei } else { 9338949bcd6Sandrei /* 9348949bcd6Sandrei * All other processors are currently 9358949bcd6Sandrei * assumed to have single cores. 9368949bcd6Sandrei */ 9378949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 9388949bcd6Sandrei } 9397c478bd9Sstevel@tonic-gate } 9407c478bd9Sstevel@tonic-gate 941*8a40a695Sgavinm /* 942*8a40a695Sgavinm * Synthesize chip "revision" and socket type 943*8a40a695Sgavinm */ 944*8a40a695Sgavinm synth_info(cpi); 945*8a40a695Sgavinm 9467c478bd9Sstevel@tonic-gate pass1_done: 9477c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 9487c478bd9Sstevel@tonic-gate return (feature); 9497c478bd9Sstevel@tonic-gate } 9507c478bd9Sstevel@tonic-gate 9517c478bd9Sstevel@tonic-gate /* 9527c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 9537c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 9547c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 9557c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 9567c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 9577c478bd9Sstevel@tonic-gate */ 9587c478bd9Sstevel@tonic-gate 9597c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 9607c478bd9Sstevel@tonic-gate void 9617c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 9627c478bd9Sstevel@tonic-gate { 9637c478bd9Sstevel@tonic-gate uint_t n, nmax; 9647c478bd9Sstevel@tonic-gate int i; 9658949bcd6Sandrei struct cpuid_regs *cp; 9667c478bd9Sstevel@tonic-gate uint8_t *dp; 9677c478bd9Sstevel@tonic-gate uint32_t *iptr; 9687c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 9697c478bd9Sstevel@tonic-gate 9707c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 9717c478bd9Sstevel@tonic-gate 9727c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 9737c478bd9Sstevel@tonic-gate goto pass2_done; 9747c478bd9Sstevel@tonic-gate 9757c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 9767c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 9777c478bd9Sstevel@tonic-gate /* 9787c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 9797c478bd9Sstevel@tonic-gate */ 9807c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 9818949bcd6Sandrei cp->cp_eax = n; 9828949bcd6Sandrei (void) __cpuid_insn(cp); 9837c478bd9Sstevel@tonic-gate switch (n) { 9847c478bd9Sstevel@tonic-gate case 2: 9857c478bd9Sstevel@tonic-gate /* 9867c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 9877c478bd9Sstevel@tonic-gate * contain a value that identifies the number 9887c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 9897c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 9907c478bd9Sstevel@tonic-gate * processor's caching systems." 9917c478bd9Sstevel@tonic-gate * 9927c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 9937c478bd9Sstevel@tonic-gate */ 9947c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 9957c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 9967c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 9977c478bd9Sstevel@tonic-gate break; 9987c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 9997c478bd9Sstevel@tonic-gate 10007c478bd9Sstevel@tonic-gate /* 10017c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 10027c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 10037c478bd9Sstevel@tonic-gate * at the first 15 .. 10047c478bd9Sstevel@tonic-gate */ 10057c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 10067c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 10077c478bd9Sstevel@tonic-gate 10087c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 10097c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 10107c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 10117c478bd9Sstevel@tonic-gate for (i = 1; i < 3; i++) 10127c478bd9Sstevel@tonic-gate if (p[i] != 0) 10137c478bd9Sstevel@tonic-gate *dp++ = p[i]; 10147c478bd9Sstevel@tonic-gate } 10157c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 10167c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 10177c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 10187c478bd9Sstevel@tonic-gate if (p[i] != 0) 10197c478bd9Sstevel@tonic-gate *dp++ = p[i]; 10207c478bd9Sstevel@tonic-gate } 10217c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 10227c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 10237c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 10247c478bd9Sstevel@tonic-gate if (p[i] != 0) 10257c478bd9Sstevel@tonic-gate *dp++ = p[i]; 10267c478bd9Sstevel@tonic-gate } 10277c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 10287c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 10297c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 10307c478bd9Sstevel@tonic-gate if (p[i] != 0) 10317c478bd9Sstevel@tonic-gate *dp++ = p[i]; 10327c478bd9Sstevel@tonic-gate } 10337c478bd9Sstevel@tonic-gate break; 10347c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 10357c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 10367c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 10377c478bd9Sstevel@tonic-gate default: 10387c478bd9Sstevel@tonic-gate break; 10397c478bd9Sstevel@tonic-gate } 10407c478bd9Sstevel@tonic-gate } 10417c478bd9Sstevel@tonic-gate 10427c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 10437c478bd9Sstevel@tonic-gate goto pass2_done; 10447c478bd9Sstevel@tonic-gate 10457c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 10467c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 10477c478bd9Sstevel@tonic-gate /* 10487c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 10497c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 10507c478bd9Sstevel@tonic-gate */ 10517c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 10527c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 10538949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 10548949bcd6Sandrei (void) __cpuid_insn(cp); 10557c478bd9Sstevel@tonic-gate switch (n) { 10567c478bd9Sstevel@tonic-gate case 2: 10577c478bd9Sstevel@tonic-gate case 3: 10587c478bd9Sstevel@tonic-gate case 4: 10597c478bd9Sstevel@tonic-gate /* 10607c478bd9Sstevel@tonic-gate * Extract the brand string 10617c478bd9Sstevel@tonic-gate */ 10627c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 10637c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 10647c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 10657c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 10667c478bd9Sstevel@tonic-gate break; 10677c478bd9Sstevel@tonic-gate case 5: 10687c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 10697c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 10707c478bd9Sstevel@tonic-gate /* 10717c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 10727c478bd9Sstevel@tonic-gate * parts to report the sizes of the 10737c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 10747c478bd9Sstevel@tonic-gate * we don't trust the data. 10757c478bd9Sstevel@tonic-gate */ 10767c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 10777c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 10787c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 10797c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 10807c478bd9Sstevel@tonic-gate break; 10817c478bd9Sstevel@tonic-gate default: 10827c478bd9Sstevel@tonic-gate break; 10837c478bd9Sstevel@tonic-gate } 10847c478bd9Sstevel@tonic-gate break; 10857c478bd9Sstevel@tonic-gate case 6: 10867c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 10877c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 10887c478bd9Sstevel@tonic-gate /* 10897c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 10907c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 10917c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 10927c478bd9Sstevel@tonic-gate */ 10937c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 10947c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 10957c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 10967c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 10977c478bd9Sstevel@tonic-gate /* 10987c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 10997c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 11007c478bd9Sstevel@tonic-gate * when it is really 64K 11017c478bd9Sstevel@tonic-gate */ 11027c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 11037c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 11047c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 11057c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 11067c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 11077c478bd9Sstevel@tonic-gate } 11087c478bd9Sstevel@tonic-gate break; 11097c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 11107c478bd9Sstevel@tonic-gate /* 11117c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 11127c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 11137c478bd9Sstevel@tonic-gate */ 11147c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 11157c478bd9Sstevel@tonic-gate break; 11167c478bd9Sstevel@tonic-gate /* 11177c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 11187c478bd9Sstevel@tonic-gate * 11197c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 11207c478bd9Sstevel@tonic-gate */ 11217c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 11227c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 11237c478bd9Sstevel@tonic-gate cp->cp_ecx = 11247c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 11257c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 11267c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 11277c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 11287c478bd9Sstevel@tonic-gate /* 11297c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 11307c478bd9Sstevel@tonic-gate */ 11317c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 11327c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 11337c478bd9Sstevel@tonic-gate break; 11347c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 11357c478bd9Sstevel@tonic-gate /* 11367c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 11377c478bd9Sstevel@tonic-gate * First appeared on Prescott. 11387c478bd9Sstevel@tonic-gate */ 11397c478bd9Sstevel@tonic-gate default: 11407c478bd9Sstevel@tonic-gate break; 11417c478bd9Sstevel@tonic-gate } 11427c478bd9Sstevel@tonic-gate break; 11437c478bd9Sstevel@tonic-gate default: 11447c478bd9Sstevel@tonic-gate break; 11457c478bd9Sstevel@tonic-gate } 11467c478bd9Sstevel@tonic-gate } 11477c478bd9Sstevel@tonic-gate 11487c478bd9Sstevel@tonic-gate pass2_done: 11497c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 11507c478bd9Sstevel@tonic-gate } 11517c478bd9Sstevel@tonic-gate 11527c478bd9Sstevel@tonic-gate static const char * 11537c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 11547c478bd9Sstevel@tonic-gate { 11557c478bd9Sstevel@tonic-gate int i; 11567c478bd9Sstevel@tonic-gate 11577c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 11587c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 11597c478bd9Sstevel@tonic-gate return ("i486"); 11607c478bd9Sstevel@tonic-gate 11617c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 11627c478bd9Sstevel@tonic-gate case 5: 11637c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 11647c478bd9Sstevel@tonic-gate case 6: 11657c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 11667c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 11678949bcd6Sandrei const struct cpuid_regs *cp; 11687c478bd9Sstevel@tonic-gate case 0: 11697c478bd9Sstevel@tonic-gate case 1: 11707c478bd9Sstevel@tonic-gate case 2: 11717c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 11727c478bd9Sstevel@tonic-gate case 3: 11737c478bd9Sstevel@tonic-gate case 4: 11747c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 11757c478bd9Sstevel@tonic-gate case 6: 11767c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 11777c478bd9Sstevel@tonic-gate case 5: 11787c478bd9Sstevel@tonic-gate case 7: 11797c478bd9Sstevel@tonic-gate celeron = xeon = 0; 11807c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 11817c478bd9Sstevel@tonic-gate 11827c478bd9Sstevel@tonic-gate for (i = 1; i < 3; i++) { 11837c478bd9Sstevel@tonic-gate uint_t tmp; 11847c478bd9Sstevel@tonic-gate 11857c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 11867c478bd9Sstevel@tonic-gate if (tmp == 0x40) 11877c478bd9Sstevel@tonic-gate celeron++; 11887c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 11897c478bd9Sstevel@tonic-gate xeon++; 11907c478bd9Sstevel@tonic-gate } 11917c478bd9Sstevel@tonic-gate 11927c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 11937c478bd9Sstevel@tonic-gate uint_t tmp; 11947c478bd9Sstevel@tonic-gate 11957c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 11967c478bd9Sstevel@tonic-gate if (tmp == 0x40) 11977c478bd9Sstevel@tonic-gate celeron++; 11987c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 11997c478bd9Sstevel@tonic-gate xeon++; 12007c478bd9Sstevel@tonic-gate } 12017c478bd9Sstevel@tonic-gate 12027c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 12037c478bd9Sstevel@tonic-gate uint_t tmp; 12047c478bd9Sstevel@tonic-gate 12057c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 12067c478bd9Sstevel@tonic-gate if (tmp == 0x40) 12077c478bd9Sstevel@tonic-gate celeron++; 12087c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 12097c478bd9Sstevel@tonic-gate xeon++; 12107c478bd9Sstevel@tonic-gate } 12117c478bd9Sstevel@tonic-gate 12127c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 12137c478bd9Sstevel@tonic-gate uint_t tmp; 12147c478bd9Sstevel@tonic-gate 12157c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 12167c478bd9Sstevel@tonic-gate if (tmp == 0x40) 12177c478bd9Sstevel@tonic-gate celeron++; 12187c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 12197c478bd9Sstevel@tonic-gate xeon++; 12207c478bd9Sstevel@tonic-gate } 12217c478bd9Sstevel@tonic-gate 12227c478bd9Sstevel@tonic-gate if (celeron) 12237c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 12247c478bd9Sstevel@tonic-gate if (xeon) 12257c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 12267c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 12277c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 12287c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 12297c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 12307c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 12317c478bd9Sstevel@tonic-gate default: 12327c478bd9Sstevel@tonic-gate break; 12337c478bd9Sstevel@tonic-gate } 12347c478bd9Sstevel@tonic-gate default: 12357c478bd9Sstevel@tonic-gate break; 12367c478bd9Sstevel@tonic-gate } 12377c478bd9Sstevel@tonic-gate 12385ff02082Sdmick /* BrandID is present if the field is nonzero */ 12395ff02082Sdmick if (cpi->cpi_brandid != 0) { 12407c478bd9Sstevel@tonic-gate static const struct { 12417c478bd9Sstevel@tonic-gate uint_t bt_bid; 12427c478bd9Sstevel@tonic-gate const char *bt_str; 12437c478bd9Sstevel@tonic-gate } brand_tbl[] = { 12447c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 12457c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 12467c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 12477c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 12487c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 12497c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 12507c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 12517c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 12527c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 12537c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 12547c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 12557c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 12565ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 12575ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 12585ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 12595ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 12605ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 12615ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 12625ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 12635ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 12647c478bd9Sstevel@tonic-gate }; 12657c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 12667c478bd9Sstevel@tonic-gate uint_t sgn; 12677c478bd9Sstevel@tonic-gate 12687c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 12697c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 12707c478bd9Sstevel@tonic-gate 12717c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 12727c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 12737c478bd9Sstevel@tonic-gate break; 12747c478bd9Sstevel@tonic-gate if (i < btblmax) { 12757c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 12767c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 12777c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 12787c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 12797c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 12807c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 12817c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 12827c478bd9Sstevel@tonic-gate } 12837c478bd9Sstevel@tonic-gate } 12847c478bd9Sstevel@tonic-gate 12857c478bd9Sstevel@tonic-gate return (NULL); 12867c478bd9Sstevel@tonic-gate } 12877c478bd9Sstevel@tonic-gate 12887c478bd9Sstevel@tonic-gate static const char * 12897c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 12907c478bd9Sstevel@tonic-gate { 12917c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 12927c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 12937c478bd9Sstevel@tonic-gate return ("i486 compatible"); 12947c478bd9Sstevel@tonic-gate 12957c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 12967c478bd9Sstevel@tonic-gate case 5: 12977c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 12987c478bd9Sstevel@tonic-gate case 0: 12997c478bd9Sstevel@tonic-gate case 1: 13007c478bd9Sstevel@tonic-gate case 2: 13017c478bd9Sstevel@tonic-gate case 3: 13027c478bd9Sstevel@tonic-gate case 4: 13037c478bd9Sstevel@tonic-gate case 5: 13047c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 13057c478bd9Sstevel@tonic-gate case 6: 13067c478bd9Sstevel@tonic-gate case 7: 13077c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 13087c478bd9Sstevel@tonic-gate case 8: 13097c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 13107c478bd9Sstevel@tonic-gate case 9: 13117c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 13127c478bd9Sstevel@tonic-gate default: 13137c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 13147c478bd9Sstevel@tonic-gate } 13157c478bd9Sstevel@tonic-gate case 6: 13167c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 13177c478bd9Sstevel@tonic-gate case 1: 13187c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 13197c478bd9Sstevel@tonic-gate case 0: 13207c478bd9Sstevel@tonic-gate case 2: 13217c478bd9Sstevel@tonic-gate case 4: 13227c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 13237c478bd9Sstevel@tonic-gate case 3: 13247c478bd9Sstevel@tonic-gate case 7: 13257c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 13267c478bd9Sstevel@tonic-gate case 6: 13277c478bd9Sstevel@tonic-gate case 8: 13287c478bd9Sstevel@tonic-gate case 10: 13297c478bd9Sstevel@tonic-gate /* 13307c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 13317c478bd9Sstevel@tonic-gate */ 13327c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 13337c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 13347c478bd9Sstevel@tonic-gate default: 13357c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 13367c478bd9Sstevel@tonic-gate } 13377c478bd9Sstevel@tonic-gate default: 13387c478bd9Sstevel@tonic-gate break; 13397c478bd9Sstevel@tonic-gate } 13407c478bd9Sstevel@tonic-gate 13417c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 13427c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 13437c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 13447c478bd9Sstevel@tonic-gate case 3: 13457c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 13467c478bd9Sstevel@tonic-gate case 4: 13477c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 13487c478bd9Sstevel@tonic-gate case 5: 13497c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 13507c478bd9Sstevel@tonic-gate default: 13517c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 13527c478bd9Sstevel@tonic-gate } 13537c478bd9Sstevel@tonic-gate } 13547c478bd9Sstevel@tonic-gate 13557c478bd9Sstevel@tonic-gate return (NULL); 13567c478bd9Sstevel@tonic-gate } 13577c478bd9Sstevel@tonic-gate 13587c478bd9Sstevel@tonic-gate static const char * 13597c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 13607c478bd9Sstevel@tonic-gate { 13617c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 13627c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 13637c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 13647c478bd9Sstevel@tonic-gate return ("i486 compatible"); 13657c478bd9Sstevel@tonic-gate 13667c478bd9Sstevel@tonic-gate switch (type) { 13677c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 13687c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 13697c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 13707c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 13717c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 13727c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 13737c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 13747c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 13757c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 13767c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 13777c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 13787c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 13797c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 13807c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 13817c478bd9Sstevel@tonic-gate default: 13827c478bd9Sstevel@tonic-gate /* 13837c478bd9Sstevel@tonic-gate * Have another wild guess .. 13847c478bd9Sstevel@tonic-gate */ 13857c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 13867c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 13877c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 13887c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 13897c478bd9Sstevel@tonic-gate case 2: 13907c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 13917c478bd9Sstevel@tonic-gate case 4: 13927c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 13937c478bd9Sstevel@tonic-gate default: 13947c478bd9Sstevel@tonic-gate break; 13957c478bd9Sstevel@tonic-gate } 13967c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 13977c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 13987c478bd9Sstevel@tonic-gate case 0: 13997c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 14007c478bd9Sstevel@tonic-gate case 5: 14017c478bd9Sstevel@tonic-gate case 6: 14027c478bd9Sstevel@tonic-gate case 7: 14037c478bd9Sstevel@tonic-gate case 8: 14047c478bd9Sstevel@tonic-gate case 9: 14057c478bd9Sstevel@tonic-gate return ("VIA C3"); 14067c478bd9Sstevel@tonic-gate default: 14077c478bd9Sstevel@tonic-gate break; 14087c478bd9Sstevel@tonic-gate } 14097c478bd9Sstevel@tonic-gate } 14107c478bd9Sstevel@tonic-gate break; 14117c478bd9Sstevel@tonic-gate } 14127c478bd9Sstevel@tonic-gate return (NULL); 14137c478bd9Sstevel@tonic-gate } 14147c478bd9Sstevel@tonic-gate 14157c478bd9Sstevel@tonic-gate /* 14167c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 14177c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 14187c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 14197c478bd9Sstevel@tonic-gate */ 14207c478bd9Sstevel@tonic-gate static void 14217c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 14227c478bd9Sstevel@tonic-gate { 14237c478bd9Sstevel@tonic-gate const char *brand = NULL; 14247c478bd9Sstevel@tonic-gate 14257c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14267c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 14277c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 14287c478bd9Sstevel@tonic-gate break; 14297c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14307c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 14317c478bd9Sstevel@tonic-gate break; 14327c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 14337c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 14347c478bd9Sstevel@tonic-gate break; 14357c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 14367c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 14377c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 14387c478bd9Sstevel@tonic-gate break; 14397c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 14407c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 14417c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 14427c478bd9Sstevel@tonic-gate case 4: 14437c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 14447c478bd9Sstevel@tonic-gate break; 14457c478bd9Sstevel@tonic-gate case 8: 14467c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 14477c478bd9Sstevel@tonic-gate break; 14487c478bd9Sstevel@tonic-gate case 9: 14497c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 14507c478bd9Sstevel@tonic-gate break; 14517c478bd9Sstevel@tonic-gate default: 14527c478bd9Sstevel@tonic-gate break; 14537c478bd9Sstevel@tonic-gate } 14547c478bd9Sstevel@tonic-gate break; 14557c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 14567c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 14577c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 14587c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 14597c478bd9Sstevel@tonic-gate break; 14607c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 14617c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 14627c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 14637c478bd9Sstevel@tonic-gate break; 14647c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 14657c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 14667c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 14677c478bd9Sstevel@tonic-gate break; 14687c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 14697c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 14707c478bd9Sstevel@tonic-gate default: 14717c478bd9Sstevel@tonic-gate break; 14727c478bd9Sstevel@tonic-gate } 14737c478bd9Sstevel@tonic-gate if (brand) { 14747c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 14757c478bd9Sstevel@tonic-gate return; 14767c478bd9Sstevel@tonic-gate } 14777c478bd9Sstevel@tonic-gate 14787c478bd9Sstevel@tonic-gate /* 14797c478bd9Sstevel@tonic-gate * If all else fails ... 14807c478bd9Sstevel@tonic-gate */ 14817c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 14827c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 14837c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 14847c478bd9Sstevel@tonic-gate } 14857c478bd9Sstevel@tonic-gate 14867c478bd9Sstevel@tonic-gate /* 14877c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 14887c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 14897c478bd9Sstevel@tonic-gate * the other cpus. 14907c478bd9Sstevel@tonic-gate * 14917c478bd9Sstevel@tonic-gate * Fixup the brand string. 14927c478bd9Sstevel@tonic-gate */ 14937c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 14947c478bd9Sstevel@tonic-gate void 14957c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 14967c478bd9Sstevel@tonic-gate { 14977c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 14987c478bd9Sstevel@tonic-gate 14997c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 15007c478bd9Sstevel@tonic-gate 15017c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 15027c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 15037c478bd9Sstevel@tonic-gate goto pass3_done; 15047c478bd9Sstevel@tonic-gate } 15057c478bd9Sstevel@tonic-gate 15067c478bd9Sstevel@tonic-gate /* 15077c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 15087c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 15097c478bd9Sstevel@tonic-gate * similar junk. 15107c478bd9Sstevel@tonic-gate */ 15117c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 15127c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 15137c478bd9Sstevel@tonic-gate char *src, *dst; 15147c478bd9Sstevel@tonic-gate 15157c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 15167c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 15177c478bd9Sstevel@tonic-gate /* 15187c478bd9Sstevel@tonic-gate * strip leading spaces 15197c478bd9Sstevel@tonic-gate */ 15207c478bd9Sstevel@tonic-gate while (*src == ' ') 15217c478bd9Sstevel@tonic-gate src++; 15227c478bd9Sstevel@tonic-gate /* 15237c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 15247c478bd9Sstevel@tonic-gate */ 15257c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 15267c478bd9Sstevel@tonic-gate src += 8; 15277c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 15287c478bd9Sstevel@tonic-gate src += 10; 15297c478bd9Sstevel@tonic-gate 15307c478bd9Sstevel@tonic-gate /* 15317c478bd9Sstevel@tonic-gate * Now do an in-place copy. 15327c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 15337c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 15347c478bd9Sstevel@tonic-gate * -really- no need to shout. 15357c478bd9Sstevel@tonic-gate */ 15367c478bd9Sstevel@tonic-gate while (*src != '\0') { 15377c478bd9Sstevel@tonic-gate if (src[0] == '(') { 15387c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 15397c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 15407c478bd9Sstevel@tonic-gate src += 3; 15417c478bd9Sstevel@tonic-gate dst += 3; 15427c478bd9Sstevel@tonic-gate continue; 15437c478bd9Sstevel@tonic-gate } 15447c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 15457c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 15467c478bd9Sstevel@tonic-gate src += 4; 15477c478bd9Sstevel@tonic-gate dst += 4; 15487c478bd9Sstevel@tonic-gate continue; 15497c478bd9Sstevel@tonic-gate } 15507c478bd9Sstevel@tonic-gate } 15517c478bd9Sstevel@tonic-gate *dst++ = *src++; 15527c478bd9Sstevel@tonic-gate } 15537c478bd9Sstevel@tonic-gate *dst = '\0'; 15547c478bd9Sstevel@tonic-gate 15557c478bd9Sstevel@tonic-gate /* 15567c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 15577c478bd9Sstevel@tonic-gate */ 15587c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 15597c478bd9Sstevel@tonic-gate if (*dst == ' ') 15607c478bd9Sstevel@tonic-gate *dst = '\0'; 15617c478bd9Sstevel@tonic-gate else 15627c478bd9Sstevel@tonic-gate break; 15637c478bd9Sstevel@tonic-gate } else 15647c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 15657c478bd9Sstevel@tonic-gate 15667c478bd9Sstevel@tonic-gate pass3_done: 15677c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 15687c478bd9Sstevel@tonic-gate } 15697c478bd9Sstevel@tonic-gate 15707c478bd9Sstevel@tonic-gate /* 15717c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 15727c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 15737c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 15747c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 15757c478bd9Sstevel@tonic-gate */ 15767c478bd9Sstevel@tonic-gate uint_t 15777c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 15787c478bd9Sstevel@tonic-gate { 15797c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 15807c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 15817c478bd9Sstevel@tonic-gate 15827c478bd9Sstevel@tonic-gate if (cpu == NULL) 15837c478bd9Sstevel@tonic-gate cpu = CPU; 15847c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 15857c478bd9Sstevel@tonic-gate 15867c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 15877c478bd9Sstevel@tonic-gate 15887c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 15897c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 15907c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 15917c478bd9Sstevel@tonic-gate 15927c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 15937c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 15947c478bd9Sstevel@tonic-gate 15957c478bd9Sstevel@tonic-gate /* 15967c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 15977c478bd9Sstevel@tonic-gate */ 15987c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 15997c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 16007c478bd9Sstevel@tonic-gate 16017c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 16027c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 16037c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 16047c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 16057c478bd9Sstevel@tonic-gate 16067c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 16077c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 16087c478bd9Sstevel@tonic-gate 16097c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 16107c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 16117c478bd9Sstevel@tonic-gate 16127c478bd9Sstevel@tonic-gate /* 16137c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 16147c478bd9Sstevel@tonic-gate */ 16157c478bd9Sstevel@tonic-gate if (!fpu_exists) 16167c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 16177c478bd9Sstevel@tonic-gate 16187c478bd9Sstevel@tonic-gate /* 16197c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 16207c478bd9Sstevel@tonic-gate * think userland will care about. 16217c478bd9Sstevel@tonic-gate */ 16227c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 16237c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 16247c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 16257c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 16267c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 16277c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 16287c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 16297c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 16307c478bd9Sstevel@tonic-gate 16317c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 16327c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 16337c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 16347c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 16357c478bd9Sstevel@tonic-gate 16367c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 16377c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 16387c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 16397c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 16407c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 16417c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 16427c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 16437c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 16447c478bd9Sstevel@tonic-gate #if defined(CPUID_INTC_ECX_CX16) 16457c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 16467c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 16477c478bd9Sstevel@tonic-gate #endif 16487c478bd9Sstevel@tonic-gate } 16497c478bd9Sstevel@tonic-gate 16508949bcd6Sandrei if (x86_feature & X86_HTT) 16517c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 16527c478bd9Sstevel@tonic-gate 16537c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 16547c478bd9Sstevel@tonic-gate goto pass4_done; 16557c478bd9Sstevel@tonic-gate 16567c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 16578949bcd6Sandrei struct cpuid_regs cp; 16588949bcd6Sandrei uint32_t *edx; 16597c478bd9Sstevel@tonic-gate 16607c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: /* sigh */ 16617c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 16627c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 16637c478bd9Sstevel@tonic-gate 16647c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 16657c478bd9Sstevel@tonic-gate 16667c478bd9Sstevel@tonic-gate /* 16677c478bd9Sstevel@tonic-gate * [no explicit support required beyond 16687c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 16697c478bd9Sstevel@tonic-gate */ 16707c478bd9Sstevel@tonic-gate if (!fpu_exists) 16717c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 16727c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 16737c478bd9Sstevel@tonic-gate 16747c478bd9Sstevel@tonic-gate if ((x86_feature & X86_ASYSC) == 0) 16757c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_SYSC; 16767c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 16777c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 16787c478bd9Sstevel@tonic-gate #if !defined(_LP64) 16797c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 16807c478bd9Sstevel@tonic-gate #endif 16817c478bd9Sstevel@tonic-gate /* 16827c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 16837c478bd9Sstevel@tonic-gate * things that we think userland will care about. 16847c478bd9Sstevel@tonic-gate */ 16857c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 16867c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 16877c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 16887c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 16897c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 16907c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 16917c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 16927c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 16937c478bd9Sstevel@tonic-gate break; 16947c478bd9Sstevel@tonic-gate 16957c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 16968949bcd6Sandrei cp.cp_eax = 0x80860001; 16978949bcd6Sandrei (void) __cpuid_insn(&cp); 16988949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 16997c478bd9Sstevel@tonic-gate break; 17007c478bd9Sstevel@tonic-gate 17017c478bd9Sstevel@tonic-gate default: 17027c478bd9Sstevel@tonic-gate break; 17037c478bd9Sstevel@tonic-gate } 17047c478bd9Sstevel@tonic-gate 17057c478bd9Sstevel@tonic-gate pass4_done: 17067c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 17077c478bd9Sstevel@tonic-gate return (hwcap_flags); 17087c478bd9Sstevel@tonic-gate } 17097c478bd9Sstevel@tonic-gate 17107c478bd9Sstevel@tonic-gate 17117c478bd9Sstevel@tonic-gate /* 17127c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 17137c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 17147c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 17157c478bd9Sstevel@tonic-gate */ 17167c478bd9Sstevel@tonic-gate uint32_t 17178949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 17187c478bd9Sstevel@tonic-gate { 17197c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 17208949bcd6Sandrei struct cpuid_regs *xcp; 17217c478bd9Sstevel@tonic-gate 17227c478bd9Sstevel@tonic-gate if (cpu == NULL) 17237c478bd9Sstevel@tonic-gate cpu = CPU; 17247c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 17257c478bd9Sstevel@tonic-gate 17267c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 17277c478bd9Sstevel@tonic-gate 17287c478bd9Sstevel@tonic-gate /* 17297c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 17307c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 17317c478bd9Sstevel@tonic-gate */ 17328949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 17338949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 17348949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 17358949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 17368949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 17377c478bd9Sstevel@tonic-gate else 17387c478bd9Sstevel@tonic-gate /* 17397c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 17407c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 17417c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 17427c478bd9Sstevel@tonic-gate */ 17438949bcd6Sandrei return (__cpuid_insn(cp)); 17448949bcd6Sandrei 17458949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 17468949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 17478949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 17488949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 17497c478bd9Sstevel@tonic-gate return (cp->cp_eax); 17507c478bd9Sstevel@tonic-gate } 17517c478bd9Sstevel@tonic-gate 17527c478bd9Sstevel@tonic-gate int 17537c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 17547c478bd9Sstevel@tonic-gate { 17557c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 17567c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 17577c478bd9Sstevel@tonic-gate } 17587c478bd9Sstevel@tonic-gate 17597c478bd9Sstevel@tonic-gate int 17607c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 17617c478bd9Sstevel@tonic-gate { 17627c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 17637c478bd9Sstevel@tonic-gate 17647c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 17657c478bd9Sstevel@tonic-gate } 17667c478bd9Sstevel@tonic-gate 17677c478bd9Sstevel@tonic-gate int 17688949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 17697c478bd9Sstevel@tonic-gate { 17707c478bd9Sstevel@tonic-gate if (cpu == NULL) 17717c478bd9Sstevel@tonic-gate cpu = CPU; 17727c478bd9Sstevel@tonic-gate 17737c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 17747c478bd9Sstevel@tonic-gate 17757c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 17767c478bd9Sstevel@tonic-gate } 17777c478bd9Sstevel@tonic-gate 17787c478bd9Sstevel@tonic-gate /* 17797c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 17807c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 17817c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 17827c478bd9Sstevel@tonic-gate * 17837c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 17847c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 17857c478bd9Sstevel@tonic-gate * to test that subtlety here. 17867c478bd9Sstevel@tonic-gate */ 17877c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 17887c478bd9Sstevel@tonic-gate int 17897c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 17907c478bd9Sstevel@tonic-gate { 17917c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 17927c478bd9Sstevel@tonic-gate 17937c478bd9Sstevel@tonic-gate if (x86_feature & X86_ASYSC) 17947c478bd9Sstevel@tonic-gate return (x86_vendor != X86_VENDOR_Intel); 17957c478bd9Sstevel@tonic-gate return (0); 17967c478bd9Sstevel@tonic-gate } 17977c478bd9Sstevel@tonic-gate 17987c478bd9Sstevel@tonic-gate int 17997c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 18007c478bd9Sstevel@tonic-gate { 18017c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 18027c478bd9Sstevel@tonic-gate 18037c478bd9Sstevel@tonic-gate static const char fmt[] = 18047c478bd9Sstevel@tonic-gate "x86 (%s family %d model %d step %d clock %d MHz)"; 18057c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 18067c478bd9Sstevel@tonic-gate "x86 (chipid 0x%x %s family %d model %d step %d clock %d MHz)"; 18077c478bd9Sstevel@tonic-gate 18087c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 18097c478bd9Sstevel@tonic-gate 18108949bcd6Sandrei if (cpuid_is_cmt(cpu)) 18117c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 18127c478bd9Sstevel@tonic-gate cpi->cpi_vendorstr, cpi->cpi_family, cpi->cpi_model, 18137c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 18147c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 18157c478bd9Sstevel@tonic-gate cpi->cpi_vendorstr, cpi->cpi_family, cpi->cpi_model, 18167c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 18177c478bd9Sstevel@tonic-gate } 18187c478bd9Sstevel@tonic-gate 18197c478bd9Sstevel@tonic-gate const char * 18207c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 18217c478bd9Sstevel@tonic-gate { 18227c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 18237c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 18247c478bd9Sstevel@tonic-gate } 18257c478bd9Sstevel@tonic-gate 18267c478bd9Sstevel@tonic-gate uint_t 18277c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 18287c478bd9Sstevel@tonic-gate { 18297c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 18307c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 18317c478bd9Sstevel@tonic-gate } 18327c478bd9Sstevel@tonic-gate 18337c478bd9Sstevel@tonic-gate uint_t 18347c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 18357c478bd9Sstevel@tonic-gate { 18367c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 18377c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 18387c478bd9Sstevel@tonic-gate } 18397c478bd9Sstevel@tonic-gate 18407c478bd9Sstevel@tonic-gate uint_t 18417c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 18427c478bd9Sstevel@tonic-gate { 18437c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 18447c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 18457c478bd9Sstevel@tonic-gate } 18467c478bd9Sstevel@tonic-gate 18477c478bd9Sstevel@tonic-gate uint_t 18487c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 18497c478bd9Sstevel@tonic-gate { 18507c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 18517c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 18527c478bd9Sstevel@tonic-gate } 18537c478bd9Sstevel@tonic-gate 18547c478bd9Sstevel@tonic-gate uint_t 18558949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 18568949bcd6Sandrei { 18578949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 18588949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 18598949bcd6Sandrei } 18608949bcd6Sandrei 18618949bcd6Sandrei uint_t 18627c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 18637c478bd9Sstevel@tonic-gate { 18647c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 18657c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 18667c478bd9Sstevel@tonic-gate } 18677c478bd9Sstevel@tonic-gate 1868*8a40a695Sgavinm uint32_t 1869*8a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu) 1870*8a40a695Sgavinm { 1871*8a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 1872*8a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 1873*8a40a695Sgavinm } 1874*8a40a695Sgavinm 1875*8a40a695Sgavinm const char * 1876*8a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 1877*8a40a695Sgavinm { 1878*8a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 1879*8a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 1880*8a40a695Sgavinm } 1881*8a40a695Sgavinm 1882*8a40a695Sgavinm uint32_t 1883*8a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu) 1884*8a40a695Sgavinm { 1885*8a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 1886*8a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 1887*8a40a695Sgavinm } 1888*8a40a695Sgavinm 18897c478bd9Sstevel@tonic-gate chipid_t 18907c478bd9Sstevel@tonic-gate chip_plat_get_chipid(cpu_t *cpu) 18917c478bd9Sstevel@tonic-gate { 18927c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 18937c478bd9Sstevel@tonic-gate 18948949bcd6Sandrei if (cpuid_is_cmt(cpu)) 18957c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 18967c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 18977c478bd9Sstevel@tonic-gate } 18987c478bd9Sstevel@tonic-gate 18998949bcd6Sandrei id_t 19008949bcd6Sandrei chip_plat_get_coreid(cpu_t *cpu) 19018949bcd6Sandrei { 19028949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 19038949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 19048949bcd6Sandrei } 19058949bcd6Sandrei 19067c478bd9Sstevel@tonic-gate int 19077c478bd9Sstevel@tonic-gate chip_plat_get_clogid(cpu_t *cpu) 19087c478bd9Sstevel@tonic-gate { 19097c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19107c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 19117c478bd9Sstevel@tonic-gate } 19127c478bd9Sstevel@tonic-gate 19137c478bd9Sstevel@tonic-gate void 19147c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 19157c478bd9Sstevel@tonic-gate { 19167c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 19177c478bd9Sstevel@tonic-gate 19187c478bd9Sstevel@tonic-gate if (cpu == NULL) 19197c478bd9Sstevel@tonic-gate cpu = CPU; 19207c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 19217c478bd9Sstevel@tonic-gate 19227c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19237c478bd9Sstevel@tonic-gate 19247c478bd9Sstevel@tonic-gate if (pabits) 19257c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 19267c478bd9Sstevel@tonic-gate if (vabits) 19277c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 19287c478bd9Sstevel@tonic-gate } 19297c478bd9Sstevel@tonic-gate 19307c478bd9Sstevel@tonic-gate /* 19317c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 19327c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 19337c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 19347c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 19357c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 19367c478bd9Sstevel@tonic-gate */ 19377c478bd9Sstevel@tonic-gate uint_t 19387c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 19397c478bd9Sstevel@tonic-gate { 19407c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 19417c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 19427c478bd9Sstevel@tonic-gate 19437c478bd9Sstevel@tonic-gate if (cpu == NULL) 19447c478bd9Sstevel@tonic-gate cpu = CPU; 19457c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 19467c478bd9Sstevel@tonic-gate 19477c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 19487c478bd9Sstevel@tonic-gate 19497c478bd9Sstevel@tonic-gate /* 19507c478bd9Sstevel@tonic-gate * Check the L2 TLB info 19517c478bd9Sstevel@tonic-gate */ 19527c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 19538949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 19547c478bd9Sstevel@tonic-gate 19557c478bd9Sstevel@tonic-gate switch (pagesize) { 19567c478bd9Sstevel@tonic-gate 19577c478bd9Sstevel@tonic-gate case 4 * 1024: 19587c478bd9Sstevel@tonic-gate /* 19597c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 19607c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 19617c478bd9Sstevel@tonic-gate */ 19627c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 19637c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 19647c478bd9Sstevel@tonic-gate else 19657c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 19667c478bd9Sstevel@tonic-gate break; 19677c478bd9Sstevel@tonic-gate 19687c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 19697c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 19707c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 19717c478bd9Sstevel@tonic-gate else 19727c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 19737c478bd9Sstevel@tonic-gate break; 19747c478bd9Sstevel@tonic-gate 19757c478bd9Sstevel@tonic-gate default: 19767c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 19777c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 19787c478bd9Sstevel@tonic-gate } 19797c478bd9Sstevel@tonic-gate } 19807c478bd9Sstevel@tonic-gate 19817c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 19827c478bd9Sstevel@tonic-gate return (dtlb_nent); 19837c478bd9Sstevel@tonic-gate 19847c478bd9Sstevel@tonic-gate /* 19857c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 19867c478bd9Sstevel@tonic-gate */ 19877c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 19888949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 19897c478bd9Sstevel@tonic-gate 19907c478bd9Sstevel@tonic-gate switch (pagesize) { 19917c478bd9Sstevel@tonic-gate case 4 * 1024: 19927c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 19937c478bd9Sstevel@tonic-gate break; 19947c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 19957c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 19967c478bd9Sstevel@tonic-gate break; 19977c478bd9Sstevel@tonic-gate default: 19987c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 19997c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 20007c478bd9Sstevel@tonic-gate } 20017c478bd9Sstevel@tonic-gate } 20027c478bd9Sstevel@tonic-gate 20037c478bd9Sstevel@tonic-gate return (dtlb_nent); 20047c478bd9Sstevel@tonic-gate } 20057c478bd9Sstevel@tonic-gate 20067c478bd9Sstevel@tonic-gate /* 20077c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 20087c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 20097c478bd9Sstevel@tonic-gate * 20107c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 20112201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 20127c478bd9Sstevel@tonic-gate */ 20137c478bd9Sstevel@tonic-gate int 20147c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 20157c478bd9Sstevel@tonic-gate { 20167c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 20178949bcd6Sandrei uint_t eax; 20187c478bd9Sstevel@tonic-gate 2019ea99987eSsethg /* 2020ea99987eSsethg * Bail out if this CPU isn't an AMD CPU, or if it's 2021ea99987eSsethg * a legacy (32-bit) AMD CPU. 2022ea99987eSsethg */ 2023ea99987eSsethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 2024ea99987eSsethg CPI_FAMILY(cpi) == 4 || CPI_FAMILY(cpi) == 5 || 2025ea99987eSsethg CPI_FAMILY(cpi) == 6) 2026*8a40a695Sgavinm 20277c478bd9Sstevel@tonic-gate return (0); 20287c478bd9Sstevel@tonic-gate 20297c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 20307c478bd9Sstevel@tonic-gate 20317c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 20327c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 2033ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 20347c478bd9Sstevel@tonic-gate 20357c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 20367c478bd9Sstevel@tonic-gate 20377c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 20387c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 20397c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 2040ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 20417c478bd9Sstevel@tonic-gate 20427c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 20437c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 20447c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 2045ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 20467c478bd9Sstevel@tonic-gate 20477c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 20487c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 20497c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 20507c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 20517c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 20527c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 20537c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 20547c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 2055ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 2056ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 2057ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 20587c478bd9Sstevel@tonic-gate 20597c478bd9Sstevel@tonic-gate switch (erratum) { 20607c478bd9Sstevel@tonic-gate case 1: 20617c478bd9Sstevel@tonic-gate return (1); 20627c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 20637c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 20647c478bd9Sstevel@tonic-gate case 52: 20657c478bd9Sstevel@tonic-gate return (B(eax)); 20667c478bd9Sstevel@tonic-gate case 57: 20677c478bd9Sstevel@tonic-gate return (1); 20687c478bd9Sstevel@tonic-gate case 58: 20697c478bd9Sstevel@tonic-gate return (B(eax)); 20707c478bd9Sstevel@tonic-gate case 60: 20717c478bd9Sstevel@tonic-gate return (1); 20727c478bd9Sstevel@tonic-gate case 61: 20737c478bd9Sstevel@tonic-gate case 62: 20747c478bd9Sstevel@tonic-gate case 63: 20757c478bd9Sstevel@tonic-gate case 64: 20767c478bd9Sstevel@tonic-gate case 65: 20777c478bd9Sstevel@tonic-gate case 66: 20787c478bd9Sstevel@tonic-gate case 68: 20797c478bd9Sstevel@tonic-gate case 69: 20807c478bd9Sstevel@tonic-gate case 70: 20817c478bd9Sstevel@tonic-gate case 71: 20827c478bd9Sstevel@tonic-gate return (B(eax)); 20837c478bd9Sstevel@tonic-gate case 72: 20847c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 20857c478bd9Sstevel@tonic-gate case 74: 20867c478bd9Sstevel@tonic-gate return (B(eax)); 20877c478bd9Sstevel@tonic-gate case 75: 20887c478bd9Sstevel@tonic-gate return (1); 20897c478bd9Sstevel@tonic-gate case 76: 20907c478bd9Sstevel@tonic-gate return (B(eax)); 20917c478bd9Sstevel@tonic-gate case 77: 20927c478bd9Sstevel@tonic-gate return (1); 20937c478bd9Sstevel@tonic-gate case 78: 20947c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 20957c478bd9Sstevel@tonic-gate case 79: 20967c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 20977c478bd9Sstevel@tonic-gate case 80: 20987c478bd9Sstevel@tonic-gate case 81: 20997c478bd9Sstevel@tonic-gate case 82: 21007c478bd9Sstevel@tonic-gate return (B(eax)); 21017c478bd9Sstevel@tonic-gate case 83: 21027c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 21037c478bd9Sstevel@tonic-gate case 85: 21047c478bd9Sstevel@tonic-gate return (1); 21057c478bd9Sstevel@tonic-gate case 86: 21067c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 21077c478bd9Sstevel@tonic-gate case 88: 21087c478bd9Sstevel@tonic-gate #if !defined(__amd64) 21097c478bd9Sstevel@tonic-gate return (0); 21107c478bd9Sstevel@tonic-gate #else 21117c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 21127c478bd9Sstevel@tonic-gate #endif 21137c478bd9Sstevel@tonic-gate case 89: 21147c478bd9Sstevel@tonic-gate return (1); 21157c478bd9Sstevel@tonic-gate case 90: 21167c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 21177c478bd9Sstevel@tonic-gate case 91: 21187c478bd9Sstevel@tonic-gate case 92: 21197c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 21207c478bd9Sstevel@tonic-gate case 93: 21217c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 21227c478bd9Sstevel@tonic-gate case 94: 21237c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 21247c478bd9Sstevel@tonic-gate case 95: 21257c478bd9Sstevel@tonic-gate #if !defined(__amd64) 21267c478bd9Sstevel@tonic-gate return (0); 21277c478bd9Sstevel@tonic-gate #else 21287c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 21297c478bd9Sstevel@tonic-gate #endif 21307c478bd9Sstevel@tonic-gate case 96: 21317c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 21327c478bd9Sstevel@tonic-gate case 97: 21337c478bd9Sstevel@tonic-gate case 98: 21347c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 21357c478bd9Sstevel@tonic-gate case 99: 21367c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 21377c478bd9Sstevel@tonic-gate case 100: 21387c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 21397c478bd9Sstevel@tonic-gate case 101: 21407c478bd9Sstevel@tonic-gate case 103: 21417c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 21427c478bd9Sstevel@tonic-gate case 104: 21437c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 21447c478bd9Sstevel@tonic-gate case 105: 21457c478bd9Sstevel@tonic-gate case 106: 21467c478bd9Sstevel@tonic-gate case 107: 21477c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 21487c478bd9Sstevel@tonic-gate case 108: 21497c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 21507c478bd9Sstevel@tonic-gate case 109: 21517c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 21527c478bd9Sstevel@tonic-gate case 110: 21537c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 21547c478bd9Sstevel@tonic-gate case 111: 21557c478bd9Sstevel@tonic-gate return (CG(eax)); 21567c478bd9Sstevel@tonic-gate case 112: 21577c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 21587c478bd9Sstevel@tonic-gate case 113: 21597c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 21607c478bd9Sstevel@tonic-gate case 114: 21617c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 21627c478bd9Sstevel@tonic-gate case 115: 21637c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 21647c478bd9Sstevel@tonic-gate case 116: 21657c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 21667c478bd9Sstevel@tonic-gate case 117: 21677c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 21687c478bd9Sstevel@tonic-gate case 118: 21697c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 21707c478bd9Sstevel@tonic-gate JH_E6(eax)); 21717c478bd9Sstevel@tonic-gate case 121: 21727c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 21737c478bd9Sstevel@tonic-gate case 122: 2174cb9f16ebSkchow return (1); 21757c478bd9Sstevel@tonic-gate case 123: 21767c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 21772201b277Skucharsk case 131: 21782201b277Skucharsk return (1); 2179ef50d8c0Sesaxe case 6336786: 2180ef50d8c0Sesaxe /* 2181ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2182ef50d8c0Sesaxe * if this is a K8 family processor 2183ef50d8c0Sesaxe */ 2184ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 21858949bcd6Sandrei struct cpuid_regs regs; 21868949bcd6Sandrei regs.cp_eax = 0x80000007; 21878949bcd6Sandrei (void) __cpuid_insn(®s); 21888949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2189ef50d8c0Sesaxe } 2190ef50d8c0Sesaxe return (0); 2191ee88d2b9Skchow case 6323525: 2192ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2193ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2194ee88d2b9Skchow 21957c478bd9Sstevel@tonic-gate default: 21967c478bd9Sstevel@tonic-gate return (-1); 21977c478bd9Sstevel@tonic-gate } 21987c478bd9Sstevel@tonic-gate } 21997c478bd9Sstevel@tonic-gate 22007c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 22017c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 22027c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 22037c478bd9Sstevel@tonic-gate 22047c478bd9Sstevel@tonic-gate static void 22057c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 22067c478bd9Sstevel@tonic-gate uint32_t val) 22077c478bd9Sstevel@tonic-gate { 22087c478bd9Sstevel@tonic-gate char buf[128]; 22097c478bd9Sstevel@tonic-gate 22107c478bd9Sstevel@tonic-gate /* 22117c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 22127c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 22137c478bd9Sstevel@tonic-gate */ 22147c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 22157c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 22167c478bd9Sstevel@tonic-gate } 22177c478bd9Sstevel@tonic-gate 22187c478bd9Sstevel@tonic-gate /* 22197c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 22207c478bd9Sstevel@tonic-gate * 22217c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 22227c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 22237c478bd9Sstevel@tonic-gate * cache and tlb properties. 22247c478bd9Sstevel@tonic-gate */ 22257c478bd9Sstevel@tonic-gate 22267c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 22277c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 22287c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 22297c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 22307c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 22317c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 22327c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 22337c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 22347c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 22357c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 22367c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 22377c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 22387c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 22397c478bd9Sstevel@tonic-gate 22407c478bd9Sstevel@tonic-gate static const struct cachetab { 22417c478bd9Sstevel@tonic-gate uint8_t ct_code; 22427c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 22437c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 22447c478bd9Sstevel@tonic-gate size_t ct_size; 22457c478bd9Sstevel@tonic-gate const char *ct_label; 22467c478bd9Sstevel@tonic-gate } intel_ctab[] = { 22477c478bd9Sstevel@tonic-gate /* maintain descending order! */ 22487c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 22497c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 22507c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 22517c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 22527c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 22537c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 22547c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 22557c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 22567c478bd9Sstevel@tonic-gate { 0x81, 8, 32, 128*1024, l2_cache_str}, /* suspect! */ 22577c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 22587c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 22597c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 22607c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 22617c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 22627c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 22637c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 22647c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 22657c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 22667c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 22677c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 22687c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 22697c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 22707c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 22717c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 22727c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 22737c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 22747c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 22757c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 22767c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 22777c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 22787c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 22797c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 22807c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 22817c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 22827c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 22837c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 22847c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 22857c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 22867c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 22877c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 22887c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 22897c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 22907c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 22917c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 22927c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 22937c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 22947c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 22957c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 22967c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 22977c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 22987c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 22997c478bd9Sstevel@tonic-gate { 0 } 23007c478bd9Sstevel@tonic-gate }; 23017c478bd9Sstevel@tonic-gate 23027c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 23037c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 23047c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 23057c478bd9Sstevel@tonic-gate { 0 } 23067c478bd9Sstevel@tonic-gate }; 23077c478bd9Sstevel@tonic-gate 23087c478bd9Sstevel@tonic-gate /* 23097c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 23107c478bd9Sstevel@tonic-gate */ 23117c478bd9Sstevel@tonic-gate static const struct cachetab * 23127c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 23137c478bd9Sstevel@tonic-gate { 23147c478bd9Sstevel@tonic-gate if (code != 0) { 23157c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 23167c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 23177c478bd9Sstevel@tonic-gate break; 23187c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 23197c478bd9Sstevel@tonic-gate return (ct); 23207c478bd9Sstevel@tonic-gate } 23217c478bd9Sstevel@tonic-gate return (NULL); 23227c478bd9Sstevel@tonic-gate } 23237c478bd9Sstevel@tonic-gate 23247c478bd9Sstevel@tonic-gate /* 23257c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 23267c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 23277c478bd9Sstevel@tonic-gate */ 23287c478bd9Sstevel@tonic-gate static void 23297c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 23307c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 23317c478bd9Sstevel@tonic-gate { 23327c478bd9Sstevel@tonic-gate const struct cachetab *ct; 23337c478bd9Sstevel@tonic-gate uint8_t *dp; 23347c478bd9Sstevel@tonic-gate int i; 23357c478bd9Sstevel@tonic-gate 23367c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 23377c478bd9Sstevel@tonic-gate return; 23387c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) 23397c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 23407c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 23417c478bd9Sstevel@tonic-gate break; 23427c478bd9Sstevel@tonic-gate } 23437c478bd9Sstevel@tonic-gate } 23447c478bd9Sstevel@tonic-gate 23457c478bd9Sstevel@tonic-gate /* 23467c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 23477c478bd9Sstevel@tonic-gate */ 23487c478bd9Sstevel@tonic-gate static void 23497c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 23507c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 23517c478bd9Sstevel@tonic-gate { 23527c478bd9Sstevel@tonic-gate const struct cachetab *ct; 23537c478bd9Sstevel@tonic-gate uint8_t *dp; 23547c478bd9Sstevel@tonic-gate int i; 23557c478bd9Sstevel@tonic-gate 23567c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 23577c478bd9Sstevel@tonic-gate return; 23587c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 23597c478bd9Sstevel@tonic-gate /* 23607c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 23617c478bd9Sstevel@tonic-gate */ 23627c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 23637c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 23647c478bd9Sstevel@tonic-gate break; 23657c478bd9Sstevel@tonic-gate continue; 23667c478bd9Sstevel@tonic-gate } 23677c478bd9Sstevel@tonic-gate /* 23687c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 23697c478bd9Sstevel@tonic-gate */ 23707c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 23717c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 23727c478bd9Sstevel@tonic-gate break; 23737c478bd9Sstevel@tonic-gate continue; 23747c478bd9Sstevel@tonic-gate } 23757c478bd9Sstevel@tonic-gate } 23767c478bd9Sstevel@tonic-gate } 23777c478bd9Sstevel@tonic-gate 23787c478bd9Sstevel@tonic-gate /* 23797c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 23807c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 23817c478bd9Sstevel@tonic-gate */ 23827c478bd9Sstevel@tonic-gate static int 23837c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 23847c478bd9Sstevel@tonic-gate { 23857c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 23867c478bd9Sstevel@tonic-gate 23877c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 23887c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 23897c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 23907c478bd9Sstevel@tonic-gate ct->ct_line_size); 23917c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 23927c478bd9Sstevel@tonic-gate return (0); 23937c478bd9Sstevel@tonic-gate } 23947c478bd9Sstevel@tonic-gate 23957c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 23967c478bd9Sstevel@tonic-gate 23977c478bd9Sstevel@tonic-gate /* 23987c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 23997c478bd9Sstevel@tonic-gate * 24007c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 24017c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 24027c478bd9Sstevel@tonic-gate */ 24037c478bd9Sstevel@tonic-gate static void 24047c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 24057c478bd9Sstevel@tonic-gate { 24067c478bd9Sstevel@tonic-gate switch (assoc) { 24077c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 24087c478bd9Sstevel@tonic-gate break; 24097c478bd9Sstevel@tonic-gate default: 24107c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 24117c478bd9Sstevel@tonic-gate break; 24127c478bd9Sstevel@tonic-gate case 0xff: 24137c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 24147c478bd9Sstevel@tonic-gate break; 24157c478bd9Sstevel@tonic-gate } 24167c478bd9Sstevel@tonic-gate } 24177c478bd9Sstevel@tonic-gate 24187c478bd9Sstevel@tonic-gate static void 24197c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 24207c478bd9Sstevel@tonic-gate { 24217c478bd9Sstevel@tonic-gate if (size == 0) 24227c478bd9Sstevel@tonic-gate return; 24237c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 24247c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 24257c478bd9Sstevel@tonic-gate } 24267c478bd9Sstevel@tonic-gate 24277c478bd9Sstevel@tonic-gate static void 24287c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 24297c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 24307c478bd9Sstevel@tonic-gate { 24317c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 24327c478bd9Sstevel@tonic-gate return; 24337c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 24347c478bd9Sstevel@tonic-gate /* 24357c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 24367c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 24377c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 24387c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 24397c478bd9Sstevel@tonic-gate */ 24407c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 24417c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 24427c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 24437c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 24447c478bd9Sstevel@tonic-gate } 24457c478bd9Sstevel@tonic-gate 24467c478bd9Sstevel@tonic-gate static void 24477c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 24487c478bd9Sstevel@tonic-gate { 24497c478bd9Sstevel@tonic-gate switch (assoc) { 24507c478bd9Sstevel@tonic-gate case 0: /* off */ 24517c478bd9Sstevel@tonic-gate break; 24527c478bd9Sstevel@tonic-gate case 1: 24537c478bd9Sstevel@tonic-gate case 2: 24547c478bd9Sstevel@tonic-gate case 4: 24557c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 24567c478bd9Sstevel@tonic-gate break; 24577c478bd9Sstevel@tonic-gate case 6: 24587c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 24597c478bd9Sstevel@tonic-gate break; 24607c478bd9Sstevel@tonic-gate case 8: 24617c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 24627c478bd9Sstevel@tonic-gate break; 24637c478bd9Sstevel@tonic-gate case 0xf: 24647c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 24657c478bd9Sstevel@tonic-gate break; 24667c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 24677c478bd9Sstevel@tonic-gate break; 24687c478bd9Sstevel@tonic-gate } 24697c478bd9Sstevel@tonic-gate } 24707c478bd9Sstevel@tonic-gate 24717c478bd9Sstevel@tonic-gate static void 24727c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 24737c478bd9Sstevel@tonic-gate { 24747c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 24757c478bd9Sstevel@tonic-gate return; 24767c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 24777c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 24787c478bd9Sstevel@tonic-gate } 24797c478bd9Sstevel@tonic-gate 24807c478bd9Sstevel@tonic-gate static void 24817c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 24827c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 24837c478bd9Sstevel@tonic-gate { 24847c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 24857c478bd9Sstevel@tonic-gate return; 24867c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 24877c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 24887c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 24897c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 24907c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 24917c478bd9Sstevel@tonic-gate } 24927c478bd9Sstevel@tonic-gate 24937c478bd9Sstevel@tonic-gate static void 24947c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 24957c478bd9Sstevel@tonic-gate { 24968949bcd6Sandrei struct cpuid_regs *cp; 24977c478bd9Sstevel@tonic-gate 24987c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 24997c478bd9Sstevel@tonic-gate return; 25007c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 25017c478bd9Sstevel@tonic-gate 25027c478bd9Sstevel@tonic-gate /* 25037c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 25047c478bd9Sstevel@tonic-gate * 25057c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 25067c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 25077c478bd9Sstevel@tonic-gate */ 25087c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 25097c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 25107c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 25117c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 25127c478bd9Sstevel@tonic-gate 25137c478bd9Sstevel@tonic-gate /* 25147c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 25157c478bd9Sstevel@tonic-gate */ 25167c478bd9Sstevel@tonic-gate 25177c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 25187c478bd9Sstevel@tonic-gate uint_t nentries; 25197c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 25207c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 25217c478bd9Sstevel@tonic-gate /* 25227c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 25237c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 25247c478bd9Sstevel@tonic-gate * reporting 255 of them. 25257c478bd9Sstevel@tonic-gate */ 25267c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 25277c478bd9Sstevel@tonic-gate nentries = 256; 25287c478bd9Sstevel@tonic-gate /* 25297c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 25307c478bd9Sstevel@tonic-gate */ 25317c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 25327c478bd9Sstevel@tonic-gate nentries); 25337c478bd9Sstevel@tonic-gate break; 25347c478bd9Sstevel@tonic-gate } 25357c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 25367c478bd9Sstevel@tonic-gate default: 25377c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 25387c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 25397c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 25407c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 25417c478bd9Sstevel@tonic-gate break; 25427c478bd9Sstevel@tonic-gate } 25437c478bd9Sstevel@tonic-gate 25447c478bd9Sstevel@tonic-gate /* 25457c478bd9Sstevel@tonic-gate * data L1 cache configuration 25467c478bd9Sstevel@tonic-gate */ 25477c478bd9Sstevel@tonic-gate 25487c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 25497c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 25507c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 25517c478bd9Sstevel@tonic-gate 25527c478bd9Sstevel@tonic-gate /* 25537c478bd9Sstevel@tonic-gate * code L1 cache configuration 25547c478bd9Sstevel@tonic-gate */ 25557c478bd9Sstevel@tonic-gate 25567c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 25577c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 25587c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 25597c478bd9Sstevel@tonic-gate 25607c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 25617c478bd9Sstevel@tonic-gate return; 25627c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 25637c478bd9Sstevel@tonic-gate 25647c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 25657c478bd9Sstevel@tonic-gate 25667c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 25677c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 25687c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 25697c478bd9Sstevel@tonic-gate else { 25707c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 25717c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 25727c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 25737c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 25747c478bd9Sstevel@tonic-gate } 25757c478bd9Sstevel@tonic-gate 25767c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 25777c478bd9Sstevel@tonic-gate 25787c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 25797c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 25807c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 25817c478bd9Sstevel@tonic-gate } else { 25827c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 25837c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 25847c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 25857c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 25867c478bd9Sstevel@tonic-gate } 25877c478bd9Sstevel@tonic-gate 25887c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 25897c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 25907c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 25917c478bd9Sstevel@tonic-gate } 25927c478bd9Sstevel@tonic-gate 25937c478bd9Sstevel@tonic-gate /* 25947c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 25957c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 25967c478bd9Sstevel@tonic-gate * 25977c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 25987c478bd9Sstevel@tonic-gate */ 25997c478bd9Sstevel@tonic-gate static int 26007c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 26017c478bd9Sstevel@tonic-gate { 26027c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 26037c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 26047c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 26057c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 26067c478bd9Sstevel@tonic-gate break; 26077c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 26087c478bd9Sstevel@tonic-gate /* 26097c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 26107c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 26117c478bd9Sstevel@tonic-gate */ 26127c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 26137c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 26147c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 26157c478bd9Sstevel@tonic-gate break; 26167c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 26177c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 26187c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 26197c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 26207c478bd9Sstevel@tonic-gate default: 26217c478bd9Sstevel@tonic-gate /* 26227c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 26237c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 26247c478bd9Sstevel@tonic-gate * information. 26257c478bd9Sstevel@tonic-gate * 26267c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 26277c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 26287c478bd9Sstevel@tonic-gate * 26297c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 26307c478bd9Sstevel@tonic-gate * table-driven format instead. 26317c478bd9Sstevel@tonic-gate */ 26327c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 26337c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 26347c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 26357c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 26367c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 26377c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 26387c478bd9Sstevel@tonic-gate break; 26397c478bd9Sstevel@tonic-gate } 26407c478bd9Sstevel@tonic-gate return (-1); 26417c478bd9Sstevel@tonic-gate } 26427c478bd9Sstevel@tonic-gate 26437c478bd9Sstevel@tonic-gate /* 26447c478bd9Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 26457c478bd9Sstevel@tonic-gate * Also, create a cpu node in the device tree. 26467c478bd9Sstevel@tonic-gate */ 26477c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 26487c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock; 26497c478bd9Sstevel@tonic-gate 26507c478bd9Sstevel@tonic-gate /* 26517c478bd9Sstevel@tonic-gate * Called from post_startup() and mp_startup() 26527c478bd9Sstevel@tonic-gate */ 26537c478bd9Sstevel@tonic-gate void 26547c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 26557c478bd9Sstevel@tonic-gate { 26567c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 26577c478bd9Sstevel@tonic-gate int create; 26587c478bd9Sstevel@tonic-gate 26597c478bd9Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 26607c478bd9Sstevel@tonic-gate 26617c478bd9Sstevel@tonic-gate /* 26627c478bd9Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 26637c478bd9Sstevel@tonic-gate * the root node. 26647c478bd9Sstevel@tonic-gate */ 26657c478bd9Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 26667c478bd9Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 2667fa9e4066Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 26687c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 26697c478bd9Sstevel@tonic-gate return; 26707c478bd9Sstevel@tonic-gate } 26717c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 26727c478bd9Sstevel@tonic-gate } 26737c478bd9Sstevel@tonic-gate 26747c478bd9Sstevel@tonic-gate /* 26757c478bd9Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 26767c478bd9Sstevel@tonic-gate */ 26777c478bd9Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 26787c478bd9Sstevel@tonic-gate cpu_id); 26797c478bd9Sstevel@tonic-gate if (cpu_devi == NULL) { 26807c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 26817c478bd9Sstevel@tonic-gate return; 26827c478bd9Sstevel@tonic-gate } 26837c478bd9Sstevel@tonic-gate 26847c478bd9Sstevel@tonic-gate /* device_type */ 26857c478bd9Sstevel@tonic-gate 26867c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 26877c478bd9Sstevel@tonic-gate "device_type", "cpu"); 26887c478bd9Sstevel@tonic-gate 26897c478bd9Sstevel@tonic-gate /* reg */ 26907c478bd9Sstevel@tonic-gate 26917c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 26927c478bd9Sstevel@tonic-gate "reg", cpu_id); 26937c478bd9Sstevel@tonic-gate 26947c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 26957c478bd9Sstevel@tonic-gate 26967c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 26977c478bd9Sstevel@tonic-gate long long mul; 26987c478bd9Sstevel@tonic-gate 26997c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27007c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 27017c478bd9Sstevel@tonic-gate 27027c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 27037c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27047c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 27057c478bd9Sstevel@tonic-gate } 27067c478bd9Sstevel@tonic-gate 27077c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 27087c478bd9Sstevel@tonic-gate 27097c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 27107c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 27117c478bd9Sstevel@tonic-gate return; 27127c478bd9Sstevel@tonic-gate } 27137c478bd9Sstevel@tonic-gate 27147c478bd9Sstevel@tonic-gate /* vendor-id */ 27157c478bd9Sstevel@tonic-gate 27167c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 27177c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 27187c478bd9Sstevel@tonic-gate 27197c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 27207c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 27217c478bd9Sstevel@tonic-gate return; 27227c478bd9Sstevel@tonic-gate } 27237c478bd9Sstevel@tonic-gate 27247c478bd9Sstevel@tonic-gate /* 27257c478bd9Sstevel@tonic-gate * family, model, and step 27267c478bd9Sstevel@tonic-gate */ 27277c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27287c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 27297c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27307c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 27317c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27327c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 27337c478bd9Sstevel@tonic-gate 27347c478bd9Sstevel@tonic-gate /* type */ 27357c478bd9Sstevel@tonic-gate 27367c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 27377c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 27387c478bd9Sstevel@tonic-gate create = 1; 27397c478bd9Sstevel@tonic-gate break; 27407c478bd9Sstevel@tonic-gate default: 27417c478bd9Sstevel@tonic-gate create = 0; 27427c478bd9Sstevel@tonic-gate break; 27437c478bd9Sstevel@tonic-gate } 27447c478bd9Sstevel@tonic-gate if (create) 27457c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27467c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 27477c478bd9Sstevel@tonic-gate 27487c478bd9Sstevel@tonic-gate /* ext-family */ 27497c478bd9Sstevel@tonic-gate 27507c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 27517c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 27527c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 27537c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 27547c478bd9Sstevel@tonic-gate break; 27557c478bd9Sstevel@tonic-gate default: 27567c478bd9Sstevel@tonic-gate create = 0; 27577c478bd9Sstevel@tonic-gate break; 27587c478bd9Sstevel@tonic-gate } 27597c478bd9Sstevel@tonic-gate if (create) 27607c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27617c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 27627c478bd9Sstevel@tonic-gate 27637c478bd9Sstevel@tonic-gate /* ext-model */ 27647c478bd9Sstevel@tonic-gate 27657c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 27667c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 276768c91426Sdmick create = CPI_MODEL(cpi) == 0xf; 276868c91426Sdmick break; 27697c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 2770ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 27717c478bd9Sstevel@tonic-gate break; 27727c478bd9Sstevel@tonic-gate default: 27737c478bd9Sstevel@tonic-gate create = 0; 27747c478bd9Sstevel@tonic-gate break; 27757c478bd9Sstevel@tonic-gate } 27767c478bd9Sstevel@tonic-gate if (create) 27777c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27787c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 27797c478bd9Sstevel@tonic-gate 27807c478bd9Sstevel@tonic-gate /* generation */ 27817c478bd9Sstevel@tonic-gate 27827c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 27837c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 27847c478bd9Sstevel@tonic-gate /* 27857c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 27867c478bd9Sstevel@tonic-gate */ 27877c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 27887c478bd9Sstevel@tonic-gate break; 27897c478bd9Sstevel@tonic-gate default: 27907c478bd9Sstevel@tonic-gate create = 0; 27917c478bd9Sstevel@tonic-gate break; 27927c478bd9Sstevel@tonic-gate } 27937c478bd9Sstevel@tonic-gate if (create) 27947c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 27957c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 27967c478bd9Sstevel@tonic-gate 27977c478bd9Sstevel@tonic-gate /* brand-id */ 27987c478bd9Sstevel@tonic-gate 27997c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 28007c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 28017c478bd9Sstevel@tonic-gate /* 28027c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 28037c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 28047c478bd9Sstevel@tonic-gate */ 28057c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 28067c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 28077c478bd9Sstevel@tonic-gate break; 28087c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 28097c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 28107c478bd9Sstevel@tonic-gate break; 28117c478bd9Sstevel@tonic-gate default: 28127c478bd9Sstevel@tonic-gate create = 0; 28137c478bd9Sstevel@tonic-gate break; 28147c478bd9Sstevel@tonic-gate } 28157c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 28167c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28177c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 28187c478bd9Sstevel@tonic-gate } 28197c478bd9Sstevel@tonic-gate 28207c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 28217c478bd9Sstevel@tonic-gate 28227c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 28237c478bd9Sstevel@tonic-gate /* 28247c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 28257c478bd9Sstevel@tonic-gate */ 28265ff02082Sdmick case X86_VENDOR_Intel: 28275ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 28285ff02082Sdmick break; 28295ff02082Sdmick case X86_VENDOR_AMD: 28307c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 28317c478bd9Sstevel@tonic-gate break; 28327c478bd9Sstevel@tonic-gate default: 28337c478bd9Sstevel@tonic-gate create = 0; 28347c478bd9Sstevel@tonic-gate break; 28357c478bd9Sstevel@tonic-gate } 28367c478bd9Sstevel@tonic-gate if (create) { 28377c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28387c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 28397c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28407c478bd9Sstevel@tonic-gate "apic-id", CPI_APIC_ID(cpi)); 28417aec1d6eScindi if (cpi->cpi_chipid >= 0) { 28427c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28437c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 28447aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28457aec1d6eScindi "clog#", cpi->cpi_clogid); 28467aec1d6eScindi } 28477c478bd9Sstevel@tonic-gate } 28487c478bd9Sstevel@tonic-gate 28497c478bd9Sstevel@tonic-gate /* cpuid-features */ 28507c478bd9Sstevel@tonic-gate 28517c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28527c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 28537c478bd9Sstevel@tonic-gate 28547c478bd9Sstevel@tonic-gate 28557c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 28567c478bd9Sstevel@tonic-gate 28577c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 28587c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 28595ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 28607c478bd9Sstevel@tonic-gate break; 28617c478bd9Sstevel@tonic-gate default: 28627c478bd9Sstevel@tonic-gate create = 0; 28637c478bd9Sstevel@tonic-gate break; 28647c478bd9Sstevel@tonic-gate } 28657c478bd9Sstevel@tonic-gate if (create) 28667c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28677c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 28687c478bd9Sstevel@tonic-gate 28697c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 28707c478bd9Sstevel@tonic-gate 28717c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 28725ff02082Sdmick case X86_VENDOR_Intel: 28737c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 28747c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 28757c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 28767c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 28777c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 28787c478bd9Sstevel@tonic-gate break; 28797c478bd9Sstevel@tonic-gate default: 28807c478bd9Sstevel@tonic-gate create = 0; 28817c478bd9Sstevel@tonic-gate break; 28827c478bd9Sstevel@tonic-gate } 28835ff02082Sdmick if (create) { 28847c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28857c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 28865ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 28875ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 28885ff02082Sdmick } 28897c478bd9Sstevel@tonic-gate 28907c478bd9Sstevel@tonic-gate /* 28917c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 28927c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 28937c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 28947c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 28957c478bd9Sstevel@tonic-gate */ 28967c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 28977c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 28987c478bd9Sstevel@tonic-gate 28997c478bd9Sstevel@tonic-gate /* 29007c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 29017c478bd9Sstevel@tonic-gate */ 29027c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 29037c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 29047c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 29057c478bd9Sstevel@tonic-gate break; 29067c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 29077c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 29087c478bd9Sstevel@tonic-gate break; 29097c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 29107c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 29117c478bd9Sstevel@tonic-gate break; 29127c478bd9Sstevel@tonic-gate default: 29137c478bd9Sstevel@tonic-gate break; 29147c478bd9Sstevel@tonic-gate } 29157c478bd9Sstevel@tonic-gate 29167c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 29177c478bd9Sstevel@tonic-gate } 29187c478bd9Sstevel@tonic-gate 29197c478bd9Sstevel@tonic-gate struct l2info { 29207c478bd9Sstevel@tonic-gate int *l2i_csz; 29217c478bd9Sstevel@tonic-gate int *l2i_lsz; 29227c478bd9Sstevel@tonic-gate int *l2i_assoc; 29237c478bd9Sstevel@tonic-gate int l2i_ret; 29247c478bd9Sstevel@tonic-gate }; 29257c478bd9Sstevel@tonic-gate 29267c478bd9Sstevel@tonic-gate /* 29277c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 29287c478bd9Sstevel@tonic-gate * of the L2 cache 29297c478bd9Sstevel@tonic-gate */ 29307c478bd9Sstevel@tonic-gate static int 29317c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 29327c478bd9Sstevel@tonic-gate { 29337c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 29347c478bd9Sstevel@tonic-gate int *ip; 29357c478bd9Sstevel@tonic-gate 29367c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 29377c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 29387c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 29397c478bd9Sstevel@tonic-gate 29407c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 29417c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 29427c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 29437c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 29447c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 29457c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 29467c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 29477c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 29487c478bd9Sstevel@tonic-gate } 29497c478bd9Sstevel@tonic-gate 29507c478bd9Sstevel@tonic-gate static void 29517c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 29527c478bd9Sstevel@tonic-gate { 29538949bcd6Sandrei struct cpuid_regs *cp; 29547c478bd9Sstevel@tonic-gate uint_t size, assoc; 29557c478bd9Sstevel@tonic-gate int *ip; 29567c478bd9Sstevel@tonic-gate 29577c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 29587c478bd9Sstevel@tonic-gate return; 29597c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 29607c478bd9Sstevel@tonic-gate 29617c478bd9Sstevel@tonic-gate if ((assoc = BITX(cp->cp_ecx, 15, 12)) != 0 && 29627c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 29637c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 29647c478bd9Sstevel@tonic-gate 29657c478bd9Sstevel@tonic-gate 29667c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 29677c478bd9Sstevel@tonic-gate *ip = cachesz; 29687c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 29697c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 29707c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 29717c478bd9Sstevel@tonic-gate *ip = assoc; 29727c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 29737c478bd9Sstevel@tonic-gate } 29747c478bd9Sstevel@tonic-gate } 29757c478bd9Sstevel@tonic-gate 29767c478bd9Sstevel@tonic-gate int 29777c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 29787c478bd9Sstevel@tonic-gate { 29797c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 29807c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 29817c478bd9Sstevel@tonic-gate 29827c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 29837c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 29847c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 29857c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 29867c478bd9Sstevel@tonic-gate 29877c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 29887c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 29897c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 29907c478bd9Sstevel@tonic-gate break; 29917c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 29927c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 29937c478bd9Sstevel@tonic-gate break; 29947c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 29957c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 29967c478bd9Sstevel@tonic-gate break; 29977c478bd9Sstevel@tonic-gate default: 29987c478bd9Sstevel@tonic-gate break; 29997c478bd9Sstevel@tonic-gate } 30007c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 30017c478bd9Sstevel@tonic-gate } 3002